wdc.c revision 1.167 1 1.167 thorpej /* $NetBSD: wdc.c,v 1.167 2004/01/01 21:18:28 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.167 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.167 2004/01/01 21:18:28 thorpej Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.71 bouyer #include <sys/pool.h>
87 1.2 bouyer #include <sys/syslog.h>
88 1.2 bouyer #include <sys/proc.h>
89 1.2 bouyer
90 1.2 bouyer #include <machine/intr.h>
91 1.2 bouyer #include <machine/bus.h>
92 1.2 bouyer
93 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
94 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
95 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
96 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
97 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
98 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
99 1.16 sakamoto
100 1.103 bouyer #include <dev/ata/atavar.h>
101 1.31 bouyer #include <dev/ata/atareg.h>
102 1.12 cgd #include <dev/ic/wdcreg.h>
103 1.12 cgd #include <dev/ic/wdcvar.h>
104 1.31 bouyer
105 1.137 bouyer #include "locators.h"
106 1.137 bouyer
107 1.122 thorpej #include "ataraid.h"
108 1.2 bouyer #include "atapibus.h"
109 1.106 bouyer #include "wd.h"
110 1.2 bouyer
111 1.122 thorpej #if NATARAID > 0
112 1.122 thorpej #include <dev/ata/ata_raidvar.h>
113 1.122 thorpej #endif
114 1.122 thorpej
115 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
116 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
117 1.2 bouyer #if 0
118 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
119 1.2 bouyer #define WDCNDELAY_DEBUG 50
120 1.2 bouyer #endif
121 1.2 bouyer
122 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
123 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
124 1.137 bouyer
125 1.137 bouyer /* timeout for the control commands */
126 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
127 1.137 bouyer
128 1.71 bouyer struct pool wdc_xfer_pool;
129 1.2 bouyer
130 1.106 bouyer #if NWD > 0
131 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
132 1.106 bouyer #else
133 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
134 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
135 1.106 bouyer SCSIPI_BUSTYPE_ATA,
136 1.106 bouyer NULL,
137 1.106 bouyer NULL,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL,
140 1.106 bouyer NULL,
141 1.106 bouyer NULL,
142 1.106 bouyer NULL
143 1.106 bouyer };
144 1.106 bouyer #endif
145 1.102 bouyer
146 1.167 thorpej static int wdcprobe1(struct channel_softc*, int);
147 1.167 thorpej static void __wdcerror(struct channel_softc*, char *);
148 1.167 thorpej static int __wdcwait_reset(struct channel_softc *, int, int);
149 1.167 thorpej static void __wdccommand_done(struct channel_softc *, struct ata_xfer *);
150 1.167 thorpej static void __wdccommand_start(struct channel_softc *, struct ata_xfer *);
151 1.167 thorpej static int __wdccommand_intr(struct channel_softc *, struct ata_xfer *,
152 1.167 thorpej int);
153 1.167 thorpej static int __wdcwait(struct channel_softc *, int, int, int);
154 1.31 bouyer
155 1.31 bouyer #define DEBUG_INTR 0x01
156 1.31 bouyer #define DEBUG_XFERS 0x02
157 1.31 bouyer #define DEBUG_STATUS 0x04
158 1.31 bouyer #define DEBUG_FUNCS 0x08
159 1.31 bouyer #define DEBUG_PROBE 0x10
160 1.74 enami #define DEBUG_DETACH 0x20
161 1.87 bouyer #define DEBUG_DELAY 0x40
162 1.31 bouyer #ifdef WDCDEBUG
163 1.32 bouyer int wdcdebug_mask = 0;
164 1.31 bouyer int wdc_nxfer = 0;
165 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
166 1.2 bouyer #else
167 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
168 1.2 bouyer #endif
169 1.2 bouyer
170 1.162 thorpej /*
171 1.162 thorpej * A queue of atabus instances, used to ensure the same bus probe order
172 1.162 thorpej * for a given hardware configuration at each boot.
173 1.162 thorpej */
174 1.162 thorpej struct atabus_initq_head atabus_initq_head =
175 1.162 thorpej TAILQ_HEAD_INITIALIZER(atabus_initq_head);
176 1.162 thorpej struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
177 1.137 bouyer
178 1.162 thorpej /* Test to see controller with at last one attached drive is there.
179 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
180 1.162 thorpej * 0x02 for drive 1).
181 1.162 thorpej * Logic:
182 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
183 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
184 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
185 1.162 thorpej * If no drive at all -> return.
186 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
187 1.162 thorpej * If timeout -> return.
188 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
189 1.162 thorpej * - try an ATA command on the master.
190 1.162 thorpej */
191 1.137 bouyer
192 1.164 thorpej static void
193 1.164 thorpej wdc_drvprobe(struct channel_softc *chp)
194 1.137 bouyer {
195 1.137 bouyer struct ataparams params;
196 1.145 christos u_int8_t st0 = 0, st1 = 0;
197 1.164 thorpej int i, error;
198 1.137 bouyer
199 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
200 1.164 thorpej /* No drives, abort the attach here. */
201 1.164 thorpej return;
202 1.161 thorpej }
203 1.137 bouyer
204 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
205 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
206 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
207 1.137 bouyer chp->wdc->select(chp,0);
208 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
209 1.137 bouyer WDSD_IBM);
210 1.137 bouyer delay(10); /* 400ns delay */
211 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
212 1.157 fvdl chp->cmd_iohs[wd_status], 0);
213 1.137 bouyer
214 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
215 1.137 bouyer chp->wdc->select(chp,1);
216 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
217 1.137 bouyer WDSD_IBM | 0x10);
218 1.137 bouyer delay(10); /* 400ns delay */
219 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
220 1.157 fvdl chp->cmd_iohs[wd_status], 0);
221 1.137 bouyer
222 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
223 1.137 bouyer == 0 ||
224 1.137 bouyer (st0 & WDCS_DRDY)) &&
225 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
226 1.137 bouyer == 0 ||
227 1.137 bouyer (st1 & WDCS_DRDY)))
228 1.137 bouyer break;
229 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
230 1.137 bouyer }
231 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
232 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
233 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
234 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
235 1.137 bouyer
236 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
237 1.137 bouyer chp->wdc->sc_dev.dv_xname,
238 1.137 bouyer chp->channel, st0, st1), DEBUG_PROBE);
239 1.137 bouyer
240 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
241 1.137 bouyer delay(5000);
242 1.137 bouyer
243 1.137 bouyer for (i = 0; i < 2; i++) {
244 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
245 1.137 bouyer chp->ch_drive[i].drive = i;
246 1.137 bouyer /*
247 1.137 bouyer * Init error counter so that an error withing the first xfers
248 1.137 bouyer * will trigger a downgrade
249 1.137 bouyer */
250 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
251 1.137 bouyer
252 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
253 1.137 bouyer if ((chp->wdc->cap &
254 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
255 1.137 bouyer WDC_CAPABILITY_DATA32)
256 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
257 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
258 1.137 bouyer continue;
259 1.137 bouyer
260 1.144 briggs /* Shortcut in case we've been shutdown */
261 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
262 1.164 thorpej return;
263 1.144 briggs
264 1.137 bouyer /* issue an identify, to try to detect ghosts */
265 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
266 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
267 1.137 bouyer if (error != CMD_OK) {
268 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
269 1.144 briggs
270 1.144 briggs /* Shortcut in case we've been shutdown */
271 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
272 1.164 thorpej return;
273 1.144 briggs
274 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
275 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
276 1.137 bouyer }
277 1.137 bouyer if (error == CMD_OK) {
278 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
279 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
280 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
281 1.137 bouyer } else {
282 1.155 bouyer chp->ch_drive[i].drive_flags &=
283 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
284 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
285 1.137 bouyer chp->wdc->sc_dev.dv_xname,
286 1.137 bouyer chp->channel, i, error), DEBUG_PROBE);
287 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
288 1.137 bouyer continue;
289 1.137 bouyer /*
290 1.137 bouyer * Pre-ATA drive ?
291 1.137 bouyer * Test registers writability (Error register not
292 1.137 bouyer * writable, but cyllo is), then try an ATA command.
293 1.137 bouyer */
294 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
295 1.137 bouyer chp->wdc->select(chp,i);
296 1.157 fvdl bus_space_write_1(chp->cmd_iot,
297 1.157 fvdl chp->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
298 1.137 bouyer delay(10); /* 400ns delay */
299 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_error],
300 1.157 fvdl 0, 0x58);
301 1.157 fvdl bus_space_write_1(chp->cmd_iot,
302 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0xa5);
303 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
304 1.157 fvdl chp->cmd_iohs[wd_error], 0) == 0x58 ||
305 1.157 fvdl bus_space_read_1(chp->cmd_iot,
306 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
307 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
308 1.137 bouyer "writability failed\n",
309 1.137 bouyer chp->wdc->sc_dev.dv_xname,
310 1.137 bouyer chp->channel, i), DEBUG_PROBE);
311 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
312 1.155 bouyer continue;
313 1.137 bouyer }
314 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
315 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
316 1.137 bouyer chp->wdc->sc_dev.dv_xname,
317 1.137 bouyer chp->channel, i), DEBUG_PROBE);
318 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
319 1.137 bouyer continue;
320 1.137 bouyer }
321 1.157 fvdl bus_space_write_1(chp->cmd_iot,
322 1.157 fvdl chp->cmd_iohs[wd_command], 0, WDCC_RECAL);
323 1.137 bouyer delay(10); /* 400ns delay */
324 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
325 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
326 1.137 bouyer chp->wdc->sc_dev.dv_xname,
327 1.137 bouyer chp->channel, i), DEBUG_PROBE);
328 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
329 1.155 bouyer } else {
330 1.155 bouyer chp->ch_drive[0].drive_flags &=
331 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
332 1.155 bouyer chp->ch_drive[1].drive_flags &=
333 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
334 1.137 bouyer }
335 1.137 bouyer }
336 1.137 bouyer }
337 1.164 thorpej }
338 1.164 thorpej
339 1.164 thorpej void
340 1.164 thorpej atabusconfig(struct atabus_softc *atabus_sc)
341 1.164 thorpej {
342 1.164 thorpej struct channel_softc *chp = atabus_sc->sc_chan;
343 1.164 thorpej int i, error, need_delref = 0;
344 1.164 thorpej struct atabus_initq *atabus_initq = NULL;
345 1.164 thorpej
346 1.164 thorpej if ((error = wdc_addref(chp)) != 0) {
347 1.164 thorpej aprint_error("%s: unable to enable controller\n",
348 1.164 thorpej chp->wdc->sc_dev.dv_xname);
349 1.164 thorpej goto out;
350 1.164 thorpej }
351 1.164 thorpej need_delref = 1;
352 1.164 thorpej
353 1.164 thorpej /* Probe for the drives. */
354 1.164 thorpej (*chp->wdc->drv_probe)(chp);
355 1.137 bouyer
356 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
357 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
358 1.137 bouyer DEBUG_PROBE);
359 1.137 bouyer
360 1.137 bouyer /* If no drives, abort here */
361 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
362 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
363 1.137 bouyer goto out;
364 1.137 bouyer
365 1.164 thorpej /* Shortcut in case we've been shutdown */
366 1.164 thorpej if (chp->ch_flags & WDCF_SHUTDOWN)
367 1.164 thorpej goto out;
368 1.164 thorpej
369 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
370 1.137 bouyer simple_lock(&atabus_interlock);
371 1.137 bouyer while(1) {
372 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
373 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
374 1.137 bouyer break;
375 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
376 1.137 bouyer &atabus_interlock);
377 1.137 bouyer }
378 1.137 bouyer simple_unlock(&atabus_interlock);
379 1.137 bouyer
380 1.137 bouyer /*
381 1.137 bouyer * Attach an ATAPI bus, if needed.
382 1.137 bouyer */
383 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
384 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
385 1.137 bouyer #if NATAPIBUS > 0
386 1.137 bouyer wdc_atapibus_attach(atabus_sc);
387 1.137 bouyer #else
388 1.137 bouyer /*
389 1.137 bouyer * Fake the autoconfig "not configured" message
390 1.137 bouyer */
391 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
392 1.137 bouyer chp->wdc->sc_dev.dv_xname);
393 1.137 bouyer chp->atapibus = NULL;
394 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
395 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
396 1.137 bouyer #endif
397 1.137 bouyer }
398 1.137 bouyer
399 1.137 bouyer for (i = 0; i < 2; i++) {
400 1.137 bouyer struct ata_device adev;
401 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
402 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
403 1.137 bouyer continue;
404 1.137 bouyer }
405 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
406 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
407 1.137 bouyer adev.adev_channel = chp->channel;
408 1.137 bouyer adev.adev_openings = 1;
409 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
410 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
411 1.162 thorpej &adev, ataprint);
412 1.141 bouyer if (chp->ata_drives[i] != NULL)
413 1.137 bouyer wdc_probe_caps(&chp->ch_drive[i]);
414 1.141 bouyer else
415 1.141 bouyer chp->ch_drive[i].drive_flags &=
416 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
417 1.137 bouyer }
418 1.137 bouyer
419 1.137 bouyer /* now that we know the drives, the controller can set its modes */
420 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_MODE) {
421 1.137 bouyer chp->wdc->set_modes(chp);
422 1.137 bouyer wdc_print_modes(chp);
423 1.137 bouyer }
424 1.137 bouyer #if NATARAID > 0
425 1.137 bouyer if (chp->wdc->cap & WDC_CAPABILITY_RAID)
426 1.137 bouyer for (i = 0; i < 2; i++)
427 1.137 bouyer if (chp->ata_drives[i] != NULL)
428 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
429 1.137 bouyer #endif /* NATARAID > 0 */
430 1.137 bouyer
431 1.137 bouyer /*
432 1.152 wiz * reset drive_flags for unattached devices, reset state for attached
433 1.137 bouyer * ones
434 1.137 bouyer */
435 1.137 bouyer for (i = 0; i < 2; i++) {
436 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
437 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
438 1.137 bouyer else
439 1.137 bouyer chp->ch_drive[i].state = 0;
440 1.137 bouyer }
441 1.137 bouyer
442 1.163 thorpej out:
443 1.137 bouyer if (atabus_initq == NULL) {
444 1.137 bouyer simple_lock(&atabus_interlock);
445 1.137 bouyer while(1) {
446 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
447 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
448 1.137 bouyer break;
449 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
450 1.137 bouyer &atabus_interlock);
451 1.137 bouyer }
452 1.137 bouyer simple_unlock(&atabus_interlock);
453 1.137 bouyer }
454 1.137 bouyer simple_lock(&atabus_interlock);
455 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
456 1.137 bouyer simple_unlock(&atabus_interlock);
457 1.137 bouyer
458 1.137 bouyer free(atabus_initq, M_DEVBUF);
459 1.137 bouyer wakeup(&atabus_initq_head);
460 1.137 bouyer
461 1.137 bouyer config_pending_decr();
462 1.144 briggs if (need_delref)
463 1.144 briggs wdc_delref(chp);
464 1.137 bouyer }
465 1.137 bouyer
466 1.2 bouyer int
467 1.163 thorpej wdcprobe(struct channel_softc *chp)
468 1.12 cgd {
469 1.163 thorpej
470 1.163 thorpej return (wdcprobe1(chp, 1));
471 1.137 bouyer }
472 1.137 bouyer
473 1.167 thorpej static int
474 1.163 thorpej wdcprobe1(struct channel_softc *chp, int poll)
475 1.137 bouyer {
476 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
477 1.31 bouyer u_int8_t ret_value = 0x03;
478 1.31 bouyer u_int8_t drive;
479 1.156 bouyer int s;
480 1.31 bouyer
481 1.31 bouyer /*
482 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
483 1.31 bouyer */
484 1.31 bouyer
485 1.43 kenh if (chp->wdc == NULL ||
486 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
487 1.107 dbj
488 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
489 1.107 dbj chp->wdc->select(chp,0);
490 1.137 bouyer
491 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
492 1.43 kenh WDSD_IBM);
493 1.131 mycroft delay(10); /* 400ns delay */
494 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
495 1.157 fvdl chp->cmd_iohs[wd_status], 0);
496 1.107 dbj
497 1.107 dbj if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
498 1.107 dbj chp->wdc->select(chp,1);
499 1.137 bouyer
500 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
501 1.43 kenh WDSD_IBM | 0x10);
502 1.131 mycroft delay(10); /* 400ns delay */
503 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
504 1.157 fvdl chp->cmd_iohs[wd_status], 0);
505 1.43 kenh
506 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
507 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
508 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
509 1.43 kenh
510 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
511 1.43 kenh ret_value &= ~0x01;
512 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
513 1.43 kenh ret_value &= ~0x02;
514 1.125 mycroft /* Register writability test, drive 0. */
515 1.125 mycroft if (ret_value & 0x01) {
516 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
517 1.125 mycroft chp->wdc->select(chp,0);
518 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
519 1.157 fvdl 0, WDSD_IBM);
520 1.157 fvdl bus_space_write_1(chp->cmd_iot,
521 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
522 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
523 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
524 1.125 mycroft ret_value &= ~0x01;
525 1.157 fvdl bus_space_write_1(chp->cmd_iot,
526 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
527 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
528 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
529 1.125 mycroft ret_value &= ~0x01;
530 1.167 thorpej bus_space_write_1(chp->cmd_iot,
531 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x01);
532 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
533 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
534 1.125 mycroft ret_value &= ~0x01;
535 1.157 fvdl bus_space_write_1(chp->cmd_iot,
536 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x02);
537 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
538 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
539 1.125 mycroft ret_value &= ~0x01;
540 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
541 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
542 1.131 mycroft ret_value &= ~0x01;
543 1.125 mycroft }
544 1.125 mycroft /* Register writability test, drive 1. */
545 1.125 mycroft if (ret_value & 0x02) {
546 1.125 mycroft if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
547 1.137 bouyer chp->wdc->select(chp,1);
548 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
549 1.157 fvdl 0, WDSD_IBM | 0x10);
550 1.167 thorpej bus_space_write_1(chp->cmd_iot,
551 1.167 thorpej chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
552 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
553 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
554 1.125 mycroft ret_value &= ~0x02;
555 1.157 fvdl bus_space_write_1(chp->cmd_iot,
556 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
557 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
558 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
559 1.125 mycroft ret_value &= ~0x02;
560 1.157 fvdl bus_space_write_1(chp->cmd_iot,
561 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x01);
562 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
563 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
564 1.125 mycroft ret_value &= ~0x02;
565 1.167 thorpej bus_space_write_1(chp->cmd_iot,
566 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x02);
567 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
568 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
569 1.125 mycroft ret_value &= ~0x02;
570 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
571 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
572 1.131 mycroft ret_value &= ~0x02;
573 1.125 mycroft }
574 1.137 bouyer
575 1.137 bouyer if (ret_value == 0)
576 1.137 bouyer return 0;
577 1.62 bouyer }
578 1.31 bouyer
579 1.156 bouyer s = splbio();
580 1.156 bouyer
581 1.137 bouyer if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_SELECT))
582 1.137 bouyer chp->wdc->select(chp,0);
583 1.137 bouyer /* assert SRST, wait for reset to complete */
584 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
585 1.137 bouyer delay(10); /* 400ns delay */
586 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
587 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
588 1.137 bouyer DELAY(2000);
589 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
590 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
591 1.137 bouyer delay(10); /* 400ns delay */
592 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
593 1.158 he if (chp->wdc && (chp->wdc->cap & WDC_CAPABILITY_IRQACK))
594 1.156 bouyer chp->wdc->irqack(chp);
595 1.156 bouyer splx(s);
596 1.137 bouyer
597 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
598 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
599 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
600 1.137 bouyer ret_value), DEBUG_PROBE);
601 1.12 cgd
602 1.137 bouyer /* if reset failed, there's nothing here */
603 1.137 bouyer if (ret_value == 0)
604 1.137 bouyer return 0;
605 1.67 bouyer
606 1.12 cgd /*
607 1.167 thorpej * Test presence of drives. First test register signatures looking
608 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
609 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
610 1.167 thorpej * later in attach routine.
611 1.12 cgd */
612 1.137 bouyer for (drive = 0; drive < 2; drive++) {
613 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
614 1.137 bouyer continue;
615 1.137 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
616 1.137 bouyer chp->wdc->select(chp,drive);
617 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
618 1.137 bouyer WDSD_IBM | (drive << 4));
619 1.137 bouyer delay(10); /* 400ns delay */
620 1.137 bouyer /* Save registers contents */
621 1.157 fvdl sc = bus_space_read_1(chp->cmd_iot,
622 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
623 1.157 fvdl sn = bus_space_read_1(chp->cmd_iot,
624 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
625 1.157 fvdl cl = bus_space_read_1(chp->cmd_iot,
626 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
627 1.157 fvdl ch = bus_space_read_1(chp->cmd_iot,
628 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
629 1.137 bouyer
630 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
631 1.137 bouyer "cl=0x%x ch=0x%x\n",
632 1.137 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
633 1.137 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
634 1.31 bouyer /*
635 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
636 1.137 bouyer * we get wrong values here, so ignore it.
637 1.31 bouyer */
638 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
639 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
640 1.137 bouyer } else {
641 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
642 1.137 bouyer if (chp->wdc == NULL ||
643 1.137 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
644 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
645 1.137 bouyer }
646 1.31 bouyer }
647 1.137 bouyer return (ret_value);
648 1.137 bouyer }
649 1.31 bouyer
650 1.137 bouyer void
651 1.163 thorpej wdcattach(struct channel_softc *chp)
652 1.137 bouyer {
653 1.137 bouyer static int inited = 0;
654 1.32 bouyer
655 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
656 1.137 bouyer return;
657 1.74 enami
658 1.137 bouyer /* initialise global data */
659 1.137 bouyer callout_init(&chp->ch_callout);
660 1.164 thorpej if (chp->wdc->drv_probe == NULL)
661 1.164 thorpej chp->wdc->drv_probe = wdc_drvprobe;
662 1.137 bouyer if (inited == 0) {
663 1.165 thorpej /* Initialize the ata_xfer pool. */
664 1.165 thorpej pool_init(&wdc_xfer_pool, sizeof(struct ata_xfer), 0,
665 1.137 bouyer 0, 0, "wdcspl", NULL);
666 1.137 bouyer inited++;
667 1.133 bouyer }
668 1.165 thorpej TAILQ_INIT(&chp->ch_queue->queue_xfer);
669 1.148 bouyer chp->ch_queue->queue_freeze = 0;
670 1.126 enami
671 1.143 bouyer chp->atabus = config_found(&chp->wdc->sc_dev, chp, atabusprint);
672 1.74 enami }
673 1.74 enami
674 1.163 thorpej int
675 1.163 thorpej wdcactivate(struct device *self, enum devact act)
676 1.137 bouyer {
677 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
678 1.137 bouyer int s, i, error = 0;
679 1.137 bouyer
680 1.137 bouyer s = splbio();
681 1.137 bouyer switch (act) {
682 1.137 bouyer case DVACT_ACTIVATE:
683 1.137 bouyer error = EOPNOTSUPP;
684 1.137 bouyer break;
685 1.137 bouyer
686 1.137 bouyer case DVACT_DEACTIVATE:
687 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
688 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
689 1.137 bouyer if (error)
690 1.137 bouyer break;
691 1.137 bouyer }
692 1.137 bouyer break;
693 1.137 bouyer }
694 1.137 bouyer splx(s);
695 1.137 bouyer return (error);
696 1.137 bouyer }
697 1.137 bouyer
698 1.137 bouyer int
699 1.163 thorpej wdcdetach(struct device *self, int flags)
700 1.137 bouyer {
701 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
702 1.137 bouyer struct channel_softc *chp;
703 1.137 bouyer int i, error = 0;
704 1.137 bouyer
705 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
706 1.137 bouyer chp = wdc->channels[i];
707 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
708 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
709 1.137 bouyer error = config_detach(chp->atabus, flags);
710 1.137 bouyer if (error)
711 1.137 bouyer break;
712 1.137 bouyer }
713 1.137 bouyer return (error);
714 1.137 bouyer }
715 1.137 bouyer
716 1.31 bouyer /*
717 1.31 bouyer * Start I/O on a controller, for the given channel.
718 1.31 bouyer * The first xfer may be not for our channel if the channel queues
719 1.31 bouyer * are shared.
720 1.31 bouyer */
721 1.31 bouyer void
722 1.163 thorpej wdcstart(struct channel_softc *chp)
723 1.31 bouyer {
724 1.165 thorpej struct ata_xfer *xfer;
725 1.38 bouyer
726 1.38 bouyer #ifdef WDC_DIAGNOSTIC
727 1.38 bouyer int spl1, spl2;
728 1.38 bouyer
729 1.38 bouyer spl1 = splbio();
730 1.38 bouyer spl2 = splbio();
731 1.38 bouyer if (spl2 != spl1) {
732 1.38 bouyer printf("wdcstart: not at splbio()\n");
733 1.38 bouyer panic("wdcstart");
734 1.38 bouyer }
735 1.38 bouyer splx(spl2);
736 1.38 bouyer splx(spl1);
737 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
738 1.12 cgd
739 1.31 bouyer /* is there a xfer ? */
740 1.165 thorpej if ((xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer)) == NULL)
741 1.31 bouyer return;
742 1.47 bouyer
743 1.47 bouyer /* adjust chp, in case we have a shared queue */
744 1.165 thorpej chp = xfer->c_chp;
745 1.47 bouyer
746 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
747 1.31 bouyer return; /* channel aleady active */
748 1.31 bouyer }
749 1.148 bouyer if (__predict_false(chp->ch_queue->queue_freeze > 0)) {
750 1.147 bouyer return; /* queue froozen */
751 1.137 bouyer }
752 1.31 bouyer #ifdef DIAGNOSTIC
753 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
754 1.118 provos panic("wdcstart: channel waiting for irq");
755 1.31 bouyer #endif
756 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
757 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
758 1.31 bouyer return;
759 1.12 cgd
760 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
761 1.165 thorpej chp->channel, xfer->c_drive), DEBUG_XFERS);
762 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
763 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_RESET) {
764 1.165 thorpej chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_RESET;
765 1.165 thorpej chp->ch_drive[xfer->c_drive].state = 0;
766 1.37 bouyer }
767 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
768 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
769 1.31 bouyer xfer->c_start(chp, xfer);
770 1.31 bouyer }
771 1.2 bouyer
772 1.31 bouyer /* restart an interrupted I/O */
773 1.31 bouyer void
774 1.163 thorpej wdcrestart(void *v)
775 1.31 bouyer {
776 1.31 bouyer struct channel_softc *chp = v;
777 1.31 bouyer int s;
778 1.2 bouyer
779 1.31 bouyer s = splbio();
780 1.45 drochner wdcstart(chp);
781 1.31 bouyer splx(s);
782 1.2 bouyer }
783 1.31 bouyer
784 1.2 bouyer
785 1.31 bouyer /*
786 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
787 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
788 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
789 1.31 bouyer * the next chunk if so.
790 1.31 bouyer */
791 1.12 cgd int
792 1.163 thorpej wdcintr(void *arg)
793 1.12 cgd {
794 1.31 bouyer struct channel_softc *chp = arg;
795 1.165 thorpej struct ata_xfer *xfer;
796 1.76 bouyer int ret;
797 1.12 cgd
798 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
799 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
800 1.80 enami DEBUG_INTR);
801 1.80 enami return (0);
802 1.80 enami }
803 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
804 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
805 1.113 bouyer /* try to clear the pending interrupt anyway */
806 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot,
807 1.157 fvdl chp->cmd_iohs[wd_status], 0);
808 1.80 enami return (0);
809 1.31 bouyer }
810 1.12 cgd
811 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
812 1.165 thorpej xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
813 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
814 1.84 bouyer chp->wdc->dma_status =
815 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
816 1.165 thorpej xfer->c_drive, 0);
817 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
818 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
819 1.84 bouyer return 0;
820 1.84 bouyer }
821 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
822 1.84 bouyer }
823 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
824 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
825 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
826 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
827 1.76 bouyer return (ret);
828 1.12 cgd }
829 1.12 cgd
830 1.31 bouyer /* Put all disk in RESET state */
831 1.125 mycroft void
832 1.163 thorpej wdc_reset_channel(struct ata_drive_datas *drvp, int flags)
833 1.2 bouyer {
834 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
835 1.2 bouyer int drive;
836 1.163 thorpej
837 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
838 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
839 1.34 bouyer DEBUG_FUNCS);
840 1.147 bouyer if ((flags & AT_POLL) == 0) {
841 1.153 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
842 1.153 bouyer /* no need to schedule a reset more than one time */
843 1.153 bouyer return;
844 1.153 bouyer }
845 1.137 bouyer chp->ch_flags |= WDCF_TH_RESET;
846 1.148 bouyer chp->ch_queue->queue_freeze++;
847 1.137 bouyer wakeup(&chp->thread);
848 1.137 bouyer return;
849 1.137 bouyer }
850 1.147 bouyer (void) wdcreset(chp, RESET_POLL);
851 1.31 bouyer for (drive = 0; drive < 2; drive++) {
852 1.31 bouyer chp->ch_drive[drive].state = 0;
853 1.12 cgd }
854 1.31 bouyer }
855 1.12 cgd
856 1.31 bouyer int
857 1.163 thorpej wdcreset(struct channel_softc *chp, int poll)
858 1.31 bouyer {
859 1.31 bouyer int drv_mask1, drv_mask2;
860 1.156 bouyer int s = 0;
861 1.2 bouyer
862 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
863 1.107 dbj chp->wdc->select(chp,0);
864 1.156 bouyer if (poll != RESET_SLEEP)
865 1.156 bouyer s = splbio();
866 1.157 fvdl /* master */
867 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
868 1.131 mycroft delay(10); /* 400ns delay */
869 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
870 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
871 1.131 mycroft delay(2000);
872 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
873 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
874 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
875 1.131 mycroft delay(10); /* 400ns delay */
876 1.156 bouyer if (poll != RESET_SLEEP) {
877 1.156 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
878 1.156 bouyer chp->wdc->irqack(chp);
879 1.156 bouyer splx(s);
880 1.156 bouyer }
881 1.2 bouyer
882 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
883 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
884 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
885 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
886 1.137 bouyer if (drv_mask2 != drv_mask1) {
887 1.31 bouyer printf("%s channel %d: reset failed for",
888 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
889 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
890 1.31 bouyer printf(" drive 0");
891 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
892 1.31 bouyer printf(" drive 1");
893 1.31 bouyer printf("\n");
894 1.31 bouyer }
895 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
896 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
897 1.31 bouyer }
898 1.31 bouyer
899 1.31 bouyer static int
900 1.163 thorpej __wdcwait_reset(struct channel_softc *chp, int drv_mask, int poll)
901 1.31 bouyer {
902 1.137 bouyer int timeout, nloop;
903 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
904 1.70 bouyer #ifdef WDCDEBUG
905 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
906 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
907 1.70 bouyer #endif
908 1.137 bouyer
909 1.137 bouyer if (poll)
910 1.137 bouyer nloop = WDCNDELAY_RST;
911 1.137 bouyer else
912 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
913 1.31 bouyer /* wait for BSY to deassert */
914 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
915 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
916 1.107 dbj chp->wdc->select(chp,0);
917 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
918 1.31 bouyer WDSD_IBM); /* master */
919 1.65 bouyer delay(10);
920 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
921 1.157 fvdl chp->cmd_iohs[wd_status], 0);
922 1.70 bouyer #ifdef WDCDEBUG
923 1.157 fvdl sc0 = bus_space_read_1(chp->cmd_iot,
924 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
925 1.157 fvdl sn0 = bus_space_read_1(chp->cmd_iot,
926 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
927 1.157 fvdl cl0 = bus_space_read_1(chp->cmd_iot,
928 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
929 1.157 fvdl ch0 = bus_space_read_1(chp->cmd_iot,
930 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
931 1.70 bouyer #endif
932 1.109 bouyer if (chp->wdc && chp->wdc->cap & WDC_CAPABILITY_SELECT)
933 1.107 dbj chp->wdc->select(chp,1);
934 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
935 1.31 bouyer WDSD_IBM | 0x10); /* slave */
936 1.65 bouyer delay(10);
937 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
938 1.157 fvdl chp->cmd_iohs[wd_status], 0);
939 1.70 bouyer #ifdef WDCDEBUG
940 1.157 fvdl sc1 = bus_space_read_1(chp->cmd_iot,
941 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
942 1.157 fvdl sn1 = bus_space_read_1(chp->cmd_iot,
943 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
944 1.157 fvdl cl1 = bus_space_read_1(chp->cmd_iot,
945 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
946 1.157 fvdl ch1 = bus_space_read_1(chp->cmd_iot,
947 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
948 1.70 bouyer #endif
949 1.31 bouyer
950 1.31 bouyer if ((drv_mask & 0x01) == 0) {
951 1.31 bouyer /* no master */
952 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
953 1.31 bouyer /* No master, slave is ready, it's done */
954 1.65 bouyer goto end;
955 1.31 bouyer }
956 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
957 1.31 bouyer /* no slave */
958 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
959 1.31 bouyer /* No slave, master is ready, it's done */
960 1.65 bouyer goto end;
961 1.31 bouyer }
962 1.2 bouyer } else {
963 1.31 bouyer /* Wait for both master and slave to be ready */
964 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
965 1.65 bouyer goto end;
966 1.2 bouyer }
967 1.2 bouyer }
968 1.137 bouyer if (poll)
969 1.137 bouyer delay(WDCDELAY);
970 1.137 bouyer else
971 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
972 1.2 bouyer }
973 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
974 1.31 bouyer if (st0 & WDCS_BSY)
975 1.31 bouyer drv_mask &= ~0x01;
976 1.31 bouyer if (st1 & WDCS_BSY)
977 1.31 bouyer drv_mask &= ~0x02;
978 1.65 bouyer end:
979 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
980 1.70 bouyer "cl=0x%x ch=0x%x\n",
981 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
982 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
983 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
984 1.70 bouyer "cl=0x%x ch=0x%x\n",
985 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
986 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
987 1.70 bouyer
988 1.149 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
989 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
990 1.149 bouyer st0, st1), DEBUG_PROBE);
991 1.65 bouyer
992 1.31 bouyer return drv_mask;
993 1.2 bouyer }
994 1.2 bouyer
995 1.2 bouyer /*
996 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
997 1.31 bouyer * return -1 for a timeout after "timeout" ms.
998 1.2 bouyer */
999 1.167 thorpej static int
1000 1.163 thorpej __wdcwait(struct channel_softc *chp, int mask, int bits, int timeout)
1001 1.2 bouyer {
1002 1.31 bouyer u_char status;
1003 1.31 bouyer int time = 0;
1004 1.60 abs
1005 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
1006 1.60 abs :"none", chp->channel), DEBUG_STATUS);
1007 1.31 bouyer chp->ch_error = 0;
1008 1.31 bouyer
1009 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1010 1.2 bouyer
1011 1.31 bouyer for (;;) {
1012 1.31 bouyer chp->ch_status = status =
1013 1.157 fvdl bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_status], 0);
1014 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1015 1.31 bouyer break;
1016 1.31 bouyer if (++time > timeout) {
1017 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1018 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1019 1.87 bouyer time, status,
1020 1.157 fvdl bus_space_read_1(chp->cmd_iot,
1021 1.157 fvdl chp->cmd_iohs[wd_error], 0), mask, bits),
1022 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1023 1.137 bouyer return(WDCWAIT_TOUT);
1024 1.31 bouyer }
1025 1.31 bouyer delay(WDCDELAY);
1026 1.2 bouyer }
1027 1.87 bouyer #ifdef WDCDEBUG
1028 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1029 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1030 1.87 bouyer #endif
1031 1.31 bouyer if (status & WDCS_ERR)
1032 1.157 fvdl chp->ch_error = bus_space_read_1(chp->cmd_iot,
1033 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1034 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1035 1.31 bouyer /* After autoconfig, there should be no long delays. */
1036 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1037 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1038 1.31 bouyer if (xfer == NULL)
1039 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1040 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1041 1.31 bouyer WDCDELAY * time);
1042 1.31 bouyer else
1043 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1044 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
1045 1.31 bouyer xfer->drive,
1046 1.31 bouyer WDCDELAY * time);
1047 1.2 bouyer }
1048 1.2 bouyer #endif
1049 1.137 bouyer return(WDCWAIT_OK);
1050 1.137 bouyer }
1051 1.137 bouyer
1052 1.137 bouyer /*
1053 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1054 1.137 bouyer * thread if possible
1055 1.137 bouyer */
1056 1.137 bouyer int
1057 1.163 thorpej wdcwait(struct channel_softc *chp, int mask, int bits, int timeout, int flags)
1058 1.137 bouyer {
1059 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1060 1.137 bouyer
1061 1.137 bouyer if (timeout_hz == 0 ||
1062 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1063 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1064 1.137 bouyer else {
1065 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1066 1.137 bouyer if (error != 0) {
1067 1.147 bouyer if ((chp->ch_flags & WDCF_TH_RUN) ||
1068 1.147 bouyer (flags & AT_WAIT)) {
1069 1.137 bouyer /*
1070 1.147 bouyer * we're running in the channel thread
1071 1.147 bouyer * or some userland thread context
1072 1.137 bouyer */
1073 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1074 1.137 bouyer if (__wdcwait(chp, mask, bits,
1075 1.137 bouyer WDCDELAY_POLL) == 0) {
1076 1.137 bouyer error = 0;
1077 1.137 bouyer break;
1078 1.137 bouyer }
1079 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1080 1.137 bouyer }
1081 1.137 bouyer } else {
1082 1.137 bouyer /*
1083 1.137 bouyer * we're probably in interrupt context,
1084 1.137 bouyer * ask the thread to come back here
1085 1.137 bouyer */
1086 1.147 bouyer #ifdef DIAGNOSTIC
1087 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1088 1.148 bouyer panic("wdcwait: queue_freeze");
1089 1.147 bouyer #endif
1090 1.148 bouyer chp->ch_queue->queue_freeze++;
1091 1.137 bouyer wakeup(&chp->thread);
1092 1.137 bouyer return(WDCWAIT_THR);
1093 1.137 bouyer }
1094 1.137 bouyer }
1095 1.137 bouyer }
1096 1.163 thorpej return (error);
1097 1.2 bouyer }
1098 1.2 bouyer
1099 1.137 bouyer
1100 1.84 bouyer /*
1101 1.84 bouyer * Busy-wait for DMA to complete
1102 1.84 bouyer */
1103 1.84 bouyer int
1104 1.165 thorpej wdc_dmawait(struct channel_softc *chp, struct ata_xfer *xfer, int timeout)
1105 1.84 bouyer {
1106 1.84 bouyer int time;
1107 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1108 1.84 bouyer chp->wdc->dma_status =
1109 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1110 1.165 thorpej chp->channel, xfer->c_drive, 0);
1111 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1112 1.84 bouyer return 0;
1113 1.84 bouyer delay(WDCDELAY);
1114 1.84 bouyer }
1115 1.84 bouyer /* timeout, force a DMA halt */
1116 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1117 1.165 thorpej chp->channel, xfer->c_drive, 1);
1118 1.84 bouyer return 1;
1119 1.84 bouyer }
1120 1.84 bouyer
1121 1.31 bouyer void
1122 1.163 thorpej wdctimeout(void *arg)
1123 1.2 bouyer {
1124 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
1125 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1126 1.31 bouyer int s;
1127 1.2 bouyer
1128 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1129 1.31 bouyer
1130 1.31 bouyer s = splbio();
1131 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1132 1.31 bouyer __wdcerror(chp, "lost interrupt");
1133 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1134 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1135 1.88 mrg xfer->c_bcount,
1136 1.88 mrg xfer->c_skip);
1137 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1138 1.84 bouyer chp->wdc->dma_status =
1139 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
1140 1.165 thorpej chp->channel, xfer->c_drive, 1);
1141 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1142 1.84 bouyer }
1143 1.31 bouyer /*
1144 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1145 1.31 bouyer * it will do what's needed. Else, it will take the needed
1146 1.31 bouyer * action (reset the device).
1147 1.70 bouyer * Before that we need to reinstall the timeout callback,
1148 1.70 bouyer * in case it will miss another irq while in this transfer
1149 1.70 bouyer * We arbitray chose it to be 1s
1150 1.31 bouyer */
1151 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1152 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1153 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1154 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1155 1.31 bouyer } else
1156 1.31 bouyer __wdcerror(chp, "missing untimeout");
1157 1.31 bouyer splx(s);
1158 1.2 bouyer }
1159 1.2 bouyer
1160 1.31 bouyer /*
1161 1.152 wiz * Probe drive's capabilities, for use by the controller later
1162 1.31 bouyer * Assumes drvp points to an existing drive.
1163 1.31 bouyer * XXX this should be a controller-indep function
1164 1.31 bouyer */
1165 1.2 bouyer void
1166 1.163 thorpej wdc_probe_caps(struct ata_drive_datas *drvp)
1167 1.2 bouyer {
1168 1.31 bouyer struct ataparams params, params2;
1169 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1170 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
1171 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1172 1.31 bouyer int i, printed;
1173 1.31 bouyer char *sep = "";
1174 1.48 bouyer int cf_flags;
1175 1.31 bouyer
1176 1.125 mycroft if (ata_get_params(drvp, AT_WAIT, ¶ms) != CMD_OK) {
1177 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
1178 1.2 bouyer return;
1179 1.2 bouyer }
1180 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
1181 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
1182 1.2 bouyer /*
1183 1.39 bouyer * Controller claims 16 and 32 bit transfers.
1184 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
1185 1.31 bouyer * and compare results.
1186 1.2 bouyer */
1187 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
1188 1.125 mycroft ata_get_params(drvp, AT_WAIT, ¶ms2);
1189 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
1190 1.31 bouyer /* Not good. fall back to 16bits */
1191 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
1192 1.31 bouyer } else {
1193 1.125 mycroft aprint_normal("%s: 32-bit data port\n",
1194 1.123 thorpej drv_dev->dv_xname);
1195 1.2 bouyer }
1196 1.2 bouyer }
1197 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
1198 1.55 bouyer if (params.atap_ata_major > 0x01 &&
1199 1.55 bouyer params.atap_ata_major != 0xffff) {
1200 1.55 bouyer for (i = 14; i > 0; i--) {
1201 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
1202 1.125 mycroft aprint_normal("%s: ATA version %d\n",
1203 1.125 mycroft drv_dev->dv_xname, i);
1204 1.55 bouyer drvp->ata_vers = i;
1205 1.55 bouyer break;
1206 1.55 bouyer }
1207 1.55 bouyer }
1208 1.125 mycroft }
1209 1.55 bouyer #endif
1210 1.2 bouyer
1211 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1212 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1213 1.31 bouyer drvp->PIO_mode = 3;
1214 1.2 bouyer
1215 1.2 bouyer /*
1216 1.31 bouyer * It's not in the specs, but it seems that some drive
1217 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1218 1.2 bouyer */
1219 1.31 bouyer if (params.atap_extensions != 0xffff &&
1220 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1221 1.31 bouyer printed = 0;
1222 1.31 bouyer /*
1223 1.31 bouyer * XXX some drives report something wrong here (they claim to
1224 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1225 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1226 1.116 wiz * If higher mode than 7 is found, abort.
1227 1.31 bouyer */
1228 1.39 bouyer for (i = 7; i >= 0; i--) {
1229 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1230 1.31 bouyer continue;
1231 1.39 bouyer if (i > 4)
1232 1.39 bouyer return;
1233 1.31 bouyer /*
1234 1.31 bouyer * See if mode is accepted.
1235 1.31 bouyer * If the controller can't set its PIO mode,
1236 1.31 bouyer * assume the defaults are good, so don't try
1237 1.31 bouyer * to set it
1238 1.31 bouyer */
1239 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1240 1.137 bouyer /*
1241 1.137 bouyer * It's OK to pool here, it's fast enouth
1242 1.137 bouyer * to not bother waiting for interrupt
1243 1.137 bouyer */
1244 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1245 1.125 mycroft AT_WAIT) != CMD_OK)
1246 1.2 bouyer continue;
1247 1.31 bouyer if (!printed) {
1248 1.123 thorpej aprint_normal("%s: drive supports PIO mode %d",
1249 1.39 bouyer drv_dev->dv_xname, i + 3);
1250 1.31 bouyer sep = ",";
1251 1.31 bouyer printed = 1;
1252 1.31 bouyer }
1253 1.31 bouyer /*
1254 1.31 bouyer * If controller's driver can't set its PIO mode,
1255 1.31 bouyer * get the highter one for the drive.
1256 1.31 bouyer */
1257 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1258 1.52 bouyer wdc->PIO_cap >= i + 3) {
1259 1.31 bouyer drvp->PIO_mode = i + 3;
1260 1.48 bouyer drvp->PIO_cap = i + 3;
1261 1.2 bouyer break;
1262 1.2 bouyer }
1263 1.2 bouyer }
1264 1.31 bouyer if (!printed) {
1265 1.31 bouyer /*
1266 1.31 bouyer * We didn't find a valid PIO mode.
1267 1.31 bouyer * Assume the values returned for DMA are buggy too
1268 1.31 bouyer */
1269 1.31 bouyer return;
1270 1.2 bouyer }
1271 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1272 1.31 bouyer printed = 0;
1273 1.31 bouyer for (i = 7; i >= 0; i--) {
1274 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1275 1.31 bouyer continue;
1276 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1277 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1278 1.125 mycroft if (ata_set_mode(drvp, 0x20 | i, AT_WAIT)
1279 1.31 bouyer != CMD_OK)
1280 1.31 bouyer continue;
1281 1.31 bouyer if (!printed) {
1282 1.123 thorpej aprint_normal("%s DMA mode %d", sep, i);
1283 1.31 bouyer sep = ",";
1284 1.31 bouyer printed = 1;
1285 1.31 bouyer }
1286 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1287 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1288 1.52 bouyer wdc->DMA_cap < i)
1289 1.31 bouyer continue;
1290 1.31 bouyer drvp->DMA_mode = i;
1291 1.48 bouyer drvp->DMA_cap = i;
1292 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1293 1.31 bouyer }
1294 1.2 bouyer break;
1295 1.2 bouyer }
1296 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1297 1.71 bouyer printed = 0;
1298 1.31 bouyer for (i = 7; i >= 0; i--) {
1299 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1300 1.31 bouyer == 0)
1301 1.31 bouyer continue;
1302 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1303 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1304 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1305 1.125 mycroft AT_WAIT) != CMD_OK)
1306 1.31 bouyer continue;
1307 1.71 bouyer if (!printed) {
1308 1.123 thorpej aprint_normal("%s Ultra-DMA mode %d",
1309 1.123 thorpej sep, i);
1310 1.93 wrstuden if (i == 2)
1311 1.123 thorpej aprint_normal(" (Ultra/33)");
1312 1.93 wrstuden else if (i == 4)
1313 1.123 thorpej aprint_normal(" (Ultra/66)");
1314 1.93 wrstuden else if (i == 5)
1315 1.123 thorpej aprint_normal(" (Ultra/100)");
1316 1.117 bouyer else if (i == 6)
1317 1.123 thorpej aprint_normal(" (Ultra/133)");
1318 1.71 bouyer sep = ",";
1319 1.71 bouyer printed = 1;
1320 1.71 bouyer }
1321 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1322 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1323 1.52 bouyer wdc->UDMA_cap < i)
1324 1.50 bouyer continue;
1325 1.31 bouyer drvp->UDMA_mode = i;
1326 1.48 bouyer drvp->UDMA_cap = i;
1327 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1328 1.31 bouyer }
1329 1.31 bouyer break;
1330 1.31 bouyer }
1331 1.31 bouyer }
1332 1.123 thorpej aprint_normal("\n");
1333 1.55 bouyer }
1334 1.55 bouyer
1335 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1336 1.55 bouyer if (drvp->ata_vers == 0) {
1337 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1338 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1339 1.55 bouyer else if (drvp->PIO_cap > 2)
1340 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1341 1.48 bouyer }
1342 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1343 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1344 1.48 bouyer drvp->PIO_mode =
1345 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1346 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1347 1.48 bouyer }
1348 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1349 1.48 bouyer /* don't care about DMA modes */
1350 1.48 bouyer return;
1351 1.48 bouyer }
1352 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1353 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1354 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1355 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1356 1.48 bouyer } else {
1357 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1358 1.48 bouyer ATA_CONFIG_DMA_OFF;
1359 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1360 1.48 bouyer }
1361 1.101 bouyer }
1362 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1363 1.101 bouyer /* don't care about UDMA modes */
1364 1.101 bouyer return;
1365 1.48 bouyer }
1366 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1367 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1368 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1369 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1370 1.48 bouyer } else {
1371 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1372 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1373 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1374 1.48 bouyer }
1375 1.2 bouyer }
1376 1.54 bouyer }
1377 1.54 bouyer
1378 1.54 bouyer /*
1379 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1380 1.54 bouyer * downgrade was possible, 0 otherwise.
1381 1.54 bouyer */
1382 1.54 bouyer int
1383 1.163 thorpej wdc_downgrade_mode(struct ata_drive_datas *drvp, int flags)
1384 1.54 bouyer {
1385 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1386 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1387 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1388 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1389 1.54 bouyer
1390 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1391 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1392 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1393 1.54 bouyer return 0;
1394 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1395 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1396 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1397 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1398 1.54 bouyer return 0;
1399 1.54 bouyer
1400 1.61 bouyer /*
1401 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1402 1.73 bouyer * Maybe we didn't properly notice the cable type
1403 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1404 1.78 bouyer * It helps in some cases.
1405 1.73 bouyer */
1406 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1407 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1408 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1409 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1410 1.73 bouyer }
1411 1.73 bouyer
1412 1.73 bouyer /*
1413 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1414 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1415 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1416 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1417 1.61 bouyer */
1418 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1419 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1420 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1421 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1422 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1423 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1424 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1425 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1426 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1427 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1428 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1429 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1430 1.54 bouyer } else /* already using PIO, can't downgrade */
1431 1.54 bouyer return 0;
1432 1.54 bouyer
1433 1.54 bouyer wdc->set_modes(chp);
1434 1.137 bouyer wdc_print_modes(chp);
1435 1.137 bouyer /* reset the channel, which will shedule all drives for setup */
1436 1.137 bouyer wdc_reset_channel(drvp, flags);
1437 1.54 bouyer return 1;
1438 1.2 bouyer }
1439 1.2 bouyer
1440 1.2 bouyer int
1441 1.163 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct wdc_command *wdc_c)
1442 1.31 bouyer {
1443 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1444 1.165 thorpej struct ata_xfer *xfer;
1445 1.31 bouyer int s, ret;
1446 1.2 bouyer
1447 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1448 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1449 1.34 bouyer DEBUG_FUNCS);
1450 1.2 bouyer
1451 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1452 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1453 1.31 bouyer WDC_NOSLEEP);
1454 1.31 bouyer if (xfer == NULL) {
1455 1.31 bouyer return WDC_TRY_AGAIN;
1456 1.31 bouyer }
1457 1.2 bouyer
1458 1.98 bjh21 if (chp->wdc->cap & WDC_CAPABILITY_NOIRQ)
1459 1.98 bjh21 wdc_c->flags |= AT_POLL;
1460 1.31 bouyer if (wdc_c->flags & AT_POLL)
1461 1.31 bouyer xfer->c_flags |= C_POLL;
1462 1.165 thorpej xfer->c_drive = drvp->drive;
1463 1.165 thorpej xfer->c_databuf = wdc_c->data;
1464 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1465 1.165 thorpej xfer->c_cmd = wdc_c;
1466 1.31 bouyer xfer->c_start = __wdccommand_start;
1467 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1468 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1469 1.2 bouyer
1470 1.31 bouyer s = splbio();
1471 1.31 bouyer wdc_exec_xfer(chp, xfer);
1472 1.31 bouyer #ifdef DIAGNOSTIC
1473 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1474 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1475 1.118 provos panic("wdc_exec_command: polled command not done");
1476 1.2 bouyer #endif
1477 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1478 1.31 bouyer ret = WDC_COMPLETE;
1479 1.31 bouyer } else {
1480 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1481 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1482 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1483 1.69 bouyer }
1484 1.31 bouyer ret = WDC_COMPLETE;
1485 1.31 bouyer } else {
1486 1.31 bouyer ret = WDC_QUEUED;
1487 1.2 bouyer }
1488 1.2 bouyer }
1489 1.31 bouyer splx(s);
1490 1.31 bouyer return ret;
1491 1.2 bouyer }
1492 1.2 bouyer
1493 1.167 thorpej static void
1494 1.165 thorpej __wdccommand_start(struct channel_softc *chp, struct ata_xfer *xfer)
1495 1.31 bouyer {
1496 1.165 thorpej int drive = xfer->c_drive;
1497 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1498 1.31 bouyer
1499 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1500 1.165 thorpej chp->wdc->sc_dev.dv_xname, chp->channel, xfer->c_drive),
1501 1.34 bouyer DEBUG_FUNCS);
1502 1.31 bouyer
1503 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1504 1.107 dbj chp->wdc->select(chp,drive);
1505 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1506 1.31 bouyer WDSD_IBM | (drive << 4));
1507 1.137 bouyer switch(wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1508 1.137 bouyer wdc_c->r_st_bmask, wdc_c->timeout, wdc_c->flags)) {
1509 1.137 bouyer case WDCWAIT_OK:
1510 1.137 bouyer break;
1511 1.137 bouyer case WDCWAIT_TOUT:
1512 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1513 1.31 bouyer __wdccommand_done(chp, xfer);
1514 1.53 bouyer return;
1515 1.137 bouyer case WDCWAIT_THR:
1516 1.137 bouyer return;
1517 1.31 bouyer }
1518 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1519 1.135 bouyer /* polled command, disable interrupts */
1520 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1521 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1522 1.135 bouyer }
1523 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1524 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1525 1.139 bouyer
1526 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1527 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1528 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1529 1.81 thorpej wdctimeout, chp);
1530 1.31 bouyer return;
1531 1.2 bouyer }
1532 1.2 bouyer /*
1533 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1534 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1535 1.2 bouyer */
1536 1.134 mycroft delay(10); /* 400ns delay */
1537 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1538 1.2 bouyer }
1539 1.2 bouyer
1540 1.167 thorpej static int
1541 1.165 thorpej __wdccommand_intr(struct channel_softc *chp, struct ata_xfer *xfer, int irq)
1542 1.2 bouyer {
1543 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1544 1.31 bouyer int bcount = wdc_c->bcount;
1545 1.31 bouyer char *data = wdc_c->data;
1546 1.137 bouyer int wflags;
1547 1.137 bouyer
1548 1.137 bouyer if ((wdc_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1549 1.137 bouyer /* both wait and poll, we can tsleep here */
1550 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1551 1.137 bouyer } else {
1552 1.137 bouyer wflags = AT_POLL;
1553 1.137 bouyer }
1554 1.31 bouyer
1555 1.163 thorpej again:
1556 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1557 1.165 thorpej chp->wdc->sc_dev.dv_xname, chp->channel, xfer->c_drive),
1558 1.165 thorpej DEBUG_INTR);
1559 1.137 bouyer /*
1560 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1561 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1562 1.137 bouyer * penalty for the extra regiter write is acceptable,
1563 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1564 1.137 bouyer */
1565 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1566 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1567 1.114 bouyer if ((wdc_c->flags & AT_XFDONE) != 0) {
1568 1.114 bouyer /*
1569 1.114 bouyer * We have completed a data xfer. The drive should now be
1570 1.114 bouyer * in its initial state
1571 1.114 bouyer */
1572 1.114 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1573 1.137 bouyer wdc_c->r_st_bmask, (irq == 0) ? wdc_c->timeout : 0,
1574 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1575 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1576 1.114 bouyer return 0; /* IRQ was not for us */
1577 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1578 1.114 bouyer }
1579 1.131 mycroft goto out;
1580 1.114 bouyer }
1581 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1582 1.137 bouyer (irq == 0) ? wdc_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1583 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1584 1.63 bouyer return 0; /* IRQ was not for us */
1585 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1586 1.131 mycroft goto out;
1587 1.2 bouyer }
1588 1.91 bouyer if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
1589 1.91 bouyer chp->wdc->irqack(chp);
1590 1.31 bouyer if (wdc_c->flags & AT_READ) {
1591 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1592 1.131 mycroft wdc_c->flags |= AT_TIMEOU;
1593 1.131 mycroft goto out;
1594 1.131 mycroft }
1595 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1596 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1597 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1598 1.31 bouyer data += bcount & 0xfffffffc;
1599 1.31 bouyer bcount = bcount & 0x03;
1600 1.31 bouyer }
1601 1.31 bouyer if (bcount > 0)
1602 1.157 fvdl bus_space_read_multi_2(chp->cmd_iot,
1603 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1604 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1605 1.114 bouyer /* at this point the drive should be in its initial state */
1606 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1607 1.137 bouyer /* XXX should read status register here ? */
1608 1.131 mycroft } else if (wdc_c->flags & AT_WRITE) {
1609 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1610 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1611 1.131 mycroft goto out;
1612 1.131 mycroft }
1613 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1614 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1615 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1616 1.31 bouyer data += bcount & 0xfffffffc;
1617 1.31 bouyer bcount = bcount & 0x03;
1618 1.31 bouyer }
1619 1.31 bouyer if (bcount > 0)
1620 1.157 fvdl bus_space_write_multi_2(chp->cmd_iot,
1621 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1622 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1623 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1624 1.114 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1625 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1626 1.114 bouyer callout_reset(&chp->ch_callout,
1627 1.114 bouyer wdc_c->timeout / 1000 * hz, wdctimeout, chp);
1628 1.114 bouyer return 1;
1629 1.114 bouyer } else {
1630 1.114 bouyer goto again;
1631 1.114 bouyer }
1632 1.2 bouyer }
1633 1.163 thorpej out:
1634 1.31 bouyer __wdccommand_done(chp, xfer);
1635 1.31 bouyer return 1;
1636 1.2 bouyer }
1637 1.2 bouyer
1638 1.167 thorpej static void
1639 1.165 thorpej __wdccommand_done(struct channel_softc *chp, struct ata_xfer *xfer)
1640 1.2 bouyer {
1641 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1642 1.2 bouyer
1643 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1644 1.165 thorpej chp->wdc->sc_dev.dv_xname, chp->channel, xfer->c_drive),
1645 1.165 thorpej DEBUG_FUNCS);
1646 1.70 bouyer
1647 1.81 thorpej callout_stop(&chp->ch_callout);
1648 1.70 bouyer
1649 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1650 1.31 bouyer wdc_c->flags |= AT_DF;
1651 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1652 1.31 bouyer wdc_c->flags |= AT_ERROR;
1653 1.31 bouyer wdc_c->r_error = chp->ch_error;
1654 1.31 bouyer }
1655 1.31 bouyer wdc_c->flags |= AT_DONE;
1656 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1657 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1658 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1659 1.157 fvdl wdc_c->r_head = bus_space_read_1(chp->cmd_iot,
1660 1.157 fvdl chp->cmd_iohs[wd_sdh], 0);
1661 1.157 fvdl wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot,
1662 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0) << 8;
1663 1.157 fvdl wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot,
1664 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1665 1.157 fvdl wdc_c->r_sector = bus_space_read_1(chp->cmd_iot,
1666 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1667 1.157 fvdl wdc_c->r_count = bus_space_read_1(chp->cmd_iot,
1668 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1669 1.157 fvdl wdc_c->r_error = bus_space_read_1(chp->cmd_iot,
1670 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1671 1.157 fvdl wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot,
1672 1.157 fvdl chp->cmd_iohs[wd_precomp], 0);
1673 1.135 bouyer }
1674 1.137 bouyer
1675 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1676 1.135 bouyer /* enable interrupts */
1677 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1678 1.135 bouyer WDCTL_4BIT);
1679 1.46 kenh }
1680 1.31 bouyer wdc_free_xfer(chp, xfer);
1681 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1682 1.71 bouyer wakeup(wdc_c);
1683 1.71 bouyer else if (wdc_c->callback)
1684 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1685 1.45 drochner wdcstart(chp);
1686 1.31 bouyer return;
1687 1.2 bouyer }
1688 1.2 bouyer
1689 1.2 bouyer /*
1690 1.31 bouyer * Send a command. The drive should be ready.
1691 1.2 bouyer * Assumes interrupts are blocked.
1692 1.2 bouyer */
1693 1.31 bouyer void
1694 1.163 thorpej wdccommand(struct channel_softc *chp, u_int8_t drive, u_int8_t command,
1695 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1696 1.163 thorpej u_int8_t precomp)
1697 1.31 bouyer {
1698 1.163 thorpej
1699 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1700 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1701 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1702 1.31 bouyer DEBUG_FUNCS);
1703 1.31 bouyer
1704 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1705 1.107 dbj chp->wdc->select(chp,drive);
1706 1.107 dbj
1707 1.31 bouyer /* Select drive, head, and addressing mode. */
1708 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1709 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1710 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1711 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_precomp], 0,
1712 1.31 bouyer precomp);
1713 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo], 0, cylin);
1714 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_hi],
1715 1.157 fvdl 0, cylin >> 8);
1716 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector], 0, sector);
1717 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1718 1.108 christos
1719 1.108 christos /* Send command. */
1720 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1721 1.108 christos return;
1722 1.108 christos }
1723 1.108 christos
1724 1.108 christos /*
1725 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1726 1.108 christos * Assumes interrupts are blocked.
1727 1.108 christos */
1728 1.108 christos void
1729 1.163 thorpej wdccommandext(struct channel_softc *chp, u_int8_t drive, u_int8_t command,
1730 1.163 thorpej u_int64_t blkno, u_int16_t count)
1731 1.108 christos {
1732 1.163 thorpej
1733 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1734 1.108 christos "count=%d\n", chp->wdc->sc_dev.dv_xname,
1735 1.108 christos chp->channel, drive, command, (u_int32_t) blkno, count),
1736 1.108 christos DEBUG_FUNCS);
1737 1.108 christos
1738 1.108 christos if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1739 1.108 christos chp->wdc->select(chp,drive);
1740 1.108 christos
1741 1.108 christos /* Select drive, head, and addressing mode. */
1742 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1743 1.108 christos (drive << 4) | WDSD_LBA);
1744 1.108 christos
1745 1.108 christos /* previous */
1746 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1747 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt],
1748 1.157 fvdl 0, count >> 8);
1749 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1750 1.157 fvdl 0, blkno >> 40);
1751 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1752 1.157 fvdl 0, blkno >> 32);
1753 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo],
1754 1.157 fvdl 0, blkno >> 24);
1755 1.108 christos
1756 1.108 christos /* current */
1757 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1758 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1759 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1760 1.157 fvdl 0, blkno >> 16);
1761 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1762 1.157 fvdl 0, blkno >> 8);
1763 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo], 0, blkno);
1764 1.2 bouyer
1765 1.31 bouyer /* Send command. */
1766 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1767 1.31 bouyer return;
1768 1.2 bouyer }
1769 1.2 bouyer
1770 1.2 bouyer /*
1771 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1772 1.31 bouyer * tested by the caller.
1773 1.2 bouyer */
1774 1.31 bouyer void
1775 1.163 thorpej wdccommandshort(struct channel_softc *chp, int drive, int command)
1776 1.2 bouyer {
1777 1.2 bouyer
1778 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1779 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
1780 1.31 bouyer DEBUG_FUNCS);
1781 1.107 dbj
1782 1.107 dbj if (chp->wdc->cap & WDC_CAPABILITY_SELECT)
1783 1.107 dbj chp->wdc->select(chp,drive);
1784 1.2 bouyer
1785 1.31 bouyer /* Select drive. */
1786 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1787 1.31 bouyer WDSD_IBM | (drive << 4));
1788 1.2 bouyer
1789 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1790 1.31 bouyer }
1791 1.2 bouyer
1792 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1793 1.2 bouyer void
1794 1.165 thorpej wdc_exec_xfer(struct channel_softc *chp, struct ata_xfer *xfer)
1795 1.2 bouyer {
1796 1.163 thorpej
1797 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1798 1.165 thorpej chp->channel, xfer->c_drive), DEBUG_XFERS);
1799 1.2 bouyer
1800 1.31 bouyer /* complete xfer setup */
1801 1.165 thorpej xfer->c_chp = chp;
1802 1.2 bouyer
1803 1.31 bouyer /*
1804 1.31 bouyer * If we are a polled command, and the list is not empty,
1805 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1806 1.31 bouyer * to complete, we're going to reboot soon anyway.
1807 1.31 bouyer */
1808 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1809 1.165 thorpej TAILQ_FIRST(&chp->ch_queue->queue_xfer) != NULL) {
1810 1.165 thorpej TAILQ_INIT(&chp->ch_queue->queue_xfer);
1811 1.31 bouyer }
1812 1.2 bouyer /* insert at the end of command list */
1813 1.165 thorpej TAILQ_INSERT_TAIL(&chp->ch_queue->queue_xfer, xfer, c_xferchain);
1814 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1815 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1816 1.45 drochner wdcstart(chp);
1817 1.31 bouyer }
1818 1.2 bouyer
1819 1.165 thorpej struct ata_xfer *
1820 1.163 thorpej wdc_get_xfer(int flags)
1821 1.2 bouyer {
1822 1.165 thorpej struct ata_xfer *xfer;
1823 1.72 bouyer int s;
1824 1.2 bouyer
1825 1.72 bouyer s = splbio();
1826 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1827 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1828 1.72 bouyer splx(s);
1829 1.99 chs if (xfer != NULL) {
1830 1.165 thorpej memset(xfer, 0, sizeof(struct ata_xfer));
1831 1.99 chs }
1832 1.2 bouyer return xfer;
1833 1.2 bouyer }
1834 1.2 bouyer
1835 1.2 bouyer void
1836 1.165 thorpej wdc_free_xfer(struct channel_softc *chp, struct ata_xfer *xfer)
1837 1.2 bouyer {
1838 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1839 1.2 bouyer int s;
1840 1.2 bouyer
1841 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1842 1.31 bouyer (*wdc->free_hw)(chp);
1843 1.2 bouyer s = splbio();
1844 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1845 1.165 thorpej TAILQ_REMOVE(&chp->ch_queue->queue_xfer, xfer, c_xferchain);
1846 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1847 1.2 bouyer splx(s);
1848 1.75 enami }
1849 1.75 enami
1850 1.75 enami /*
1851 1.75 enami * Kill off all pending xfers for a channel_softc.
1852 1.75 enami *
1853 1.75 enami * Must be called at splbio().
1854 1.75 enami */
1855 1.75 enami void
1856 1.163 thorpej wdc_kill_pending(struct channel_softc *chp)
1857 1.75 enami {
1858 1.165 thorpej struct ata_xfer *xfer;
1859 1.75 enami
1860 1.165 thorpej while ((xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer)) != NULL) {
1861 1.165 thorpej chp = xfer->c_chp;
1862 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1863 1.75 enami }
1864 1.2 bouyer }
1865 1.2 bouyer
1866 1.31 bouyer static void
1867 1.163 thorpej __wdcerror(struct channel_softc *chp, char *msg)
1868 1.2 bouyer {
1869 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1870 1.88 mrg
1871 1.2 bouyer if (xfer == NULL)
1872 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
1873 1.31 bouyer msg);
1874 1.2 bouyer else
1875 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
1876 1.165 thorpej chp->channel, xfer->c_drive, msg);
1877 1.2 bouyer }
1878 1.2 bouyer
1879 1.2 bouyer /*
1880 1.2 bouyer * the bit bucket
1881 1.2 bouyer */
1882 1.2 bouyer void
1883 1.163 thorpej wdcbit_bucket(struct channel_softc *chp, int size)
1884 1.2 bouyer {
1885 1.2 bouyer
1886 1.12 cgd for (; size >= 2; size -= 2)
1887 1.157 fvdl (void)bus_space_read_2(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1888 1.12 cgd if (size)
1889 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1890 1.44 thorpej }
1891 1.44 thorpej
1892 1.44 thorpej int
1893 1.163 thorpej wdc_addref(struct channel_softc *chp)
1894 1.44 thorpej {
1895 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1896 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1897 1.44 thorpej int s, error = 0;
1898 1.44 thorpej
1899 1.44 thorpej s = splbio();
1900 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
1901 1.96 bouyer adapt->adapt_enable != NULL) {
1902 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
1903 1.44 thorpej if (error)
1904 1.96 bouyer adapt->adapt_refcnt--;
1905 1.44 thorpej }
1906 1.44 thorpej splx(s);
1907 1.44 thorpej return (error);
1908 1.44 thorpej }
1909 1.44 thorpej
1910 1.44 thorpej void
1911 1.163 thorpej wdc_delref(struct channel_softc *chp)
1912 1.44 thorpej {
1913 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1914 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1915 1.44 thorpej int s;
1916 1.44 thorpej
1917 1.44 thorpej s = splbio();
1918 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
1919 1.96 bouyer adapt->adapt_enable != NULL)
1920 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
1921 1.44 thorpej splx(s);
1922 1.93 wrstuden }
1923 1.93 wrstuden
1924 1.93 wrstuden void
1925 1.93 wrstuden wdc_print_modes(struct channel_softc *chp)
1926 1.93 wrstuden {
1927 1.93 wrstuden int drive;
1928 1.93 wrstuden struct ata_drive_datas *drvp;
1929 1.93 wrstuden
1930 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
1931 1.93 wrstuden drvp = &chp->ch_drive[drive];
1932 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
1933 1.93 wrstuden continue;
1934 1.123 thorpej aprint_normal("%s(%s:%d:%d): using PIO mode %d",
1935 1.93 wrstuden drvp->drv_softc->dv_xname,
1936 1.93 wrstuden chp->wdc->sc_dev.dv_xname,
1937 1.93 wrstuden chp->channel, drive, drvp->PIO_mode);
1938 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
1939 1.123 thorpej aprint_normal(", DMA mode %d", drvp->DMA_mode);
1940 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
1941 1.123 thorpej aprint_normal(", Ultra-DMA mode %d", drvp->UDMA_mode);
1942 1.93 wrstuden if (drvp->UDMA_mode == 2)
1943 1.123 thorpej aprint_normal(" (Ultra/33)");
1944 1.93 wrstuden else if (drvp->UDMA_mode == 4)
1945 1.123 thorpej aprint_normal(" (Ultra/66)");
1946 1.93 wrstuden else if (drvp->UDMA_mode == 5)
1947 1.123 thorpej aprint_normal(" (Ultra/100)");
1948 1.123 thorpej else if (drvp->UDMA_mode == 6)
1949 1.123 thorpej aprint_normal(" (Ultra/133)");
1950 1.93 wrstuden }
1951 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1952 1.123 thorpej aprint_normal(" (using DMA data transfers)");
1953 1.123 thorpej aprint_normal("\n");
1954 1.93 wrstuden }
1955 1.2 bouyer }
1956