wdc.c revision 1.173 1 1.173 bouyer /* $NetBSD: wdc.c,v 1.173 2004/05/08 15:03:32 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.173 bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.173 2004/05/08 15:03:32 bouyer Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.71 bouyer #include <sys/pool.h>
87 1.2 bouyer #include <sys/syslog.h>
88 1.2 bouyer #include <sys/proc.h>
89 1.2 bouyer
90 1.2 bouyer #include <machine/intr.h>
91 1.2 bouyer #include <machine/bus.h>
92 1.2 bouyer
93 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
94 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
95 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
96 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
97 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
98 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
99 1.16 sakamoto
100 1.103 bouyer #include <dev/ata/atavar.h>
101 1.31 bouyer #include <dev/ata/atareg.h>
102 1.12 cgd #include <dev/ic/wdcreg.h>
103 1.12 cgd #include <dev/ic/wdcvar.h>
104 1.31 bouyer
105 1.137 bouyer #include "locators.h"
106 1.137 bouyer
107 1.122 thorpej #include "ataraid.h"
108 1.2 bouyer #include "atapibus.h"
109 1.106 bouyer #include "wd.h"
110 1.2 bouyer
111 1.122 thorpej #if NATARAID > 0
112 1.122 thorpej #include <dev/ata/ata_raidvar.h>
113 1.122 thorpej #endif
114 1.122 thorpej
115 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
116 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
117 1.2 bouyer #if 0
118 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
119 1.2 bouyer #define WDCNDELAY_DEBUG 50
120 1.2 bouyer #endif
121 1.2 bouyer
122 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
123 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
124 1.137 bouyer
125 1.137 bouyer /* timeout for the control commands */
126 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
127 1.137 bouyer
128 1.71 bouyer struct pool wdc_xfer_pool;
129 1.2 bouyer
130 1.106 bouyer #if NWD > 0
131 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
132 1.106 bouyer #else
133 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
134 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
135 1.106 bouyer SCSIPI_BUSTYPE_ATA,
136 1.106 bouyer NULL,
137 1.106 bouyer NULL,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL,
140 1.106 bouyer NULL,
141 1.106 bouyer NULL,
142 1.106 bouyer NULL
143 1.106 bouyer };
144 1.106 bouyer #endif
145 1.102 bouyer
146 1.168 thorpej static int wdcprobe1(struct wdc_channel*, int);
147 1.168 thorpej static void __wdcerror(struct wdc_channel*, char *);
148 1.168 thorpej static int __wdcwait_reset(struct wdc_channel *, int, int);
149 1.168 thorpej static void __wdccommand_done(struct wdc_channel *, struct ata_xfer *);
150 1.168 thorpej static void __wdccommand_start(struct wdc_channel *, struct ata_xfer *);
151 1.168 thorpej static int __wdccommand_intr(struct wdc_channel *, struct ata_xfer *,
152 1.167 thorpej int);
153 1.168 thorpej static int __wdcwait(struct wdc_channel *, int, int, int);
154 1.31 bouyer
155 1.31 bouyer #define DEBUG_INTR 0x01
156 1.31 bouyer #define DEBUG_XFERS 0x02
157 1.31 bouyer #define DEBUG_STATUS 0x04
158 1.31 bouyer #define DEBUG_FUNCS 0x08
159 1.31 bouyer #define DEBUG_PROBE 0x10
160 1.74 enami #define DEBUG_DETACH 0x20
161 1.87 bouyer #define DEBUG_DELAY 0x40
162 1.31 bouyer #ifdef WDCDEBUG
163 1.32 bouyer int wdcdebug_mask = 0;
164 1.31 bouyer int wdc_nxfer = 0;
165 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
166 1.2 bouyer #else
167 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
168 1.2 bouyer #endif
169 1.2 bouyer
170 1.162 thorpej /*
171 1.162 thorpej * A queue of atabus instances, used to ensure the same bus probe order
172 1.162 thorpej * for a given hardware configuration at each boot.
173 1.162 thorpej */
174 1.162 thorpej struct atabus_initq_head atabus_initq_head =
175 1.162 thorpej TAILQ_HEAD_INITIALIZER(atabus_initq_head);
176 1.162 thorpej struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
177 1.137 bouyer
178 1.162 thorpej /* Test to see controller with at last one attached drive is there.
179 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
180 1.162 thorpej * 0x02 for drive 1).
181 1.162 thorpej * Logic:
182 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
183 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
184 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
185 1.162 thorpej * If no drive at all -> return.
186 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
187 1.162 thorpej * If timeout -> return.
188 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
189 1.162 thorpej * - try an ATA command on the master.
190 1.162 thorpej */
191 1.137 bouyer
192 1.164 thorpej static void
193 1.168 thorpej wdc_drvprobe(struct wdc_channel *chp)
194 1.137 bouyer {
195 1.137 bouyer struct ataparams params;
196 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
197 1.145 christos u_int8_t st0 = 0, st1 = 0;
198 1.164 thorpej int i, error;
199 1.137 bouyer
200 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
201 1.164 thorpej /* No drives, abort the attach here. */
202 1.164 thorpej return;
203 1.161 thorpej }
204 1.137 bouyer
205 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
206 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
207 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
208 1.169 thorpej wdc->select(chp,0);
209 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
210 1.137 bouyer WDSD_IBM);
211 1.137 bouyer delay(10); /* 400ns delay */
212 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
213 1.157 fvdl chp->cmd_iohs[wd_status], 0);
214 1.137 bouyer
215 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
216 1.169 thorpej wdc->select(chp,1);
217 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
218 1.137 bouyer WDSD_IBM | 0x10);
219 1.137 bouyer delay(10); /* 400ns delay */
220 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
221 1.157 fvdl chp->cmd_iohs[wd_status], 0);
222 1.137 bouyer
223 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
224 1.137 bouyer == 0 ||
225 1.137 bouyer (st0 & WDCS_DRDY)) &&
226 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
227 1.137 bouyer == 0 ||
228 1.137 bouyer (st1 & WDCS_DRDY)))
229 1.137 bouyer break;
230 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
231 1.137 bouyer }
232 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
233 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
234 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
235 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
236 1.137 bouyer
237 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
238 1.169 thorpej wdc->sc_dev.dv_xname,
239 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
240 1.137 bouyer
241 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
242 1.137 bouyer delay(5000);
243 1.137 bouyer
244 1.137 bouyer for (i = 0; i < 2; i++) {
245 1.171 thorpej /* XXX This should be done by other code. */
246 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
247 1.137 bouyer chp->ch_drive[i].drive = i;
248 1.171 thorpej
249 1.137 bouyer /*
250 1.137 bouyer * Init error counter so that an error withing the first xfers
251 1.137 bouyer * will trigger a downgrade
252 1.137 bouyer */
253 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
254 1.137 bouyer
255 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
256 1.169 thorpej if ((wdc->cap &
257 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
258 1.137 bouyer WDC_CAPABILITY_DATA32)
259 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
260 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
261 1.137 bouyer continue;
262 1.137 bouyer
263 1.144 briggs /* Shortcut in case we've been shutdown */
264 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
265 1.164 thorpej return;
266 1.144 briggs
267 1.137 bouyer /* issue an identify, to try to detect ghosts */
268 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
269 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
270 1.137 bouyer if (error != CMD_OK) {
271 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
272 1.144 briggs
273 1.144 briggs /* Shortcut in case we've been shutdown */
274 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
275 1.164 thorpej return;
276 1.144 briggs
277 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
278 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
279 1.137 bouyer }
280 1.137 bouyer if (error == CMD_OK) {
281 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
282 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
283 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
284 1.137 bouyer } else {
285 1.155 bouyer chp->ch_drive[i].drive_flags &=
286 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
287 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
288 1.169 thorpej wdc->sc_dev.dv_xname,
289 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
290 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
291 1.137 bouyer continue;
292 1.137 bouyer /*
293 1.137 bouyer * Pre-ATA drive ?
294 1.137 bouyer * Test registers writability (Error register not
295 1.137 bouyer * writable, but cyllo is), then try an ATA command.
296 1.137 bouyer */
297 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
298 1.169 thorpej wdc->select(chp,i);
299 1.157 fvdl bus_space_write_1(chp->cmd_iot,
300 1.157 fvdl chp->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
301 1.137 bouyer delay(10); /* 400ns delay */
302 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_error],
303 1.157 fvdl 0, 0x58);
304 1.157 fvdl bus_space_write_1(chp->cmd_iot,
305 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0xa5);
306 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
307 1.157 fvdl chp->cmd_iohs[wd_error], 0) == 0x58 ||
308 1.157 fvdl bus_space_read_1(chp->cmd_iot,
309 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
310 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
311 1.137 bouyer "writability failed\n",
312 1.169 thorpej wdc->sc_dev.dv_xname,
313 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
314 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
315 1.155 bouyer continue;
316 1.137 bouyer }
317 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
318 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
319 1.169 thorpej wdc->sc_dev.dv_xname,
320 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
321 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
322 1.137 bouyer continue;
323 1.137 bouyer }
324 1.157 fvdl bus_space_write_1(chp->cmd_iot,
325 1.157 fvdl chp->cmd_iohs[wd_command], 0, WDCC_RECAL);
326 1.137 bouyer delay(10); /* 400ns delay */
327 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
328 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
329 1.169 thorpej wdc->sc_dev.dv_xname,
330 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
331 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
332 1.155 bouyer } else {
333 1.155 bouyer chp->ch_drive[0].drive_flags &=
334 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
335 1.155 bouyer chp->ch_drive[1].drive_flags &=
336 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
337 1.137 bouyer }
338 1.137 bouyer }
339 1.137 bouyer }
340 1.164 thorpej }
341 1.164 thorpej
342 1.164 thorpej void
343 1.164 thorpej atabusconfig(struct atabus_softc *atabus_sc)
344 1.164 thorpej {
345 1.168 thorpej struct wdc_channel *chp = atabus_sc->sc_chan;
346 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
347 1.164 thorpej int i, error, need_delref = 0;
348 1.164 thorpej struct atabus_initq *atabus_initq = NULL;
349 1.164 thorpej
350 1.164 thorpej if ((error = wdc_addref(chp)) != 0) {
351 1.164 thorpej aprint_error("%s: unable to enable controller\n",
352 1.169 thorpej wdc->sc_dev.dv_xname);
353 1.164 thorpej goto out;
354 1.164 thorpej }
355 1.164 thorpej need_delref = 1;
356 1.164 thorpej
357 1.164 thorpej /* Probe for the drives. */
358 1.169 thorpej (*wdc->drv_probe)(chp);
359 1.137 bouyer
360 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
361 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
362 1.137 bouyer DEBUG_PROBE);
363 1.137 bouyer
364 1.137 bouyer /* If no drives, abort here */
365 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
366 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
367 1.137 bouyer goto out;
368 1.137 bouyer
369 1.164 thorpej /* Shortcut in case we've been shutdown */
370 1.164 thorpej if (chp->ch_flags & WDCF_SHUTDOWN)
371 1.164 thorpej goto out;
372 1.164 thorpej
373 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
374 1.137 bouyer simple_lock(&atabus_interlock);
375 1.137 bouyer while(1) {
376 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
377 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
378 1.137 bouyer break;
379 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
380 1.137 bouyer &atabus_interlock);
381 1.137 bouyer }
382 1.137 bouyer simple_unlock(&atabus_interlock);
383 1.137 bouyer
384 1.137 bouyer /*
385 1.137 bouyer * Attach an ATAPI bus, if needed.
386 1.137 bouyer */
387 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
388 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
389 1.137 bouyer #if NATAPIBUS > 0
390 1.137 bouyer wdc_atapibus_attach(atabus_sc);
391 1.137 bouyer #else
392 1.137 bouyer /*
393 1.137 bouyer * Fake the autoconfig "not configured" message
394 1.137 bouyer */
395 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
396 1.169 thorpej wdc->sc_dev.dv_xname);
397 1.137 bouyer chp->atapibus = NULL;
398 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
399 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
400 1.137 bouyer #endif
401 1.137 bouyer }
402 1.137 bouyer
403 1.137 bouyer for (i = 0; i < 2; i++) {
404 1.137 bouyer struct ata_device adev;
405 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
406 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
407 1.137 bouyer continue;
408 1.137 bouyer }
409 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
410 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
411 1.169 thorpej adev.adev_channel = chp->ch_channel;
412 1.137 bouyer adev.adev_openings = 1;
413 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
414 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
415 1.162 thorpej &adev, ataprint);
416 1.141 bouyer if (chp->ata_drives[i] != NULL)
417 1.137 bouyer wdc_probe_caps(&chp->ch_drive[i]);
418 1.141 bouyer else
419 1.141 bouyer chp->ch_drive[i].drive_flags &=
420 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
421 1.137 bouyer }
422 1.137 bouyer
423 1.137 bouyer /* now that we know the drives, the controller can set its modes */
424 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_MODE) {
425 1.169 thorpej wdc->set_modes(chp);
426 1.137 bouyer wdc_print_modes(chp);
427 1.137 bouyer }
428 1.137 bouyer #if NATARAID > 0
429 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_RAID)
430 1.137 bouyer for (i = 0; i < 2; i++)
431 1.137 bouyer if (chp->ata_drives[i] != NULL)
432 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
433 1.137 bouyer #endif /* NATARAID > 0 */
434 1.137 bouyer
435 1.137 bouyer /*
436 1.152 wiz * reset drive_flags for unattached devices, reset state for attached
437 1.137 bouyer * ones
438 1.137 bouyer */
439 1.137 bouyer for (i = 0; i < 2; i++) {
440 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
441 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
442 1.137 bouyer else
443 1.137 bouyer chp->ch_drive[i].state = 0;
444 1.137 bouyer }
445 1.137 bouyer
446 1.163 thorpej out:
447 1.137 bouyer if (atabus_initq == NULL) {
448 1.137 bouyer simple_lock(&atabus_interlock);
449 1.137 bouyer while(1) {
450 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
451 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
452 1.137 bouyer break;
453 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
454 1.137 bouyer &atabus_interlock);
455 1.137 bouyer }
456 1.137 bouyer simple_unlock(&atabus_interlock);
457 1.137 bouyer }
458 1.137 bouyer simple_lock(&atabus_interlock);
459 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
460 1.137 bouyer simple_unlock(&atabus_interlock);
461 1.137 bouyer
462 1.137 bouyer free(atabus_initq, M_DEVBUF);
463 1.137 bouyer wakeup(&atabus_initq_head);
464 1.137 bouyer
465 1.137 bouyer config_pending_decr();
466 1.144 briggs if (need_delref)
467 1.144 briggs wdc_delref(chp);
468 1.137 bouyer }
469 1.137 bouyer
470 1.2 bouyer int
471 1.168 thorpej wdcprobe(struct wdc_channel *chp)
472 1.12 cgd {
473 1.163 thorpej
474 1.163 thorpej return (wdcprobe1(chp, 1));
475 1.137 bouyer }
476 1.137 bouyer
477 1.167 thorpej static int
478 1.168 thorpej wdcprobe1(struct wdc_channel *chp, int poll)
479 1.137 bouyer {
480 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
481 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
482 1.31 bouyer u_int8_t ret_value = 0x03;
483 1.31 bouyer u_int8_t drive;
484 1.156 bouyer int s;
485 1.31 bouyer
486 1.31 bouyer /*
487 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
488 1.31 bouyer */
489 1.31 bouyer
490 1.169 thorpej if (wdc == NULL ||
491 1.169 thorpej (wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
492 1.107 dbj
493 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
494 1.169 thorpej wdc->select(chp,0);
495 1.137 bouyer
496 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
497 1.43 kenh WDSD_IBM);
498 1.131 mycroft delay(10); /* 400ns delay */
499 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
500 1.157 fvdl chp->cmd_iohs[wd_status], 0);
501 1.107 dbj
502 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
503 1.169 thorpej wdc->select(chp,1);
504 1.137 bouyer
505 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
506 1.43 kenh WDSD_IBM | 0x10);
507 1.131 mycroft delay(10); /* 400ns delay */
508 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
509 1.157 fvdl chp->cmd_iohs[wd_status], 0);
510 1.43 kenh
511 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
512 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
513 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
514 1.43 kenh
515 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
516 1.43 kenh ret_value &= ~0x01;
517 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
518 1.43 kenh ret_value &= ~0x02;
519 1.125 mycroft /* Register writability test, drive 0. */
520 1.125 mycroft if (ret_value & 0x01) {
521 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
522 1.169 thorpej wdc->select(chp,0);
523 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
524 1.157 fvdl 0, WDSD_IBM);
525 1.157 fvdl bus_space_write_1(chp->cmd_iot,
526 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
527 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
528 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
529 1.125 mycroft ret_value &= ~0x01;
530 1.157 fvdl bus_space_write_1(chp->cmd_iot,
531 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
532 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
533 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
534 1.125 mycroft ret_value &= ~0x01;
535 1.167 thorpej bus_space_write_1(chp->cmd_iot,
536 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x01);
537 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
538 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
539 1.125 mycroft ret_value &= ~0x01;
540 1.157 fvdl bus_space_write_1(chp->cmd_iot,
541 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x02);
542 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
543 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
544 1.125 mycroft ret_value &= ~0x01;
545 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
546 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
547 1.131 mycroft ret_value &= ~0x01;
548 1.125 mycroft }
549 1.125 mycroft /* Register writability test, drive 1. */
550 1.125 mycroft if (ret_value & 0x02) {
551 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
552 1.169 thorpej wdc->select(chp,1);
553 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
554 1.157 fvdl 0, WDSD_IBM | 0x10);
555 1.167 thorpej bus_space_write_1(chp->cmd_iot,
556 1.167 thorpej chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
557 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
558 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x02)
559 1.125 mycroft ret_value &= ~0x02;
560 1.157 fvdl bus_space_write_1(chp->cmd_iot,
561 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
562 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
563 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
564 1.125 mycroft ret_value &= ~0x02;
565 1.157 fvdl bus_space_write_1(chp->cmd_iot,
566 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x01);
567 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
568 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x01)
569 1.125 mycroft ret_value &= ~0x02;
570 1.167 thorpej bus_space_write_1(chp->cmd_iot,
571 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x02);
572 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
573 1.157 fvdl chp->cmd_iohs[wd_sector], 0) != 0x02)
574 1.125 mycroft ret_value &= ~0x02;
575 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
576 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0x01)
577 1.131 mycroft ret_value &= ~0x02;
578 1.125 mycroft }
579 1.137 bouyer
580 1.137 bouyer if (ret_value == 0)
581 1.137 bouyer return 0;
582 1.62 bouyer }
583 1.31 bouyer
584 1.156 bouyer s = splbio();
585 1.156 bouyer
586 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_SELECT))
587 1.169 thorpej wdc->select(chp,0);
588 1.137 bouyer /* assert SRST, wait for reset to complete */
589 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
590 1.137 bouyer delay(10); /* 400ns delay */
591 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
592 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
593 1.172 bouyer DELAY(1000);
594 1.172 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
595 1.172 bouyer WDCTL_IDS | WDCTL_4BIT);
596 1.137 bouyer DELAY(2000);
597 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
598 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
599 1.137 bouyer delay(10); /* 400ns delay */
600 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
601 1.169 thorpej if (wdc != NULL && (wdc->cap & WDC_CAPABILITY_IRQACK))
602 1.169 thorpej wdc->irqack(chp);
603 1.156 bouyer splx(s);
604 1.137 bouyer
605 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
606 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
607 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe", chp->ch_channel,
608 1.137 bouyer ret_value), DEBUG_PROBE);
609 1.12 cgd
610 1.137 bouyer /* if reset failed, there's nothing here */
611 1.137 bouyer if (ret_value == 0)
612 1.137 bouyer return 0;
613 1.67 bouyer
614 1.12 cgd /*
615 1.167 thorpej * Test presence of drives. First test register signatures looking
616 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
617 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
618 1.167 thorpej * later in attach routine.
619 1.12 cgd */
620 1.137 bouyer for (drive = 0; drive < 2; drive++) {
621 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
622 1.137 bouyer continue;
623 1.169 thorpej if (wdc != NULL && wdc->cap & WDC_CAPABILITY_SELECT)
624 1.169 thorpej wdc->select(chp,drive);
625 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
626 1.137 bouyer WDSD_IBM | (drive << 4));
627 1.137 bouyer delay(10); /* 400ns delay */
628 1.137 bouyer /* Save registers contents */
629 1.157 fvdl sc = bus_space_read_1(chp->cmd_iot,
630 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
631 1.157 fvdl sn = bus_space_read_1(chp->cmd_iot,
632 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
633 1.157 fvdl cl = bus_space_read_1(chp->cmd_iot,
634 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
635 1.157 fvdl ch = bus_space_read_1(chp->cmd_iot,
636 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
637 1.137 bouyer
638 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
639 1.137 bouyer "cl=0x%x ch=0x%x\n",
640 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
641 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
642 1.31 bouyer /*
643 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
644 1.137 bouyer * we get wrong values here, so ignore it.
645 1.31 bouyer */
646 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
647 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
648 1.137 bouyer } else {
649 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
650 1.169 thorpej if (wdc == NULL ||
651 1.169 thorpej (wdc->cap & WDC_CAPABILITY_PREATA) != 0)
652 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
653 1.137 bouyer }
654 1.31 bouyer }
655 1.137 bouyer return (ret_value);
656 1.137 bouyer }
657 1.31 bouyer
658 1.137 bouyer void
659 1.168 thorpej wdcattach(struct wdc_channel *chp)
660 1.137 bouyer {
661 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
662 1.137 bouyer static int inited = 0;
663 1.32 bouyer
664 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
665 1.137 bouyer return;
666 1.74 enami
667 1.137 bouyer /* initialise global data */
668 1.137 bouyer callout_init(&chp->ch_callout);
669 1.169 thorpej if (wdc->drv_probe == NULL)
670 1.169 thorpej wdc->drv_probe = wdc_drvprobe;
671 1.137 bouyer if (inited == 0) {
672 1.165 thorpej /* Initialize the ata_xfer pool. */
673 1.165 thorpej pool_init(&wdc_xfer_pool, sizeof(struct ata_xfer), 0,
674 1.137 bouyer 0, 0, "wdcspl", NULL);
675 1.137 bouyer inited++;
676 1.133 bouyer }
677 1.165 thorpej TAILQ_INIT(&chp->ch_queue->queue_xfer);
678 1.148 bouyer chp->ch_queue->queue_freeze = 0;
679 1.126 enami
680 1.169 thorpej chp->atabus = config_found(&wdc->sc_dev, chp, atabusprint);
681 1.74 enami }
682 1.74 enami
683 1.163 thorpej int
684 1.163 thorpej wdcactivate(struct device *self, enum devact act)
685 1.137 bouyer {
686 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
687 1.137 bouyer int s, i, error = 0;
688 1.137 bouyer
689 1.137 bouyer s = splbio();
690 1.137 bouyer switch (act) {
691 1.137 bouyer case DVACT_ACTIVATE:
692 1.137 bouyer error = EOPNOTSUPP;
693 1.137 bouyer break;
694 1.137 bouyer
695 1.137 bouyer case DVACT_DEACTIVATE:
696 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
697 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
698 1.137 bouyer if (error)
699 1.137 bouyer break;
700 1.137 bouyer }
701 1.137 bouyer break;
702 1.137 bouyer }
703 1.137 bouyer splx(s);
704 1.137 bouyer return (error);
705 1.137 bouyer }
706 1.137 bouyer
707 1.137 bouyer int
708 1.163 thorpej wdcdetach(struct device *self, int flags)
709 1.137 bouyer {
710 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
711 1.168 thorpej struct wdc_channel *chp;
712 1.137 bouyer int i, error = 0;
713 1.137 bouyer
714 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
715 1.137 bouyer chp = wdc->channels[i];
716 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
717 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
718 1.137 bouyer error = config_detach(chp->atabus, flags);
719 1.137 bouyer if (error)
720 1.137 bouyer break;
721 1.137 bouyer }
722 1.137 bouyer return (error);
723 1.137 bouyer }
724 1.137 bouyer
725 1.31 bouyer /*
726 1.31 bouyer * Start I/O on a controller, for the given channel.
727 1.31 bouyer * The first xfer may be not for our channel if the channel queues
728 1.31 bouyer * are shared.
729 1.31 bouyer */
730 1.31 bouyer void
731 1.168 thorpej wdcstart(struct wdc_channel *chp)
732 1.31 bouyer {
733 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
734 1.165 thorpej struct ata_xfer *xfer;
735 1.38 bouyer
736 1.38 bouyer #ifdef WDC_DIAGNOSTIC
737 1.38 bouyer int spl1, spl2;
738 1.38 bouyer
739 1.38 bouyer spl1 = splbio();
740 1.38 bouyer spl2 = splbio();
741 1.38 bouyer if (spl2 != spl1) {
742 1.38 bouyer printf("wdcstart: not at splbio()\n");
743 1.38 bouyer panic("wdcstart");
744 1.38 bouyer }
745 1.38 bouyer splx(spl2);
746 1.38 bouyer splx(spl1);
747 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
748 1.12 cgd
749 1.31 bouyer /* is there a xfer ? */
750 1.165 thorpej if ((xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer)) == NULL)
751 1.31 bouyer return;
752 1.47 bouyer
753 1.47 bouyer /* adjust chp, in case we have a shared queue */
754 1.165 thorpej chp = xfer->c_chp;
755 1.47 bouyer
756 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
757 1.31 bouyer return; /* channel aleady active */
758 1.31 bouyer }
759 1.148 bouyer if (__predict_false(chp->ch_queue->queue_freeze > 0)) {
760 1.147 bouyer return; /* queue froozen */
761 1.137 bouyer }
762 1.31 bouyer #ifdef DIAGNOSTIC
763 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
764 1.118 provos panic("wdcstart: channel waiting for irq");
765 1.31 bouyer #endif
766 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_HWLOCK)
767 1.169 thorpej if (!(*wdc->claim_hw)(chp, 0))
768 1.31 bouyer return;
769 1.12 cgd
770 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
771 1.169 thorpej chp->ch_channel, xfer->c_drive), DEBUG_XFERS);
772 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
773 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_RESET) {
774 1.165 thorpej chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_RESET;
775 1.165 thorpej chp->ch_drive[xfer->c_drive].state = 0;
776 1.37 bouyer }
777 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_NOIRQ)
778 1.98 bjh21 KASSERT(xfer->c_flags & C_POLL);
779 1.31 bouyer xfer->c_start(chp, xfer);
780 1.31 bouyer }
781 1.2 bouyer
782 1.31 bouyer /* restart an interrupted I/O */
783 1.31 bouyer void
784 1.163 thorpej wdcrestart(void *v)
785 1.31 bouyer {
786 1.168 thorpej struct wdc_channel *chp = v;
787 1.31 bouyer int s;
788 1.2 bouyer
789 1.31 bouyer s = splbio();
790 1.45 drochner wdcstart(chp);
791 1.31 bouyer splx(s);
792 1.2 bouyer }
793 1.31 bouyer
794 1.2 bouyer
795 1.31 bouyer /*
796 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
797 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
798 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
799 1.31 bouyer * the next chunk if so.
800 1.31 bouyer */
801 1.12 cgd int
802 1.163 thorpej wdcintr(void *arg)
803 1.12 cgd {
804 1.168 thorpej struct wdc_channel *chp = arg;
805 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
806 1.165 thorpej struct ata_xfer *xfer;
807 1.76 bouyer int ret;
808 1.12 cgd
809 1.169 thorpej if ((wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
810 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
811 1.80 enami DEBUG_INTR);
812 1.80 enami return (0);
813 1.80 enami }
814 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
815 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
816 1.113 bouyer /* try to clear the pending interrupt anyway */
817 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot,
818 1.157 fvdl chp->cmd_iohs[wd_status], 0);
819 1.80 enami return (0);
820 1.31 bouyer }
821 1.12 cgd
822 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
823 1.165 thorpej xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
824 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
825 1.169 thorpej wdc->dma_status =
826 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
827 1.165 thorpej xfer->c_drive, 0);
828 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
829 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
830 1.84 bouyer return 0;
831 1.84 bouyer }
832 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
833 1.84 bouyer }
834 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
835 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
836 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
837 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
838 1.76 bouyer return (ret);
839 1.12 cgd }
840 1.12 cgd
841 1.31 bouyer /* Put all disk in RESET state */
842 1.125 mycroft void
843 1.163 thorpej wdc_reset_channel(struct ata_drive_datas *drvp, int flags)
844 1.2 bouyer {
845 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
846 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
847 1.2 bouyer int drive;
848 1.163 thorpej
849 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
850 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drvp->drive),
851 1.34 bouyer DEBUG_FUNCS);
852 1.147 bouyer if ((flags & AT_POLL) == 0) {
853 1.153 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
854 1.153 bouyer /* no need to schedule a reset more than one time */
855 1.153 bouyer return;
856 1.153 bouyer }
857 1.137 bouyer chp->ch_flags |= WDCF_TH_RESET;
858 1.148 bouyer chp->ch_queue->queue_freeze++;
859 1.170 thorpej wakeup(&chp->ch_thread);
860 1.137 bouyer return;
861 1.137 bouyer }
862 1.147 bouyer (void) wdcreset(chp, RESET_POLL);
863 1.31 bouyer for (drive = 0; drive < 2; drive++) {
864 1.31 bouyer chp->ch_drive[drive].state = 0;
865 1.12 cgd }
866 1.31 bouyer }
867 1.12 cgd
868 1.31 bouyer int
869 1.168 thorpej wdcreset(struct wdc_channel *chp, int poll)
870 1.31 bouyer {
871 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
872 1.31 bouyer int drv_mask1, drv_mask2;
873 1.156 bouyer int s = 0;
874 1.2 bouyer
875 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
876 1.169 thorpej wdc->select(chp,0);
877 1.156 bouyer if (poll != RESET_SLEEP)
878 1.156 bouyer s = splbio();
879 1.157 fvdl /* master */
880 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
881 1.131 mycroft delay(10); /* 400ns delay */
882 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
883 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
884 1.131 mycroft delay(2000);
885 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
886 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
887 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
888 1.131 mycroft delay(10); /* 400ns delay */
889 1.156 bouyer if (poll != RESET_SLEEP) {
890 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_IRQACK)
891 1.169 thorpej wdc->irqack(chp);
892 1.156 bouyer splx(s);
893 1.156 bouyer }
894 1.2 bouyer
895 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
896 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
897 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
898 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
899 1.137 bouyer if (drv_mask2 != drv_mask1) {
900 1.31 bouyer printf("%s channel %d: reset failed for",
901 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel);
902 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
903 1.31 bouyer printf(" drive 0");
904 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
905 1.31 bouyer printf(" drive 1");
906 1.31 bouyer printf("\n");
907 1.31 bouyer }
908 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
909 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
910 1.31 bouyer }
911 1.31 bouyer
912 1.31 bouyer static int
913 1.168 thorpej __wdcwait_reset(struct wdc_channel *chp, int drv_mask, int poll)
914 1.31 bouyer {
915 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
916 1.137 bouyer int timeout, nloop;
917 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
918 1.70 bouyer #ifdef WDCDEBUG
919 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
920 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
921 1.70 bouyer #endif
922 1.137 bouyer
923 1.137 bouyer if (poll)
924 1.137 bouyer nloop = WDCNDELAY_RST;
925 1.137 bouyer else
926 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
927 1.31 bouyer /* wait for BSY to deassert */
928 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
929 1.169 thorpej if (wdc && wdc->cap & WDC_CAPABILITY_SELECT)
930 1.169 thorpej wdc->select(chp,0);
931 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
932 1.31 bouyer WDSD_IBM); /* master */
933 1.65 bouyer delay(10);
934 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
935 1.157 fvdl chp->cmd_iohs[wd_status], 0);
936 1.70 bouyer #ifdef WDCDEBUG
937 1.157 fvdl sc0 = bus_space_read_1(chp->cmd_iot,
938 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
939 1.157 fvdl sn0 = bus_space_read_1(chp->cmd_iot,
940 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
941 1.157 fvdl cl0 = bus_space_read_1(chp->cmd_iot,
942 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
943 1.157 fvdl ch0 = bus_space_read_1(chp->cmd_iot,
944 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
945 1.70 bouyer #endif
946 1.169 thorpej if (wdc && wdc->cap & WDC_CAPABILITY_SELECT)
947 1.169 thorpej wdc->select(chp,1);
948 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
949 1.31 bouyer WDSD_IBM | 0x10); /* slave */
950 1.65 bouyer delay(10);
951 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
952 1.157 fvdl chp->cmd_iohs[wd_status], 0);
953 1.70 bouyer #ifdef WDCDEBUG
954 1.157 fvdl sc1 = bus_space_read_1(chp->cmd_iot,
955 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
956 1.157 fvdl sn1 = bus_space_read_1(chp->cmd_iot,
957 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
958 1.157 fvdl cl1 = bus_space_read_1(chp->cmd_iot,
959 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
960 1.157 fvdl ch1 = bus_space_read_1(chp->cmd_iot,
961 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
962 1.70 bouyer #endif
963 1.31 bouyer
964 1.31 bouyer if ((drv_mask & 0x01) == 0) {
965 1.31 bouyer /* no master */
966 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
967 1.31 bouyer /* No master, slave is ready, it's done */
968 1.65 bouyer goto end;
969 1.31 bouyer }
970 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
971 1.31 bouyer /* no slave */
972 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
973 1.31 bouyer /* No slave, master is ready, it's done */
974 1.65 bouyer goto end;
975 1.31 bouyer }
976 1.2 bouyer } else {
977 1.31 bouyer /* Wait for both master and slave to be ready */
978 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
979 1.65 bouyer goto end;
980 1.2 bouyer }
981 1.2 bouyer }
982 1.137 bouyer if (poll)
983 1.137 bouyer delay(WDCDELAY);
984 1.137 bouyer else
985 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
986 1.2 bouyer }
987 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
988 1.31 bouyer if (st0 & WDCS_BSY)
989 1.31 bouyer drv_mask &= ~0x01;
990 1.31 bouyer if (st1 & WDCS_BSY)
991 1.31 bouyer drv_mask &= ~0x02;
992 1.65 bouyer end:
993 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
994 1.70 bouyer "cl=0x%x ch=0x%x\n",
995 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
996 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
997 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
998 1.70 bouyer "cl=0x%x ch=0x%x\n",
999 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
1000 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1001 1.70 bouyer
1002 1.149 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1003 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe", chp->ch_channel,
1004 1.149 bouyer st0, st1), DEBUG_PROBE);
1005 1.65 bouyer
1006 1.31 bouyer return drv_mask;
1007 1.2 bouyer }
1008 1.2 bouyer
1009 1.2 bouyer /*
1010 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1011 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1012 1.2 bouyer */
1013 1.167 thorpej static int
1014 1.168 thorpej __wdcwait(struct wdc_channel *chp, int mask, int bits, int timeout)
1015 1.2 bouyer {
1016 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1017 1.31 bouyer u_char status;
1018 1.31 bouyer int time = 0;
1019 1.60 abs
1020 1.169 thorpej WDCDEBUG_PRINT(("__wdcwait %s:%d\n", wdc != NULL ?
1021 1.169 thorpej wdc->sc_dev.dv_xname : "none",
1022 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1023 1.31 bouyer chp->ch_error = 0;
1024 1.31 bouyer
1025 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1026 1.2 bouyer
1027 1.31 bouyer for (;;) {
1028 1.31 bouyer chp->ch_status = status =
1029 1.157 fvdl bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_status], 0);
1030 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1031 1.31 bouyer break;
1032 1.31 bouyer if (++time > timeout) {
1033 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1034 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1035 1.87 bouyer time, status,
1036 1.157 fvdl bus_space_read_1(chp->cmd_iot,
1037 1.157 fvdl chp->cmd_iohs[wd_error], 0), mask, bits),
1038 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1039 1.137 bouyer return(WDCWAIT_TOUT);
1040 1.31 bouyer }
1041 1.31 bouyer delay(WDCDELAY);
1042 1.2 bouyer }
1043 1.87 bouyer #ifdef WDCDEBUG
1044 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1045 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1046 1.87 bouyer #endif
1047 1.31 bouyer if (status & WDCS_ERR)
1048 1.157 fvdl chp->ch_error = bus_space_read_1(chp->cmd_iot,
1049 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1050 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1051 1.31 bouyer /* After autoconfig, there should be no long delays. */
1052 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1053 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1054 1.31 bouyer if (xfer == NULL)
1055 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1056 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel,
1057 1.31 bouyer WDCDELAY * time);
1058 1.31 bouyer else
1059 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1060 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel,
1061 1.31 bouyer xfer->drive,
1062 1.31 bouyer WDCDELAY * time);
1063 1.2 bouyer }
1064 1.2 bouyer #endif
1065 1.137 bouyer return(WDCWAIT_OK);
1066 1.137 bouyer }
1067 1.137 bouyer
1068 1.137 bouyer /*
1069 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1070 1.137 bouyer * thread if possible
1071 1.137 bouyer */
1072 1.137 bouyer int
1073 1.168 thorpej wdcwait(struct wdc_channel *chp, int mask, int bits, int timeout, int flags)
1074 1.137 bouyer {
1075 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1076 1.137 bouyer
1077 1.137 bouyer if (timeout_hz == 0 ||
1078 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1079 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1080 1.137 bouyer else {
1081 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1082 1.137 bouyer if (error != 0) {
1083 1.147 bouyer if ((chp->ch_flags & WDCF_TH_RUN) ||
1084 1.147 bouyer (flags & AT_WAIT)) {
1085 1.137 bouyer /*
1086 1.147 bouyer * we're running in the channel thread
1087 1.147 bouyer * or some userland thread context
1088 1.137 bouyer */
1089 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1090 1.137 bouyer if (__wdcwait(chp, mask, bits,
1091 1.137 bouyer WDCDELAY_POLL) == 0) {
1092 1.137 bouyer error = 0;
1093 1.137 bouyer break;
1094 1.137 bouyer }
1095 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1096 1.137 bouyer }
1097 1.137 bouyer } else {
1098 1.137 bouyer /*
1099 1.137 bouyer * we're probably in interrupt context,
1100 1.137 bouyer * ask the thread to come back here
1101 1.137 bouyer */
1102 1.147 bouyer #ifdef DIAGNOSTIC
1103 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1104 1.148 bouyer panic("wdcwait: queue_freeze");
1105 1.147 bouyer #endif
1106 1.148 bouyer chp->ch_queue->queue_freeze++;
1107 1.170 thorpej wakeup(&chp->ch_thread);
1108 1.137 bouyer return(WDCWAIT_THR);
1109 1.137 bouyer }
1110 1.137 bouyer }
1111 1.137 bouyer }
1112 1.163 thorpej return (error);
1113 1.2 bouyer }
1114 1.2 bouyer
1115 1.137 bouyer
1116 1.84 bouyer /*
1117 1.84 bouyer * Busy-wait for DMA to complete
1118 1.84 bouyer */
1119 1.84 bouyer int
1120 1.168 thorpej wdc_dmawait(struct wdc_channel *chp, struct ata_xfer *xfer, int timeout)
1121 1.84 bouyer {
1122 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1123 1.84 bouyer int time;
1124 1.169 thorpej
1125 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1126 1.169 thorpej wdc->dma_status =
1127 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1128 1.169 thorpej chp->ch_channel, xfer->c_drive, 0);
1129 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1130 1.84 bouyer return 0;
1131 1.84 bouyer delay(WDCDELAY);
1132 1.84 bouyer }
1133 1.84 bouyer /* timeout, force a DMA halt */
1134 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1135 1.169 thorpej chp->ch_channel, xfer->c_drive, 1);
1136 1.84 bouyer return 1;
1137 1.84 bouyer }
1138 1.84 bouyer
1139 1.31 bouyer void
1140 1.163 thorpej wdctimeout(void *arg)
1141 1.2 bouyer {
1142 1.168 thorpej struct wdc_channel *chp = (struct wdc_channel *)arg;
1143 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1144 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1145 1.31 bouyer int s;
1146 1.2 bouyer
1147 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1148 1.31 bouyer
1149 1.31 bouyer s = splbio();
1150 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1151 1.31 bouyer __wdcerror(chp, "lost interrupt");
1152 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1153 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1154 1.88 mrg xfer->c_bcount,
1155 1.88 mrg xfer->c_skip);
1156 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1157 1.169 thorpej wdc->dma_status =
1158 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1159 1.169 thorpej chp->ch_channel, xfer->c_drive, 1);
1160 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1161 1.84 bouyer }
1162 1.31 bouyer /*
1163 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1164 1.31 bouyer * it will do what's needed. Else, it will take the needed
1165 1.31 bouyer * action (reset the device).
1166 1.70 bouyer * Before that we need to reinstall the timeout callback,
1167 1.70 bouyer * in case it will miss another irq while in this transfer
1168 1.70 bouyer * We arbitray chose it to be 1s
1169 1.31 bouyer */
1170 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1171 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1172 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1173 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1174 1.31 bouyer } else
1175 1.31 bouyer __wdcerror(chp, "missing untimeout");
1176 1.31 bouyer splx(s);
1177 1.2 bouyer }
1178 1.2 bouyer
1179 1.31 bouyer /*
1180 1.152 wiz * Probe drive's capabilities, for use by the controller later
1181 1.31 bouyer * Assumes drvp points to an existing drive.
1182 1.31 bouyer * XXX this should be a controller-indep function
1183 1.31 bouyer */
1184 1.2 bouyer void
1185 1.163 thorpej wdc_probe_caps(struct ata_drive_datas *drvp)
1186 1.2 bouyer {
1187 1.31 bouyer struct ataparams params, params2;
1188 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
1189 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1190 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
1191 1.31 bouyer int i, printed;
1192 1.31 bouyer char *sep = "";
1193 1.48 bouyer int cf_flags;
1194 1.31 bouyer
1195 1.125 mycroft if (ata_get_params(drvp, AT_WAIT, ¶ms) != CMD_OK) {
1196 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
1197 1.2 bouyer return;
1198 1.2 bouyer }
1199 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
1200 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
1201 1.2 bouyer /*
1202 1.39 bouyer * Controller claims 16 and 32 bit transfers.
1203 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
1204 1.31 bouyer * and compare results.
1205 1.2 bouyer */
1206 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
1207 1.125 mycroft ata_get_params(drvp, AT_WAIT, ¶ms2);
1208 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
1209 1.31 bouyer /* Not good. fall back to 16bits */
1210 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
1211 1.31 bouyer } else {
1212 1.125 mycroft aprint_normal("%s: 32-bit data port\n",
1213 1.123 thorpej drv_dev->dv_xname);
1214 1.2 bouyer }
1215 1.2 bouyer }
1216 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
1217 1.55 bouyer if (params.atap_ata_major > 0x01 &&
1218 1.55 bouyer params.atap_ata_major != 0xffff) {
1219 1.55 bouyer for (i = 14; i > 0; i--) {
1220 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
1221 1.125 mycroft aprint_normal("%s: ATA version %d\n",
1222 1.125 mycroft drv_dev->dv_xname, i);
1223 1.55 bouyer drvp->ata_vers = i;
1224 1.55 bouyer break;
1225 1.55 bouyer }
1226 1.55 bouyer }
1227 1.125 mycroft }
1228 1.55 bouyer #endif
1229 1.2 bouyer
1230 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1231 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1232 1.31 bouyer drvp->PIO_mode = 3;
1233 1.2 bouyer
1234 1.2 bouyer /*
1235 1.31 bouyer * It's not in the specs, but it seems that some drive
1236 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1237 1.2 bouyer */
1238 1.31 bouyer if (params.atap_extensions != 0xffff &&
1239 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1240 1.31 bouyer printed = 0;
1241 1.31 bouyer /*
1242 1.31 bouyer * XXX some drives report something wrong here (they claim to
1243 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1244 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1245 1.116 wiz * If higher mode than 7 is found, abort.
1246 1.31 bouyer */
1247 1.39 bouyer for (i = 7; i >= 0; i--) {
1248 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1249 1.31 bouyer continue;
1250 1.39 bouyer if (i > 4)
1251 1.39 bouyer return;
1252 1.31 bouyer /*
1253 1.31 bouyer * See if mode is accepted.
1254 1.31 bouyer * If the controller can't set its PIO mode,
1255 1.31 bouyer * assume the defaults are good, so don't try
1256 1.31 bouyer * to set it
1257 1.31 bouyer */
1258 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1259 1.137 bouyer /*
1260 1.137 bouyer * It's OK to pool here, it's fast enouth
1261 1.137 bouyer * to not bother waiting for interrupt
1262 1.137 bouyer */
1263 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1264 1.125 mycroft AT_WAIT) != CMD_OK)
1265 1.2 bouyer continue;
1266 1.31 bouyer if (!printed) {
1267 1.123 thorpej aprint_normal("%s: drive supports PIO mode %d",
1268 1.39 bouyer drv_dev->dv_xname, i + 3);
1269 1.31 bouyer sep = ",";
1270 1.31 bouyer printed = 1;
1271 1.31 bouyer }
1272 1.31 bouyer /*
1273 1.31 bouyer * If controller's driver can't set its PIO mode,
1274 1.31 bouyer * get the highter one for the drive.
1275 1.31 bouyer */
1276 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1277 1.52 bouyer wdc->PIO_cap >= i + 3) {
1278 1.31 bouyer drvp->PIO_mode = i + 3;
1279 1.48 bouyer drvp->PIO_cap = i + 3;
1280 1.2 bouyer break;
1281 1.2 bouyer }
1282 1.2 bouyer }
1283 1.31 bouyer if (!printed) {
1284 1.31 bouyer /*
1285 1.31 bouyer * We didn't find a valid PIO mode.
1286 1.31 bouyer * Assume the values returned for DMA are buggy too
1287 1.31 bouyer */
1288 1.31 bouyer return;
1289 1.2 bouyer }
1290 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1291 1.31 bouyer printed = 0;
1292 1.31 bouyer for (i = 7; i >= 0; i--) {
1293 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1294 1.31 bouyer continue;
1295 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1296 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1297 1.125 mycroft if (ata_set_mode(drvp, 0x20 | i, AT_WAIT)
1298 1.31 bouyer != CMD_OK)
1299 1.31 bouyer continue;
1300 1.31 bouyer if (!printed) {
1301 1.123 thorpej aprint_normal("%s DMA mode %d", sep, i);
1302 1.31 bouyer sep = ",";
1303 1.31 bouyer printed = 1;
1304 1.31 bouyer }
1305 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1306 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1307 1.52 bouyer wdc->DMA_cap < i)
1308 1.31 bouyer continue;
1309 1.31 bouyer drvp->DMA_mode = i;
1310 1.48 bouyer drvp->DMA_cap = i;
1311 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1312 1.31 bouyer }
1313 1.2 bouyer break;
1314 1.2 bouyer }
1315 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1316 1.71 bouyer printed = 0;
1317 1.31 bouyer for (i = 7; i >= 0; i--) {
1318 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1319 1.31 bouyer == 0)
1320 1.31 bouyer continue;
1321 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1322 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1323 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1324 1.125 mycroft AT_WAIT) != CMD_OK)
1325 1.31 bouyer continue;
1326 1.71 bouyer if (!printed) {
1327 1.123 thorpej aprint_normal("%s Ultra-DMA mode %d",
1328 1.123 thorpej sep, i);
1329 1.93 wrstuden if (i == 2)
1330 1.123 thorpej aprint_normal(" (Ultra/33)");
1331 1.93 wrstuden else if (i == 4)
1332 1.123 thorpej aprint_normal(" (Ultra/66)");
1333 1.93 wrstuden else if (i == 5)
1334 1.123 thorpej aprint_normal(" (Ultra/100)");
1335 1.117 bouyer else if (i == 6)
1336 1.123 thorpej aprint_normal(" (Ultra/133)");
1337 1.71 bouyer sep = ",";
1338 1.71 bouyer printed = 1;
1339 1.71 bouyer }
1340 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1341 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1342 1.52 bouyer wdc->UDMA_cap < i)
1343 1.50 bouyer continue;
1344 1.31 bouyer drvp->UDMA_mode = i;
1345 1.48 bouyer drvp->UDMA_cap = i;
1346 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1347 1.31 bouyer }
1348 1.31 bouyer break;
1349 1.31 bouyer }
1350 1.31 bouyer }
1351 1.123 thorpej aprint_normal("\n");
1352 1.55 bouyer }
1353 1.55 bouyer
1354 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1355 1.55 bouyer if (drvp->ata_vers == 0) {
1356 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1357 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1358 1.55 bouyer else if (drvp->PIO_cap > 2)
1359 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1360 1.48 bouyer }
1361 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1362 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1363 1.48 bouyer drvp->PIO_mode =
1364 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1365 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1366 1.48 bouyer }
1367 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1368 1.48 bouyer /* don't care about DMA modes */
1369 1.48 bouyer return;
1370 1.48 bouyer }
1371 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1372 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1373 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1374 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1375 1.48 bouyer } else {
1376 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1377 1.48 bouyer ATA_CONFIG_DMA_OFF;
1378 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1379 1.48 bouyer }
1380 1.101 bouyer }
1381 1.101 bouyer if ((wdc->cap & WDC_CAPABILITY_UDMA) == 0) {
1382 1.101 bouyer /* don't care about UDMA modes */
1383 1.101 bouyer return;
1384 1.48 bouyer }
1385 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1386 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1387 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1388 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1389 1.48 bouyer } else {
1390 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1391 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1392 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1393 1.48 bouyer }
1394 1.2 bouyer }
1395 1.54 bouyer }
1396 1.54 bouyer
1397 1.54 bouyer /*
1398 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1399 1.54 bouyer * downgrade was possible, 0 otherwise.
1400 1.54 bouyer */
1401 1.54 bouyer int
1402 1.163 thorpej wdc_downgrade_mode(struct ata_drive_datas *drvp, int flags)
1403 1.54 bouyer {
1404 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
1405 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1406 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1407 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1408 1.54 bouyer
1409 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1410 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1411 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1412 1.54 bouyer return 0;
1413 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1414 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1415 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1416 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1417 1.54 bouyer return 0;
1418 1.54 bouyer
1419 1.61 bouyer /*
1420 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1421 1.73 bouyer * Maybe we didn't properly notice the cable type
1422 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1423 1.78 bouyer * It helps in some cases.
1424 1.73 bouyer */
1425 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1426 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1427 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1428 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1429 1.73 bouyer }
1430 1.73 bouyer
1431 1.73 bouyer /*
1432 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1433 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1434 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1435 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1436 1.61 bouyer */
1437 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1438 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1439 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1440 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1441 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1442 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1443 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1444 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1445 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1446 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1447 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1448 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1449 1.54 bouyer } else /* already using PIO, can't downgrade */
1450 1.54 bouyer return 0;
1451 1.54 bouyer
1452 1.54 bouyer wdc->set_modes(chp);
1453 1.137 bouyer wdc_print_modes(chp);
1454 1.137 bouyer /* reset the channel, which will shedule all drives for setup */
1455 1.137 bouyer wdc_reset_channel(drvp, flags);
1456 1.54 bouyer return 1;
1457 1.2 bouyer }
1458 1.2 bouyer
1459 1.2 bouyer int
1460 1.163 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct wdc_command *wdc_c)
1461 1.31 bouyer {
1462 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
1463 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1464 1.165 thorpej struct ata_xfer *xfer;
1465 1.31 bouyer int s, ret;
1466 1.2 bouyer
1467 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1468 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drvp->drive),
1469 1.34 bouyer DEBUG_FUNCS);
1470 1.2 bouyer
1471 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1472 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1473 1.31 bouyer WDC_NOSLEEP);
1474 1.31 bouyer if (xfer == NULL) {
1475 1.31 bouyer return WDC_TRY_AGAIN;
1476 1.31 bouyer }
1477 1.2 bouyer
1478 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_NOIRQ)
1479 1.98 bjh21 wdc_c->flags |= AT_POLL;
1480 1.31 bouyer if (wdc_c->flags & AT_POLL)
1481 1.31 bouyer xfer->c_flags |= C_POLL;
1482 1.165 thorpej xfer->c_drive = drvp->drive;
1483 1.165 thorpej xfer->c_databuf = wdc_c->data;
1484 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1485 1.165 thorpej xfer->c_cmd = wdc_c;
1486 1.31 bouyer xfer->c_start = __wdccommand_start;
1487 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1488 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1489 1.2 bouyer
1490 1.31 bouyer s = splbio();
1491 1.31 bouyer wdc_exec_xfer(chp, xfer);
1492 1.31 bouyer #ifdef DIAGNOSTIC
1493 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1494 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1495 1.118 provos panic("wdc_exec_command: polled command not done");
1496 1.2 bouyer #endif
1497 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1498 1.31 bouyer ret = WDC_COMPLETE;
1499 1.31 bouyer } else {
1500 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1501 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1502 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1503 1.69 bouyer }
1504 1.31 bouyer ret = WDC_COMPLETE;
1505 1.31 bouyer } else {
1506 1.31 bouyer ret = WDC_QUEUED;
1507 1.2 bouyer }
1508 1.2 bouyer }
1509 1.31 bouyer splx(s);
1510 1.31 bouyer return ret;
1511 1.2 bouyer }
1512 1.2 bouyer
1513 1.167 thorpej static void
1514 1.168 thorpej __wdccommand_start(struct wdc_channel *chp, struct ata_xfer *xfer)
1515 1.31 bouyer {
1516 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1517 1.165 thorpej int drive = xfer->c_drive;
1518 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1519 1.31 bouyer
1520 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1521 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1522 1.34 bouyer DEBUG_FUNCS);
1523 1.31 bouyer
1524 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
1525 1.169 thorpej wdc->select(chp,drive);
1526 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1527 1.31 bouyer WDSD_IBM | (drive << 4));
1528 1.137 bouyer switch(wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1529 1.137 bouyer wdc_c->r_st_bmask, wdc_c->timeout, wdc_c->flags)) {
1530 1.137 bouyer case WDCWAIT_OK:
1531 1.137 bouyer break;
1532 1.137 bouyer case WDCWAIT_TOUT:
1533 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1534 1.31 bouyer __wdccommand_done(chp, xfer);
1535 1.53 bouyer return;
1536 1.137 bouyer case WDCWAIT_THR:
1537 1.137 bouyer return;
1538 1.31 bouyer }
1539 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1540 1.135 bouyer /* polled command, disable interrupts */
1541 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1542 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1543 1.135 bouyer }
1544 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1545 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1546 1.139 bouyer
1547 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1548 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1549 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1550 1.81 thorpej wdctimeout, chp);
1551 1.31 bouyer return;
1552 1.2 bouyer }
1553 1.2 bouyer /*
1554 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1555 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1556 1.2 bouyer */
1557 1.134 mycroft delay(10); /* 400ns delay */
1558 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1559 1.2 bouyer }
1560 1.2 bouyer
1561 1.167 thorpej static int
1562 1.168 thorpej __wdccommand_intr(struct wdc_channel *chp, struct ata_xfer *xfer, int irq)
1563 1.2 bouyer {
1564 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1565 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1566 1.31 bouyer int bcount = wdc_c->bcount;
1567 1.31 bouyer char *data = wdc_c->data;
1568 1.137 bouyer int wflags;
1569 1.137 bouyer
1570 1.137 bouyer if ((wdc_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1571 1.137 bouyer /* both wait and poll, we can tsleep here */
1572 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1573 1.137 bouyer } else {
1574 1.137 bouyer wflags = AT_POLL;
1575 1.137 bouyer }
1576 1.31 bouyer
1577 1.163 thorpej again:
1578 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1579 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1580 1.165 thorpej DEBUG_INTR);
1581 1.137 bouyer /*
1582 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1583 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1584 1.137 bouyer * penalty for the extra regiter write is acceptable,
1585 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1586 1.137 bouyer */
1587 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1588 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1589 1.114 bouyer if ((wdc_c->flags & AT_XFDONE) != 0) {
1590 1.114 bouyer /*
1591 1.114 bouyer * We have completed a data xfer. The drive should now be
1592 1.114 bouyer * in its initial state
1593 1.114 bouyer */
1594 1.114 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ,
1595 1.137 bouyer wdc_c->r_st_bmask, (irq == 0) ? wdc_c->timeout : 0,
1596 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1597 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1598 1.114 bouyer return 0; /* IRQ was not for us */
1599 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1600 1.114 bouyer }
1601 1.131 mycroft goto out;
1602 1.114 bouyer }
1603 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1604 1.137 bouyer (irq == 0) ? wdc_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1605 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1606 1.63 bouyer return 0; /* IRQ was not for us */
1607 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1608 1.131 mycroft goto out;
1609 1.2 bouyer }
1610 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_IRQACK)
1611 1.169 thorpej wdc->irqack(chp);
1612 1.31 bouyer if (wdc_c->flags & AT_READ) {
1613 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1614 1.131 mycroft wdc_c->flags |= AT_TIMEOU;
1615 1.131 mycroft goto out;
1616 1.131 mycroft }
1617 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1618 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1619 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1620 1.31 bouyer data += bcount & 0xfffffffc;
1621 1.31 bouyer bcount = bcount & 0x03;
1622 1.31 bouyer }
1623 1.31 bouyer if (bcount > 0)
1624 1.157 fvdl bus_space_read_multi_2(chp->cmd_iot,
1625 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1626 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1627 1.114 bouyer /* at this point the drive should be in its initial state */
1628 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1629 1.137 bouyer /* XXX should read status register here ? */
1630 1.131 mycroft } else if (wdc_c->flags & AT_WRITE) {
1631 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1632 1.114 bouyer wdc_c->flags |= AT_TIMEOU;
1633 1.131 mycroft goto out;
1634 1.131 mycroft }
1635 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1636 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1637 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1638 1.31 bouyer data += bcount & 0xfffffffc;
1639 1.31 bouyer bcount = bcount & 0x03;
1640 1.31 bouyer }
1641 1.31 bouyer if (bcount > 0)
1642 1.157 fvdl bus_space_write_multi_2(chp->cmd_iot,
1643 1.157 fvdl chp->cmd_iohs[wd_data], 0,
1644 1.157 fvdl (u_int16_t *)data, bcount >> 1);
1645 1.114 bouyer wdc_c->flags |= AT_XFDONE;
1646 1.114 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1647 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1648 1.114 bouyer callout_reset(&chp->ch_callout,
1649 1.114 bouyer wdc_c->timeout / 1000 * hz, wdctimeout, chp);
1650 1.114 bouyer return 1;
1651 1.114 bouyer } else {
1652 1.114 bouyer goto again;
1653 1.114 bouyer }
1654 1.2 bouyer }
1655 1.163 thorpej out:
1656 1.31 bouyer __wdccommand_done(chp, xfer);
1657 1.31 bouyer return 1;
1658 1.2 bouyer }
1659 1.2 bouyer
1660 1.167 thorpej static void
1661 1.168 thorpej __wdccommand_done(struct wdc_channel *chp, struct ata_xfer *xfer)
1662 1.2 bouyer {
1663 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1664 1.165 thorpej struct wdc_command *wdc_c = xfer->c_cmd;
1665 1.2 bouyer
1666 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1667 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1668 1.165 thorpej DEBUG_FUNCS);
1669 1.70 bouyer
1670 1.81 thorpej callout_stop(&chp->ch_callout);
1671 1.70 bouyer
1672 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1673 1.31 bouyer wdc_c->flags |= AT_DF;
1674 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1675 1.31 bouyer wdc_c->flags |= AT_ERROR;
1676 1.31 bouyer wdc_c->r_error = chp->ch_error;
1677 1.31 bouyer }
1678 1.31 bouyer wdc_c->flags |= AT_DONE;
1679 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1680 1.169 thorpej (wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1681 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1682 1.157 fvdl wdc_c->r_head = bus_space_read_1(chp->cmd_iot,
1683 1.157 fvdl chp->cmd_iohs[wd_sdh], 0);
1684 1.157 fvdl wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot,
1685 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0) << 8;
1686 1.157 fvdl wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot,
1687 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
1688 1.157 fvdl wdc_c->r_sector = bus_space_read_1(chp->cmd_iot,
1689 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
1690 1.157 fvdl wdc_c->r_count = bus_space_read_1(chp->cmd_iot,
1691 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
1692 1.157 fvdl wdc_c->r_error = bus_space_read_1(chp->cmd_iot,
1693 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1694 1.157 fvdl wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot,
1695 1.157 fvdl chp->cmd_iohs[wd_precomp], 0);
1696 1.135 bouyer }
1697 1.137 bouyer
1698 1.135 bouyer if (wdc_c->flags & AT_POLL) {
1699 1.135 bouyer /* enable interrupts */
1700 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1701 1.135 bouyer WDCTL_4BIT);
1702 1.173 bouyer delay(10); /* some drives need a little delay here */
1703 1.46 kenh }
1704 1.31 bouyer wdc_free_xfer(chp, xfer);
1705 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1706 1.71 bouyer wakeup(wdc_c);
1707 1.71 bouyer else if (wdc_c->callback)
1708 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1709 1.45 drochner wdcstart(chp);
1710 1.31 bouyer return;
1711 1.2 bouyer }
1712 1.2 bouyer
1713 1.2 bouyer /*
1714 1.31 bouyer * Send a command. The drive should be ready.
1715 1.2 bouyer * Assumes interrupts are blocked.
1716 1.2 bouyer */
1717 1.31 bouyer void
1718 1.168 thorpej wdccommand(struct wdc_channel *chp, u_int8_t drive, u_int8_t command,
1719 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1720 1.163 thorpej u_int8_t precomp)
1721 1.31 bouyer {
1722 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1723 1.163 thorpej
1724 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1725 1.169 thorpej "sector=%d count=%d precomp=%d\n", wdc->sc_dev.dv_xname,
1726 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1727 1.169 thorpej precomp), DEBUG_FUNCS);
1728 1.31 bouyer
1729 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
1730 1.169 thorpej wdc->select(chp,drive);
1731 1.107 dbj
1732 1.31 bouyer /* Select drive, head, and addressing mode. */
1733 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1734 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1735 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1736 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_precomp], 0,
1737 1.31 bouyer precomp);
1738 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo], 0, cylin);
1739 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_hi],
1740 1.157 fvdl 0, cylin >> 8);
1741 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector], 0, sector);
1742 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1743 1.108 christos
1744 1.108 christos /* Send command. */
1745 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1746 1.108 christos return;
1747 1.108 christos }
1748 1.108 christos
1749 1.108 christos /*
1750 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1751 1.108 christos * Assumes interrupts are blocked.
1752 1.108 christos */
1753 1.108 christos void
1754 1.168 thorpej wdccommandext(struct wdc_channel *chp, u_int8_t drive, u_int8_t command,
1755 1.163 thorpej u_int64_t blkno, u_int16_t count)
1756 1.108 christos {
1757 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1758 1.163 thorpej
1759 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1760 1.169 thorpej "count=%d\n", wdc->sc_dev.dv_xname,
1761 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1762 1.108 christos DEBUG_FUNCS);
1763 1.108 christos
1764 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
1765 1.169 thorpej wdc->select(chp,drive);
1766 1.108 christos
1767 1.108 christos /* Select drive, head, and addressing mode. */
1768 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1769 1.108 christos (drive << 4) | WDSD_LBA);
1770 1.108 christos
1771 1.108 christos /* previous */
1772 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1773 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt],
1774 1.157 fvdl 0, count >> 8);
1775 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1776 1.157 fvdl 0, blkno >> 40);
1777 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1778 1.157 fvdl 0, blkno >> 32);
1779 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo],
1780 1.157 fvdl 0, blkno >> 24);
1781 1.108 christos
1782 1.108 christos /* current */
1783 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1784 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1785 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1786 1.157 fvdl 0, blkno >> 16);
1787 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1788 1.157 fvdl 0, blkno >> 8);
1789 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo], 0, blkno);
1790 1.2 bouyer
1791 1.31 bouyer /* Send command. */
1792 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1793 1.31 bouyer return;
1794 1.2 bouyer }
1795 1.2 bouyer
1796 1.2 bouyer /*
1797 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1798 1.31 bouyer * tested by the caller.
1799 1.2 bouyer */
1800 1.31 bouyer void
1801 1.168 thorpej wdccommandshort(struct wdc_channel *chp, int drive, int command)
1802 1.2 bouyer {
1803 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1804 1.2 bouyer
1805 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1806 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drive, command),
1807 1.31 bouyer DEBUG_FUNCS);
1808 1.107 dbj
1809 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_SELECT)
1810 1.169 thorpej wdc->select(chp,drive);
1811 1.2 bouyer
1812 1.31 bouyer /* Select drive. */
1813 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1814 1.31 bouyer WDSD_IBM | (drive << 4));
1815 1.2 bouyer
1816 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1817 1.31 bouyer }
1818 1.2 bouyer
1819 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1820 1.2 bouyer void
1821 1.168 thorpej wdc_exec_xfer(struct wdc_channel *chp, struct ata_xfer *xfer)
1822 1.2 bouyer {
1823 1.163 thorpej
1824 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1825 1.169 thorpej chp->ch_channel, xfer->c_drive), DEBUG_XFERS);
1826 1.2 bouyer
1827 1.31 bouyer /* complete xfer setup */
1828 1.165 thorpej xfer->c_chp = chp;
1829 1.2 bouyer
1830 1.31 bouyer /*
1831 1.31 bouyer * If we are a polled command, and the list is not empty,
1832 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1833 1.31 bouyer * to complete, we're going to reboot soon anyway.
1834 1.31 bouyer */
1835 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1836 1.165 thorpej TAILQ_FIRST(&chp->ch_queue->queue_xfer) != NULL) {
1837 1.165 thorpej TAILQ_INIT(&chp->ch_queue->queue_xfer);
1838 1.31 bouyer }
1839 1.2 bouyer /* insert at the end of command list */
1840 1.165 thorpej TAILQ_INSERT_TAIL(&chp->ch_queue->queue_xfer, xfer, c_xferchain);
1841 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1842 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1843 1.45 drochner wdcstart(chp);
1844 1.31 bouyer }
1845 1.2 bouyer
1846 1.165 thorpej struct ata_xfer *
1847 1.163 thorpej wdc_get_xfer(int flags)
1848 1.2 bouyer {
1849 1.165 thorpej struct ata_xfer *xfer;
1850 1.72 bouyer int s;
1851 1.2 bouyer
1852 1.72 bouyer s = splbio();
1853 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1854 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1855 1.72 bouyer splx(s);
1856 1.99 chs if (xfer != NULL) {
1857 1.165 thorpej memset(xfer, 0, sizeof(struct ata_xfer));
1858 1.99 chs }
1859 1.2 bouyer return xfer;
1860 1.2 bouyer }
1861 1.2 bouyer
1862 1.2 bouyer void
1863 1.168 thorpej wdc_free_xfer(struct wdc_channel *chp, struct ata_xfer *xfer)
1864 1.2 bouyer {
1865 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1866 1.2 bouyer int s;
1867 1.2 bouyer
1868 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1869 1.31 bouyer (*wdc->free_hw)(chp);
1870 1.2 bouyer s = splbio();
1871 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1872 1.165 thorpej TAILQ_REMOVE(&chp->ch_queue->queue_xfer, xfer, c_xferchain);
1873 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1874 1.2 bouyer splx(s);
1875 1.75 enami }
1876 1.75 enami
1877 1.75 enami /*
1878 1.168 thorpej * Kill off all pending xfers for a wdc_channel.
1879 1.75 enami *
1880 1.75 enami * Must be called at splbio().
1881 1.75 enami */
1882 1.75 enami void
1883 1.168 thorpej wdc_kill_pending(struct wdc_channel *chp)
1884 1.75 enami {
1885 1.165 thorpej struct ata_xfer *xfer;
1886 1.75 enami
1887 1.165 thorpej while ((xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer)) != NULL) {
1888 1.165 thorpej chp = xfer->c_chp;
1889 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1890 1.75 enami }
1891 1.2 bouyer }
1892 1.2 bouyer
1893 1.31 bouyer static void
1894 1.168 thorpej __wdcerror(struct wdc_channel *chp, char *msg)
1895 1.2 bouyer {
1896 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1897 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1898 1.88 mrg
1899 1.2 bouyer if (xfer == NULL)
1900 1.169 thorpej printf("%s:%d: %s\n", wdc->sc_dev.dv_xname, chp->ch_channel,
1901 1.31 bouyer msg);
1902 1.2 bouyer else
1903 1.169 thorpej printf("%s:%d:%d: %s\n", wdc->sc_dev.dv_xname,
1904 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1905 1.2 bouyer }
1906 1.2 bouyer
1907 1.2 bouyer /*
1908 1.2 bouyer * the bit bucket
1909 1.2 bouyer */
1910 1.2 bouyer void
1911 1.168 thorpej wdcbit_bucket(struct wdc_channel *chp, int size)
1912 1.2 bouyer {
1913 1.2 bouyer
1914 1.12 cgd for (; size >= 2; size -= 2)
1915 1.157 fvdl (void)bus_space_read_2(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1916 1.12 cgd if (size)
1917 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1918 1.44 thorpej }
1919 1.44 thorpej
1920 1.44 thorpej int
1921 1.168 thorpej wdc_addref(struct wdc_channel *chp)
1922 1.44 thorpej {
1923 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1924 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1925 1.44 thorpej int s, error = 0;
1926 1.44 thorpej
1927 1.44 thorpej s = splbio();
1928 1.96 bouyer if (adapt->adapt_refcnt++ == 0 &&
1929 1.96 bouyer adapt->adapt_enable != NULL) {
1930 1.96 bouyer error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
1931 1.44 thorpej if (error)
1932 1.96 bouyer adapt->adapt_refcnt--;
1933 1.44 thorpej }
1934 1.44 thorpej splx(s);
1935 1.44 thorpej return (error);
1936 1.44 thorpej }
1937 1.44 thorpej
1938 1.44 thorpej void
1939 1.168 thorpej wdc_delref(struct wdc_channel *chp)
1940 1.44 thorpej {
1941 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1942 1.96 bouyer struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
1943 1.44 thorpej int s;
1944 1.44 thorpej
1945 1.44 thorpej s = splbio();
1946 1.96 bouyer if (adapt->adapt_refcnt-- == 1 &&
1947 1.96 bouyer adapt->adapt_enable != NULL)
1948 1.96 bouyer (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
1949 1.44 thorpej splx(s);
1950 1.93 wrstuden }
1951 1.93 wrstuden
1952 1.93 wrstuden void
1953 1.168 thorpej wdc_print_modes(struct wdc_channel *chp)
1954 1.93 wrstuden {
1955 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1956 1.93 wrstuden int drive;
1957 1.93 wrstuden struct ata_drive_datas *drvp;
1958 1.93 wrstuden
1959 1.93 wrstuden for (drive = 0; drive < 2; drive++) {
1960 1.93 wrstuden drvp = &chp->ch_drive[drive];
1961 1.93 wrstuden if ((drvp->drive_flags & DRIVE) == 0)
1962 1.93 wrstuden continue;
1963 1.123 thorpej aprint_normal("%s(%s:%d:%d): using PIO mode %d",
1964 1.93 wrstuden drvp->drv_softc->dv_xname,
1965 1.169 thorpej wdc->sc_dev.dv_xname,
1966 1.169 thorpej chp->ch_channel, drive, drvp->PIO_mode);
1967 1.93 wrstuden if (drvp->drive_flags & DRIVE_DMA)
1968 1.123 thorpej aprint_normal(", DMA mode %d", drvp->DMA_mode);
1969 1.93 wrstuden if (drvp->drive_flags & DRIVE_UDMA) {
1970 1.123 thorpej aprint_normal(", Ultra-DMA mode %d", drvp->UDMA_mode);
1971 1.93 wrstuden if (drvp->UDMA_mode == 2)
1972 1.123 thorpej aprint_normal(" (Ultra/33)");
1973 1.93 wrstuden else if (drvp->UDMA_mode == 4)
1974 1.123 thorpej aprint_normal(" (Ultra/66)");
1975 1.93 wrstuden else if (drvp->UDMA_mode == 5)
1976 1.123 thorpej aprint_normal(" (Ultra/100)");
1977 1.123 thorpej else if (drvp->UDMA_mode == 6)
1978 1.123 thorpej aprint_normal(" (Ultra/133)");
1979 1.93 wrstuden }
1980 1.93 wrstuden if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
1981 1.123 thorpej aprint_normal(" (using DMA data transfers)");
1982 1.123 thorpej aprint_normal("\n");
1983 1.93 wrstuden }
1984 1.2 bouyer }
1985