wdc.c revision 1.203 1 1.203 thorpej /* $NetBSD: wdc.c,v 1.203 2004/08/13 03:12:59 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.203 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.203 2004/08/13 03:12:59 thorpej Exp $");
74 1.12 cgd
75 1.59 hubertf #ifndef WDCDEBUG
76 1.31 bouyer #define WDCDEBUG
77 1.59 hubertf #endif /* WDCDEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.12 cgd #include <dev/ic/wdcreg.h>
102 1.12 cgd #include <dev/ic/wdcvar.h>
103 1.31 bouyer
104 1.137 bouyer #include "locators.h"
105 1.137 bouyer
106 1.122 thorpej #include "ataraid.h"
107 1.2 bouyer #include "atapibus.h"
108 1.106 bouyer #include "wd.h"
109 1.2 bouyer
110 1.122 thorpej #if NATARAID > 0
111 1.122 thorpej #include <dev/ata/ata_raidvar.h>
112 1.122 thorpej #endif
113 1.122 thorpej
114 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
115 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
116 1.2 bouyer #if 0
117 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
118 1.2 bouyer #define WDCNDELAY_DEBUG 50
119 1.2 bouyer #endif
120 1.2 bouyer
121 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
122 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
123 1.137 bouyer
124 1.137 bouyer /* timeout for the control commands */
125 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
126 1.137 bouyer
127 1.106 bouyer #if NWD > 0
128 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
129 1.106 bouyer #else
130 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
131 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
132 1.106 bouyer SCSIPI_BUSTYPE_ATA,
133 1.106 bouyer NULL,
134 1.106 bouyer NULL,
135 1.106 bouyer NULL,
136 1.106 bouyer NULL,
137 1.106 bouyer NULL,
138 1.106 bouyer NULL,
139 1.106 bouyer NULL
140 1.106 bouyer };
141 1.106 bouyer #endif
142 1.102 bouyer
143 1.168 thorpej static int wdcprobe1(struct wdc_channel*, int);
144 1.168 thorpej static void __wdcerror(struct wdc_channel*, char *);
145 1.168 thorpej static int __wdcwait_reset(struct wdc_channel *, int, int);
146 1.168 thorpej static void __wdccommand_done(struct wdc_channel *, struct ata_xfer *);
147 1.182 bouyer static void __wdccommand_done_end(struct wdc_channel *, struct ata_xfer *);
148 1.182 bouyer static void __wdccommand_kill_xfer(struct wdc_channel *,
149 1.182 bouyer struct ata_xfer *, int);
150 1.168 thorpej static void __wdccommand_start(struct wdc_channel *, struct ata_xfer *);
151 1.182 bouyer static int __wdccommand_intr(struct wdc_channel *, struct ata_xfer *, int);
152 1.168 thorpej static int __wdcwait(struct wdc_channel *, int, int, int);
153 1.31 bouyer
154 1.31 bouyer #define DEBUG_INTR 0x01
155 1.31 bouyer #define DEBUG_XFERS 0x02
156 1.31 bouyer #define DEBUG_STATUS 0x04
157 1.31 bouyer #define DEBUG_FUNCS 0x08
158 1.31 bouyer #define DEBUG_PROBE 0x10
159 1.74 enami #define DEBUG_DETACH 0x20
160 1.87 bouyer #define DEBUG_DELAY 0x40
161 1.31 bouyer #ifdef WDCDEBUG
162 1.32 bouyer int wdcdebug_mask = 0;
163 1.31 bouyer int wdc_nxfer = 0;
164 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
165 1.2 bouyer #else
166 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
167 1.2 bouyer #endif
168 1.2 bouyer
169 1.162 thorpej /*
170 1.162 thorpej * A queue of atabus instances, used to ensure the same bus probe order
171 1.162 thorpej * for a given hardware configuration at each boot.
172 1.162 thorpej */
173 1.162 thorpej struct atabus_initq_head atabus_initq_head =
174 1.162 thorpej TAILQ_HEAD_INITIALIZER(atabus_initq_head);
175 1.162 thorpej struct simplelock atabus_interlock = SIMPLELOCK_INITIALIZER;
176 1.137 bouyer
177 1.176 thorpej /*
178 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
179 1.176 thorpej */
180 1.176 thorpej void
181 1.176 thorpej wdc_init_shadow_regs(struct wdc_channel *chp)
182 1.176 thorpej {
183 1.176 thorpej
184 1.176 thorpej chp->cmd_iohs[wd_status] = chp->cmd_iohs[wd_command];
185 1.176 thorpej chp->cmd_iohs[wd_features] = chp->cmd_iohs[wd_error];
186 1.176 thorpej }
187 1.176 thorpej
188 1.162 thorpej /* Test to see controller with at last one attached drive is there.
189 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
190 1.162 thorpej * 0x02 for drive 1).
191 1.162 thorpej * Logic:
192 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
193 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
194 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
195 1.162 thorpej * If no drive at all -> return.
196 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
197 1.162 thorpej * If timeout -> return.
198 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
199 1.162 thorpej * - try an ATA command on the master.
200 1.162 thorpej */
201 1.137 bouyer
202 1.164 thorpej static void
203 1.168 thorpej wdc_drvprobe(struct wdc_channel *chp)
204 1.137 bouyer {
205 1.137 bouyer struct ataparams params;
206 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
207 1.145 christos u_int8_t st0 = 0, st1 = 0;
208 1.164 thorpej int i, error;
209 1.137 bouyer
210 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
211 1.164 thorpej /* No drives, abort the attach here. */
212 1.164 thorpej return;
213 1.161 thorpej }
214 1.137 bouyer
215 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
216 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
217 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
218 1.203 thorpej if (wdc != NULL && wdc->select)
219 1.174 bouyer wdc->select(chp,0);
220 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
221 1.174 bouyer 0, WDSD_IBM);
222 1.174 bouyer delay(10); /* 400ns delay */
223 1.174 bouyer st0 = bus_space_read_1(chp->cmd_iot,
224 1.174 bouyer chp->cmd_iohs[wd_status], 0);
225 1.174 bouyer }
226 1.137 bouyer
227 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
228 1.203 thorpej if (wdc != NULL && wdc->select)
229 1.174 bouyer wdc->select(chp,1);
230 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
231 1.174 bouyer 0, WDSD_IBM | 0x10);
232 1.174 bouyer delay(10); /* 400ns delay */
233 1.174 bouyer st1 = bus_space_read_1(chp->cmd_iot,
234 1.174 bouyer chp->cmd_iohs[wd_status], 0);
235 1.174 bouyer }
236 1.137 bouyer
237 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
238 1.137 bouyer == 0 ||
239 1.137 bouyer (st0 & WDCS_DRDY)) &&
240 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
241 1.137 bouyer == 0 ||
242 1.137 bouyer (st1 & WDCS_DRDY)))
243 1.137 bouyer break;
244 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
245 1.137 bouyer }
246 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
247 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
248 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
249 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
250 1.137 bouyer
251 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
252 1.169 thorpej wdc->sc_dev.dv_xname,
253 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
254 1.137 bouyer
255 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
256 1.137 bouyer delay(5000);
257 1.137 bouyer
258 1.137 bouyer for (i = 0; i < 2; i++) {
259 1.171 thorpej /* XXX This should be done by other code. */
260 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
261 1.137 bouyer chp->ch_drive[i].drive = i;
262 1.171 thorpej
263 1.137 bouyer /*
264 1.137 bouyer * Init error counter so that an error withing the first xfers
265 1.137 bouyer * will trigger a downgrade
266 1.137 bouyer */
267 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
268 1.137 bouyer
269 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
270 1.169 thorpej if ((wdc->cap &
271 1.137 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
272 1.137 bouyer WDC_CAPABILITY_DATA32)
273 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
274 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
275 1.137 bouyer continue;
276 1.137 bouyer
277 1.144 briggs /* Shortcut in case we've been shutdown */
278 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
279 1.164 thorpej return;
280 1.144 briggs
281 1.137 bouyer /* issue an identify, to try to detect ghosts */
282 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
283 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
284 1.137 bouyer if (error != CMD_OK) {
285 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
286 1.144 briggs
287 1.144 briggs /* Shortcut in case we've been shutdown */
288 1.144 briggs if (chp->ch_flags & WDCF_SHUTDOWN)
289 1.164 thorpej return;
290 1.144 briggs
291 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
292 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
293 1.137 bouyer }
294 1.137 bouyer if (error == CMD_OK) {
295 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
296 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
297 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
298 1.137 bouyer } else {
299 1.155 bouyer chp->ch_drive[i].drive_flags &=
300 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
301 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
302 1.169 thorpej wdc->sc_dev.dv_xname,
303 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
304 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
305 1.137 bouyer continue;
306 1.137 bouyer /*
307 1.137 bouyer * Pre-ATA drive ?
308 1.137 bouyer * Test registers writability (Error register not
309 1.137 bouyer * writable, but cyllo is), then try an ATA command.
310 1.137 bouyer */
311 1.203 thorpej if (wdc->select)
312 1.169 thorpej wdc->select(chp,i);
313 1.157 fvdl bus_space_write_1(chp->cmd_iot,
314 1.157 fvdl chp->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
315 1.137 bouyer delay(10); /* 400ns delay */
316 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_error],
317 1.157 fvdl 0, 0x58);
318 1.157 fvdl bus_space_write_1(chp->cmd_iot,
319 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0xa5);
320 1.157 fvdl if (bus_space_read_1(chp->cmd_iot,
321 1.157 fvdl chp->cmd_iohs[wd_error], 0) == 0x58 ||
322 1.157 fvdl bus_space_read_1(chp->cmd_iot,
323 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
324 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
325 1.137 bouyer "writability failed\n",
326 1.169 thorpej wdc->sc_dev.dv_xname,
327 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
328 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
329 1.155 bouyer continue;
330 1.137 bouyer }
331 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
332 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
333 1.169 thorpej wdc->sc_dev.dv_xname,
334 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
335 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
336 1.137 bouyer continue;
337 1.137 bouyer }
338 1.157 fvdl bus_space_write_1(chp->cmd_iot,
339 1.157 fvdl chp->cmd_iohs[wd_command], 0, WDCC_RECAL);
340 1.137 bouyer delay(10); /* 400ns delay */
341 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
342 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
343 1.169 thorpej wdc->sc_dev.dv_xname,
344 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
345 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
346 1.155 bouyer } else {
347 1.155 bouyer chp->ch_drive[0].drive_flags &=
348 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
349 1.155 bouyer chp->ch_drive[1].drive_flags &=
350 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
351 1.137 bouyer }
352 1.137 bouyer }
353 1.137 bouyer }
354 1.164 thorpej }
355 1.164 thorpej
356 1.164 thorpej void
357 1.164 thorpej atabusconfig(struct atabus_softc *atabus_sc)
358 1.164 thorpej {
359 1.168 thorpej struct wdc_channel *chp = atabus_sc->sc_chan;
360 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
361 1.189 mycroft int i;
362 1.164 thorpej struct atabus_initq *atabus_initq = NULL;
363 1.164 thorpej
364 1.164 thorpej /* Probe for the drives. */
365 1.169 thorpej (*wdc->drv_probe)(chp);
366 1.137 bouyer
367 1.137 bouyer WDCDEBUG_PRINT(("atabusattach: ch_drive_flags 0x%x 0x%x\n",
368 1.137 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
369 1.137 bouyer DEBUG_PROBE);
370 1.137 bouyer
371 1.137 bouyer /* If no drives, abort here */
372 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
373 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
374 1.137 bouyer goto out;
375 1.137 bouyer
376 1.164 thorpej /* Shortcut in case we've been shutdown */
377 1.164 thorpej if (chp->ch_flags & WDCF_SHUTDOWN)
378 1.164 thorpej goto out;
379 1.164 thorpej
380 1.137 bouyer /* Make sure the devices probe in atabus order to avoid jitter. */
381 1.137 bouyer simple_lock(&atabus_interlock);
382 1.137 bouyer while(1) {
383 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
384 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
385 1.137 bouyer break;
386 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
387 1.137 bouyer &atabus_interlock);
388 1.137 bouyer }
389 1.137 bouyer simple_unlock(&atabus_interlock);
390 1.137 bouyer
391 1.137 bouyer /*
392 1.137 bouyer * Attach an ATAPI bus, if needed.
393 1.137 bouyer */
394 1.137 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
395 1.137 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
396 1.137 bouyer #if NATAPIBUS > 0
397 1.137 bouyer wdc_atapibus_attach(atabus_sc);
398 1.137 bouyer #else
399 1.137 bouyer /*
400 1.137 bouyer * Fake the autoconfig "not configured" message
401 1.137 bouyer */
402 1.137 bouyer aprint_normal("atapibus at %s not configured\n",
403 1.169 thorpej wdc->sc_dev.dv_xname);
404 1.137 bouyer chp->atapibus = NULL;
405 1.141 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_ATAPI;
406 1.141 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_ATAPI;
407 1.137 bouyer #endif
408 1.137 bouyer }
409 1.137 bouyer
410 1.137 bouyer for (i = 0; i < 2; i++) {
411 1.137 bouyer struct ata_device adev;
412 1.137 bouyer if ((chp->ch_drive[i].drive_flags &
413 1.137 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
414 1.137 bouyer continue;
415 1.137 bouyer }
416 1.137 bouyer memset(&adev, 0, sizeof(struct ata_device));
417 1.137 bouyer adev.adev_bustype = &wdc_ata_bustype;
418 1.169 thorpej adev.adev_channel = chp->ch_channel;
419 1.137 bouyer adev.adev_openings = 1;
420 1.137 bouyer adev.adev_drv_data = &chp->ch_drive[i];
421 1.137 bouyer chp->ata_drives[i] = config_found(&atabus_sc->sc_dev,
422 1.162 thorpej &adev, ataprint);
423 1.141 bouyer if (chp->ata_drives[i] != NULL)
424 1.197 thorpej ata_probe_caps(&chp->ch_drive[i]);
425 1.141 bouyer else
426 1.141 bouyer chp->ch_drive[i].drive_flags &=
427 1.141 bouyer ~(DRIVE_ATA | DRIVE_OLD);
428 1.137 bouyer }
429 1.137 bouyer
430 1.137 bouyer /* now that we know the drives, the controller can set its modes */
431 1.203 thorpej if (wdc->set_modes) {
432 1.169 thorpej wdc->set_modes(chp);
433 1.195 thorpej ata_print_modes(chp);
434 1.137 bouyer }
435 1.137 bouyer #if NATARAID > 0
436 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_RAID)
437 1.137 bouyer for (i = 0; i < 2; i++)
438 1.137 bouyer if (chp->ata_drives[i] != NULL)
439 1.137 bouyer ata_raid_check_component(chp->ata_drives[i]);
440 1.137 bouyer #endif /* NATARAID > 0 */
441 1.137 bouyer
442 1.137 bouyer /*
443 1.152 wiz * reset drive_flags for unattached devices, reset state for attached
444 1.137 bouyer * ones
445 1.137 bouyer */
446 1.137 bouyer for (i = 0; i < 2; i++) {
447 1.137 bouyer if (chp->ch_drive[i].drv_softc == NULL)
448 1.137 bouyer chp->ch_drive[i].drive_flags = 0;
449 1.137 bouyer else
450 1.137 bouyer chp->ch_drive[i].state = 0;
451 1.137 bouyer }
452 1.137 bouyer
453 1.163 thorpej out:
454 1.137 bouyer if (atabus_initq == NULL) {
455 1.137 bouyer simple_lock(&atabus_interlock);
456 1.137 bouyer while(1) {
457 1.137 bouyer atabus_initq = TAILQ_FIRST(&atabus_initq_head);
458 1.137 bouyer if (atabus_initq->atabus_sc == atabus_sc)
459 1.137 bouyer break;
460 1.137 bouyer ltsleep(&atabus_initq_head, PRIBIO, "ata_initq", 0,
461 1.137 bouyer &atabus_interlock);
462 1.137 bouyer }
463 1.137 bouyer simple_unlock(&atabus_interlock);
464 1.137 bouyer }
465 1.137 bouyer simple_lock(&atabus_interlock);
466 1.137 bouyer TAILQ_REMOVE(&atabus_initq_head, atabus_initq, atabus_initq);
467 1.137 bouyer simple_unlock(&atabus_interlock);
468 1.137 bouyer
469 1.137 bouyer free(atabus_initq, M_DEVBUF);
470 1.137 bouyer wakeup(&atabus_initq_head);
471 1.137 bouyer
472 1.200 thorpej ata_delref(chp);
473 1.194 mycroft
474 1.137 bouyer config_pending_decr();
475 1.137 bouyer }
476 1.137 bouyer
477 1.2 bouyer int
478 1.168 thorpej wdcprobe(struct wdc_channel *chp)
479 1.12 cgd {
480 1.163 thorpej
481 1.163 thorpej return (wdcprobe1(chp, 1));
482 1.137 bouyer }
483 1.137 bouyer
484 1.167 thorpej static int
485 1.168 thorpej wdcprobe1(struct wdc_channel *chp, int poll)
486 1.137 bouyer {
487 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
488 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
489 1.31 bouyer u_int8_t ret_value = 0x03;
490 1.31 bouyer u_int8_t drive;
491 1.156 bouyer int s;
492 1.31 bouyer
493 1.31 bouyer /*
494 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
495 1.31 bouyer */
496 1.31 bouyer
497 1.174 bouyer s = splbio();
498 1.169 thorpej if (wdc == NULL ||
499 1.169 thorpej (wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
500 1.107 dbj
501 1.203 thorpej if (wdc != NULL && wdc->select)
502 1.169 thorpej wdc->select(chp,0);
503 1.137 bouyer
504 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
505 1.43 kenh WDSD_IBM);
506 1.131 mycroft delay(10); /* 400ns delay */
507 1.157 fvdl st0 = bus_space_read_1(chp->cmd_iot,
508 1.157 fvdl chp->cmd_iohs[wd_status], 0);
509 1.107 dbj
510 1.203 thorpej if (wdc != NULL && wdc->select)
511 1.169 thorpej wdc->select(chp,1);
512 1.137 bouyer
513 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
514 1.43 kenh WDSD_IBM | 0x10);
515 1.131 mycroft delay(10); /* 400ns delay */
516 1.157 fvdl st1 = bus_space_read_1(chp->cmd_iot,
517 1.157 fvdl chp->cmd_iohs[wd_status], 0);
518 1.43 kenh
519 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
520 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
521 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
522 1.43 kenh
523 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
524 1.43 kenh ret_value &= ~0x01;
525 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
526 1.43 kenh ret_value &= ~0x02;
527 1.125 mycroft /* Register writability test, drive 0. */
528 1.125 mycroft if (ret_value & 0x01) {
529 1.203 thorpej if (wdc != NULL && wdc->select)
530 1.169 thorpej wdc->select(chp,0);
531 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
532 1.157 fvdl 0, WDSD_IBM);
533 1.157 fvdl bus_space_write_1(chp->cmd_iot,
534 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
535 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
536 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
537 1.174 bouyer if (cl != 0x02) {
538 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
539 1.174 bouyer "got 0x%x != 0x02\n",
540 1.174 bouyer wdc != NULL ?
541 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
542 1.174 bouyer chp->ch_channel, cl),
543 1.174 bouyer DEBUG_PROBE);
544 1.125 mycroft ret_value &= ~0x01;
545 1.174 bouyer }
546 1.157 fvdl bus_space_write_1(chp->cmd_iot,
547 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
548 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
549 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
550 1.174 bouyer if (cl != 0x01) {
551 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
552 1.174 bouyer "got 0x%x != 0x01\n",
553 1.174 bouyer wdc != NULL ?
554 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
555 1.174 bouyer chp->ch_channel, cl),
556 1.174 bouyer DEBUG_PROBE);
557 1.125 mycroft ret_value &= ~0x01;
558 1.174 bouyer }
559 1.167 thorpej bus_space_write_1(chp->cmd_iot,
560 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x01);
561 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
562 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
563 1.174 bouyer if (cl != 0x01) {
564 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 0 wd_sector: "
565 1.174 bouyer "got 0x%x != 0x01\n",
566 1.174 bouyer wdc != NULL ?
567 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
568 1.174 bouyer chp->ch_channel, cl),
569 1.174 bouyer DEBUG_PROBE);
570 1.125 mycroft ret_value &= ~0x01;
571 1.174 bouyer }
572 1.157 fvdl bus_space_write_1(chp->cmd_iot,
573 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x02);
574 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
575 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
576 1.174 bouyer if (cl != 0x02) {
577 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 0 wd_sector: "
578 1.174 bouyer "got 0x%x != 0x02\n",
579 1.174 bouyer wdc != NULL ?
580 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
581 1.174 bouyer chp->ch_channel, cl),
582 1.174 bouyer DEBUG_PROBE);
583 1.125 mycroft ret_value &= ~0x01;
584 1.174 bouyer }
585 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
586 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
587 1.174 bouyer if (cl != 0x01) {
588 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
589 1.174 bouyer "got 0x%x != 0x01\n",
590 1.174 bouyer wdc != NULL ?
591 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
592 1.174 bouyer chp->ch_channel, cl),
593 1.174 bouyer DEBUG_PROBE);
594 1.131 mycroft ret_value &= ~0x01;
595 1.174 bouyer }
596 1.125 mycroft }
597 1.125 mycroft /* Register writability test, drive 1. */
598 1.125 mycroft if (ret_value & 0x02) {
599 1.203 thorpej if (wdc != NULL && wdc->select)
600 1.169 thorpej wdc->select(chp,1);
601 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
602 1.157 fvdl 0, WDSD_IBM | 0x10);
603 1.167 thorpej bus_space_write_1(chp->cmd_iot,
604 1.167 thorpej chp->cmd_iohs[wd_cyl_lo], 0, 0x02);
605 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
606 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
607 1.174 bouyer if (cl != 0x02) {
608 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
609 1.174 bouyer "got 0x%x != 0x02\n",
610 1.174 bouyer wdc != NULL ?
611 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
612 1.174 bouyer chp->ch_channel, cl),
613 1.174 bouyer DEBUG_PROBE);
614 1.125 mycroft ret_value &= ~0x02;
615 1.174 bouyer }
616 1.157 fvdl bus_space_write_1(chp->cmd_iot,
617 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0, 0x01);
618 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
619 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
620 1.174 bouyer if (cl != 0x01) {
621 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
622 1.174 bouyer "got 0x%x != 0x01\n",
623 1.174 bouyer wdc != NULL ?
624 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
625 1.174 bouyer chp->ch_channel, cl),
626 1.174 bouyer DEBUG_PROBE);
627 1.125 mycroft ret_value &= ~0x02;
628 1.174 bouyer }
629 1.157 fvdl bus_space_write_1(chp->cmd_iot,
630 1.157 fvdl chp->cmd_iohs[wd_sector], 0, 0x01);
631 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
632 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
633 1.174 bouyer if (cl != 0x01) {
634 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 1 wd_sector: "
635 1.174 bouyer "got 0x%x != 0x01\n",
636 1.174 bouyer wdc != NULL ?
637 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
638 1.174 bouyer chp->ch_channel, cl),
639 1.174 bouyer DEBUG_PROBE);
640 1.125 mycroft ret_value &= ~0x02;
641 1.174 bouyer }
642 1.167 thorpej bus_space_write_1(chp->cmd_iot,
643 1.167 thorpej chp->cmd_iohs[wd_sector], 0, 0x02);
644 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
645 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
646 1.174 bouyer if (cl != 0x02) {
647 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 1 wd_sector: "
648 1.174 bouyer "got 0x%x != 0x02\n",
649 1.174 bouyer wdc != NULL ?
650 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
651 1.174 bouyer chp->ch_channel, cl),
652 1.174 bouyer DEBUG_PROBE);
653 1.125 mycroft ret_value &= ~0x02;
654 1.174 bouyer }
655 1.174 bouyer cl = bus_space_read_1(chp->cmd_iot,
656 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
657 1.174 bouyer if (cl != 0x01) {
658 1.174 bouyer WDCDEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
659 1.174 bouyer "got 0x%x != 0x01\n",
660 1.174 bouyer wdc != NULL ?
661 1.174 bouyer wdc->sc_dev.dv_xname : "wdcprobe",
662 1.174 bouyer chp->ch_channel, cl),
663 1.174 bouyer DEBUG_PROBE);
664 1.131 mycroft ret_value &= ~0x02;
665 1.174 bouyer }
666 1.125 mycroft }
667 1.137 bouyer
668 1.174 bouyer if (ret_value == 0) {
669 1.174 bouyer splx(s);
670 1.137 bouyer return 0;
671 1.174 bouyer }
672 1.62 bouyer }
673 1.31 bouyer
674 1.174 bouyer
675 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
676 1.174 bouyer /*
677 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
678 1.174 bouyer * ATAPI device out there which don't react to the bus reset
679 1.174 bouyer */
680 1.174 bouyer if (ret_value & 0x01) {
681 1.203 thorpej if (wdc != NULL && wdc->select)
682 1.174 bouyer wdc->select(chp,0);
683 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
684 1.174 bouyer 0, WDSD_IBM);
685 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0,
686 1.174 bouyer ATAPI_SOFT_RESET);
687 1.174 bouyer }
688 1.174 bouyer if (ret_value & 0x02) {
689 1.203 thorpej if (wdc != NULL && wdc->select)
690 1.174 bouyer wdc->select(chp,0);
691 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
692 1.174 bouyer 0, WDSD_IBM | 0x10);
693 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0,
694 1.174 bouyer ATAPI_SOFT_RESET);
695 1.174 bouyer }
696 1.156 bouyer
697 1.175 bouyer delay(5000);
698 1.181 bouyer #endif
699 1.175 bouyer
700 1.203 thorpej if (wdc != NULL && wdc->select)
701 1.169 thorpej wdc->select(chp,0);
702 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
703 1.137 bouyer delay(10); /* 400ns delay */
704 1.174 bouyer /* assert SRST, wait for reset to complete */
705 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
706 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
707 1.172 bouyer DELAY(1000);
708 1.172 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
709 1.172 bouyer WDCTL_IDS | WDCTL_4BIT);
710 1.137 bouyer DELAY(2000);
711 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
712 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
713 1.137 bouyer delay(10); /* 400ns delay */
714 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
715 1.203 thorpej if (wdc != NULL && wdc->irqack != NULL)
716 1.169 thorpej wdc->irqack(chp);
717 1.156 bouyer splx(s);
718 1.137 bouyer
719 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
720 1.137 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
721 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe", chp->ch_channel,
722 1.137 bouyer ret_value), DEBUG_PROBE);
723 1.12 cgd
724 1.137 bouyer /* if reset failed, there's nothing here */
725 1.137 bouyer if (ret_value == 0)
726 1.137 bouyer return 0;
727 1.67 bouyer
728 1.12 cgd /*
729 1.167 thorpej * Test presence of drives. First test register signatures looking
730 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
731 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
732 1.167 thorpej * later in attach routine.
733 1.12 cgd */
734 1.137 bouyer for (drive = 0; drive < 2; drive++) {
735 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
736 1.137 bouyer continue;
737 1.203 thorpej if (wdc != NULL && wdc->select)
738 1.169 thorpej wdc->select(chp,drive);
739 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
740 1.137 bouyer WDSD_IBM | (drive << 4));
741 1.137 bouyer delay(10); /* 400ns delay */
742 1.137 bouyer /* Save registers contents */
743 1.157 fvdl sc = bus_space_read_1(chp->cmd_iot,
744 1.157 fvdl chp->cmd_iohs[wd_seccnt], 0);
745 1.157 fvdl sn = bus_space_read_1(chp->cmd_iot,
746 1.157 fvdl chp->cmd_iohs[wd_sector], 0);
747 1.157 fvdl cl = bus_space_read_1(chp->cmd_iot,
748 1.157 fvdl chp->cmd_iohs[wd_cyl_lo], 0);
749 1.157 fvdl ch = bus_space_read_1(chp->cmd_iot,
750 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0);
751 1.137 bouyer
752 1.137 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
753 1.137 bouyer "cl=0x%x ch=0x%x\n",
754 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
755 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
756 1.31 bouyer /*
757 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
758 1.137 bouyer * we get wrong values here, so ignore it.
759 1.31 bouyer */
760 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
761 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
762 1.137 bouyer } else {
763 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
764 1.169 thorpej if (wdc == NULL ||
765 1.169 thorpej (wdc->cap & WDC_CAPABILITY_PREATA) != 0)
766 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
767 1.137 bouyer }
768 1.31 bouyer }
769 1.137 bouyer return (ret_value);
770 1.137 bouyer }
771 1.31 bouyer
772 1.137 bouyer void
773 1.168 thorpej wdcattach(struct wdc_channel *chp)
774 1.137 bouyer {
775 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
776 1.32 bouyer
777 1.137 bouyer if (chp->ch_flags & WDCF_DISABLED)
778 1.137 bouyer return;
779 1.74 enami
780 1.191 mycroft /* default data transfer methods */
781 1.191 mycroft if (!wdc->datain_pio)
782 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
783 1.191 mycroft if (!wdc->dataout_pio)
784 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
785 1.191 mycroft
786 1.137 bouyer /* initialise global data */
787 1.137 bouyer callout_init(&chp->ch_callout);
788 1.169 thorpej if (wdc->drv_probe == NULL)
789 1.169 thorpej wdc->drv_probe = wdc_drvprobe;
790 1.198 thorpej
791 1.165 thorpej TAILQ_INIT(&chp->ch_queue->queue_xfer);
792 1.148 bouyer chp->ch_queue->queue_freeze = 0;
793 1.186 bouyer chp->ch_queue->active_xfer = NULL;
794 1.126 enami
795 1.169 thorpej chp->atabus = config_found(&wdc->sc_dev, chp, atabusprint);
796 1.74 enami }
797 1.74 enami
798 1.163 thorpej int
799 1.163 thorpej wdcactivate(struct device *self, enum devact act)
800 1.137 bouyer {
801 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
802 1.137 bouyer int s, i, error = 0;
803 1.137 bouyer
804 1.137 bouyer s = splbio();
805 1.137 bouyer switch (act) {
806 1.137 bouyer case DVACT_ACTIVATE:
807 1.137 bouyer error = EOPNOTSUPP;
808 1.137 bouyer break;
809 1.137 bouyer
810 1.137 bouyer case DVACT_DEACTIVATE:
811 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
812 1.137 bouyer error = config_deactivate(wdc->channels[i]->atabus);
813 1.137 bouyer if (error)
814 1.137 bouyer break;
815 1.137 bouyer }
816 1.137 bouyer break;
817 1.137 bouyer }
818 1.137 bouyer splx(s);
819 1.137 bouyer return (error);
820 1.137 bouyer }
821 1.137 bouyer
822 1.137 bouyer int
823 1.163 thorpej wdcdetach(struct device *self, int flags)
824 1.137 bouyer {
825 1.137 bouyer struct wdc_softc *wdc = (struct wdc_softc *)self;
826 1.168 thorpej struct wdc_channel *chp;
827 1.188 mycroft struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
828 1.137 bouyer int i, error = 0;
829 1.137 bouyer
830 1.137 bouyer for (i = 0; i < wdc->nchannels; i++) {
831 1.137 bouyer chp = wdc->channels[i];
832 1.137 bouyer WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
833 1.137 bouyer wdc->sc_dev.dv_xname, chp->atabus->dv_xname), DEBUG_DETACH);
834 1.137 bouyer error = config_detach(chp->atabus, flags);
835 1.137 bouyer if (error)
836 1.137 bouyer break;
837 1.137 bouyer }
838 1.188 mycroft if (adapt->adapt_refcnt != 0) {
839 1.188 mycroft #ifdef DIAGNOSTIC
840 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
841 1.188 mycroft #endif
842 1.188 mycroft (void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
843 1.188 mycroft }
844 1.137 bouyer return (error);
845 1.137 bouyer }
846 1.137 bouyer
847 1.31 bouyer /* restart an interrupted I/O */
848 1.31 bouyer void
849 1.163 thorpej wdcrestart(void *v)
850 1.31 bouyer {
851 1.168 thorpej struct wdc_channel *chp = v;
852 1.31 bouyer int s;
853 1.2 bouyer
854 1.31 bouyer s = splbio();
855 1.202 thorpej atastart(chp);
856 1.31 bouyer splx(s);
857 1.2 bouyer }
858 1.31 bouyer
859 1.2 bouyer
860 1.31 bouyer /*
861 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
862 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
863 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
864 1.31 bouyer * the next chunk if so.
865 1.31 bouyer */
866 1.12 cgd int
867 1.163 thorpej wdcintr(void *arg)
868 1.12 cgd {
869 1.168 thorpej struct wdc_channel *chp = arg;
870 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
871 1.165 thorpej struct ata_xfer *xfer;
872 1.76 bouyer int ret;
873 1.12 cgd
874 1.169 thorpej if ((wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
875 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
876 1.80 enami DEBUG_INTR);
877 1.80 enami return (0);
878 1.80 enami }
879 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
880 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
881 1.113 bouyer /* try to clear the pending interrupt anyway */
882 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot,
883 1.157 fvdl chp->cmd_iohs[wd_status], 0);
884 1.80 enami return (0);
885 1.31 bouyer }
886 1.12 cgd
887 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
888 1.186 bouyer xfer = chp->ch_queue->active_xfer;
889 1.186 bouyer #ifdef DIAGNOSTIC
890 1.186 bouyer if (xfer == NULL)
891 1.186 bouyer panic("wdcintr: no xfer");
892 1.186 bouyer #endif
893 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
894 1.169 thorpej wdc->dma_status =
895 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
896 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
897 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
898 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
899 1.84 bouyer return 0;
900 1.84 bouyer }
901 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
902 1.84 bouyer }
903 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
904 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
905 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
906 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
907 1.76 bouyer return (ret);
908 1.12 cgd }
909 1.12 cgd
910 1.31 bouyer /* Put all disk in RESET state */
911 1.125 mycroft void
912 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
913 1.2 bouyer {
914 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
915 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
916 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
917 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drvp->drive),
918 1.34 bouyer DEBUG_FUNCS);
919 1.182 bouyer
920 1.182 bouyer
921 1.183 bouyer wdc_reset_channel(chp, flags);
922 1.182 bouyer }
923 1.182 bouyer
924 1.183 bouyer void
925 1.183 bouyer wdc_reset_channel(struct wdc_channel *chp, int flags)
926 1.182 bouyer {
927 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
928 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
929 1.182 bouyer int drive;
930 1.182 bouyer
931 1.184 bouyer chp->ch_queue->queue_freeze++;
932 1.186 bouyer TAILQ_INIT(&reset_xfer);
933 1.184 bouyer
934 1.184 bouyer /* if we can poll or wait it's OK, otherwise wake up the kernel
935 1.184 bouyer * thread
936 1.184 bouyer */
937 1.184 bouyer if ((flags & (AT_POLL | AT_WAIT)) == 0) {
938 1.184 bouyer if (chp->ch_flags & WDCF_TH_RESET) {
939 1.184 bouyer /* no need to schedule a reset more than one time */
940 1.184 bouyer return;
941 1.184 bouyer }
942 1.184 bouyer chp->ch_flags |= WDCF_TH_RESET;
943 1.184 bouyer chp->ch_reset_flags = flags & (AT_RST_EMERG | AT_RST_NOCMD);
944 1.184 bouyer wakeup(&chp->ch_thread);
945 1.184 bouyer return;
946 1.184 bouyer }
947 1.184 bouyer
948 1.186 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
949 1.186 bouyer /*
950 1.186 bouyer * if the current command if on an ATAPI device, issue a
951 1.186 bouyer * ATAPI_SOFT_RESET
952 1.186 bouyer */
953 1.186 bouyer xfer = chp->ch_queue->active_xfer;
954 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
955 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
956 1.186 bouyer if (flags & AT_WAIT)
957 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
958 1.186 bouyer else
959 1.186 bouyer delay(1000);
960 1.186 bouyer }
961 1.186 bouyer
962 1.184 bouyer /* reset the channel */
963 1.186 bouyer if (flags & AT_WAIT)
964 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
965 1.186 bouyer else
966 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
967 1.184 bouyer
968 1.184 bouyer /*
969 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
970 1.184 bouyer * to recover.
971 1.184 bouyer */
972 1.184 bouyer if (flags & AT_WAIT)
973 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
974 1.184 bouyer else
975 1.184 bouyer delay(1000);
976 1.182 bouyer /*
977 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
978 1.182 bouyer * the other channel if the current xfer is running on it.
979 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
980 1.182 bouyer */
981 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
982 1.186 bouyer /*
983 1.186 bouyer * move all xfers queued for this channel to the reset queue,
984 1.186 bouyer * and then process the current xfer and then the reset queue.
985 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
986 1.186 bouyer * may requeue commands.
987 1.186 bouyer */
988 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
989 1.186 bouyer xfer != NULL; xfer = next_xfer) {
990 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
991 1.186 bouyer if (xfer->c_chp != chp)
992 1.186 bouyer continue;
993 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
994 1.186 bouyer xfer, c_xferchain);
995 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
996 1.186 bouyer }
997 1.186 bouyer xfer = chp->ch_queue->active_xfer;
998 1.184 bouyer if (xfer) {
999 1.184 bouyer if (xfer->c_chp != chp)
1000 1.184 bouyer wdc_reset_channel(xfer->c_chp, flags);
1001 1.184 bouyer else {
1002 1.186 bouyer callout_stop(&chp->ch_callout);
1003 1.184 bouyer /*
1004 1.184 bouyer * If we're waiting for DMA, stop the
1005 1.184 bouyer * DMA engine
1006 1.184 bouyer */
1007 1.184 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1008 1.184 bouyer (*chp->ch_wdc->dma_finish)(
1009 1.184 bouyer chp->ch_wdc->dma_arg,
1010 1.184 bouyer chp->ch_channel,
1011 1.184 bouyer xfer->c_drive,
1012 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
1013 1.186 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1014 1.184 bouyer }
1015 1.186 bouyer chp->ch_queue->active_xfer = NULL;
1016 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
1017 1.186 bouyer xfer->c_kill_xfer(
1018 1.186 bouyer chp, xfer, KILL_RESET);
1019 1.184 bouyer }
1020 1.184 bouyer }
1021 1.186 bouyer
1022 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
1023 1.183 bouyer xfer != NULL; xfer = next_xfer) {
1024 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
1025 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
1026 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
1027 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
1028 1.182 bouyer }
1029 1.182 bouyer }
1030 1.31 bouyer for (drive = 0; drive < 2; drive++) {
1031 1.31 bouyer chp->ch_drive[drive].state = 0;
1032 1.12 cgd }
1033 1.184 bouyer chp->ch_flags &= ~WDCF_TH_RESET;
1034 1.182 bouyer if ((flags & AT_RST_EMERG) == 0) {
1035 1.182 bouyer chp->ch_queue->queue_freeze--;
1036 1.202 thorpej atastart(chp);
1037 1.182 bouyer } else {
1038 1.182 bouyer /* make sure that we can use polled commands */
1039 1.182 bouyer TAILQ_INIT(&chp->ch_queue->queue_xfer);
1040 1.182 bouyer chp->ch_queue->queue_freeze = 0;
1041 1.186 bouyer chp->ch_queue->active_xfer = NULL;
1042 1.182 bouyer }
1043 1.31 bouyer }
1044 1.12 cgd
1045 1.31 bouyer int
1046 1.168 thorpej wdcreset(struct wdc_channel *chp, int poll)
1047 1.31 bouyer {
1048 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1049 1.31 bouyer int drv_mask1, drv_mask2;
1050 1.156 bouyer int s = 0;
1051 1.2 bouyer
1052 1.203 thorpej if (wdc->select)
1053 1.169 thorpej wdc->select(chp,0);
1054 1.156 bouyer if (poll != RESET_SLEEP)
1055 1.156 bouyer s = splbio();
1056 1.157 fvdl /* master */
1057 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1058 1.131 mycroft delay(10); /* 400ns delay */
1059 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1060 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1061 1.131 mycroft delay(2000);
1062 1.157 fvdl (void) bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_error], 0);
1063 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1064 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1065 1.131 mycroft delay(10); /* 400ns delay */
1066 1.156 bouyer if (poll != RESET_SLEEP) {
1067 1.203 thorpej if (wdc->irqack)
1068 1.169 thorpej wdc->irqack(chp);
1069 1.156 bouyer splx(s);
1070 1.156 bouyer }
1071 1.2 bouyer
1072 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1073 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1074 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1075 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1076 1.137 bouyer if (drv_mask2 != drv_mask1) {
1077 1.31 bouyer printf("%s channel %d: reset failed for",
1078 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel);
1079 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1080 1.31 bouyer printf(" drive 0");
1081 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1082 1.31 bouyer printf(" drive 1");
1083 1.31 bouyer printf("\n");
1084 1.31 bouyer }
1085 1.137 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1086 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1087 1.31 bouyer }
1088 1.31 bouyer
1089 1.31 bouyer static int
1090 1.168 thorpej __wdcwait_reset(struct wdc_channel *chp, int drv_mask, int poll)
1091 1.31 bouyer {
1092 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1093 1.137 bouyer int timeout, nloop;
1094 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1095 1.70 bouyer #ifdef WDCDEBUG
1096 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1097 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1098 1.70 bouyer #endif
1099 1.137 bouyer
1100 1.137 bouyer if (poll)
1101 1.137 bouyer nloop = WDCNDELAY_RST;
1102 1.137 bouyer else
1103 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1104 1.31 bouyer /* wait for BSY to deassert */
1105 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1106 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1107 1.203 thorpej if (wdc && wdc->select)
1108 1.174 bouyer wdc->select(chp,0);
1109 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
1110 1.174 bouyer 0, WDSD_IBM); /* master */
1111 1.174 bouyer delay(10);
1112 1.174 bouyer st0 = bus_space_read_1(chp->cmd_iot,
1113 1.174 bouyer chp->cmd_iohs[wd_status], 0);
1114 1.70 bouyer #ifdef WDCDEBUG
1115 1.174 bouyer sc0 = bus_space_read_1(chp->cmd_iot,
1116 1.174 bouyer chp->cmd_iohs[wd_seccnt], 0);
1117 1.174 bouyer sn0 = bus_space_read_1(chp->cmd_iot,
1118 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
1119 1.174 bouyer cl0 = bus_space_read_1(chp->cmd_iot,
1120 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
1121 1.174 bouyer ch0 = bus_space_read_1(chp->cmd_iot,
1122 1.174 bouyer chp->cmd_iohs[wd_cyl_hi], 0);
1123 1.70 bouyer #endif
1124 1.174 bouyer }
1125 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1126 1.203 thorpej if (wdc && wdc->select)
1127 1.174 bouyer wdc->select(chp,1);
1128 1.174 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh],
1129 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1130 1.174 bouyer delay(10);
1131 1.174 bouyer st1 = bus_space_read_1(chp->cmd_iot,
1132 1.174 bouyer chp->cmd_iohs[wd_status], 0);
1133 1.70 bouyer #ifdef WDCDEBUG
1134 1.174 bouyer sc1 = bus_space_read_1(chp->cmd_iot,
1135 1.174 bouyer chp->cmd_iohs[wd_seccnt], 0);
1136 1.174 bouyer sn1 = bus_space_read_1(chp->cmd_iot,
1137 1.174 bouyer chp->cmd_iohs[wd_sector], 0);
1138 1.174 bouyer cl1 = bus_space_read_1(chp->cmd_iot,
1139 1.174 bouyer chp->cmd_iohs[wd_cyl_lo], 0);
1140 1.174 bouyer ch1 = bus_space_read_1(chp->cmd_iot,
1141 1.174 bouyer chp->cmd_iohs[wd_cyl_hi], 0);
1142 1.70 bouyer #endif
1143 1.174 bouyer }
1144 1.31 bouyer
1145 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1146 1.31 bouyer /* no master */
1147 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1148 1.31 bouyer /* No master, slave is ready, it's done */
1149 1.65 bouyer goto end;
1150 1.31 bouyer }
1151 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1152 1.31 bouyer /* no slave */
1153 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1154 1.31 bouyer /* No slave, master is ready, it's done */
1155 1.65 bouyer goto end;
1156 1.31 bouyer }
1157 1.2 bouyer } else {
1158 1.31 bouyer /* Wait for both master and slave to be ready */
1159 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1160 1.65 bouyer goto end;
1161 1.2 bouyer }
1162 1.2 bouyer }
1163 1.137 bouyer if (poll)
1164 1.137 bouyer delay(WDCDELAY);
1165 1.137 bouyer else
1166 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1167 1.2 bouyer }
1168 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1169 1.31 bouyer if (st0 & WDCS_BSY)
1170 1.31 bouyer drv_mask &= ~0x01;
1171 1.31 bouyer if (st1 & WDCS_BSY)
1172 1.31 bouyer drv_mask &= ~0x02;
1173 1.65 bouyer end:
1174 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1175 1.70 bouyer "cl=0x%x ch=0x%x\n",
1176 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
1177 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1178 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1179 1.70 bouyer "cl=0x%x ch=0x%x\n",
1180 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe",
1181 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1182 1.70 bouyer
1183 1.149 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1184 1.169 thorpej wdc != NULL ? wdc->sc_dev.dv_xname : "wdcprobe", chp->ch_channel,
1185 1.149 bouyer st0, st1), DEBUG_PROBE);
1186 1.65 bouyer
1187 1.31 bouyer return drv_mask;
1188 1.2 bouyer }
1189 1.2 bouyer
1190 1.2 bouyer /*
1191 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1192 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1193 1.2 bouyer */
1194 1.167 thorpej static int
1195 1.168 thorpej __wdcwait(struct wdc_channel *chp, int mask, int bits, int timeout)
1196 1.2 bouyer {
1197 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1198 1.31 bouyer u_char status;
1199 1.31 bouyer int time = 0;
1200 1.60 abs
1201 1.169 thorpej WDCDEBUG_PRINT(("__wdcwait %s:%d\n", wdc != NULL ?
1202 1.169 thorpej wdc->sc_dev.dv_xname : "none",
1203 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1204 1.31 bouyer chp->ch_error = 0;
1205 1.31 bouyer
1206 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1207 1.2 bouyer
1208 1.31 bouyer for (;;) {
1209 1.31 bouyer chp->ch_status = status =
1210 1.157 fvdl bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_status], 0);
1211 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1212 1.31 bouyer break;
1213 1.31 bouyer if (++time > timeout) {
1214 1.137 bouyer WDCDEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1215 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1216 1.87 bouyer time, status,
1217 1.157 fvdl bus_space_read_1(chp->cmd_iot,
1218 1.157 fvdl chp->cmd_iohs[wd_error], 0), mask, bits),
1219 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1220 1.137 bouyer return(WDCWAIT_TOUT);
1221 1.31 bouyer }
1222 1.31 bouyer delay(WDCDELAY);
1223 1.2 bouyer }
1224 1.87 bouyer #ifdef WDCDEBUG
1225 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
1226 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1227 1.87 bouyer #endif
1228 1.31 bouyer if (status & WDCS_ERR)
1229 1.157 fvdl chp->ch_error = bus_space_read_1(chp->cmd_iot,
1230 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1231 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1232 1.31 bouyer /* After autoconfig, there should be no long delays. */
1233 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1234 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1235 1.31 bouyer if (xfer == NULL)
1236 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1237 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel,
1238 1.31 bouyer WDCDELAY * time);
1239 1.31 bouyer else
1240 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1241 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel,
1242 1.31 bouyer xfer->drive,
1243 1.31 bouyer WDCDELAY * time);
1244 1.2 bouyer }
1245 1.2 bouyer #endif
1246 1.137 bouyer return(WDCWAIT_OK);
1247 1.137 bouyer }
1248 1.137 bouyer
1249 1.137 bouyer /*
1250 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1251 1.137 bouyer * thread if possible
1252 1.137 bouyer */
1253 1.137 bouyer int
1254 1.168 thorpej wdcwait(struct wdc_channel *chp, int mask, int bits, int timeout, int flags)
1255 1.137 bouyer {
1256 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1257 1.137 bouyer
1258 1.137 bouyer if (timeout_hz == 0 ||
1259 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1260 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1261 1.137 bouyer else {
1262 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1263 1.137 bouyer if (error != 0) {
1264 1.147 bouyer if ((chp->ch_flags & WDCF_TH_RUN) ||
1265 1.147 bouyer (flags & AT_WAIT)) {
1266 1.137 bouyer /*
1267 1.147 bouyer * we're running in the channel thread
1268 1.147 bouyer * or some userland thread context
1269 1.137 bouyer */
1270 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1271 1.137 bouyer if (__wdcwait(chp, mask, bits,
1272 1.137 bouyer WDCDELAY_POLL) == 0) {
1273 1.137 bouyer error = 0;
1274 1.137 bouyer break;
1275 1.137 bouyer }
1276 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1277 1.137 bouyer }
1278 1.137 bouyer } else {
1279 1.137 bouyer /*
1280 1.137 bouyer * we're probably in interrupt context,
1281 1.137 bouyer * ask the thread to come back here
1282 1.137 bouyer */
1283 1.147 bouyer #ifdef DIAGNOSTIC
1284 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1285 1.148 bouyer panic("wdcwait: queue_freeze");
1286 1.147 bouyer #endif
1287 1.148 bouyer chp->ch_queue->queue_freeze++;
1288 1.170 thorpej wakeup(&chp->ch_thread);
1289 1.137 bouyer return(WDCWAIT_THR);
1290 1.137 bouyer }
1291 1.137 bouyer }
1292 1.137 bouyer }
1293 1.163 thorpej return (error);
1294 1.2 bouyer }
1295 1.2 bouyer
1296 1.137 bouyer
1297 1.84 bouyer /*
1298 1.84 bouyer * Busy-wait for DMA to complete
1299 1.84 bouyer */
1300 1.84 bouyer int
1301 1.168 thorpej wdc_dmawait(struct wdc_channel *chp, struct ata_xfer *xfer, int timeout)
1302 1.84 bouyer {
1303 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1304 1.84 bouyer int time;
1305 1.169 thorpej
1306 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1307 1.169 thorpej wdc->dma_status =
1308 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1309 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1310 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1311 1.84 bouyer return 0;
1312 1.84 bouyer delay(WDCDELAY);
1313 1.84 bouyer }
1314 1.84 bouyer /* timeout, force a DMA halt */
1315 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1316 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1317 1.84 bouyer return 1;
1318 1.84 bouyer }
1319 1.84 bouyer
1320 1.31 bouyer void
1321 1.163 thorpej wdctimeout(void *arg)
1322 1.2 bouyer {
1323 1.168 thorpej struct wdc_channel *chp = (struct wdc_channel *)arg;
1324 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1325 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1326 1.31 bouyer int s;
1327 1.2 bouyer
1328 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1329 1.31 bouyer
1330 1.31 bouyer s = splbio();
1331 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
1332 1.31 bouyer __wdcerror(chp, "lost interrupt");
1333 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1334 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1335 1.88 mrg xfer->c_bcount,
1336 1.88 mrg xfer->c_skip);
1337 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
1338 1.169 thorpej wdc->dma_status =
1339 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1340 1.185 bouyer chp->ch_channel, xfer->c_drive,
1341 1.185 bouyer WDC_DMAEND_ABRT);
1342 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
1343 1.84 bouyer }
1344 1.31 bouyer /*
1345 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1346 1.31 bouyer * it will do what's needed. Else, it will take the needed
1347 1.31 bouyer * action (reset the device).
1348 1.70 bouyer * Before that we need to reinstall the timeout callback,
1349 1.70 bouyer * in case it will miss another irq while in this transfer
1350 1.70 bouyer * We arbitray chose it to be 1s
1351 1.31 bouyer */
1352 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1353 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1354 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
1355 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1356 1.31 bouyer } else
1357 1.31 bouyer __wdcerror(chp, "missing untimeout");
1358 1.31 bouyer splx(s);
1359 1.2 bouyer }
1360 1.2 bouyer
1361 1.2 bouyer int
1362 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1363 1.31 bouyer {
1364 1.168 thorpej struct wdc_channel *chp = drvp->chnl_softc;
1365 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1366 1.165 thorpej struct ata_xfer *xfer;
1367 1.31 bouyer int s, ret;
1368 1.2 bouyer
1369 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1370 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drvp->drive),
1371 1.34 bouyer DEBUG_FUNCS);
1372 1.2 bouyer
1373 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1374 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1375 1.198 thorpej ATAXF_NOSLEEP);
1376 1.31 bouyer if (xfer == NULL) {
1377 1.193 thorpej return ATACMD_TRY_AGAIN;
1378 1.31 bouyer }
1379 1.2 bouyer
1380 1.169 thorpej if (wdc->cap & WDC_CAPABILITY_NOIRQ)
1381 1.192 thorpej ata_c->flags |= AT_POLL;
1382 1.192 thorpej if (ata_c->flags & AT_POLL)
1383 1.31 bouyer xfer->c_flags |= C_POLL;
1384 1.165 thorpej xfer->c_drive = drvp->drive;
1385 1.192 thorpej xfer->c_databuf = ata_c->data;
1386 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1387 1.192 thorpej xfer->c_cmd = ata_c;
1388 1.31 bouyer xfer->c_start = __wdccommand_start;
1389 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1390 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1391 1.2 bouyer
1392 1.31 bouyer s = splbio();
1393 1.201 thorpej ata_exec_xfer(chp, xfer);
1394 1.31 bouyer #ifdef DIAGNOSTIC
1395 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1396 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1397 1.118 provos panic("wdc_exec_command: polled command not done");
1398 1.2 bouyer #endif
1399 1.192 thorpej if (ata_c->flags & AT_DONE) {
1400 1.193 thorpej ret = ATACMD_COMPLETE;
1401 1.31 bouyer } else {
1402 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1403 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1404 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1405 1.69 bouyer }
1406 1.193 thorpej ret = ATACMD_COMPLETE;
1407 1.31 bouyer } else {
1408 1.193 thorpej ret = ATACMD_QUEUED;
1409 1.2 bouyer }
1410 1.2 bouyer }
1411 1.31 bouyer splx(s);
1412 1.31 bouyer return ret;
1413 1.2 bouyer }
1414 1.2 bouyer
1415 1.167 thorpej static void
1416 1.168 thorpej __wdccommand_start(struct wdc_channel *chp, struct ata_xfer *xfer)
1417 1.31 bouyer {
1418 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1419 1.165 thorpej int drive = xfer->c_drive;
1420 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1421 1.31 bouyer
1422 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1423 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1424 1.34 bouyer DEBUG_FUNCS);
1425 1.31 bouyer
1426 1.203 thorpej if (wdc->select)
1427 1.169 thorpej wdc->select(chp,drive);
1428 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1429 1.31 bouyer WDSD_IBM | (drive << 4));
1430 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1431 1.192 thorpej ata_c->r_st_bmask, ata_c->timeout, ata_c->flags)) {
1432 1.137 bouyer case WDCWAIT_OK:
1433 1.137 bouyer break;
1434 1.137 bouyer case WDCWAIT_TOUT:
1435 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1436 1.31 bouyer __wdccommand_done(chp, xfer);
1437 1.53 bouyer return;
1438 1.137 bouyer case WDCWAIT_THR:
1439 1.137 bouyer return;
1440 1.31 bouyer }
1441 1.192 thorpej if (ata_c->flags & AT_POLL) {
1442 1.135 bouyer /* polled command, disable interrupts */
1443 1.135 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1444 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1445 1.135 bouyer }
1446 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1447 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1448 1.139 bouyer
1449 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1450 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1451 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1452 1.81 thorpej wdctimeout, chp);
1453 1.31 bouyer return;
1454 1.2 bouyer }
1455 1.2 bouyer /*
1456 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1457 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1458 1.2 bouyer */
1459 1.134 mycroft delay(10); /* 400ns delay */
1460 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1461 1.2 bouyer }
1462 1.2 bouyer
1463 1.167 thorpej static int
1464 1.168 thorpej __wdccommand_intr(struct wdc_channel *chp, struct ata_xfer *xfer, int irq)
1465 1.2 bouyer {
1466 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1467 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1468 1.192 thorpej int bcount = ata_c->bcount;
1469 1.192 thorpej char *data = ata_c->data;
1470 1.137 bouyer int wflags;
1471 1.137 bouyer
1472 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1473 1.137 bouyer /* both wait and poll, we can tsleep here */
1474 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1475 1.137 bouyer } else {
1476 1.137 bouyer wflags = AT_POLL;
1477 1.137 bouyer }
1478 1.31 bouyer
1479 1.163 thorpej again:
1480 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1481 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1482 1.165 thorpej DEBUG_INTR);
1483 1.137 bouyer /*
1484 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1485 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1486 1.137 bouyer * penalty for the extra regiter write is acceptable,
1487 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1488 1.137 bouyer */
1489 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1490 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1491 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1492 1.114 bouyer /*
1493 1.114 bouyer * We have completed a data xfer. The drive should now be
1494 1.114 bouyer * in its initial state
1495 1.114 bouyer */
1496 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1497 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1498 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1499 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1500 1.114 bouyer return 0; /* IRQ was not for us */
1501 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1502 1.114 bouyer }
1503 1.131 mycroft goto out;
1504 1.114 bouyer }
1505 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1506 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1507 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1508 1.63 bouyer return 0; /* IRQ was not for us */
1509 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1510 1.131 mycroft goto out;
1511 1.2 bouyer }
1512 1.203 thorpej if (wdc->irqack)
1513 1.169 thorpej wdc->irqack(chp);
1514 1.192 thorpej if (ata_c->flags & AT_READ) {
1515 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1516 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1517 1.131 mycroft goto out;
1518 1.131 mycroft }
1519 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1520 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1521 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1522 1.31 bouyer data += bcount & 0xfffffffc;
1523 1.31 bouyer bcount = bcount & 0x03;
1524 1.31 bouyer }
1525 1.31 bouyer if (bcount > 0)
1526 1.191 mycroft wdc->datain_pio(chp, DRIVE_NOSTREAM, data, bcount);
1527 1.114 bouyer /* at this point the drive should be in its initial state */
1528 1.192 thorpej ata_c->flags |= AT_XFDONE;
1529 1.137 bouyer /* XXX should read status register here ? */
1530 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1531 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1532 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1533 1.131 mycroft goto out;
1534 1.131 mycroft }
1535 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1536 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1537 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1538 1.31 bouyer data += bcount & 0xfffffffc;
1539 1.31 bouyer bcount = bcount & 0x03;
1540 1.31 bouyer }
1541 1.31 bouyer if (bcount > 0)
1542 1.191 mycroft wdc->dataout_pio(chp, DRIVE_NOSTREAM, data, bcount);
1543 1.192 thorpej ata_c->flags |= AT_XFDONE;
1544 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1545 1.114 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1546 1.114 bouyer callout_reset(&chp->ch_callout,
1547 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1548 1.114 bouyer return 1;
1549 1.114 bouyer } else {
1550 1.114 bouyer goto again;
1551 1.114 bouyer }
1552 1.2 bouyer }
1553 1.163 thorpej out:
1554 1.31 bouyer __wdccommand_done(chp, xfer);
1555 1.31 bouyer return 1;
1556 1.2 bouyer }
1557 1.2 bouyer
1558 1.167 thorpej static void
1559 1.168 thorpej __wdccommand_done(struct wdc_channel *chp, struct ata_xfer *xfer)
1560 1.2 bouyer {
1561 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1562 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1563 1.2 bouyer
1564 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1565 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1566 1.165 thorpej DEBUG_FUNCS);
1567 1.70 bouyer
1568 1.70 bouyer
1569 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1570 1.192 thorpej ata_c->flags |= AT_DF;
1571 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1572 1.192 thorpej ata_c->flags |= AT_ERROR;
1573 1.192 thorpej ata_c->r_error = chp->ch_error;
1574 1.31 bouyer }
1575 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1576 1.169 thorpej (wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1577 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1578 1.192 thorpej ata_c->r_head = bus_space_read_1(chp->cmd_iot,
1579 1.157 fvdl chp->cmd_iohs[wd_sdh], 0);
1580 1.192 thorpej ata_c->r_count = bus_space_read_1(chp->cmd_iot,
1581 1.179 mycroft chp->cmd_iohs[wd_seccnt], 0);
1582 1.192 thorpej ata_c->r_sector = bus_space_read_1(chp->cmd_iot,
1583 1.179 mycroft chp->cmd_iohs[wd_sector], 0);
1584 1.192 thorpej ata_c->r_cyl |= bus_space_read_1(chp->cmd_iot,
1585 1.179 mycroft chp->cmd_iohs[wd_cyl_lo], 0);
1586 1.192 thorpej ata_c->r_cyl = bus_space_read_1(chp->cmd_iot,
1587 1.157 fvdl chp->cmd_iohs[wd_cyl_hi], 0) << 8;
1588 1.192 thorpej ata_c->r_error = bus_space_read_1(chp->cmd_iot,
1589 1.157 fvdl chp->cmd_iohs[wd_error], 0);
1590 1.192 thorpej ata_c->r_features = bus_space_read_1(chp->cmd_iot,
1591 1.178 thorpej chp->cmd_iohs[wd_features], 0);
1592 1.135 bouyer }
1593 1.186 bouyer callout_stop(&chp->ch_callout);
1594 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1595 1.192 thorpej if (ata_c->flags & AT_POLL) {
1596 1.187 bouyer /* enable interrupts */
1597 1.187 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
1598 1.187 bouyer WDCTL_4BIT);
1599 1.187 bouyer delay(10); /* some drives need a little delay here */
1600 1.187 bouyer }
1601 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1602 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1603 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1604 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1605 1.187 bouyer } else
1606 1.187 bouyer __wdccommand_done_end(chp, xfer);
1607 1.182 bouyer }
1608 1.137 bouyer
1609 1.182 bouyer static void
1610 1.182 bouyer __wdccommand_done_end(struct wdc_channel *chp, struct ata_xfer *xfer)
1611 1.182 bouyer {
1612 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1613 1.182 bouyer
1614 1.192 thorpej ata_c->flags |= AT_DONE;
1615 1.198 thorpej ata_free_xfer(chp, xfer);
1616 1.192 thorpej if (ata_c->flags & AT_WAIT)
1617 1.192 thorpej wakeup(ata_c);
1618 1.192 thorpej else if (ata_c->callback)
1619 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1620 1.202 thorpej atastart(chp);
1621 1.31 bouyer return;
1622 1.2 bouyer }
1623 1.2 bouyer
1624 1.182 bouyer static void
1625 1.182 bouyer __wdccommand_kill_xfer(struct wdc_channel *chp, struct ata_xfer *xfer,
1626 1.182 bouyer int reason)
1627 1.182 bouyer {
1628 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1629 1.182 bouyer
1630 1.182 bouyer switch (reason) {
1631 1.182 bouyer case KILL_GONE:
1632 1.192 thorpej ata_c->flags |= AT_GONE;
1633 1.182 bouyer break;
1634 1.182 bouyer case KILL_RESET:
1635 1.192 thorpej ata_c->flags |= AT_RESET;
1636 1.182 bouyer break;
1637 1.182 bouyer default:
1638 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1639 1.182 bouyer reason);
1640 1.182 bouyer panic("__wdccommand_kill_xfer");
1641 1.182 bouyer }
1642 1.182 bouyer __wdccommand_done_end(chp, xfer);
1643 1.182 bouyer }
1644 1.182 bouyer
1645 1.2 bouyer /*
1646 1.31 bouyer * Send a command. The drive should be ready.
1647 1.2 bouyer * Assumes interrupts are blocked.
1648 1.2 bouyer */
1649 1.31 bouyer void
1650 1.168 thorpej wdccommand(struct wdc_channel *chp, u_int8_t drive, u_int8_t command,
1651 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1652 1.178 thorpej u_int8_t features)
1653 1.31 bouyer {
1654 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1655 1.163 thorpej
1656 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1657 1.178 thorpej "sector=%d count=%d features=%d\n", wdc->sc_dev.dv_xname,
1658 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1659 1.178 thorpej features), DEBUG_FUNCS);
1660 1.31 bouyer
1661 1.203 thorpej if (wdc->select)
1662 1.169 thorpej wdc->select(chp,drive);
1663 1.107 dbj
1664 1.31 bouyer /* Select drive, head, and addressing mode. */
1665 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1666 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1667 1.177 thorpej /* Load parameters into the wd_features register. */
1668 1.177 thorpej bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0,
1669 1.178 thorpej features);
1670 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1671 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sector], 0, sector);
1672 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_lo], 0, cylin);
1673 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_cyl_hi],
1674 1.157 fvdl 0, cylin >> 8);
1675 1.108 christos
1676 1.108 christos /* Send command. */
1677 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1678 1.108 christos return;
1679 1.108 christos }
1680 1.108 christos
1681 1.108 christos /*
1682 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1683 1.108 christos * Assumes interrupts are blocked.
1684 1.108 christos */
1685 1.108 christos void
1686 1.168 thorpej wdccommandext(struct wdc_channel *chp, u_int8_t drive, u_int8_t command,
1687 1.163 thorpej u_int64_t blkno, u_int16_t count)
1688 1.108 christos {
1689 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1690 1.163 thorpej
1691 1.108 christos WDCDEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1692 1.169 thorpej "count=%d\n", wdc->sc_dev.dv_xname,
1693 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1694 1.108 christos DEBUG_FUNCS);
1695 1.108 christos
1696 1.203 thorpej if (wdc->select)
1697 1.169 thorpej wdc->select(chp,drive);
1698 1.108 christos
1699 1.108 christos /* Select drive, head, and addressing mode. */
1700 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1701 1.108 christos (drive << 4) | WDSD_LBA);
1702 1.108 christos
1703 1.108 christos /* previous */
1704 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1705 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt],
1706 1.157 fvdl 0, count >> 8);
1707 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo],
1708 1.179 mycroft 0, blkno >> 24);
1709 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1710 1.179 mycroft 0, blkno >> 32);
1711 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1712 1.157 fvdl 0, blkno >> 40);
1713 1.108 christos
1714 1.108 christos /* current */
1715 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_features], 0, 0);
1716 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_seccnt], 0, count);
1717 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_lo], 0, blkno);
1718 1.179 mycroft bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_mi],
1719 1.179 mycroft 0, blkno >> 8);
1720 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_lba_hi],
1721 1.157 fvdl 0, blkno >> 16);
1722 1.2 bouyer
1723 1.31 bouyer /* Send command. */
1724 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1725 1.31 bouyer return;
1726 1.2 bouyer }
1727 1.2 bouyer
1728 1.2 bouyer /*
1729 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1730 1.31 bouyer * tested by the caller.
1731 1.2 bouyer */
1732 1.31 bouyer void
1733 1.168 thorpej wdccommandshort(struct wdc_channel *chp, int drive, int command)
1734 1.2 bouyer {
1735 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1736 1.2 bouyer
1737 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1738 1.169 thorpej wdc->sc_dev.dv_xname, chp->ch_channel, drive, command),
1739 1.31 bouyer DEBUG_FUNCS);
1740 1.107 dbj
1741 1.203 thorpej if (wdc->select)
1742 1.169 thorpej wdc->select(chp,drive);
1743 1.2 bouyer
1744 1.31 bouyer /* Select drive. */
1745 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_sdh], 0,
1746 1.31 bouyer WDSD_IBM | (drive << 4));
1747 1.2 bouyer
1748 1.157 fvdl bus_space_write_1(chp->cmd_iot, chp->cmd_iohs[wd_command], 0, command);
1749 1.31 bouyer }
1750 1.2 bouyer
1751 1.31 bouyer static void
1752 1.168 thorpej __wdcerror(struct wdc_channel *chp, char *msg)
1753 1.2 bouyer {
1754 1.169 thorpej struct wdc_softc *wdc = chp->ch_wdc;
1755 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1756 1.88 mrg
1757 1.2 bouyer if (xfer == NULL)
1758 1.169 thorpej printf("%s:%d: %s\n", wdc->sc_dev.dv_xname, chp->ch_channel,
1759 1.31 bouyer msg);
1760 1.2 bouyer else
1761 1.169 thorpej printf("%s:%d:%d: %s\n", wdc->sc_dev.dv_xname,
1762 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1763 1.2 bouyer }
1764 1.2 bouyer
1765 1.2 bouyer /*
1766 1.2 bouyer * the bit bucket
1767 1.2 bouyer */
1768 1.2 bouyer void
1769 1.168 thorpej wdcbit_bucket(struct wdc_channel *chp, int size)
1770 1.2 bouyer {
1771 1.2 bouyer
1772 1.12 cgd for (; size >= 2; size -= 2)
1773 1.157 fvdl (void)bus_space_read_2(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1774 1.12 cgd if (size)
1775 1.157 fvdl (void)bus_space_read_1(chp->cmd_iot, chp->cmd_iohs[wd_data], 0);
1776 1.44 thorpej }
1777 1.44 thorpej
1778 1.93 wrstuden void
1779 1.190 mycroft wdc_datain_pio(chp, flags, buf, len)
1780 1.190 mycroft struct wdc_channel *chp;
1781 1.190 mycroft int flags;
1782 1.190 mycroft void *buf;
1783 1.190 mycroft size_t len;
1784 1.190 mycroft {
1785 1.190 mycroft
1786 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1787 1.190 mycroft if (flags & DRIVE_CAP32) {
1788 1.190 mycroft bus_space_read_multi_4(chp->data32iot,
1789 1.190 mycroft chp->data32ioh, 0, buf, len >> 2);
1790 1.190 mycroft buf = (char *)buf + (len & ~3);
1791 1.190 mycroft len &= 3;
1792 1.190 mycroft }
1793 1.190 mycroft if (len) {
1794 1.190 mycroft bus_space_read_multi_2(chp->cmd_iot,
1795 1.190 mycroft chp->cmd_iohs[wd_data], 0, buf, len >> 1);
1796 1.190 mycroft }
1797 1.190 mycroft } else {
1798 1.190 mycroft if (flags & DRIVE_CAP32) {
1799 1.190 mycroft bus_space_read_multi_stream_4(chp->data32iot,
1800 1.190 mycroft chp->data32ioh, 0, buf, len >> 2);
1801 1.190 mycroft buf = (char *)buf + (len & ~3);
1802 1.190 mycroft len &= 3;
1803 1.190 mycroft }
1804 1.190 mycroft if (len) {
1805 1.190 mycroft bus_space_read_multi_stream_2(chp->cmd_iot,
1806 1.190 mycroft chp->cmd_iohs[wd_data], 0, buf, len >> 1);
1807 1.190 mycroft }
1808 1.190 mycroft }
1809 1.190 mycroft }
1810 1.190 mycroft
1811 1.190 mycroft void
1812 1.190 mycroft wdc_dataout_pio(chp, flags, buf, len)
1813 1.190 mycroft struct wdc_channel *chp;
1814 1.190 mycroft int flags;
1815 1.190 mycroft void *buf;
1816 1.190 mycroft size_t len;
1817 1.190 mycroft {
1818 1.190 mycroft
1819 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1820 1.190 mycroft if (flags & DRIVE_CAP32) {
1821 1.190 mycroft bus_space_write_multi_4(chp->data32iot,
1822 1.190 mycroft chp->data32ioh, 0, buf, len >> 2);
1823 1.190 mycroft buf = (char *)buf + (len & ~3);
1824 1.190 mycroft len &= 3;
1825 1.190 mycroft }
1826 1.190 mycroft if (len) {
1827 1.190 mycroft bus_space_write_multi_2(chp->cmd_iot,
1828 1.190 mycroft chp->cmd_iohs[wd_data], 0, buf, len >> 1);
1829 1.190 mycroft }
1830 1.190 mycroft } else {
1831 1.190 mycroft if (flags & DRIVE_CAP32) {
1832 1.190 mycroft bus_space_write_multi_stream_4(chp->data32iot,
1833 1.190 mycroft chp->data32ioh, 0, buf, len >> 2);
1834 1.190 mycroft buf = (char *)buf + (len & ~3);
1835 1.190 mycroft len &= 3;
1836 1.190 mycroft }
1837 1.190 mycroft if (len) {
1838 1.190 mycroft bus_space_write_multi_stream_2(chp->cmd_iot,
1839 1.190 mycroft chp->cmd_iohs[wd_data], 0, buf, len >> 1);
1840 1.190 mycroft }
1841 1.190 mycroft }
1842 1.190 mycroft }
1843