wdc.c revision 1.210 1 1.210 thorpej /* $NetBSD: wdc.c,v 1.210 2004/08/20 22:17:06 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.210 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.210 2004/08/20 22:17:06 thorpej Exp $");
74 1.12 cgd
75 1.204 thorpej #ifndef ATADEBUG
76 1.204 thorpej #define ATADEBUG
77 1.204 thorpej #endif /* ATADEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.12 cgd #include <dev/ic/wdcreg.h>
102 1.12 cgd #include <dev/ic/wdcvar.h>
103 1.31 bouyer
104 1.137 bouyer #include "locators.h"
105 1.137 bouyer
106 1.2 bouyer #include "atapibus.h"
107 1.106 bouyer #include "wd.h"
108 1.2 bouyer
109 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
110 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
111 1.2 bouyer #if 0
112 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
113 1.2 bouyer #define WDCNDELAY_DEBUG 50
114 1.2 bouyer #endif
115 1.2 bouyer
116 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
117 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
118 1.137 bouyer
119 1.137 bouyer /* timeout for the control commands */
120 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
121 1.137 bouyer
122 1.106 bouyer #if NWD > 0
123 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
124 1.106 bouyer #else
125 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
126 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
127 1.106 bouyer SCSIPI_BUSTYPE_ATA,
128 1.106 bouyer NULL,
129 1.106 bouyer NULL,
130 1.106 bouyer NULL,
131 1.106 bouyer NULL,
132 1.106 bouyer NULL,
133 1.106 bouyer NULL,
134 1.106 bouyer NULL
135 1.106 bouyer };
136 1.106 bouyer #endif
137 1.102 bouyer
138 1.205 thorpej static int wdcprobe1(struct ata_channel*, int);
139 1.205 thorpej static void __wdcerror(struct ata_channel*, char *);
140 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
141 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
142 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
143 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
144 1.182 bouyer struct ata_xfer *, int);
145 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
146 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
147 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
148 1.31 bouyer
149 1.31 bouyer #define DEBUG_INTR 0x01
150 1.31 bouyer #define DEBUG_XFERS 0x02
151 1.31 bouyer #define DEBUG_STATUS 0x04
152 1.31 bouyer #define DEBUG_FUNCS 0x08
153 1.31 bouyer #define DEBUG_PROBE 0x10
154 1.74 enami #define DEBUG_DETACH 0x20
155 1.87 bouyer #define DEBUG_DELAY 0x40
156 1.204 thorpej #ifdef ATADEBUG
157 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
158 1.31 bouyer int wdc_nxfer = 0;
159 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
160 1.2 bouyer #else
161 1.204 thorpej #define ATADEBUG_PRINT(args, level)
162 1.2 bouyer #endif
163 1.2 bouyer
164 1.162 thorpej /*
165 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
166 1.176 thorpej */
167 1.176 thorpej void
168 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
169 1.176 thorpej {
170 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
171 1.176 thorpej
172 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
173 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
174 1.205 thorpej }
175 1.205 thorpej
176 1.205 thorpej /*
177 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
178 1.205 thorpej */
179 1.205 thorpej void
180 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
181 1.205 thorpej {
182 1.205 thorpej
183 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
184 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
185 1.176 thorpej }
186 1.176 thorpej
187 1.162 thorpej /* Test to see controller with at last one attached drive is there.
188 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
189 1.162 thorpej * 0x02 for drive 1).
190 1.162 thorpej * Logic:
191 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
192 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
193 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
194 1.162 thorpej * If no drive at all -> return.
195 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
196 1.162 thorpej * If timeout -> return.
197 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
198 1.162 thorpej * - try an ATA command on the master.
199 1.162 thorpej */
200 1.137 bouyer
201 1.164 thorpej static void
202 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
203 1.137 bouyer {
204 1.137 bouyer struct ataparams params;
205 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
206 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
207 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
208 1.145 christos u_int8_t st0 = 0, st1 = 0;
209 1.164 thorpej int i, error;
210 1.137 bouyer
211 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
212 1.164 thorpej /* No drives, abort the attach here. */
213 1.164 thorpej return;
214 1.161 thorpej }
215 1.137 bouyer
216 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
217 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
218 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
219 1.207 thorpej if (wdc->select)
220 1.174 bouyer wdc->select(chp,0);
221 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
222 1.174 bouyer 0, WDSD_IBM);
223 1.174 bouyer delay(10); /* 400ns delay */
224 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
225 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
226 1.174 bouyer }
227 1.137 bouyer
228 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
229 1.207 thorpej if (wdc->select)
230 1.174 bouyer wdc->select(chp,1);
231 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
232 1.174 bouyer 0, WDSD_IBM | 0x10);
233 1.174 bouyer delay(10); /* 400ns delay */
234 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
235 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
236 1.174 bouyer }
237 1.137 bouyer
238 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
239 1.137 bouyer == 0 ||
240 1.137 bouyer (st0 & WDCS_DRDY)) &&
241 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
242 1.137 bouyer == 0 ||
243 1.137 bouyer (st1 & WDCS_DRDY)))
244 1.137 bouyer break;
245 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
246 1.137 bouyer }
247 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
248 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
249 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
250 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
251 1.137 bouyer
252 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
253 1.207 thorpej atac->atac_dev.dv_xname,
254 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
255 1.137 bouyer
256 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
257 1.137 bouyer delay(5000);
258 1.137 bouyer
259 1.137 bouyer for (i = 0; i < 2; i++) {
260 1.171 thorpej /* XXX This should be done by other code. */
261 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
262 1.137 bouyer chp->ch_drive[i].drive = i;
263 1.171 thorpej
264 1.137 bouyer /*
265 1.137 bouyer * Init error counter so that an error withing the first xfers
266 1.137 bouyer * will trigger a downgrade
267 1.137 bouyer */
268 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
269 1.137 bouyer
270 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
271 1.207 thorpej if ((atac->atac_cap &
272 1.207 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32)
273 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
274 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
275 1.137 bouyer continue;
276 1.137 bouyer
277 1.144 briggs /* Shortcut in case we've been shutdown */
278 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
279 1.164 thorpej return;
280 1.144 briggs
281 1.137 bouyer /* issue an identify, to try to detect ghosts */
282 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
283 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
284 1.137 bouyer if (error != CMD_OK) {
285 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
286 1.144 briggs
287 1.144 briggs /* Shortcut in case we've been shutdown */
288 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
289 1.164 thorpej return;
290 1.144 briggs
291 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
292 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
293 1.137 bouyer }
294 1.137 bouyer if (error == CMD_OK) {
295 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
296 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
297 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
298 1.137 bouyer } else {
299 1.155 bouyer chp->ch_drive[i].drive_flags &=
300 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
301 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
302 1.207 thorpej atac->atac_dev.dv_xname,
303 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
304 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
305 1.137 bouyer continue;
306 1.137 bouyer /*
307 1.137 bouyer * Pre-ATA drive ?
308 1.137 bouyer * Test registers writability (Error register not
309 1.137 bouyer * writable, but cyllo is), then try an ATA command.
310 1.137 bouyer */
311 1.203 thorpej if (wdc->select)
312 1.169 thorpej wdc->select(chp,i);
313 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
314 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
315 1.137 bouyer delay(10); /* 400ns delay */
316 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
317 1.157 fvdl 0, 0x58);
318 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
319 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
320 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
321 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
322 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
323 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
324 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
325 1.137 bouyer "writability failed\n",
326 1.207 thorpej atac->atac_dev.dv_xname,
327 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
328 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
329 1.155 bouyer continue;
330 1.137 bouyer }
331 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
332 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
333 1.207 thorpej atac->atac_dev.dv_xname,
334 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
335 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
336 1.137 bouyer continue;
337 1.137 bouyer }
338 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
339 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
340 1.137 bouyer delay(10); /* 400ns delay */
341 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
342 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
343 1.207 thorpej atac->atac_dev.dv_xname,
344 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
345 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
346 1.155 bouyer } else {
347 1.155 bouyer chp->ch_drive[0].drive_flags &=
348 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
349 1.155 bouyer chp->ch_drive[1].drive_flags &=
350 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
351 1.137 bouyer }
352 1.137 bouyer }
353 1.137 bouyer }
354 1.164 thorpej }
355 1.164 thorpej
356 1.2 bouyer int
357 1.205 thorpej wdcprobe(struct ata_channel *chp)
358 1.12 cgd {
359 1.163 thorpej
360 1.163 thorpej return (wdcprobe1(chp, 1));
361 1.137 bouyer }
362 1.137 bouyer
363 1.167 thorpej static int
364 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
365 1.137 bouyer {
366 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
367 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
368 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
369 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
370 1.31 bouyer u_int8_t ret_value = 0x03;
371 1.31 bouyer u_int8_t drive;
372 1.156 bouyer int s;
373 1.31 bouyer
374 1.31 bouyer /*
375 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
376 1.31 bouyer */
377 1.31 bouyer
378 1.174 bouyer s = splbio();
379 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
380 1.107 dbj
381 1.207 thorpej if (wdc->select)
382 1.169 thorpej wdc->select(chp,0);
383 1.137 bouyer
384 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
385 1.43 kenh WDSD_IBM);
386 1.131 mycroft delay(10); /* 400ns delay */
387 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
388 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
389 1.107 dbj
390 1.207 thorpej if (wdc->select)
391 1.169 thorpej wdc->select(chp,1);
392 1.137 bouyer
393 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
394 1.43 kenh WDSD_IBM | 0x10);
395 1.131 mycroft delay(10); /* 400ns delay */
396 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
397 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
398 1.43 kenh
399 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
400 1.207 thorpej atac->atac_dev.dv_xname,
401 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
402 1.43 kenh
403 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
404 1.43 kenh ret_value &= ~0x01;
405 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
406 1.43 kenh ret_value &= ~0x02;
407 1.125 mycroft /* Register writability test, drive 0. */
408 1.125 mycroft if (ret_value & 0x01) {
409 1.207 thorpej if (wdc->select)
410 1.169 thorpej wdc->select(chp,0);
411 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
412 1.157 fvdl 0, WDSD_IBM);
413 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
414 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
415 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
416 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
417 1.174 bouyer if (cl != 0x02) {
418 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
419 1.174 bouyer "got 0x%x != 0x02\n",
420 1.207 thorpej atac->atac_dev.dv_xname,
421 1.174 bouyer chp->ch_channel, cl),
422 1.174 bouyer DEBUG_PROBE);
423 1.125 mycroft ret_value &= ~0x01;
424 1.174 bouyer }
425 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
426 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
427 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
428 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
429 1.174 bouyer if (cl != 0x01) {
430 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
431 1.174 bouyer "got 0x%x != 0x01\n",
432 1.207 thorpej atac->atac_dev.dv_xname,
433 1.174 bouyer chp->ch_channel, cl),
434 1.174 bouyer DEBUG_PROBE);
435 1.125 mycroft ret_value &= ~0x01;
436 1.174 bouyer }
437 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
438 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
439 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
440 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
441 1.174 bouyer if (cl != 0x01) {
442 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
443 1.174 bouyer "got 0x%x != 0x01\n",
444 1.207 thorpej atac->atac_dev.dv_xname,
445 1.174 bouyer chp->ch_channel, cl),
446 1.174 bouyer DEBUG_PROBE);
447 1.125 mycroft ret_value &= ~0x01;
448 1.174 bouyer }
449 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
450 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
451 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
452 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
453 1.174 bouyer if (cl != 0x02) {
454 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
455 1.174 bouyer "got 0x%x != 0x02\n",
456 1.207 thorpej atac->atac_dev.dv_xname,
457 1.174 bouyer chp->ch_channel, cl),
458 1.174 bouyer DEBUG_PROBE);
459 1.125 mycroft ret_value &= ~0x01;
460 1.174 bouyer }
461 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
462 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
463 1.174 bouyer if (cl != 0x01) {
464 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
465 1.174 bouyer "got 0x%x != 0x01\n",
466 1.207 thorpej atac->atac_dev.dv_xname,
467 1.174 bouyer chp->ch_channel, cl),
468 1.174 bouyer DEBUG_PROBE);
469 1.131 mycroft ret_value &= ~0x01;
470 1.174 bouyer }
471 1.125 mycroft }
472 1.125 mycroft /* Register writability test, drive 1. */
473 1.125 mycroft if (ret_value & 0x02) {
474 1.207 thorpej if (wdc->select)
475 1.169 thorpej wdc->select(chp,1);
476 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
477 1.157 fvdl 0, WDSD_IBM | 0x10);
478 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
479 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
480 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
481 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
482 1.174 bouyer if (cl != 0x02) {
483 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
484 1.174 bouyer "got 0x%x != 0x02\n",
485 1.207 thorpej atac->atac_dev.dv_xname,
486 1.174 bouyer chp->ch_channel, cl),
487 1.174 bouyer DEBUG_PROBE);
488 1.125 mycroft ret_value &= ~0x02;
489 1.174 bouyer }
490 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
491 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
492 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
493 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
494 1.174 bouyer if (cl != 0x01) {
495 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
496 1.174 bouyer "got 0x%x != 0x01\n",
497 1.207 thorpej atac->atac_dev.dv_xname,
498 1.174 bouyer chp->ch_channel, cl),
499 1.174 bouyer DEBUG_PROBE);
500 1.125 mycroft ret_value &= ~0x02;
501 1.174 bouyer }
502 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
503 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
504 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
505 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
506 1.174 bouyer if (cl != 0x01) {
507 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
508 1.174 bouyer "got 0x%x != 0x01\n",
509 1.207 thorpej atac->atac_dev.dv_xname,
510 1.174 bouyer chp->ch_channel, cl),
511 1.174 bouyer DEBUG_PROBE);
512 1.125 mycroft ret_value &= ~0x02;
513 1.174 bouyer }
514 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
515 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
516 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
517 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
518 1.174 bouyer if (cl != 0x02) {
519 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
520 1.174 bouyer "got 0x%x != 0x02\n",
521 1.207 thorpej atac->atac_dev.dv_xname,
522 1.174 bouyer chp->ch_channel, cl),
523 1.174 bouyer DEBUG_PROBE);
524 1.125 mycroft ret_value &= ~0x02;
525 1.174 bouyer }
526 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
527 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
528 1.174 bouyer if (cl != 0x01) {
529 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
530 1.174 bouyer "got 0x%x != 0x01\n",
531 1.207 thorpej atac->atac_dev.dv_xname,
532 1.174 bouyer chp->ch_channel, cl),
533 1.174 bouyer DEBUG_PROBE);
534 1.131 mycroft ret_value &= ~0x02;
535 1.174 bouyer }
536 1.125 mycroft }
537 1.137 bouyer
538 1.174 bouyer if (ret_value == 0) {
539 1.174 bouyer splx(s);
540 1.137 bouyer return 0;
541 1.174 bouyer }
542 1.62 bouyer }
543 1.31 bouyer
544 1.174 bouyer
545 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
546 1.174 bouyer /*
547 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
548 1.174 bouyer * ATAPI device out there which don't react to the bus reset
549 1.174 bouyer */
550 1.174 bouyer if (ret_value & 0x01) {
551 1.207 thorpej if (wdc->select)
552 1.174 bouyer wdc->select(chp,0);
553 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
554 1.174 bouyer 0, WDSD_IBM);
555 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
556 1.174 bouyer ATAPI_SOFT_RESET);
557 1.174 bouyer }
558 1.174 bouyer if (ret_value & 0x02) {
559 1.207 thorpej if (wdc->select)
560 1.174 bouyer wdc->select(chp,0);
561 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
562 1.174 bouyer 0, WDSD_IBM | 0x10);
563 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
564 1.174 bouyer ATAPI_SOFT_RESET);
565 1.174 bouyer }
566 1.156 bouyer
567 1.175 bouyer delay(5000);
568 1.181 bouyer #endif
569 1.175 bouyer
570 1.207 thorpej if (wdc->select)
571 1.169 thorpej wdc->select(chp,0);
572 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
573 1.137 bouyer delay(10); /* 400ns delay */
574 1.174 bouyer /* assert SRST, wait for reset to complete */
575 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
576 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
577 1.172 bouyer DELAY(1000);
578 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
579 1.172 bouyer WDCTL_IDS | WDCTL_4BIT);
580 1.137 bouyer DELAY(2000);
581 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
582 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
583 1.137 bouyer delay(10); /* 400ns delay */
584 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
585 1.207 thorpej if (wdc->irqack != NULL)
586 1.169 thorpej wdc->irqack(chp);
587 1.156 bouyer splx(s);
588 1.137 bouyer
589 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
590 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
591 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
592 1.137 bouyer ret_value), DEBUG_PROBE);
593 1.12 cgd
594 1.137 bouyer /* if reset failed, there's nothing here */
595 1.137 bouyer if (ret_value == 0)
596 1.137 bouyer return 0;
597 1.67 bouyer
598 1.12 cgd /*
599 1.167 thorpej * Test presence of drives. First test register signatures looking
600 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
601 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
602 1.167 thorpej * later in attach routine.
603 1.12 cgd */
604 1.137 bouyer for (drive = 0; drive < 2; drive++) {
605 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
606 1.137 bouyer continue;
607 1.207 thorpej if (wdc->select)
608 1.169 thorpej wdc->select(chp,drive);
609 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
610 1.137 bouyer WDSD_IBM | (drive << 4));
611 1.137 bouyer delay(10); /* 400ns delay */
612 1.137 bouyer /* Save registers contents */
613 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
614 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
615 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
616 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
617 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
618 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
619 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
620 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
621 1.137 bouyer
622 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
623 1.137 bouyer "cl=0x%x ch=0x%x\n",
624 1.207 thorpej atac->atac_dev.dv_xname,
625 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
626 1.31 bouyer /*
627 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
628 1.137 bouyer * we get wrong values here, so ignore it.
629 1.31 bouyer */
630 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
631 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
632 1.137 bouyer } else {
633 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
634 1.169 thorpej if (wdc == NULL ||
635 1.169 thorpej (wdc->cap & WDC_CAPABILITY_PREATA) != 0)
636 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
637 1.137 bouyer }
638 1.31 bouyer }
639 1.137 bouyer return (ret_value);
640 1.137 bouyer }
641 1.31 bouyer
642 1.137 bouyer void
643 1.205 thorpej wdcattach(struct ata_channel *chp)
644 1.137 bouyer {
645 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
646 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
647 1.32 bouyer
648 1.205 thorpej /*
649 1.205 thorpej * Start out assuming 2 drives. This may change as we probe
650 1.205 thorpej * drives.
651 1.205 thorpej */
652 1.205 thorpej chp->ch_ndrive = 2;
653 1.205 thorpej
654 1.191 mycroft /* default data transfer methods */
655 1.210 thorpej if (wdc->datain_pio == NULL)
656 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
657 1.210 thorpej if (wdc->dataout_pio == NULL)
658 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
659 1.191 mycroft
660 1.137 bouyer /* initialise global data */
661 1.208 thorpej if (atac->atac_bustype_ata == NULL)
662 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
663 1.207 thorpej if (atac->atac_probe == NULL)
664 1.207 thorpej atac->atac_probe = wdc_drvprobe;
665 1.208 thorpej #if NATAPIBUS > 0
666 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
667 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
668 1.208 thorpej #endif
669 1.198 thorpej
670 1.210 thorpej ata_channel_attach(chp);
671 1.74 enami }
672 1.74 enami
673 1.163 thorpej int
674 1.163 thorpej wdcactivate(struct device *self, enum devact act)
675 1.137 bouyer {
676 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
677 1.137 bouyer int s, i, error = 0;
678 1.137 bouyer
679 1.137 bouyer s = splbio();
680 1.137 bouyer switch (act) {
681 1.137 bouyer case DVACT_ACTIVATE:
682 1.137 bouyer error = EOPNOTSUPP;
683 1.137 bouyer break;
684 1.137 bouyer
685 1.137 bouyer case DVACT_DEACTIVATE:
686 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
687 1.207 thorpej error =
688 1.207 thorpej config_deactivate(atac->atac_channels[i]->atabus);
689 1.137 bouyer if (error)
690 1.137 bouyer break;
691 1.137 bouyer }
692 1.137 bouyer break;
693 1.137 bouyer }
694 1.137 bouyer splx(s);
695 1.137 bouyer return (error);
696 1.137 bouyer }
697 1.137 bouyer
698 1.137 bouyer int
699 1.163 thorpej wdcdetach(struct device *self, int flags)
700 1.137 bouyer {
701 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
702 1.205 thorpej struct ata_channel *chp;
703 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
704 1.137 bouyer int i, error = 0;
705 1.137 bouyer
706 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
707 1.207 thorpej chp = atac->atac_channels[i];
708 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
709 1.207 thorpej atac->atac_dev.dv_xname, chp->atabus->dv_xname),
710 1.207 thorpej DEBUG_DETACH);
711 1.137 bouyer error = config_detach(chp->atabus, flags);
712 1.137 bouyer if (error)
713 1.137 bouyer break;
714 1.137 bouyer }
715 1.188 mycroft if (adapt->adapt_refcnt != 0) {
716 1.188 mycroft #ifdef DIAGNOSTIC
717 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
718 1.188 mycroft #endif
719 1.207 thorpej (void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
720 1.188 mycroft }
721 1.137 bouyer return (error);
722 1.137 bouyer }
723 1.137 bouyer
724 1.31 bouyer /* restart an interrupted I/O */
725 1.31 bouyer void
726 1.163 thorpej wdcrestart(void *v)
727 1.31 bouyer {
728 1.205 thorpej struct ata_channel *chp = v;
729 1.31 bouyer int s;
730 1.2 bouyer
731 1.31 bouyer s = splbio();
732 1.202 thorpej atastart(chp);
733 1.31 bouyer splx(s);
734 1.2 bouyer }
735 1.31 bouyer
736 1.2 bouyer
737 1.31 bouyer /*
738 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
739 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
740 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
741 1.31 bouyer * the next chunk if so.
742 1.31 bouyer */
743 1.12 cgd int
744 1.163 thorpej wdcintr(void *arg)
745 1.12 cgd {
746 1.205 thorpej struct ata_channel *chp = arg;
747 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
748 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
749 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
750 1.165 thorpej struct ata_xfer *xfer;
751 1.76 bouyer int ret;
752 1.12 cgd
753 1.207 thorpej if ((atac->atac_dev.dv_flags & DVF_ACTIVE) == 0) {
754 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
755 1.80 enami DEBUG_INTR);
756 1.80 enami return (0);
757 1.80 enami }
758 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
759 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
760 1.113 bouyer /* try to clear the pending interrupt anyway */
761 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
762 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
763 1.80 enami return (0);
764 1.31 bouyer }
765 1.12 cgd
766 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
767 1.186 bouyer xfer = chp->ch_queue->active_xfer;
768 1.186 bouyer #ifdef DIAGNOSTIC
769 1.186 bouyer if (xfer == NULL)
770 1.186 bouyer panic("wdcintr: no xfer");
771 1.186 bouyer #endif
772 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
773 1.169 thorpej wdc->dma_status =
774 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
775 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
776 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
777 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
778 1.84 bouyer return 0;
779 1.84 bouyer }
780 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
781 1.84 bouyer }
782 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
783 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
784 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
785 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
786 1.76 bouyer return (ret);
787 1.12 cgd }
788 1.12 cgd
789 1.31 bouyer /* Put all disk in RESET state */
790 1.125 mycroft void
791 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
792 1.2 bouyer {
793 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
794 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
795 1.207 thorpej
796 1.204 thorpej ATADEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
797 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
798 1.34 bouyer DEBUG_FUNCS);
799 1.182 bouyer
800 1.182 bouyer
801 1.183 bouyer wdc_reset_channel(chp, flags);
802 1.182 bouyer }
803 1.182 bouyer
804 1.183 bouyer void
805 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
806 1.182 bouyer {
807 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
808 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
809 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
810 1.182 bouyer int drive;
811 1.182 bouyer
812 1.184 bouyer chp->ch_queue->queue_freeze++;
813 1.186 bouyer TAILQ_INIT(&reset_xfer);
814 1.184 bouyer
815 1.184 bouyer /* if we can poll or wait it's OK, otherwise wake up the kernel
816 1.184 bouyer * thread
817 1.184 bouyer */
818 1.184 bouyer if ((flags & (AT_POLL | AT_WAIT)) == 0) {
819 1.205 thorpej if (chp->ch_flags & ATACH_TH_RESET) {
820 1.184 bouyer /* no need to schedule a reset more than one time */
821 1.184 bouyer return;
822 1.184 bouyer }
823 1.205 thorpej chp->ch_flags |= ATACH_TH_RESET;
824 1.184 bouyer chp->ch_reset_flags = flags & (AT_RST_EMERG | AT_RST_NOCMD);
825 1.184 bouyer wakeup(&chp->ch_thread);
826 1.184 bouyer return;
827 1.184 bouyer }
828 1.184 bouyer
829 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
830 1.186 bouyer /*
831 1.186 bouyer * if the current command if on an ATAPI device, issue a
832 1.186 bouyer * ATAPI_SOFT_RESET
833 1.186 bouyer */
834 1.186 bouyer xfer = chp->ch_queue->active_xfer;
835 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
836 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
837 1.186 bouyer if (flags & AT_WAIT)
838 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
839 1.186 bouyer else
840 1.186 bouyer delay(1000);
841 1.186 bouyer }
842 1.186 bouyer
843 1.184 bouyer /* reset the channel */
844 1.186 bouyer if (flags & AT_WAIT)
845 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
846 1.186 bouyer else
847 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
848 1.184 bouyer
849 1.184 bouyer /*
850 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
851 1.184 bouyer * to recover.
852 1.184 bouyer */
853 1.184 bouyer if (flags & AT_WAIT)
854 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
855 1.184 bouyer else
856 1.184 bouyer delay(1000);
857 1.182 bouyer /*
858 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
859 1.182 bouyer * the other channel if the current xfer is running on it.
860 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
861 1.182 bouyer */
862 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
863 1.186 bouyer /*
864 1.186 bouyer * move all xfers queued for this channel to the reset queue,
865 1.186 bouyer * and then process the current xfer and then the reset queue.
866 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
867 1.186 bouyer * may requeue commands.
868 1.186 bouyer */
869 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
870 1.186 bouyer xfer != NULL; xfer = next_xfer) {
871 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
872 1.186 bouyer if (xfer->c_chp != chp)
873 1.186 bouyer continue;
874 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
875 1.186 bouyer xfer, c_xferchain);
876 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
877 1.186 bouyer }
878 1.186 bouyer xfer = chp->ch_queue->active_xfer;
879 1.184 bouyer if (xfer) {
880 1.184 bouyer if (xfer->c_chp != chp)
881 1.184 bouyer wdc_reset_channel(xfer->c_chp, flags);
882 1.184 bouyer else {
883 1.186 bouyer callout_stop(&chp->ch_callout);
884 1.184 bouyer /*
885 1.184 bouyer * If we're waiting for DMA, stop the
886 1.184 bouyer * DMA engine
887 1.184 bouyer */
888 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
889 1.207 thorpej (*wdc->dma_finish)(
890 1.207 thorpej wdc->dma_arg,
891 1.184 bouyer chp->ch_channel,
892 1.184 bouyer xfer->c_drive,
893 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
894 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
895 1.184 bouyer }
896 1.186 bouyer chp->ch_queue->active_xfer = NULL;
897 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
898 1.186 bouyer xfer->c_kill_xfer(
899 1.186 bouyer chp, xfer, KILL_RESET);
900 1.184 bouyer }
901 1.184 bouyer }
902 1.186 bouyer
903 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
904 1.183 bouyer xfer != NULL; xfer = next_xfer) {
905 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
906 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
907 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
908 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
909 1.182 bouyer }
910 1.182 bouyer }
911 1.205 thorpej for (drive = 0; drive < chp->ch_ndrive; drive++) {
912 1.31 bouyer chp->ch_drive[drive].state = 0;
913 1.12 cgd }
914 1.205 thorpej chp->ch_flags &= ~ATACH_TH_RESET;
915 1.182 bouyer if ((flags & AT_RST_EMERG) == 0) {
916 1.182 bouyer chp->ch_queue->queue_freeze--;
917 1.202 thorpej atastart(chp);
918 1.182 bouyer } else {
919 1.182 bouyer /* make sure that we can use polled commands */
920 1.182 bouyer TAILQ_INIT(&chp->ch_queue->queue_xfer);
921 1.182 bouyer chp->ch_queue->queue_freeze = 0;
922 1.186 bouyer chp->ch_queue->active_xfer = NULL;
923 1.182 bouyer }
924 1.31 bouyer }
925 1.12 cgd
926 1.31 bouyer int
927 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
928 1.31 bouyer {
929 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
930 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
931 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
932 1.31 bouyer int drv_mask1, drv_mask2;
933 1.156 bouyer int s = 0;
934 1.2 bouyer
935 1.203 thorpej if (wdc->select)
936 1.169 thorpej wdc->select(chp,0);
937 1.156 bouyer if (poll != RESET_SLEEP)
938 1.156 bouyer s = splbio();
939 1.157 fvdl /* master */
940 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
941 1.131 mycroft delay(10); /* 400ns delay */
942 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
943 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
944 1.131 mycroft delay(2000);
945 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
946 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
947 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
948 1.131 mycroft delay(10); /* 400ns delay */
949 1.156 bouyer if (poll != RESET_SLEEP) {
950 1.203 thorpej if (wdc->irqack)
951 1.169 thorpej wdc->irqack(chp);
952 1.156 bouyer splx(s);
953 1.156 bouyer }
954 1.2 bouyer
955 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
956 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
957 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
958 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
959 1.137 bouyer if (drv_mask2 != drv_mask1) {
960 1.31 bouyer printf("%s channel %d: reset failed for",
961 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel);
962 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
963 1.31 bouyer printf(" drive 0");
964 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
965 1.31 bouyer printf(" drive 1");
966 1.31 bouyer printf("\n");
967 1.31 bouyer }
968 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
969 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
970 1.31 bouyer }
971 1.31 bouyer
972 1.31 bouyer static int
973 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
974 1.31 bouyer {
975 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
976 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
977 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
978 1.137 bouyer int timeout, nloop;
979 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
980 1.204 thorpej #ifdef ATADEBUG
981 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
982 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
983 1.70 bouyer #endif
984 1.137 bouyer
985 1.137 bouyer if (poll)
986 1.137 bouyer nloop = WDCNDELAY_RST;
987 1.137 bouyer else
988 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
989 1.31 bouyer /* wait for BSY to deassert */
990 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
991 1.174 bouyer if ((drv_mask & 0x01) != 0) {
992 1.203 thorpej if (wdc && wdc->select)
993 1.174 bouyer wdc->select(chp,0);
994 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
995 1.174 bouyer 0, WDSD_IBM); /* master */
996 1.174 bouyer delay(10);
997 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
998 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
999 1.204 thorpej #ifdef ATADEBUG
1000 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1001 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1002 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1003 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1004 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1005 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1006 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1007 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1008 1.70 bouyer #endif
1009 1.174 bouyer }
1010 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1011 1.203 thorpej if (wdc && wdc->select)
1012 1.174 bouyer wdc->select(chp,1);
1013 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1014 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1015 1.174 bouyer delay(10);
1016 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1017 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1018 1.204 thorpej #ifdef ATADEBUG
1019 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1020 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1021 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1022 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1023 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1024 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1025 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1026 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1027 1.70 bouyer #endif
1028 1.174 bouyer }
1029 1.31 bouyer
1030 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1031 1.31 bouyer /* no master */
1032 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1033 1.31 bouyer /* No master, slave is ready, it's done */
1034 1.65 bouyer goto end;
1035 1.31 bouyer }
1036 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1037 1.31 bouyer /* no slave */
1038 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1039 1.31 bouyer /* No slave, master is ready, it's done */
1040 1.65 bouyer goto end;
1041 1.31 bouyer }
1042 1.2 bouyer } else {
1043 1.31 bouyer /* Wait for both master and slave to be ready */
1044 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1045 1.65 bouyer goto end;
1046 1.2 bouyer }
1047 1.2 bouyer }
1048 1.137 bouyer if (poll)
1049 1.137 bouyer delay(WDCDELAY);
1050 1.137 bouyer else
1051 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1052 1.2 bouyer }
1053 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1054 1.31 bouyer if (st0 & WDCS_BSY)
1055 1.31 bouyer drv_mask &= ~0x01;
1056 1.31 bouyer if (st1 & WDCS_BSY)
1057 1.31 bouyer drv_mask &= ~0x02;
1058 1.65 bouyer end:
1059 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1060 1.70 bouyer "cl=0x%x ch=0x%x\n",
1061 1.207 thorpej atac->atac_dev.dv_xname,
1062 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1063 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1064 1.70 bouyer "cl=0x%x ch=0x%x\n",
1065 1.207 thorpej atac->atac_dev.dv_xname,
1066 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1067 1.70 bouyer
1068 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1069 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1070 1.149 bouyer st0, st1), DEBUG_PROBE);
1071 1.65 bouyer
1072 1.31 bouyer return drv_mask;
1073 1.2 bouyer }
1074 1.2 bouyer
1075 1.2 bouyer /*
1076 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1077 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1078 1.2 bouyer */
1079 1.167 thorpej static int
1080 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1081 1.2 bouyer {
1082 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1083 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1084 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1085 1.31 bouyer u_char status;
1086 1.31 bouyer int time = 0;
1087 1.60 abs
1088 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1089 1.207 thorpej atac->atac_dev.dv_xname,
1090 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1091 1.31 bouyer chp->ch_error = 0;
1092 1.31 bouyer
1093 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1094 1.2 bouyer
1095 1.31 bouyer for (;;) {
1096 1.31 bouyer chp->ch_status = status =
1097 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1098 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1099 1.31 bouyer break;
1100 1.31 bouyer if (++time > timeout) {
1101 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1102 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1103 1.87 bouyer time, status,
1104 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1105 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1106 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1107 1.137 bouyer return(WDCWAIT_TOUT);
1108 1.31 bouyer }
1109 1.31 bouyer delay(WDCDELAY);
1110 1.2 bouyer }
1111 1.204 thorpej #ifdef ATADEBUG
1112 1.204 thorpej if (time > 0 && (atadebug_mask & DEBUG_DELAY))
1113 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1114 1.87 bouyer #endif
1115 1.31 bouyer if (status & WDCS_ERR)
1116 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1117 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1118 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1119 1.31 bouyer /* After autoconfig, there should be no long delays. */
1120 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1121 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1122 1.31 bouyer if (xfer == NULL)
1123 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1124 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1125 1.31 bouyer WDCDELAY * time);
1126 1.31 bouyer else
1127 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1128 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1129 1.31 bouyer xfer->drive,
1130 1.31 bouyer WDCDELAY * time);
1131 1.2 bouyer }
1132 1.2 bouyer #endif
1133 1.137 bouyer return(WDCWAIT_OK);
1134 1.137 bouyer }
1135 1.137 bouyer
1136 1.137 bouyer /*
1137 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1138 1.137 bouyer * thread if possible
1139 1.137 bouyer */
1140 1.137 bouyer int
1141 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1142 1.137 bouyer {
1143 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1144 1.137 bouyer
1145 1.137 bouyer if (timeout_hz == 0 ||
1146 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1147 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1148 1.137 bouyer else {
1149 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1150 1.137 bouyer if (error != 0) {
1151 1.205 thorpej if ((chp->ch_flags & ATACH_TH_RUN) ||
1152 1.147 bouyer (flags & AT_WAIT)) {
1153 1.137 bouyer /*
1154 1.147 bouyer * we're running in the channel thread
1155 1.147 bouyer * or some userland thread context
1156 1.137 bouyer */
1157 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1158 1.137 bouyer if (__wdcwait(chp, mask, bits,
1159 1.137 bouyer WDCDELAY_POLL) == 0) {
1160 1.137 bouyer error = 0;
1161 1.137 bouyer break;
1162 1.137 bouyer }
1163 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1164 1.137 bouyer }
1165 1.137 bouyer } else {
1166 1.137 bouyer /*
1167 1.137 bouyer * we're probably in interrupt context,
1168 1.137 bouyer * ask the thread to come back here
1169 1.137 bouyer */
1170 1.147 bouyer #ifdef DIAGNOSTIC
1171 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1172 1.148 bouyer panic("wdcwait: queue_freeze");
1173 1.147 bouyer #endif
1174 1.148 bouyer chp->ch_queue->queue_freeze++;
1175 1.170 thorpej wakeup(&chp->ch_thread);
1176 1.137 bouyer return(WDCWAIT_THR);
1177 1.137 bouyer }
1178 1.137 bouyer }
1179 1.137 bouyer }
1180 1.163 thorpej return (error);
1181 1.2 bouyer }
1182 1.2 bouyer
1183 1.137 bouyer
1184 1.84 bouyer /*
1185 1.84 bouyer * Busy-wait for DMA to complete
1186 1.84 bouyer */
1187 1.84 bouyer int
1188 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1189 1.84 bouyer {
1190 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1191 1.84 bouyer int time;
1192 1.169 thorpej
1193 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1194 1.169 thorpej wdc->dma_status =
1195 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1196 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1197 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1198 1.84 bouyer return 0;
1199 1.84 bouyer delay(WDCDELAY);
1200 1.84 bouyer }
1201 1.84 bouyer /* timeout, force a DMA halt */
1202 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1203 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1204 1.84 bouyer return 1;
1205 1.84 bouyer }
1206 1.84 bouyer
1207 1.31 bouyer void
1208 1.163 thorpej wdctimeout(void *arg)
1209 1.2 bouyer {
1210 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1211 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1212 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1213 1.31 bouyer int s;
1214 1.2 bouyer
1215 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1216 1.31 bouyer
1217 1.31 bouyer s = splbio();
1218 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1219 1.31 bouyer __wdcerror(chp, "lost interrupt");
1220 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1221 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1222 1.88 mrg xfer->c_bcount,
1223 1.88 mrg xfer->c_skip);
1224 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1225 1.169 thorpej wdc->dma_status =
1226 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1227 1.185 bouyer chp->ch_channel, xfer->c_drive,
1228 1.185 bouyer WDC_DMAEND_ABRT);
1229 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1230 1.84 bouyer }
1231 1.31 bouyer /*
1232 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1233 1.31 bouyer * it will do what's needed. Else, it will take the needed
1234 1.31 bouyer * action (reset the device).
1235 1.70 bouyer * Before that we need to reinstall the timeout callback,
1236 1.70 bouyer * in case it will miss another irq while in this transfer
1237 1.70 bouyer * We arbitray chose it to be 1s
1238 1.31 bouyer */
1239 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1240 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1241 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1242 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1243 1.31 bouyer } else
1244 1.31 bouyer __wdcerror(chp, "missing untimeout");
1245 1.31 bouyer splx(s);
1246 1.2 bouyer }
1247 1.2 bouyer
1248 1.2 bouyer int
1249 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1250 1.31 bouyer {
1251 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1252 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1253 1.165 thorpej struct ata_xfer *xfer;
1254 1.31 bouyer int s, ret;
1255 1.2 bouyer
1256 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1257 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
1258 1.34 bouyer DEBUG_FUNCS);
1259 1.2 bouyer
1260 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1261 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1262 1.198 thorpej ATAXF_NOSLEEP);
1263 1.31 bouyer if (xfer == NULL) {
1264 1.193 thorpej return ATACMD_TRY_AGAIN;
1265 1.31 bouyer }
1266 1.2 bouyer
1267 1.207 thorpej if (atac->atac_cap & ATAC_CAP_NOIRQ)
1268 1.192 thorpej ata_c->flags |= AT_POLL;
1269 1.192 thorpej if (ata_c->flags & AT_POLL)
1270 1.31 bouyer xfer->c_flags |= C_POLL;
1271 1.165 thorpej xfer->c_drive = drvp->drive;
1272 1.192 thorpej xfer->c_databuf = ata_c->data;
1273 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1274 1.192 thorpej xfer->c_cmd = ata_c;
1275 1.31 bouyer xfer->c_start = __wdccommand_start;
1276 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1277 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1278 1.2 bouyer
1279 1.31 bouyer s = splbio();
1280 1.201 thorpej ata_exec_xfer(chp, xfer);
1281 1.31 bouyer #ifdef DIAGNOSTIC
1282 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1283 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1284 1.118 provos panic("wdc_exec_command: polled command not done");
1285 1.2 bouyer #endif
1286 1.192 thorpej if (ata_c->flags & AT_DONE) {
1287 1.193 thorpej ret = ATACMD_COMPLETE;
1288 1.31 bouyer } else {
1289 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1290 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1291 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1292 1.69 bouyer }
1293 1.193 thorpej ret = ATACMD_COMPLETE;
1294 1.31 bouyer } else {
1295 1.193 thorpej ret = ATACMD_QUEUED;
1296 1.2 bouyer }
1297 1.2 bouyer }
1298 1.31 bouyer splx(s);
1299 1.31 bouyer return ret;
1300 1.2 bouyer }
1301 1.2 bouyer
1302 1.167 thorpej static void
1303 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1304 1.31 bouyer {
1305 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1306 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1307 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1308 1.165 thorpej int drive = xfer->c_drive;
1309 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1310 1.31 bouyer
1311 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1312 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1313 1.34 bouyer DEBUG_FUNCS);
1314 1.31 bouyer
1315 1.203 thorpej if (wdc->select)
1316 1.169 thorpej wdc->select(chp,drive);
1317 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1318 1.31 bouyer WDSD_IBM | (drive << 4));
1319 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1320 1.192 thorpej ata_c->r_st_bmask, ata_c->timeout, ata_c->flags)) {
1321 1.137 bouyer case WDCWAIT_OK:
1322 1.137 bouyer break;
1323 1.137 bouyer case WDCWAIT_TOUT:
1324 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1325 1.31 bouyer __wdccommand_done(chp, xfer);
1326 1.53 bouyer return;
1327 1.137 bouyer case WDCWAIT_THR:
1328 1.137 bouyer return;
1329 1.31 bouyer }
1330 1.192 thorpej if (ata_c->flags & AT_POLL) {
1331 1.135 bouyer /* polled command, disable interrupts */
1332 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1333 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1334 1.135 bouyer }
1335 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1336 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1337 1.139 bouyer
1338 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1339 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1340 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1341 1.81 thorpej wdctimeout, chp);
1342 1.31 bouyer return;
1343 1.2 bouyer }
1344 1.2 bouyer /*
1345 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1346 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1347 1.2 bouyer */
1348 1.134 mycroft delay(10); /* 400ns delay */
1349 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1350 1.2 bouyer }
1351 1.2 bouyer
1352 1.167 thorpej static int
1353 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1354 1.2 bouyer {
1355 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1356 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1357 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1358 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1359 1.192 thorpej int bcount = ata_c->bcount;
1360 1.192 thorpej char *data = ata_c->data;
1361 1.137 bouyer int wflags;
1362 1.137 bouyer
1363 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1364 1.137 bouyer /* both wait and poll, we can tsleep here */
1365 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1366 1.137 bouyer } else {
1367 1.137 bouyer wflags = AT_POLL;
1368 1.137 bouyer }
1369 1.31 bouyer
1370 1.163 thorpej again:
1371 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1372 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1373 1.165 thorpej DEBUG_INTR);
1374 1.137 bouyer /*
1375 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1376 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1377 1.137 bouyer * penalty for the extra regiter write is acceptable,
1378 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1379 1.137 bouyer */
1380 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1381 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1382 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1383 1.114 bouyer /*
1384 1.114 bouyer * We have completed a data xfer. The drive should now be
1385 1.114 bouyer * in its initial state
1386 1.114 bouyer */
1387 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1388 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1389 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1390 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1391 1.114 bouyer return 0; /* IRQ was not for us */
1392 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1393 1.114 bouyer }
1394 1.131 mycroft goto out;
1395 1.114 bouyer }
1396 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1397 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1398 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1399 1.63 bouyer return 0; /* IRQ was not for us */
1400 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1401 1.131 mycroft goto out;
1402 1.2 bouyer }
1403 1.203 thorpej if (wdc->irqack)
1404 1.169 thorpej wdc->irqack(chp);
1405 1.192 thorpej if (ata_c->flags & AT_READ) {
1406 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1407 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1408 1.131 mycroft goto out;
1409 1.131 mycroft }
1410 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1411 1.205 thorpej bus_space_read_multi_4(wdr->data32iot, wdr->data32ioh,
1412 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1413 1.31 bouyer data += bcount & 0xfffffffc;
1414 1.31 bouyer bcount = bcount & 0x03;
1415 1.31 bouyer }
1416 1.31 bouyer if (bcount > 0)
1417 1.191 mycroft wdc->datain_pio(chp, DRIVE_NOSTREAM, data, bcount);
1418 1.114 bouyer /* at this point the drive should be in its initial state */
1419 1.192 thorpej ata_c->flags |= AT_XFDONE;
1420 1.137 bouyer /* XXX should read status register here ? */
1421 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1422 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1423 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1424 1.131 mycroft goto out;
1425 1.131 mycroft }
1426 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1427 1.205 thorpej bus_space_write_multi_4(wdr->data32iot, wdr->data32ioh,
1428 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1429 1.31 bouyer data += bcount & 0xfffffffc;
1430 1.31 bouyer bcount = bcount & 0x03;
1431 1.31 bouyer }
1432 1.31 bouyer if (bcount > 0)
1433 1.191 mycroft wdc->dataout_pio(chp, DRIVE_NOSTREAM, data, bcount);
1434 1.192 thorpej ata_c->flags |= AT_XFDONE;
1435 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1436 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1437 1.114 bouyer callout_reset(&chp->ch_callout,
1438 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1439 1.114 bouyer return 1;
1440 1.114 bouyer } else {
1441 1.114 bouyer goto again;
1442 1.114 bouyer }
1443 1.2 bouyer }
1444 1.163 thorpej out:
1445 1.31 bouyer __wdccommand_done(chp, xfer);
1446 1.31 bouyer return 1;
1447 1.2 bouyer }
1448 1.2 bouyer
1449 1.167 thorpej static void
1450 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1451 1.2 bouyer {
1452 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1453 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1454 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1455 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1456 1.2 bouyer
1457 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1458 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1459 1.165 thorpej DEBUG_FUNCS);
1460 1.70 bouyer
1461 1.70 bouyer
1462 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1463 1.192 thorpej ata_c->flags |= AT_DF;
1464 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1465 1.192 thorpej ata_c->flags |= AT_ERROR;
1466 1.192 thorpej ata_c->r_error = chp->ch_error;
1467 1.31 bouyer }
1468 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1469 1.207 thorpej (atac->atac_dev.dv_flags & DVF_ACTIVE) != 0 &&
1470 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1471 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1472 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1473 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1474 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1475 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1476 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1477 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1478 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1479 1.205 thorpej ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1480 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1481 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1482 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1483 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1484 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1485 1.135 bouyer }
1486 1.186 bouyer callout_stop(&chp->ch_callout);
1487 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1488 1.192 thorpej if (ata_c->flags & AT_POLL) {
1489 1.187 bouyer /* enable interrupts */
1490 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1491 1.187 bouyer WDCTL_4BIT);
1492 1.187 bouyer delay(10); /* some drives need a little delay here */
1493 1.187 bouyer }
1494 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1495 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1496 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1497 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1498 1.187 bouyer } else
1499 1.187 bouyer __wdccommand_done_end(chp, xfer);
1500 1.182 bouyer }
1501 1.137 bouyer
1502 1.182 bouyer static void
1503 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1504 1.182 bouyer {
1505 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1506 1.182 bouyer
1507 1.192 thorpej ata_c->flags |= AT_DONE;
1508 1.198 thorpej ata_free_xfer(chp, xfer);
1509 1.192 thorpej if (ata_c->flags & AT_WAIT)
1510 1.192 thorpej wakeup(ata_c);
1511 1.192 thorpej else if (ata_c->callback)
1512 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1513 1.202 thorpej atastart(chp);
1514 1.31 bouyer return;
1515 1.2 bouyer }
1516 1.2 bouyer
1517 1.182 bouyer static void
1518 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1519 1.182 bouyer int reason)
1520 1.182 bouyer {
1521 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1522 1.182 bouyer
1523 1.182 bouyer switch (reason) {
1524 1.182 bouyer case KILL_GONE:
1525 1.192 thorpej ata_c->flags |= AT_GONE;
1526 1.182 bouyer break;
1527 1.182 bouyer case KILL_RESET:
1528 1.192 thorpej ata_c->flags |= AT_RESET;
1529 1.182 bouyer break;
1530 1.182 bouyer default:
1531 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1532 1.182 bouyer reason);
1533 1.182 bouyer panic("__wdccommand_kill_xfer");
1534 1.182 bouyer }
1535 1.182 bouyer __wdccommand_done_end(chp, xfer);
1536 1.182 bouyer }
1537 1.182 bouyer
1538 1.2 bouyer /*
1539 1.31 bouyer * Send a command. The drive should be ready.
1540 1.2 bouyer * Assumes interrupts are blocked.
1541 1.2 bouyer */
1542 1.31 bouyer void
1543 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1544 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1545 1.178 thorpej u_int8_t features)
1546 1.31 bouyer {
1547 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1548 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1549 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1550 1.163 thorpej
1551 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1552 1.207 thorpej "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
1553 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1554 1.178 thorpej features), DEBUG_FUNCS);
1555 1.31 bouyer
1556 1.203 thorpej if (wdc->select)
1557 1.169 thorpej wdc->select(chp,drive);
1558 1.107 dbj
1559 1.31 bouyer /* Select drive, head, and addressing mode. */
1560 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1561 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1562 1.177 thorpej /* Load parameters into the wd_features register. */
1563 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1564 1.178 thorpej features);
1565 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1566 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1567 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1568 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1569 1.157 fvdl 0, cylin >> 8);
1570 1.108 christos
1571 1.108 christos /* Send command. */
1572 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1573 1.108 christos return;
1574 1.108 christos }
1575 1.108 christos
1576 1.108 christos /*
1577 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1578 1.108 christos * Assumes interrupts are blocked.
1579 1.108 christos */
1580 1.108 christos void
1581 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1582 1.163 thorpej u_int64_t blkno, u_int16_t count)
1583 1.108 christos {
1584 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1585 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1586 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1587 1.163 thorpej
1588 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1589 1.207 thorpej "count=%d\n", atac->atac_dev.dv_xname,
1590 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1591 1.108 christos DEBUG_FUNCS);
1592 1.108 christos
1593 1.203 thorpej if (wdc->select)
1594 1.169 thorpej wdc->select(chp,drive);
1595 1.108 christos
1596 1.108 christos /* Select drive, head, and addressing mode. */
1597 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1598 1.108 christos (drive << 4) | WDSD_LBA);
1599 1.108 christos
1600 1.108 christos /* previous */
1601 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0, 0);
1602 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1603 1.157 fvdl 0, count >> 8);
1604 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1605 1.179 mycroft 0, blkno >> 24);
1606 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1607 1.179 mycroft 0, blkno >> 32);
1608 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1609 1.157 fvdl 0, blkno >> 40);
1610 1.108 christos
1611 1.108 christos /* current */
1612 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0, 0);
1613 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1614 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0, blkno);
1615 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1616 1.179 mycroft 0, blkno >> 8);
1617 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1618 1.157 fvdl 0, blkno >> 16);
1619 1.2 bouyer
1620 1.31 bouyer /* Send command. */
1621 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1622 1.31 bouyer return;
1623 1.2 bouyer }
1624 1.2 bouyer
1625 1.2 bouyer /*
1626 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1627 1.31 bouyer * tested by the caller.
1628 1.2 bouyer */
1629 1.31 bouyer void
1630 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1631 1.2 bouyer {
1632 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1633 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1634 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1635 1.2 bouyer
1636 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1637 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
1638 1.31 bouyer DEBUG_FUNCS);
1639 1.107 dbj
1640 1.203 thorpej if (wdc->select)
1641 1.169 thorpej wdc->select(chp,drive);
1642 1.2 bouyer
1643 1.31 bouyer /* Select drive. */
1644 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1645 1.31 bouyer WDSD_IBM | (drive << 4));
1646 1.2 bouyer
1647 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1648 1.31 bouyer }
1649 1.2 bouyer
1650 1.31 bouyer static void
1651 1.205 thorpej __wdcerror(struct ata_channel *chp, char *msg)
1652 1.2 bouyer {
1653 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1654 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1655 1.88 mrg
1656 1.2 bouyer if (xfer == NULL)
1657 1.207 thorpej printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
1658 1.31 bouyer msg);
1659 1.2 bouyer else
1660 1.207 thorpej printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
1661 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1662 1.2 bouyer }
1663 1.2 bouyer
1664 1.2 bouyer /*
1665 1.2 bouyer * the bit bucket
1666 1.2 bouyer */
1667 1.2 bouyer void
1668 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1669 1.2 bouyer {
1670 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1671 1.2 bouyer
1672 1.12 cgd for (; size >= 2; size -= 2)
1673 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1674 1.12 cgd if (size)
1675 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1676 1.44 thorpej }
1677 1.44 thorpej
1678 1.93 wrstuden void
1679 1.205 thorpej wdc_datain_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
1680 1.190 mycroft {
1681 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1682 1.190 mycroft
1683 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1684 1.190 mycroft if (flags & DRIVE_CAP32) {
1685 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1686 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1687 1.190 mycroft buf = (char *)buf + (len & ~3);
1688 1.190 mycroft len &= 3;
1689 1.190 mycroft }
1690 1.190 mycroft if (len) {
1691 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1692 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1693 1.190 mycroft }
1694 1.190 mycroft } else {
1695 1.190 mycroft if (flags & DRIVE_CAP32) {
1696 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1697 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1698 1.190 mycroft buf = (char *)buf + (len & ~3);
1699 1.190 mycroft len &= 3;
1700 1.190 mycroft }
1701 1.190 mycroft if (len) {
1702 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1703 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1704 1.190 mycroft }
1705 1.190 mycroft }
1706 1.190 mycroft }
1707 1.190 mycroft
1708 1.190 mycroft void
1709 1.205 thorpej wdc_dataout_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
1710 1.190 mycroft {
1711 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1712 1.190 mycroft
1713 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1714 1.190 mycroft if (flags & DRIVE_CAP32) {
1715 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1716 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1717 1.190 mycroft buf = (char *)buf + (len & ~3);
1718 1.190 mycroft len &= 3;
1719 1.190 mycroft }
1720 1.190 mycroft if (len) {
1721 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1722 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1723 1.190 mycroft }
1724 1.190 mycroft } else {
1725 1.190 mycroft if (flags & DRIVE_CAP32) {
1726 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1727 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1728 1.190 mycroft buf = (char *)buf + (len & ~3);
1729 1.190 mycroft len &= 3;
1730 1.190 mycroft }
1731 1.190 mycroft if (len) {
1732 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1733 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1734 1.190 mycroft }
1735 1.190 mycroft }
1736 1.190 mycroft }
1737