wdc.c revision 1.211 1 1.211 thorpej /* $NetBSD: wdc.c,v 1.211 2004/08/20 23:26:54 thorpej Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.125 mycroft * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.211 thorpej __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.211 2004/08/20 23:26:54 thorpej Exp $");
74 1.12 cgd
75 1.204 thorpej #ifndef ATADEBUG
76 1.204 thorpej #define ATADEBUG
77 1.204 thorpej #endif /* ATADEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.12 cgd #include <dev/ic/wdcreg.h>
102 1.12 cgd #include <dev/ic/wdcvar.h>
103 1.31 bouyer
104 1.137 bouyer #include "locators.h"
105 1.137 bouyer
106 1.2 bouyer #include "atapibus.h"
107 1.106 bouyer #include "wd.h"
108 1.2 bouyer
109 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
110 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
111 1.2 bouyer #if 0
112 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
113 1.2 bouyer #define WDCNDELAY_DEBUG 50
114 1.2 bouyer #endif
115 1.2 bouyer
116 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
117 1.137 bouyer #define WDCDELAY_POLL 1 /* ms */
118 1.137 bouyer
119 1.137 bouyer /* timeout for the control commands */
120 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
121 1.137 bouyer
122 1.106 bouyer #if NWD > 0
123 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
124 1.106 bouyer #else
125 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
126 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
127 1.106 bouyer SCSIPI_BUSTYPE_ATA,
128 1.211 thorpej NULL, /* wdc_ata_bio */
129 1.211 thorpej NULL, /* wdc_reset_drive */
130 1.211 thorpej NULL, /* wdc_reset_channel */
131 1.211 thorpej NULL, /* wdc_exec_command */
132 1.211 thorpej NULL, /* ata_get_params */
133 1.211 thorpej NULL, /* wdc_ata_addref */
134 1.211 thorpej NULL, /* wdc_ata_delref */
135 1.211 thorpej NULL /* ata_kill_pending */
136 1.106 bouyer };
137 1.106 bouyer #endif
138 1.102 bouyer
139 1.205 thorpej static int wdcprobe1(struct ata_channel*, int);
140 1.205 thorpej static void __wdcerror(struct ata_channel*, char *);
141 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
142 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
143 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
144 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
145 1.182 bouyer struct ata_xfer *, int);
146 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
147 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
148 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
149 1.31 bouyer
150 1.31 bouyer #define DEBUG_INTR 0x01
151 1.31 bouyer #define DEBUG_XFERS 0x02
152 1.31 bouyer #define DEBUG_STATUS 0x04
153 1.31 bouyer #define DEBUG_FUNCS 0x08
154 1.31 bouyer #define DEBUG_PROBE 0x10
155 1.74 enami #define DEBUG_DETACH 0x20
156 1.87 bouyer #define DEBUG_DELAY 0x40
157 1.204 thorpej #ifdef ATADEBUG
158 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
159 1.31 bouyer int wdc_nxfer = 0;
160 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
161 1.2 bouyer #else
162 1.204 thorpej #define ATADEBUG_PRINT(args, level)
163 1.2 bouyer #endif
164 1.2 bouyer
165 1.162 thorpej /*
166 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
167 1.176 thorpej */
168 1.176 thorpej void
169 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
170 1.176 thorpej {
171 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
172 1.176 thorpej
173 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
174 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
175 1.205 thorpej }
176 1.205 thorpej
177 1.205 thorpej /*
178 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
179 1.205 thorpej */
180 1.205 thorpej void
181 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
182 1.205 thorpej {
183 1.205 thorpej
184 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
185 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
186 1.176 thorpej }
187 1.176 thorpej
188 1.162 thorpej /* Test to see controller with at last one attached drive is there.
189 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
190 1.162 thorpej * 0x02 for drive 1).
191 1.162 thorpej * Logic:
192 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
193 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
194 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
195 1.162 thorpej * If no drive at all -> return.
196 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
197 1.162 thorpej * If timeout -> return.
198 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
199 1.162 thorpej * - try an ATA command on the master.
200 1.162 thorpej */
201 1.137 bouyer
202 1.164 thorpej static void
203 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
204 1.137 bouyer {
205 1.137 bouyer struct ataparams params;
206 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
207 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
208 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
209 1.145 christos u_int8_t st0 = 0, st1 = 0;
210 1.164 thorpej int i, error;
211 1.137 bouyer
212 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
213 1.164 thorpej /* No drives, abort the attach here. */
214 1.164 thorpej return;
215 1.161 thorpej }
216 1.137 bouyer
217 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
218 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
219 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
220 1.207 thorpej if (wdc->select)
221 1.174 bouyer wdc->select(chp,0);
222 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
223 1.174 bouyer 0, WDSD_IBM);
224 1.174 bouyer delay(10); /* 400ns delay */
225 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
226 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
227 1.174 bouyer }
228 1.137 bouyer
229 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
230 1.207 thorpej if (wdc->select)
231 1.174 bouyer wdc->select(chp,1);
232 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
233 1.174 bouyer 0, WDSD_IBM | 0x10);
234 1.174 bouyer delay(10); /* 400ns delay */
235 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
236 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
237 1.174 bouyer }
238 1.137 bouyer
239 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
240 1.137 bouyer == 0 ||
241 1.137 bouyer (st0 & WDCS_DRDY)) &&
242 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
243 1.137 bouyer == 0 ||
244 1.137 bouyer (st1 & WDCS_DRDY)))
245 1.137 bouyer break;
246 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
247 1.137 bouyer }
248 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
249 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
250 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
251 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
252 1.137 bouyer
253 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
254 1.207 thorpej atac->atac_dev.dv_xname,
255 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
256 1.137 bouyer
257 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
258 1.137 bouyer delay(5000);
259 1.137 bouyer
260 1.137 bouyer for (i = 0; i < 2; i++) {
261 1.171 thorpej /* XXX This should be done by other code. */
262 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
263 1.137 bouyer chp->ch_drive[i].drive = i;
264 1.171 thorpej
265 1.137 bouyer /*
266 1.137 bouyer * Init error counter so that an error withing the first xfers
267 1.137 bouyer * will trigger a downgrade
268 1.137 bouyer */
269 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
270 1.137 bouyer
271 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
272 1.207 thorpej if ((atac->atac_cap &
273 1.207 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32)
274 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
275 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
276 1.137 bouyer continue;
277 1.137 bouyer
278 1.144 briggs /* Shortcut in case we've been shutdown */
279 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
280 1.164 thorpej return;
281 1.144 briggs
282 1.137 bouyer /* issue an identify, to try to detect ghosts */
283 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
284 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
285 1.137 bouyer if (error != CMD_OK) {
286 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
287 1.144 briggs
288 1.144 briggs /* Shortcut in case we've been shutdown */
289 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
290 1.164 thorpej return;
291 1.144 briggs
292 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
293 1.137 bouyer AT_WAIT | AT_POLL, ¶ms);
294 1.137 bouyer }
295 1.137 bouyer if (error == CMD_OK) {
296 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
297 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
298 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
299 1.137 bouyer } else {
300 1.155 bouyer chp->ch_drive[i].drive_flags &=
301 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
302 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
303 1.207 thorpej atac->atac_dev.dv_xname,
304 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
305 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
306 1.137 bouyer continue;
307 1.137 bouyer /*
308 1.137 bouyer * Pre-ATA drive ?
309 1.137 bouyer * Test registers writability (Error register not
310 1.137 bouyer * writable, but cyllo is), then try an ATA command.
311 1.137 bouyer */
312 1.203 thorpej if (wdc->select)
313 1.169 thorpej wdc->select(chp,i);
314 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
315 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
316 1.137 bouyer delay(10); /* 400ns delay */
317 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
318 1.157 fvdl 0, 0x58);
319 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
320 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
321 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
322 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
323 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
324 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
325 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
326 1.137 bouyer "writability failed\n",
327 1.207 thorpej atac->atac_dev.dv_xname,
328 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
329 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
330 1.155 bouyer continue;
331 1.137 bouyer }
332 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
333 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
334 1.207 thorpej atac->atac_dev.dv_xname,
335 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
336 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
337 1.137 bouyer continue;
338 1.137 bouyer }
339 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
340 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
341 1.137 bouyer delay(10); /* 400ns delay */
342 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
343 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
344 1.207 thorpej atac->atac_dev.dv_xname,
345 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
346 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
347 1.155 bouyer } else {
348 1.155 bouyer chp->ch_drive[0].drive_flags &=
349 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
350 1.155 bouyer chp->ch_drive[1].drive_flags &=
351 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
352 1.137 bouyer }
353 1.137 bouyer }
354 1.137 bouyer }
355 1.164 thorpej }
356 1.164 thorpej
357 1.2 bouyer int
358 1.205 thorpej wdcprobe(struct ata_channel *chp)
359 1.12 cgd {
360 1.163 thorpej
361 1.163 thorpej return (wdcprobe1(chp, 1));
362 1.137 bouyer }
363 1.137 bouyer
364 1.167 thorpej static int
365 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
366 1.137 bouyer {
367 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
368 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
369 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
370 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
371 1.31 bouyer u_int8_t ret_value = 0x03;
372 1.31 bouyer u_int8_t drive;
373 1.156 bouyer int s;
374 1.31 bouyer
375 1.31 bouyer /*
376 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
377 1.31 bouyer */
378 1.31 bouyer
379 1.174 bouyer s = splbio();
380 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
381 1.107 dbj
382 1.207 thorpej if (wdc->select)
383 1.169 thorpej wdc->select(chp,0);
384 1.137 bouyer
385 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
386 1.43 kenh WDSD_IBM);
387 1.131 mycroft delay(10); /* 400ns delay */
388 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
389 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
390 1.107 dbj
391 1.207 thorpej if (wdc->select)
392 1.169 thorpej wdc->select(chp,1);
393 1.137 bouyer
394 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
395 1.43 kenh WDSD_IBM | 0x10);
396 1.131 mycroft delay(10); /* 400ns delay */
397 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
398 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
399 1.43 kenh
400 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
401 1.207 thorpej atac->atac_dev.dv_xname,
402 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
403 1.43 kenh
404 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
405 1.43 kenh ret_value &= ~0x01;
406 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
407 1.43 kenh ret_value &= ~0x02;
408 1.125 mycroft /* Register writability test, drive 0. */
409 1.125 mycroft if (ret_value & 0x01) {
410 1.207 thorpej if (wdc->select)
411 1.169 thorpej wdc->select(chp,0);
412 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
413 1.157 fvdl 0, WDSD_IBM);
414 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
415 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
416 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
417 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
418 1.174 bouyer if (cl != 0x02) {
419 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
420 1.174 bouyer "got 0x%x != 0x02\n",
421 1.207 thorpej atac->atac_dev.dv_xname,
422 1.174 bouyer chp->ch_channel, cl),
423 1.174 bouyer DEBUG_PROBE);
424 1.125 mycroft ret_value &= ~0x01;
425 1.174 bouyer }
426 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
427 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
428 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
429 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
430 1.174 bouyer if (cl != 0x01) {
431 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
432 1.174 bouyer "got 0x%x != 0x01\n",
433 1.207 thorpej atac->atac_dev.dv_xname,
434 1.174 bouyer chp->ch_channel, cl),
435 1.174 bouyer DEBUG_PROBE);
436 1.125 mycroft ret_value &= ~0x01;
437 1.174 bouyer }
438 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
439 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
440 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
441 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
442 1.174 bouyer if (cl != 0x01) {
443 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
444 1.174 bouyer "got 0x%x != 0x01\n",
445 1.207 thorpej atac->atac_dev.dv_xname,
446 1.174 bouyer chp->ch_channel, cl),
447 1.174 bouyer DEBUG_PROBE);
448 1.125 mycroft ret_value &= ~0x01;
449 1.174 bouyer }
450 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
451 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
452 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
453 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
454 1.174 bouyer if (cl != 0x02) {
455 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
456 1.174 bouyer "got 0x%x != 0x02\n",
457 1.207 thorpej atac->atac_dev.dv_xname,
458 1.174 bouyer chp->ch_channel, cl),
459 1.174 bouyer DEBUG_PROBE);
460 1.125 mycroft ret_value &= ~0x01;
461 1.174 bouyer }
462 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
463 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
464 1.174 bouyer if (cl != 0x01) {
465 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
466 1.174 bouyer "got 0x%x != 0x01\n",
467 1.207 thorpej atac->atac_dev.dv_xname,
468 1.174 bouyer chp->ch_channel, cl),
469 1.174 bouyer DEBUG_PROBE);
470 1.131 mycroft ret_value &= ~0x01;
471 1.174 bouyer }
472 1.125 mycroft }
473 1.125 mycroft /* Register writability test, drive 1. */
474 1.125 mycroft if (ret_value & 0x02) {
475 1.207 thorpej if (wdc->select)
476 1.169 thorpej wdc->select(chp,1);
477 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
478 1.157 fvdl 0, WDSD_IBM | 0x10);
479 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
480 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
481 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
482 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
483 1.174 bouyer if (cl != 0x02) {
484 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
485 1.174 bouyer "got 0x%x != 0x02\n",
486 1.207 thorpej atac->atac_dev.dv_xname,
487 1.174 bouyer chp->ch_channel, cl),
488 1.174 bouyer DEBUG_PROBE);
489 1.125 mycroft ret_value &= ~0x02;
490 1.174 bouyer }
491 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
492 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
493 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
494 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
495 1.174 bouyer if (cl != 0x01) {
496 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
497 1.174 bouyer "got 0x%x != 0x01\n",
498 1.207 thorpej atac->atac_dev.dv_xname,
499 1.174 bouyer chp->ch_channel, cl),
500 1.174 bouyer DEBUG_PROBE);
501 1.125 mycroft ret_value &= ~0x02;
502 1.174 bouyer }
503 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
504 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
505 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
506 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
507 1.174 bouyer if (cl != 0x01) {
508 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
509 1.174 bouyer "got 0x%x != 0x01\n",
510 1.207 thorpej atac->atac_dev.dv_xname,
511 1.174 bouyer chp->ch_channel, cl),
512 1.174 bouyer DEBUG_PROBE);
513 1.125 mycroft ret_value &= ~0x02;
514 1.174 bouyer }
515 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
516 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
517 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
518 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
519 1.174 bouyer if (cl != 0x02) {
520 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
521 1.174 bouyer "got 0x%x != 0x02\n",
522 1.207 thorpej atac->atac_dev.dv_xname,
523 1.174 bouyer chp->ch_channel, cl),
524 1.174 bouyer DEBUG_PROBE);
525 1.125 mycroft ret_value &= ~0x02;
526 1.174 bouyer }
527 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
528 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
529 1.174 bouyer if (cl != 0x01) {
530 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
531 1.174 bouyer "got 0x%x != 0x01\n",
532 1.207 thorpej atac->atac_dev.dv_xname,
533 1.174 bouyer chp->ch_channel, cl),
534 1.174 bouyer DEBUG_PROBE);
535 1.131 mycroft ret_value &= ~0x02;
536 1.174 bouyer }
537 1.125 mycroft }
538 1.137 bouyer
539 1.174 bouyer if (ret_value == 0) {
540 1.174 bouyer splx(s);
541 1.137 bouyer return 0;
542 1.174 bouyer }
543 1.62 bouyer }
544 1.31 bouyer
545 1.174 bouyer
546 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
547 1.174 bouyer /*
548 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
549 1.174 bouyer * ATAPI device out there which don't react to the bus reset
550 1.174 bouyer */
551 1.174 bouyer if (ret_value & 0x01) {
552 1.207 thorpej if (wdc->select)
553 1.174 bouyer wdc->select(chp,0);
554 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
555 1.174 bouyer 0, WDSD_IBM);
556 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
557 1.174 bouyer ATAPI_SOFT_RESET);
558 1.174 bouyer }
559 1.174 bouyer if (ret_value & 0x02) {
560 1.207 thorpej if (wdc->select)
561 1.174 bouyer wdc->select(chp,0);
562 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
563 1.174 bouyer 0, WDSD_IBM | 0x10);
564 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
565 1.174 bouyer ATAPI_SOFT_RESET);
566 1.174 bouyer }
567 1.156 bouyer
568 1.175 bouyer delay(5000);
569 1.181 bouyer #endif
570 1.175 bouyer
571 1.207 thorpej if (wdc->select)
572 1.169 thorpej wdc->select(chp,0);
573 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
574 1.137 bouyer delay(10); /* 400ns delay */
575 1.174 bouyer /* assert SRST, wait for reset to complete */
576 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
577 1.137 bouyer WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
578 1.172 bouyer DELAY(1000);
579 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
580 1.172 bouyer WDCTL_IDS | WDCTL_4BIT);
581 1.137 bouyer DELAY(2000);
582 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
583 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
584 1.137 bouyer delay(10); /* 400ns delay */
585 1.156 bouyer /* ACK interrupt in case there is one pending left (Promise ATA100) */
586 1.207 thorpej if (wdc->irqack != NULL)
587 1.169 thorpej wdc->irqack(chp);
588 1.156 bouyer splx(s);
589 1.137 bouyer
590 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
591 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
592 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
593 1.137 bouyer ret_value), DEBUG_PROBE);
594 1.12 cgd
595 1.137 bouyer /* if reset failed, there's nothing here */
596 1.137 bouyer if (ret_value == 0)
597 1.137 bouyer return 0;
598 1.67 bouyer
599 1.12 cgd /*
600 1.167 thorpej * Test presence of drives. First test register signatures looking
601 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
602 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
603 1.167 thorpej * later in attach routine.
604 1.12 cgd */
605 1.137 bouyer for (drive = 0; drive < 2; drive++) {
606 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
607 1.137 bouyer continue;
608 1.207 thorpej if (wdc->select)
609 1.169 thorpej wdc->select(chp,drive);
610 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
611 1.137 bouyer WDSD_IBM | (drive << 4));
612 1.137 bouyer delay(10); /* 400ns delay */
613 1.137 bouyer /* Save registers contents */
614 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
615 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
616 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
617 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
618 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
619 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
620 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
621 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
622 1.137 bouyer
623 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
624 1.137 bouyer "cl=0x%x ch=0x%x\n",
625 1.207 thorpej atac->atac_dev.dv_xname,
626 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
627 1.31 bouyer /*
628 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
629 1.137 bouyer * we get wrong values here, so ignore it.
630 1.31 bouyer */
631 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
632 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
633 1.137 bouyer } else {
634 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
635 1.169 thorpej if (wdc == NULL ||
636 1.169 thorpej (wdc->cap & WDC_CAPABILITY_PREATA) != 0)
637 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
638 1.137 bouyer }
639 1.31 bouyer }
640 1.137 bouyer return (ret_value);
641 1.137 bouyer }
642 1.31 bouyer
643 1.137 bouyer void
644 1.205 thorpej wdcattach(struct ata_channel *chp)
645 1.137 bouyer {
646 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
647 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
648 1.32 bouyer
649 1.205 thorpej /*
650 1.205 thorpej * Start out assuming 2 drives. This may change as we probe
651 1.205 thorpej * drives.
652 1.205 thorpej */
653 1.205 thorpej chp->ch_ndrive = 2;
654 1.205 thorpej
655 1.191 mycroft /* default data transfer methods */
656 1.210 thorpej if (wdc->datain_pio == NULL)
657 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
658 1.210 thorpej if (wdc->dataout_pio == NULL)
659 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
660 1.191 mycroft
661 1.137 bouyer /* initialise global data */
662 1.208 thorpej if (atac->atac_bustype_ata == NULL)
663 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
664 1.207 thorpej if (atac->atac_probe == NULL)
665 1.207 thorpej atac->atac_probe = wdc_drvprobe;
666 1.208 thorpej #if NATAPIBUS > 0
667 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
668 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
669 1.208 thorpej #endif
670 1.198 thorpej
671 1.210 thorpej ata_channel_attach(chp);
672 1.74 enami }
673 1.74 enami
674 1.163 thorpej int
675 1.163 thorpej wdcactivate(struct device *self, enum devact act)
676 1.137 bouyer {
677 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
678 1.137 bouyer int s, i, error = 0;
679 1.137 bouyer
680 1.137 bouyer s = splbio();
681 1.137 bouyer switch (act) {
682 1.137 bouyer case DVACT_ACTIVATE:
683 1.137 bouyer error = EOPNOTSUPP;
684 1.137 bouyer break;
685 1.137 bouyer
686 1.137 bouyer case DVACT_DEACTIVATE:
687 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
688 1.207 thorpej error =
689 1.207 thorpej config_deactivate(atac->atac_channels[i]->atabus);
690 1.137 bouyer if (error)
691 1.137 bouyer break;
692 1.137 bouyer }
693 1.137 bouyer break;
694 1.137 bouyer }
695 1.137 bouyer splx(s);
696 1.137 bouyer return (error);
697 1.137 bouyer }
698 1.137 bouyer
699 1.137 bouyer int
700 1.163 thorpej wdcdetach(struct device *self, int flags)
701 1.137 bouyer {
702 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
703 1.205 thorpej struct ata_channel *chp;
704 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
705 1.137 bouyer int i, error = 0;
706 1.137 bouyer
707 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
708 1.207 thorpej chp = atac->atac_channels[i];
709 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
710 1.207 thorpej atac->atac_dev.dv_xname, chp->atabus->dv_xname),
711 1.207 thorpej DEBUG_DETACH);
712 1.137 bouyer error = config_detach(chp->atabus, flags);
713 1.137 bouyer if (error)
714 1.137 bouyer break;
715 1.137 bouyer }
716 1.188 mycroft if (adapt->adapt_refcnt != 0) {
717 1.188 mycroft #ifdef DIAGNOSTIC
718 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
719 1.188 mycroft #endif
720 1.207 thorpej (void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
721 1.188 mycroft }
722 1.137 bouyer return (error);
723 1.137 bouyer }
724 1.137 bouyer
725 1.31 bouyer /* restart an interrupted I/O */
726 1.31 bouyer void
727 1.163 thorpej wdcrestart(void *v)
728 1.31 bouyer {
729 1.205 thorpej struct ata_channel *chp = v;
730 1.31 bouyer int s;
731 1.2 bouyer
732 1.31 bouyer s = splbio();
733 1.202 thorpej atastart(chp);
734 1.31 bouyer splx(s);
735 1.2 bouyer }
736 1.31 bouyer
737 1.2 bouyer
738 1.31 bouyer /*
739 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
740 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
741 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
742 1.31 bouyer * the next chunk if so.
743 1.31 bouyer */
744 1.12 cgd int
745 1.163 thorpej wdcintr(void *arg)
746 1.12 cgd {
747 1.205 thorpej struct ata_channel *chp = arg;
748 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
749 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
750 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
751 1.165 thorpej struct ata_xfer *xfer;
752 1.76 bouyer int ret;
753 1.12 cgd
754 1.207 thorpej if ((atac->atac_dev.dv_flags & DVF_ACTIVE) == 0) {
755 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
756 1.80 enami DEBUG_INTR);
757 1.80 enami return (0);
758 1.80 enami }
759 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
760 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
761 1.113 bouyer /* try to clear the pending interrupt anyway */
762 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
763 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
764 1.80 enami return (0);
765 1.31 bouyer }
766 1.12 cgd
767 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
768 1.186 bouyer xfer = chp->ch_queue->active_xfer;
769 1.186 bouyer #ifdef DIAGNOSTIC
770 1.186 bouyer if (xfer == NULL)
771 1.186 bouyer panic("wdcintr: no xfer");
772 1.186 bouyer #endif
773 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
774 1.169 thorpej wdc->dma_status =
775 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
776 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
777 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
778 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
779 1.84 bouyer return 0;
780 1.84 bouyer }
781 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
782 1.84 bouyer }
783 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
784 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
785 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
786 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
787 1.76 bouyer return (ret);
788 1.12 cgd }
789 1.12 cgd
790 1.31 bouyer /* Put all disk in RESET state */
791 1.125 mycroft void
792 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
793 1.2 bouyer {
794 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
795 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
796 1.207 thorpej
797 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
798 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
799 1.34 bouyer DEBUG_FUNCS);
800 1.182 bouyer
801 1.211 thorpej ata_reset_channel(chp, flags);
802 1.182 bouyer }
803 1.182 bouyer
804 1.183 bouyer void
805 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
806 1.182 bouyer {
807 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
808 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
809 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
810 1.182 bouyer
811 1.186 bouyer TAILQ_INIT(&reset_xfer);
812 1.184 bouyer
813 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
814 1.184 bouyer
815 1.186 bouyer /*
816 1.186 bouyer * if the current command if on an ATAPI device, issue a
817 1.186 bouyer * ATAPI_SOFT_RESET
818 1.186 bouyer */
819 1.186 bouyer xfer = chp->ch_queue->active_xfer;
820 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
821 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
822 1.186 bouyer if (flags & AT_WAIT)
823 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
824 1.186 bouyer else
825 1.186 bouyer delay(1000);
826 1.186 bouyer }
827 1.186 bouyer
828 1.184 bouyer /* reset the channel */
829 1.186 bouyer if (flags & AT_WAIT)
830 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
831 1.186 bouyer else
832 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
833 1.184 bouyer
834 1.184 bouyer /*
835 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
836 1.184 bouyer * to recover.
837 1.184 bouyer */
838 1.184 bouyer if (flags & AT_WAIT)
839 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
840 1.184 bouyer else
841 1.184 bouyer delay(1000);
842 1.182 bouyer /*
843 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
844 1.182 bouyer * the other channel if the current xfer is running on it.
845 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
846 1.182 bouyer */
847 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
848 1.186 bouyer /*
849 1.186 bouyer * move all xfers queued for this channel to the reset queue,
850 1.186 bouyer * and then process the current xfer and then the reset queue.
851 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
852 1.186 bouyer * may requeue commands.
853 1.186 bouyer */
854 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
855 1.186 bouyer xfer != NULL; xfer = next_xfer) {
856 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
857 1.186 bouyer if (xfer->c_chp != chp)
858 1.186 bouyer continue;
859 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
860 1.186 bouyer xfer, c_xferchain);
861 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
862 1.186 bouyer }
863 1.186 bouyer xfer = chp->ch_queue->active_xfer;
864 1.184 bouyer if (xfer) {
865 1.184 bouyer if (xfer->c_chp != chp)
866 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
867 1.184 bouyer else {
868 1.186 bouyer callout_stop(&chp->ch_callout);
869 1.184 bouyer /*
870 1.184 bouyer * If we're waiting for DMA, stop the
871 1.184 bouyer * DMA engine
872 1.184 bouyer */
873 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
874 1.207 thorpej (*wdc->dma_finish)(
875 1.207 thorpej wdc->dma_arg,
876 1.184 bouyer chp->ch_channel,
877 1.184 bouyer xfer->c_drive,
878 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
879 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
880 1.184 bouyer }
881 1.186 bouyer chp->ch_queue->active_xfer = NULL;
882 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
883 1.186 bouyer xfer->c_kill_xfer(
884 1.186 bouyer chp, xfer, KILL_RESET);
885 1.184 bouyer }
886 1.184 bouyer }
887 1.186 bouyer
888 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
889 1.183 bouyer xfer != NULL; xfer = next_xfer) {
890 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
891 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
892 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
893 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
894 1.182 bouyer }
895 1.182 bouyer }
896 1.31 bouyer }
897 1.12 cgd
898 1.31 bouyer int
899 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
900 1.31 bouyer {
901 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
902 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
903 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
904 1.31 bouyer int drv_mask1, drv_mask2;
905 1.156 bouyer int s = 0;
906 1.2 bouyer
907 1.203 thorpej if (wdc->select)
908 1.169 thorpej wdc->select(chp,0);
909 1.156 bouyer if (poll != RESET_SLEEP)
910 1.156 bouyer s = splbio();
911 1.157 fvdl /* master */
912 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
913 1.131 mycroft delay(10); /* 400ns delay */
914 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
915 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
916 1.131 mycroft delay(2000);
917 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
918 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
919 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
920 1.131 mycroft delay(10); /* 400ns delay */
921 1.156 bouyer if (poll != RESET_SLEEP) {
922 1.203 thorpej if (wdc->irqack)
923 1.169 thorpej wdc->irqack(chp);
924 1.156 bouyer splx(s);
925 1.156 bouyer }
926 1.2 bouyer
927 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
928 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
929 1.137 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
930 1.137 bouyer (poll == RESET_SLEEP) ? 0 : 1);
931 1.137 bouyer if (drv_mask2 != drv_mask1) {
932 1.31 bouyer printf("%s channel %d: reset failed for",
933 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel);
934 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
935 1.31 bouyer printf(" drive 0");
936 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
937 1.31 bouyer printf(" drive 1");
938 1.31 bouyer printf("\n");
939 1.31 bouyer }
940 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
941 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
942 1.31 bouyer }
943 1.31 bouyer
944 1.31 bouyer static int
945 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
946 1.31 bouyer {
947 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
948 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
949 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
950 1.137 bouyer int timeout, nloop;
951 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
952 1.204 thorpej #ifdef ATADEBUG
953 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
954 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
955 1.70 bouyer #endif
956 1.137 bouyer
957 1.137 bouyer if (poll)
958 1.137 bouyer nloop = WDCNDELAY_RST;
959 1.137 bouyer else
960 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
961 1.31 bouyer /* wait for BSY to deassert */
962 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
963 1.174 bouyer if ((drv_mask & 0x01) != 0) {
964 1.203 thorpej if (wdc && wdc->select)
965 1.174 bouyer wdc->select(chp,0);
966 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
967 1.174 bouyer 0, WDSD_IBM); /* master */
968 1.174 bouyer delay(10);
969 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
970 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
971 1.204 thorpej #ifdef ATADEBUG
972 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
973 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
974 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
975 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
976 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
977 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
978 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
979 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
980 1.70 bouyer #endif
981 1.174 bouyer }
982 1.174 bouyer if ((drv_mask & 0x02) != 0) {
983 1.203 thorpej if (wdc && wdc->select)
984 1.174 bouyer wdc->select(chp,1);
985 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
986 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
987 1.174 bouyer delay(10);
988 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
989 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
990 1.204 thorpej #ifdef ATADEBUG
991 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
992 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
993 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
994 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
995 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
996 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
997 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
998 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
999 1.70 bouyer #endif
1000 1.174 bouyer }
1001 1.31 bouyer
1002 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1003 1.31 bouyer /* no master */
1004 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1005 1.31 bouyer /* No master, slave is ready, it's done */
1006 1.65 bouyer goto end;
1007 1.31 bouyer }
1008 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1009 1.31 bouyer /* no slave */
1010 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1011 1.31 bouyer /* No slave, master is ready, it's done */
1012 1.65 bouyer goto end;
1013 1.31 bouyer }
1014 1.2 bouyer } else {
1015 1.31 bouyer /* Wait for both master and slave to be ready */
1016 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1017 1.65 bouyer goto end;
1018 1.2 bouyer }
1019 1.2 bouyer }
1020 1.137 bouyer if (poll)
1021 1.137 bouyer delay(WDCDELAY);
1022 1.137 bouyer else
1023 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1024 1.2 bouyer }
1025 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1026 1.31 bouyer if (st0 & WDCS_BSY)
1027 1.31 bouyer drv_mask &= ~0x01;
1028 1.31 bouyer if (st1 & WDCS_BSY)
1029 1.31 bouyer drv_mask &= ~0x02;
1030 1.65 bouyer end:
1031 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1032 1.70 bouyer "cl=0x%x ch=0x%x\n",
1033 1.207 thorpej atac->atac_dev.dv_xname,
1034 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1035 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1036 1.70 bouyer "cl=0x%x ch=0x%x\n",
1037 1.207 thorpej atac->atac_dev.dv_xname,
1038 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1039 1.70 bouyer
1040 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1041 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1042 1.149 bouyer st0, st1), DEBUG_PROBE);
1043 1.65 bouyer
1044 1.31 bouyer return drv_mask;
1045 1.2 bouyer }
1046 1.2 bouyer
1047 1.2 bouyer /*
1048 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1049 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1050 1.2 bouyer */
1051 1.167 thorpej static int
1052 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1053 1.2 bouyer {
1054 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1055 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1056 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1057 1.31 bouyer u_char status;
1058 1.31 bouyer int time = 0;
1059 1.60 abs
1060 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1061 1.207 thorpej atac->atac_dev.dv_xname,
1062 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1063 1.31 bouyer chp->ch_error = 0;
1064 1.31 bouyer
1065 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1066 1.2 bouyer
1067 1.31 bouyer for (;;) {
1068 1.31 bouyer chp->ch_status = status =
1069 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1070 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1071 1.31 bouyer break;
1072 1.31 bouyer if (++time > timeout) {
1073 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1074 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1075 1.87 bouyer time, status,
1076 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1077 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1078 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1079 1.137 bouyer return(WDCWAIT_TOUT);
1080 1.31 bouyer }
1081 1.31 bouyer delay(WDCDELAY);
1082 1.2 bouyer }
1083 1.204 thorpej #ifdef ATADEBUG
1084 1.204 thorpej if (time > 0 && (atadebug_mask & DEBUG_DELAY))
1085 1.137 bouyer printf("__wdcwait: did busy-wait, time=%d\n", time);
1086 1.87 bouyer #endif
1087 1.31 bouyer if (status & WDCS_ERR)
1088 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1089 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1090 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1091 1.31 bouyer /* After autoconfig, there should be no long delays. */
1092 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
1093 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1094 1.31 bouyer if (xfer == NULL)
1095 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1096 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1097 1.31 bouyer WDCDELAY * time);
1098 1.31 bouyer else
1099 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1100 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1101 1.31 bouyer xfer->drive,
1102 1.31 bouyer WDCDELAY * time);
1103 1.2 bouyer }
1104 1.2 bouyer #endif
1105 1.137 bouyer return(WDCWAIT_OK);
1106 1.137 bouyer }
1107 1.137 bouyer
1108 1.137 bouyer /*
1109 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1110 1.137 bouyer * thread if possible
1111 1.137 bouyer */
1112 1.137 bouyer int
1113 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1114 1.137 bouyer {
1115 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1116 1.137 bouyer
1117 1.137 bouyer if (timeout_hz == 0 ||
1118 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1119 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1120 1.137 bouyer else {
1121 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1122 1.137 bouyer if (error != 0) {
1123 1.205 thorpej if ((chp->ch_flags & ATACH_TH_RUN) ||
1124 1.147 bouyer (flags & AT_WAIT)) {
1125 1.137 bouyer /*
1126 1.147 bouyer * we're running in the channel thread
1127 1.147 bouyer * or some userland thread context
1128 1.137 bouyer */
1129 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1130 1.137 bouyer if (__wdcwait(chp, mask, bits,
1131 1.137 bouyer WDCDELAY_POLL) == 0) {
1132 1.137 bouyer error = 0;
1133 1.137 bouyer break;
1134 1.137 bouyer }
1135 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1136 1.137 bouyer }
1137 1.137 bouyer } else {
1138 1.137 bouyer /*
1139 1.137 bouyer * we're probably in interrupt context,
1140 1.137 bouyer * ask the thread to come back here
1141 1.137 bouyer */
1142 1.147 bouyer #ifdef DIAGNOSTIC
1143 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1144 1.148 bouyer panic("wdcwait: queue_freeze");
1145 1.147 bouyer #endif
1146 1.148 bouyer chp->ch_queue->queue_freeze++;
1147 1.170 thorpej wakeup(&chp->ch_thread);
1148 1.137 bouyer return(WDCWAIT_THR);
1149 1.137 bouyer }
1150 1.137 bouyer }
1151 1.137 bouyer }
1152 1.163 thorpej return (error);
1153 1.2 bouyer }
1154 1.2 bouyer
1155 1.137 bouyer
1156 1.84 bouyer /*
1157 1.84 bouyer * Busy-wait for DMA to complete
1158 1.84 bouyer */
1159 1.84 bouyer int
1160 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1161 1.84 bouyer {
1162 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1163 1.84 bouyer int time;
1164 1.169 thorpej
1165 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
1166 1.169 thorpej wdc->dma_status =
1167 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1168 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1169 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1170 1.84 bouyer return 0;
1171 1.84 bouyer delay(WDCDELAY);
1172 1.84 bouyer }
1173 1.84 bouyer /* timeout, force a DMA halt */
1174 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1175 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1176 1.84 bouyer return 1;
1177 1.84 bouyer }
1178 1.84 bouyer
1179 1.31 bouyer void
1180 1.163 thorpej wdctimeout(void *arg)
1181 1.2 bouyer {
1182 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1183 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1184 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1185 1.31 bouyer int s;
1186 1.2 bouyer
1187 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1188 1.31 bouyer
1189 1.31 bouyer s = splbio();
1190 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1191 1.31 bouyer __wdcerror(chp, "lost interrupt");
1192 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1193 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1194 1.88 mrg xfer->c_bcount,
1195 1.88 mrg xfer->c_skip);
1196 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1197 1.169 thorpej wdc->dma_status =
1198 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1199 1.185 bouyer chp->ch_channel, xfer->c_drive,
1200 1.185 bouyer WDC_DMAEND_ABRT);
1201 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1202 1.84 bouyer }
1203 1.31 bouyer /*
1204 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1205 1.31 bouyer * it will do what's needed. Else, it will take the needed
1206 1.31 bouyer * action (reset the device).
1207 1.70 bouyer * Before that we need to reinstall the timeout callback,
1208 1.70 bouyer * in case it will miss another irq while in this transfer
1209 1.70 bouyer * We arbitray chose it to be 1s
1210 1.31 bouyer */
1211 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1212 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1213 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1214 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1215 1.31 bouyer } else
1216 1.31 bouyer __wdcerror(chp, "missing untimeout");
1217 1.31 bouyer splx(s);
1218 1.2 bouyer }
1219 1.2 bouyer
1220 1.2 bouyer int
1221 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1222 1.31 bouyer {
1223 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1224 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1225 1.165 thorpej struct ata_xfer *xfer;
1226 1.31 bouyer int s, ret;
1227 1.2 bouyer
1228 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1229 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
1230 1.34 bouyer DEBUG_FUNCS);
1231 1.2 bouyer
1232 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1233 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1234 1.198 thorpej ATAXF_NOSLEEP);
1235 1.31 bouyer if (xfer == NULL) {
1236 1.193 thorpej return ATACMD_TRY_AGAIN;
1237 1.31 bouyer }
1238 1.2 bouyer
1239 1.207 thorpej if (atac->atac_cap & ATAC_CAP_NOIRQ)
1240 1.192 thorpej ata_c->flags |= AT_POLL;
1241 1.192 thorpej if (ata_c->flags & AT_POLL)
1242 1.31 bouyer xfer->c_flags |= C_POLL;
1243 1.165 thorpej xfer->c_drive = drvp->drive;
1244 1.192 thorpej xfer->c_databuf = ata_c->data;
1245 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1246 1.192 thorpej xfer->c_cmd = ata_c;
1247 1.31 bouyer xfer->c_start = __wdccommand_start;
1248 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1249 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1250 1.2 bouyer
1251 1.31 bouyer s = splbio();
1252 1.201 thorpej ata_exec_xfer(chp, xfer);
1253 1.31 bouyer #ifdef DIAGNOSTIC
1254 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1255 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1256 1.118 provos panic("wdc_exec_command: polled command not done");
1257 1.2 bouyer #endif
1258 1.192 thorpej if (ata_c->flags & AT_DONE) {
1259 1.193 thorpej ret = ATACMD_COMPLETE;
1260 1.31 bouyer } else {
1261 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1262 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1263 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1264 1.69 bouyer }
1265 1.193 thorpej ret = ATACMD_COMPLETE;
1266 1.31 bouyer } else {
1267 1.193 thorpej ret = ATACMD_QUEUED;
1268 1.2 bouyer }
1269 1.2 bouyer }
1270 1.31 bouyer splx(s);
1271 1.31 bouyer return ret;
1272 1.2 bouyer }
1273 1.2 bouyer
1274 1.167 thorpej static void
1275 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1276 1.31 bouyer {
1277 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1278 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1279 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1280 1.165 thorpej int drive = xfer->c_drive;
1281 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1282 1.31 bouyer
1283 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1284 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1285 1.34 bouyer DEBUG_FUNCS);
1286 1.31 bouyer
1287 1.203 thorpej if (wdc->select)
1288 1.169 thorpej wdc->select(chp,drive);
1289 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1290 1.31 bouyer WDSD_IBM | (drive << 4));
1291 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1292 1.192 thorpej ata_c->r_st_bmask, ata_c->timeout, ata_c->flags)) {
1293 1.137 bouyer case WDCWAIT_OK:
1294 1.137 bouyer break;
1295 1.137 bouyer case WDCWAIT_TOUT:
1296 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1297 1.31 bouyer __wdccommand_done(chp, xfer);
1298 1.53 bouyer return;
1299 1.137 bouyer case WDCWAIT_THR:
1300 1.137 bouyer return;
1301 1.31 bouyer }
1302 1.192 thorpej if (ata_c->flags & AT_POLL) {
1303 1.135 bouyer /* polled command, disable interrupts */
1304 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1305 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1306 1.135 bouyer }
1307 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1308 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1309 1.139 bouyer
1310 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1311 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1312 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1313 1.81 thorpej wdctimeout, chp);
1314 1.31 bouyer return;
1315 1.2 bouyer }
1316 1.2 bouyer /*
1317 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1318 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1319 1.2 bouyer */
1320 1.134 mycroft delay(10); /* 400ns delay */
1321 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1322 1.2 bouyer }
1323 1.2 bouyer
1324 1.167 thorpej static int
1325 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1326 1.2 bouyer {
1327 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1328 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1329 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1330 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1331 1.192 thorpej int bcount = ata_c->bcount;
1332 1.192 thorpej char *data = ata_c->data;
1333 1.137 bouyer int wflags;
1334 1.137 bouyer
1335 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1336 1.137 bouyer /* both wait and poll, we can tsleep here */
1337 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1338 1.137 bouyer } else {
1339 1.137 bouyer wflags = AT_POLL;
1340 1.137 bouyer }
1341 1.31 bouyer
1342 1.163 thorpej again:
1343 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1344 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1345 1.165 thorpej DEBUG_INTR);
1346 1.137 bouyer /*
1347 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1348 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1349 1.137 bouyer * penalty for the extra regiter write is acceptable,
1350 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1351 1.137 bouyer */
1352 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1353 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1354 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1355 1.114 bouyer /*
1356 1.114 bouyer * We have completed a data xfer. The drive should now be
1357 1.114 bouyer * in its initial state
1358 1.114 bouyer */
1359 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1360 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1361 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1362 1.114 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1363 1.114 bouyer return 0; /* IRQ was not for us */
1364 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1365 1.114 bouyer }
1366 1.131 mycroft goto out;
1367 1.114 bouyer }
1368 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1369 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1370 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1371 1.63 bouyer return 0; /* IRQ was not for us */
1372 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1373 1.131 mycroft goto out;
1374 1.2 bouyer }
1375 1.203 thorpej if (wdc->irqack)
1376 1.169 thorpej wdc->irqack(chp);
1377 1.192 thorpej if (ata_c->flags & AT_READ) {
1378 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1379 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1380 1.131 mycroft goto out;
1381 1.131 mycroft }
1382 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1383 1.205 thorpej bus_space_read_multi_4(wdr->data32iot, wdr->data32ioh,
1384 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1385 1.31 bouyer data += bcount & 0xfffffffc;
1386 1.31 bouyer bcount = bcount & 0x03;
1387 1.31 bouyer }
1388 1.31 bouyer if (bcount > 0)
1389 1.191 mycroft wdc->datain_pio(chp, DRIVE_NOSTREAM, data, bcount);
1390 1.114 bouyer /* at this point the drive should be in its initial state */
1391 1.192 thorpej ata_c->flags |= AT_XFDONE;
1392 1.137 bouyer /* XXX should read status register here ? */
1393 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1394 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1395 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1396 1.131 mycroft goto out;
1397 1.131 mycroft }
1398 1.165 thorpej if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
1399 1.205 thorpej bus_space_write_multi_4(wdr->data32iot, wdr->data32ioh,
1400 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1401 1.31 bouyer data += bcount & 0xfffffffc;
1402 1.31 bouyer bcount = bcount & 0x03;
1403 1.31 bouyer }
1404 1.31 bouyer if (bcount > 0)
1405 1.191 mycroft wdc->dataout_pio(chp, DRIVE_NOSTREAM, data, bcount);
1406 1.192 thorpej ata_c->flags |= AT_XFDONE;
1407 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1408 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1409 1.114 bouyer callout_reset(&chp->ch_callout,
1410 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1411 1.114 bouyer return 1;
1412 1.114 bouyer } else {
1413 1.114 bouyer goto again;
1414 1.114 bouyer }
1415 1.2 bouyer }
1416 1.163 thorpej out:
1417 1.31 bouyer __wdccommand_done(chp, xfer);
1418 1.31 bouyer return 1;
1419 1.2 bouyer }
1420 1.2 bouyer
1421 1.167 thorpej static void
1422 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1423 1.2 bouyer {
1424 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1425 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1426 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1427 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1428 1.2 bouyer
1429 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1430 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1431 1.165 thorpej DEBUG_FUNCS);
1432 1.70 bouyer
1433 1.70 bouyer
1434 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1435 1.192 thorpej ata_c->flags |= AT_DF;
1436 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1437 1.192 thorpej ata_c->flags |= AT_ERROR;
1438 1.192 thorpej ata_c->r_error = chp->ch_error;
1439 1.31 bouyer }
1440 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1441 1.207 thorpej (atac->atac_dev.dv_flags & DVF_ACTIVE) != 0 &&
1442 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1443 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1444 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1445 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1446 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1447 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1448 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1449 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1450 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1451 1.205 thorpej ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1452 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1453 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1454 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1455 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1456 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1457 1.135 bouyer }
1458 1.186 bouyer callout_stop(&chp->ch_callout);
1459 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1460 1.192 thorpej if (ata_c->flags & AT_POLL) {
1461 1.187 bouyer /* enable interrupts */
1462 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1463 1.187 bouyer WDCTL_4BIT);
1464 1.187 bouyer delay(10); /* some drives need a little delay here */
1465 1.187 bouyer }
1466 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1467 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1468 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1469 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1470 1.187 bouyer } else
1471 1.187 bouyer __wdccommand_done_end(chp, xfer);
1472 1.182 bouyer }
1473 1.137 bouyer
1474 1.182 bouyer static void
1475 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1476 1.182 bouyer {
1477 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1478 1.182 bouyer
1479 1.192 thorpej ata_c->flags |= AT_DONE;
1480 1.198 thorpej ata_free_xfer(chp, xfer);
1481 1.192 thorpej if (ata_c->flags & AT_WAIT)
1482 1.192 thorpej wakeup(ata_c);
1483 1.192 thorpej else if (ata_c->callback)
1484 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1485 1.202 thorpej atastart(chp);
1486 1.31 bouyer return;
1487 1.2 bouyer }
1488 1.2 bouyer
1489 1.182 bouyer static void
1490 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1491 1.182 bouyer int reason)
1492 1.182 bouyer {
1493 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1494 1.182 bouyer
1495 1.182 bouyer switch (reason) {
1496 1.182 bouyer case KILL_GONE:
1497 1.192 thorpej ata_c->flags |= AT_GONE;
1498 1.182 bouyer break;
1499 1.182 bouyer case KILL_RESET:
1500 1.192 thorpej ata_c->flags |= AT_RESET;
1501 1.182 bouyer break;
1502 1.182 bouyer default:
1503 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1504 1.182 bouyer reason);
1505 1.182 bouyer panic("__wdccommand_kill_xfer");
1506 1.182 bouyer }
1507 1.182 bouyer __wdccommand_done_end(chp, xfer);
1508 1.182 bouyer }
1509 1.182 bouyer
1510 1.2 bouyer /*
1511 1.31 bouyer * Send a command. The drive should be ready.
1512 1.2 bouyer * Assumes interrupts are blocked.
1513 1.2 bouyer */
1514 1.31 bouyer void
1515 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1516 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1517 1.178 thorpej u_int8_t features)
1518 1.31 bouyer {
1519 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1520 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1521 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1522 1.163 thorpej
1523 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1524 1.207 thorpej "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
1525 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1526 1.178 thorpej features), DEBUG_FUNCS);
1527 1.31 bouyer
1528 1.203 thorpej if (wdc->select)
1529 1.169 thorpej wdc->select(chp,drive);
1530 1.107 dbj
1531 1.31 bouyer /* Select drive, head, and addressing mode. */
1532 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1533 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1534 1.177 thorpej /* Load parameters into the wd_features register. */
1535 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1536 1.178 thorpej features);
1537 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1538 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1539 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1540 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1541 1.157 fvdl 0, cylin >> 8);
1542 1.108 christos
1543 1.108 christos /* Send command. */
1544 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1545 1.108 christos return;
1546 1.108 christos }
1547 1.108 christos
1548 1.108 christos /*
1549 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1550 1.108 christos * Assumes interrupts are blocked.
1551 1.108 christos */
1552 1.108 christos void
1553 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1554 1.163 thorpej u_int64_t blkno, u_int16_t count)
1555 1.108 christos {
1556 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1557 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1558 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1559 1.163 thorpej
1560 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1561 1.207 thorpej "count=%d\n", atac->atac_dev.dv_xname,
1562 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1563 1.108 christos DEBUG_FUNCS);
1564 1.108 christos
1565 1.203 thorpej if (wdc->select)
1566 1.169 thorpej wdc->select(chp,drive);
1567 1.108 christos
1568 1.108 christos /* Select drive, head, and addressing mode. */
1569 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1570 1.108 christos (drive << 4) | WDSD_LBA);
1571 1.108 christos
1572 1.108 christos /* previous */
1573 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0, 0);
1574 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1575 1.157 fvdl 0, count >> 8);
1576 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1577 1.179 mycroft 0, blkno >> 24);
1578 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1579 1.179 mycroft 0, blkno >> 32);
1580 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1581 1.157 fvdl 0, blkno >> 40);
1582 1.108 christos
1583 1.108 christos /* current */
1584 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0, 0);
1585 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1586 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0, blkno);
1587 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1588 1.179 mycroft 0, blkno >> 8);
1589 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1590 1.157 fvdl 0, blkno >> 16);
1591 1.2 bouyer
1592 1.31 bouyer /* Send command. */
1593 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1594 1.31 bouyer return;
1595 1.2 bouyer }
1596 1.2 bouyer
1597 1.2 bouyer /*
1598 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1599 1.31 bouyer * tested by the caller.
1600 1.2 bouyer */
1601 1.31 bouyer void
1602 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1603 1.2 bouyer {
1604 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1605 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1606 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1607 1.2 bouyer
1608 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1609 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
1610 1.31 bouyer DEBUG_FUNCS);
1611 1.107 dbj
1612 1.203 thorpej if (wdc->select)
1613 1.169 thorpej wdc->select(chp,drive);
1614 1.2 bouyer
1615 1.31 bouyer /* Select drive. */
1616 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1617 1.31 bouyer WDSD_IBM | (drive << 4));
1618 1.2 bouyer
1619 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1620 1.31 bouyer }
1621 1.2 bouyer
1622 1.31 bouyer static void
1623 1.205 thorpej __wdcerror(struct ata_channel *chp, char *msg)
1624 1.2 bouyer {
1625 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1626 1.165 thorpej struct ata_xfer *xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
1627 1.88 mrg
1628 1.2 bouyer if (xfer == NULL)
1629 1.207 thorpej printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
1630 1.31 bouyer msg);
1631 1.2 bouyer else
1632 1.207 thorpej printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
1633 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1634 1.2 bouyer }
1635 1.2 bouyer
1636 1.2 bouyer /*
1637 1.2 bouyer * the bit bucket
1638 1.2 bouyer */
1639 1.2 bouyer void
1640 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1641 1.2 bouyer {
1642 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1643 1.2 bouyer
1644 1.12 cgd for (; size >= 2; size -= 2)
1645 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1646 1.12 cgd if (size)
1647 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1648 1.44 thorpej }
1649 1.44 thorpej
1650 1.93 wrstuden void
1651 1.205 thorpej wdc_datain_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
1652 1.190 mycroft {
1653 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1654 1.190 mycroft
1655 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1656 1.190 mycroft if (flags & DRIVE_CAP32) {
1657 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1658 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1659 1.190 mycroft buf = (char *)buf + (len & ~3);
1660 1.190 mycroft len &= 3;
1661 1.190 mycroft }
1662 1.190 mycroft if (len) {
1663 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1664 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1665 1.190 mycroft }
1666 1.190 mycroft } else {
1667 1.190 mycroft if (flags & DRIVE_CAP32) {
1668 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1669 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1670 1.190 mycroft buf = (char *)buf + (len & ~3);
1671 1.190 mycroft len &= 3;
1672 1.190 mycroft }
1673 1.190 mycroft if (len) {
1674 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1675 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1676 1.190 mycroft }
1677 1.190 mycroft }
1678 1.190 mycroft }
1679 1.190 mycroft
1680 1.190 mycroft void
1681 1.205 thorpej wdc_dataout_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
1682 1.190 mycroft {
1683 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1684 1.190 mycroft
1685 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1686 1.190 mycroft if (flags & DRIVE_CAP32) {
1687 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1688 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1689 1.190 mycroft buf = (char *)buf + (len & ~3);
1690 1.190 mycroft len &= 3;
1691 1.190 mycroft }
1692 1.190 mycroft if (len) {
1693 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1694 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1695 1.190 mycroft }
1696 1.190 mycroft } else {
1697 1.190 mycroft if (flags & DRIVE_CAP32) {
1698 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1699 1.205 thorpej wdr->data32ioh, 0, buf, len >> 2);
1700 1.190 mycroft buf = (char *)buf + (len & ~3);
1701 1.190 mycroft len &= 3;
1702 1.190 mycroft }
1703 1.190 mycroft if (len) {
1704 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1705 1.205 thorpej wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
1706 1.190 mycroft }
1707 1.190 mycroft }
1708 1.190 mycroft }
1709