Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.218
      1  1.218  rearnsha /*	$NetBSD: wdc.c,v 1.218 2005/02/11 21:11:15 rearnsha Exp $ */
      2   1.31    bouyer 
      3   1.31    bouyer /*
      4  1.137    bouyer  * Copyright (c) 1998, 2001, 2003 Manuel Bouyer.  All rights reserved.
      5   1.31    bouyer  *
      6   1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.31    bouyer  * modification, are permitted provided that the following conditions
      8   1.31    bouyer  * are met:
      9   1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.31    bouyer  *    must display the following acknowledgement:
     16   1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     17   1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.31    bouyer  *    derived from this software without specific prior written permission.
     19   1.31    bouyer  *
     20   1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.31    bouyer  */
     31    1.2    bouyer 
     32   1.27   mycroft /*-
     33  1.125   mycroft  * Copyright (c) 1998, 2003 The NetBSD Foundation, Inc.
     34   1.27   mycroft  * All rights reserved.
     35    1.2    bouyer  *
     36   1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     37   1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     38   1.12       cgd  *
     39    1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     40    1.2    bouyer  * modification, are permitted provided that the following conditions
     41    1.2    bouyer  * are met:
     42    1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     43    1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     44    1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45    1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46    1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     47    1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     48    1.2    bouyer  *    must display the following acknowledgement:
     49   1.27   mycroft  *        This product includes software developed by the NetBSD
     50   1.27   mycroft  *        Foundation, Inc. and its contributors.
     51   1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     52   1.27   mycroft  *    contributors may be used to endorse or promote products derived
     53   1.27   mycroft  *    from this software without specific prior written permission.
     54    1.2    bouyer  *
     55   1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     56   1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57   1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58   1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59   1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60   1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61   1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62   1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63   1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64   1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65   1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     66    1.2    bouyer  */
     67    1.2    bouyer 
     68   1.12       cgd /*
     69   1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     70   1.12       cgd  */
     71  1.100     lukem 
     72  1.100     lukem #include <sys/cdefs.h>
     73  1.218  rearnsha __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.218 2005/02/11 21:11:15 rearnsha Exp $");
     74   1.12       cgd 
     75  1.204   thorpej #ifndef ATADEBUG
     76  1.204   thorpej #define ATADEBUG
     77  1.204   thorpej #endif /* ATADEBUG */
     78   1.31    bouyer 
     79    1.2    bouyer #include <sys/param.h>
     80    1.2    bouyer #include <sys/systm.h>
     81    1.2    bouyer #include <sys/kernel.h>
     82    1.2    bouyer #include <sys/conf.h>
     83    1.2    bouyer #include <sys/buf.h>
     84   1.31    bouyer #include <sys/device.h>
     85    1.2    bouyer #include <sys/malloc.h>
     86    1.2    bouyer #include <sys/syslog.h>
     87    1.2    bouyer #include <sys/proc.h>
     88    1.2    bouyer 
     89    1.2    bouyer #include <machine/intr.h>
     90    1.2    bouyer #include <machine/bus.h>
     91    1.2    bouyer 
     92   1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     93   1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     94   1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     95   1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     96   1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
     97   1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
     98   1.16  sakamoto 
     99  1.103    bouyer #include <dev/ata/atavar.h>
    100   1.31    bouyer #include <dev/ata/atareg.h>
    101   1.12       cgd #include <dev/ic/wdcreg.h>
    102   1.12       cgd #include <dev/ic/wdcvar.h>
    103   1.31    bouyer 
    104  1.137    bouyer #include "locators.h"
    105  1.137    bouyer 
    106    1.2    bouyer #include "atapibus.h"
    107  1.106    bouyer #include "wd.h"
    108    1.2    bouyer 
    109   1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    110   1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    111    1.2    bouyer #if 0
    112   1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    113    1.2    bouyer #define WDCNDELAY_DEBUG	50
    114    1.2    bouyer #endif
    115    1.2    bouyer 
    116  1.137    bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
    117  1.137    bouyer #define WDCDELAY_POLL 1 /* ms */
    118  1.137    bouyer 
    119  1.137    bouyer /* timeout for the control commands */
    120  1.137    bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
    121  1.137    bouyer 
    122  1.106    bouyer #if NWD > 0
    123  1.103    bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
    124  1.106    bouyer #else
    125  1.106    bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
    126  1.106    bouyer const struct ata_bustype wdc_ata_bustype = {
    127  1.106    bouyer 	SCSIPI_BUSTYPE_ATA,
    128  1.214     enami 	NULL,				/* wdc_ata_bio */
    129  1.214     enami 	NULL,				/* wdc_reset_drive */
    130  1.214     enami 	wdc_reset_channel,
    131  1.214     enami 	wdc_exec_command,
    132  1.214     enami 	NULL,				/* ata_get_params */
    133  1.214     enami 	NULL,				/* wdc_ata_addref */
    134  1.214     enami 	NULL,				/* wdc_ata_delref */
    135  1.214     enami 	NULL				/* ata_kill_pending */
    136  1.106    bouyer };
    137  1.106    bouyer #endif
    138  1.102    bouyer 
    139  1.213   thorpej /* Flags to wdcreset(). */
    140  1.213   thorpej #define	RESET_POLL	1
    141  1.213   thorpej #define	RESET_SLEEP	0	/* wdcreset() will use tsleep() */
    142  1.213   thorpej 
    143  1.213   thorpej static int	wdcprobe1(struct ata_channel *, int);
    144  1.213   thorpej static int	wdcreset(struct ata_channel *, int);
    145  1.213   thorpej static void	__wdcerror(struct ata_channel *, char *);
    146  1.205   thorpej static int	__wdcwait_reset(struct ata_channel *, int, int);
    147  1.205   thorpej static void	__wdccommand_done(struct ata_channel *, struct ata_xfer *);
    148  1.205   thorpej static void	__wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
    149  1.205   thorpej static void	__wdccommand_kill_xfer(struct ata_channel *,
    150  1.182    bouyer 			               struct ata_xfer *, int);
    151  1.205   thorpej static void	__wdccommand_start(struct ata_channel *, struct ata_xfer *);
    152  1.205   thorpej static int	__wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
    153  1.205   thorpej static int	__wdcwait(struct ata_channel *, int, int, int);
    154   1.31    bouyer 
    155  1.213   thorpej static void	wdc_datain_pio(struct ata_channel *, int, void *, size_t);
    156  1.213   thorpej static void	wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
    157  1.213   thorpej 
    158   1.31    bouyer #define DEBUG_INTR   0x01
    159   1.31    bouyer #define DEBUG_XFERS  0x02
    160   1.31    bouyer #define DEBUG_STATUS 0x04
    161   1.31    bouyer #define DEBUG_FUNCS  0x08
    162   1.31    bouyer #define DEBUG_PROBE  0x10
    163   1.74     enami #define DEBUG_DETACH 0x20
    164   1.87    bouyer #define DEBUG_DELAY  0x40
    165  1.204   thorpej #ifdef ATADEBUG
    166  1.204   thorpej extern int atadebug_mask; /* init'ed in ata.c */
    167   1.31    bouyer int wdc_nxfer = 0;
    168  1.204   thorpej #define ATADEBUG_PRINT(args, level)  if (atadebug_mask & (level)) printf args
    169    1.2    bouyer #else
    170  1.204   thorpej #define ATADEBUG_PRINT(args, level)
    171    1.2    bouyer #endif
    172    1.2    bouyer 
    173  1.162   thorpej /*
    174  1.176   thorpej  * Initialize the "shadow register" handles for a standard wdc controller.
    175  1.176   thorpej  */
    176  1.176   thorpej void
    177  1.205   thorpej wdc_init_shadow_regs(struct ata_channel *chp)
    178  1.176   thorpej {
    179  1.206   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    180  1.176   thorpej 
    181  1.205   thorpej 	wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
    182  1.205   thorpej 	wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
    183  1.205   thorpej }
    184  1.205   thorpej 
    185  1.205   thorpej /*
    186  1.205   thorpej  * Allocate a wdc_regs array, based on the number of channels.
    187  1.205   thorpej  */
    188  1.205   thorpej void
    189  1.205   thorpej wdc_allocate_regs(struct wdc_softc *wdc)
    190  1.205   thorpej {
    191  1.205   thorpej 
    192  1.207   thorpej 	wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
    193  1.207   thorpej 			   sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
    194  1.176   thorpej }
    195  1.176   thorpej 
    196  1.162   thorpej /* Test to see controller with at last one attached drive is there.
    197  1.162   thorpej  * Returns a bit for each possible drive found (0x01 for drive 0,
    198  1.162   thorpej  * 0x02 for drive 1).
    199  1.162   thorpej  * Logic:
    200  1.162   thorpej  * - If a status register is at 0xff, assume there is no drive here
    201  1.162   thorpej  *   (ISA has pull-up resistors).  Similarly if the status register has
    202  1.162   thorpej  *   the value we last wrote to the bus (for IDE interfaces without pullups).
    203  1.162   thorpej  *   If no drive at all -> return.
    204  1.162   thorpej  * - reset the controller, wait for it to complete (may take up to 31s !).
    205  1.162   thorpej  *   If timeout -> return.
    206  1.162   thorpej  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    207  1.162   thorpej  * - try an ATA command on the master.
    208  1.162   thorpej  */
    209  1.137    bouyer 
    210  1.164   thorpej static void
    211  1.205   thorpej wdc_drvprobe(struct ata_channel *chp)
    212  1.137    bouyer {
    213  1.137    bouyer 	struct ataparams params;
    214  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    215  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    216  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    217  1.145  christos 	u_int8_t st0 = 0, st1 = 0;
    218  1.212   thorpej 	int i, error, s;
    219  1.137    bouyer 
    220  1.164   thorpej 	if (wdcprobe1(chp, 0) == 0) {
    221  1.164   thorpej 		/* No drives, abort the attach here. */
    222  1.164   thorpej 		return;
    223  1.161   thorpej 	}
    224  1.137    bouyer 
    225  1.137    bouyer 	/* for ATA/OLD drives, wait for DRDY, 3s timeout */
    226  1.137    bouyer 	for (i = 0; i < mstohz(3000); i++) {
    227  1.174    bouyer 		if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
    228  1.207   thorpej 			if (wdc->select)
    229  1.174    bouyer 				wdc->select(chp,0);
    230  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    231  1.174    bouyer 			    0, WDSD_IBM);
    232  1.174    bouyer 			delay(10);	/* 400ns delay */
    233  1.205   thorpej 			st0 = bus_space_read_1(wdr->cmd_iot,
    234  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
    235  1.174    bouyer 		}
    236  1.137    bouyer 
    237  1.174    bouyer 		if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
    238  1.207   thorpej 			if (wdc->select)
    239  1.174    bouyer 				wdc->select(chp,1);
    240  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    241  1.174    bouyer 			    0, WDSD_IBM | 0x10);
    242  1.174    bouyer 			delay(10);	/* 400ns delay */
    243  1.205   thorpej 			st1 = bus_space_read_1(wdr->cmd_iot,
    244  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
    245  1.174    bouyer 		}
    246  1.137    bouyer 
    247  1.137    bouyer 		if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
    248  1.137    bouyer 			== 0 ||
    249  1.137    bouyer 		    (st0 & WDCS_DRDY)) &&
    250  1.137    bouyer 		    ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
    251  1.137    bouyer 			== 0 ||
    252  1.137    bouyer 		    (st1 & WDCS_DRDY)))
    253  1.137    bouyer 			break;
    254  1.164   thorpej 		tsleep(&params, PRIBIO, "atadrdy", 1);
    255  1.137    bouyer 	}
    256  1.212   thorpej 	s = splbio();
    257  1.137    bouyer 	if ((st0 & WDCS_DRDY) == 0)
    258  1.137    bouyer 		chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
    259  1.137    bouyer 	if ((st1 & WDCS_DRDY) == 0)
    260  1.137    bouyer 		chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
    261  1.212   thorpej 	splx(s);
    262  1.137    bouyer 
    263  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
    264  1.207   thorpej 	    atac->atac_dev.dv_xname,
    265  1.169   thorpej 	    chp->ch_channel, st0, st1), DEBUG_PROBE);
    266  1.137    bouyer 
    267  1.137    bouyer 	/* Wait a bit, some devices are weird just after a reset. */
    268  1.137    bouyer 	delay(5000);
    269  1.137    bouyer 
    270  1.137    bouyer 	for (i = 0; i < 2; i++) {
    271  1.171   thorpej 		/* XXX This should be done by other code. */
    272  1.137    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    273  1.137    bouyer 		chp->ch_drive[i].drive = i;
    274  1.171   thorpej 
    275  1.137    bouyer 		/*
    276  1.137    bouyer 		 * Init error counter so that an error withing the first xfers
    277  1.137    bouyer 		 * will trigger a downgrade
    278  1.137    bouyer 		 */
    279  1.137    bouyer 		chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
    280  1.137    bouyer 
    281  1.137    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    282  1.207   thorpej 		if ((atac->atac_cap &
    283  1.212   thorpej 		    (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
    284  1.212   thorpej 			s = splbio();
    285  1.137    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    286  1.212   thorpej 			splx(s);
    287  1.212   thorpej 		}
    288  1.137    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
    289  1.137    bouyer 			continue;
    290  1.137    bouyer 
    291  1.144    briggs 		/* Shortcut in case we've been shutdown */
    292  1.205   thorpej 		if (chp->ch_flags & ATACH_SHUTDOWN)
    293  1.164   thorpej 			return;
    294  1.144    briggs 
    295  1.216    bouyer 		/*
    296  1.216    bouyer 		 * Issue an identify, to try to detect ghosts.
    297  1.216    bouyer 		 * Note that we can't use interrupts here, because if there
    298  1.216    bouyer 		 * is no devices, we will get a command aborted without
    299  1.216    bouyer 		 * interrupts.
    300  1.216    bouyer 		 */
    301  1.216    bouyer 		error = ata_get_params(&chp->ch_drive[i],
    302  1.216    bouyer 		    AT_WAIT | AT_POLL, &params);
    303  1.137    bouyer 		if (error != CMD_OK) {
    304  1.164   thorpej 			tsleep(&params, PRIBIO, "atacnf", mstohz(1000));
    305  1.144    briggs 
    306  1.144    briggs 			/* Shortcut in case we've been shutdown */
    307  1.205   thorpej 			if (chp->ch_flags & ATACH_SHUTDOWN)
    308  1.164   thorpej 				return;
    309  1.144    briggs 
    310  1.137    bouyer 			error = ata_get_params(&chp->ch_drive[i],
    311  1.216    bouyer 			    AT_WAIT | AT_POLL, &params);
    312  1.137    bouyer 		}
    313  1.137    bouyer 		if (error == CMD_OK) {
    314  1.152       wiz 			/* If IDENTIFY succeeded, this is not an OLD ctrl */
    315  1.212   thorpej 			s = splbio();
    316  1.212   thorpej 			/* XXXJRT ch_ndrive */
    317  1.137    bouyer 			chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
    318  1.137    bouyer 			chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
    319  1.212   thorpej 			splx(s);
    320  1.137    bouyer 		} else {
    321  1.212   thorpej 			s = splbio();
    322  1.155    bouyer 			chp->ch_drive[i].drive_flags &=
    323  1.137    bouyer 			    ~(DRIVE_ATA | DRIVE_ATAPI);
    324  1.212   thorpej 			splx(s);
    325  1.204   thorpej 			ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
    326  1.207   thorpej 			    atac->atac_dev.dv_xname,
    327  1.169   thorpej 			    chp->ch_channel, i, error), DEBUG_PROBE);
    328  1.137    bouyer 			if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
    329  1.137    bouyer 				continue;
    330  1.137    bouyer 			/*
    331  1.137    bouyer 			 * Pre-ATA drive ?
    332  1.137    bouyer 			 * Test registers writability (Error register not
    333  1.137    bouyer 			 * writable, but cyllo is), then try an ATA command.
    334  1.137    bouyer 			 */
    335  1.203   thorpej 			if (wdc->select)
    336  1.169   thorpej 				wdc->select(chp,i);
    337  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    338  1.205   thorpej 			    wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
    339  1.137    bouyer 			delay(10);	/* 400ns delay */
    340  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
    341  1.157      fvdl 			    0, 0x58);
    342  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    343  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
    344  1.205   thorpej 			if (bus_space_read_1(wdr->cmd_iot,
    345  1.205   thorpej 				wdr->cmd_iohs[wd_error], 0) == 0x58 ||
    346  1.205   thorpej 			    bus_space_read_1(wdr->cmd_iot,
    347  1.205   thorpej 				wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
    348  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: register "
    349  1.137    bouyer 				    "writability failed\n",
    350  1.207   thorpej 				    atac->atac_dev.dv_xname,
    351  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    352  1.212   thorpej 				    s = splbio();
    353  1.137    bouyer 				    chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    354  1.212   thorpej 				    splx(s);
    355  1.155    bouyer 				    continue;
    356  1.137    bouyer 			}
    357  1.166   thorpej 			if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
    358  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
    359  1.207   thorpej 				    atac->atac_dev.dv_xname,
    360  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    361  1.212   thorpej 				s = splbio();
    362  1.137    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    363  1.212   thorpej 				splx(s);
    364  1.137    bouyer 				continue;
    365  1.137    bouyer 			}
    366  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    367  1.205   thorpej 			    wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
    368  1.137    bouyer 			delay(10);	/* 400ns delay */
    369  1.166   thorpej 			if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
    370  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
    371  1.207   thorpej 				    atac->atac_dev.dv_xname,
    372  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    373  1.212   thorpej 				s = splbio();
    374  1.137    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    375  1.212   thorpej 				splx(s);
    376  1.155    bouyer 			} else {
    377  1.212   thorpej 				s = splbio();
    378  1.212   thorpej 				/* XXXJRT ch_ndrive */
    379  1.155    bouyer 				chp->ch_drive[0].drive_flags &=
    380  1.155    bouyer 				    ~(DRIVE_ATA | DRIVE_ATAPI);
    381  1.155    bouyer 				chp->ch_drive[1].drive_flags &=
    382  1.155    bouyer 				    ~(DRIVE_ATA | DRIVE_ATAPI);
    383  1.212   thorpej 				splx(s);
    384  1.137    bouyer 			}
    385  1.137    bouyer 		}
    386  1.137    bouyer 	}
    387  1.164   thorpej }
    388  1.164   thorpej 
    389    1.2    bouyer int
    390  1.205   thorpej wdcprobe(struct ata_channel *chp)
    391   1.12       cgd {
    392  1.163   thorpej 
    393  1.163   thorpej 	return (wdcprobe1(chp, 1));
    394  1.137    bouyer }
    395  1.137    bouyer 
    396  1.167   thorpej static int
    397  1.205   thorpej wdcprobe1(struct ata_channel *chp, int poll)
    398  1.137    bouyer {
    399  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    400  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    401  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    402   1.31    bouyer 	u_int8_t st0, st1, sc, sn, cl, ch;
    403   1.31    bouyer 	u_int8_t ret_value = 0x03;
    404   1.31    bouyer 	u_int8_t drive;
    405  1.156    bouyer 	int s;
    406   1.31    bouyer 
    407   1.31    bouyer 	/*
    408   1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    409   1.31    bouyer 	 */
    410   1.31    bouyer 
    411  1.174    bouyer 	s = splbio();
    412  1.207   thorpej 	if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    413  1.107       dbj 
    414  1.207   thorpej 		if (wdc->select)
    415  1.169   thorpej 			wdc->select(chp,0);
    416  1.137    bouyer 
    417  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    418   1.43      kenh 		    WDSD_IBM);
    419  1.131   mycroft 		delay(10);	/* 400ns delay */
    420  1.205   thorpej 		st0 = bus_space_read_1(wdr->cmd_iot,
    421  1.205   thorpej 		    wdr->cmd_iohs[wd_status], 0);
    422  1.107       dbj 
    423  1.207   thorpej 		if (wdc->select)
    424  1.169   thorpej 			wdc->select(chp,1);
    425  1.137    bouyer 
    426  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    427   1.43      kenh 		    WDSD_IBM | 0x10);
    428  1.131   mycroft 		delay(10);	/* 400ns delay */
    429  1.205   thorpej 		st1 = bus_space_read_1(wdr->cmd_iot,
    430  1.205   thorpej 		    wdr->cmd_iohs[wd_status], 0);
    431   1.43      kenh 
    432  1.204   thorpej 		ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    433  1.207   thorpej 		    atac->atac_dev.dv_xname,
    434  1.169   thorpej 		    chp->ch_channel, st0, st1), DEBUG_PROBE);
    435   1.43      kenh 
    436  1.142    bouyer 		if (st0 == 0xff || st0 == WDSD_IBM)
    437   1.43      kenh 			ret_value &= ~0x01;
    438  1.142    bouyer 		if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
    439   1.43      kenh 			ret_value &= ~0x02;
    440  1.125   mycroft 		/* Register writability test, drive 0. */
    441  1.125   mycroft 		if (ret_value & 0x01) {
    442  1.207   thorpej 			if (wdc->select)
    443  1.169   thorpej 				wdc->select(chp,0);
    444  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    445  1.157      fvdl 			    0, WDSD_IBM);
    446  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    447  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
    448  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    449  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    450  1.174    bouyer 			if (cl != 0x02) {
    451  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
    452  1.174    bouyer 				    "got 0x%x != 0x02\n",
    453  1.207   thorpej 				    atac->atac_dev.dv_xname,
    454  1.174    bouyer 				    chp->ch_channel, cl),
    455  1.174    bouyer 				    DEBUG_PROBE);
    456  1.125   mycroft 				ret_value &= ~0x01;
    457  1.174    bouyer 			}
    458  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    459  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
    460  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    461  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    462  1.174    bouyer 			if (cl != 0x01) {
    463  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
    464  1.174    bouyer 				    "got 0x%x != 0x01\n",
    465  1.207   thorpej 				    atac->atac_dev.dv_xname,
    466  1.174    bouyer 				    chp->ch_channel, cl),
    467  1.174    bouyer 				    DEBUG_PROBE);
    468  1.125   mycroft 				ret_value &= ~0x01;
    469  1.174    bouyer 			}
    470  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    471  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x01);
    472  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    473  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    474  1.174    bouyer 			if (cl != 0x01) {
    475  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
    476  1.174    bouyer 				    "got 0x%x != 0x01\n",
    477  1.207   thorpej 				    atac->atac_dev.dv_xname,
    478  1.174    bouyer 				    chp->ch_channel, cl),
    479  1.174    bouyer 				    DEBUG_PROBE);
    480  1.125   mycroft 				ret_value &= ~0x01;
    481  1.174    bouyer 			}
    482  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    483  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x02);
    484  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    485  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    486  1.174    bouyer 			if (cl != 0x02) {
    487  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
    488  1.174    bouyer 				    "got 0x%x != 0x02\n",
    489  1.207   thorpej 				    atac->atac_dev.dv_xname,
    490  1.174    bouyer 				    chp->ch_channel, cl),
    491  1.174    bouyer 				    DEBUG_PROBE);
    492  1.125   mycroft 				ret_value &= ~0x01;
    493  1.174    bouyer 			}
    494  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    495  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    496  1.174    bouyer 			if (cl != 0x01) {
    497  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
    498  1.174    bouyer 				    "got 0x%x != 0x01\n",
    499  1.207   thorpej 				    atac->atac_dev.dv_xname,
    500  1.174    bouyer 				    chp->ch_channel, cl),
    501  1.174    bouyer 				    DEBUG_PROBE);
    502  1.131   mycroft 				ret_value &= ~0x01;
    503  1.174    bouyer 			}
    504  1.125   mycroft 		}
    505  1.125   mycroft 		/* Register writability test, drive 1. */
    506  1.125   mycroft 		if (ret_value & 0x02) {
    507  1.207   thorpej 			if (wdc->select)
    508  1.169   thorpej 			     wdc->select(chp,1);
    509  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    510  1.157      fvdl 			     0, WDSD_IBM | 0x10);
    511  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    512  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
    513  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    514  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    515  1.174    bouyer 			if (cl != 0x02) {
    516  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
    517  1.174    bouyer 				    "got 0x%x != 0x02\n",
    518  1.207   thorpej 				    atac->atac_dev.dv_xname,
    519  1.174    bouyer 				    chp->ch_channel, cl),
    520  1.174    bouyer 				    DEBUG_PROBE);
    521  1.125   mycroft 				ret_value &= ~0x02;
    522  1.174    bouyer 			}
    523  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    524  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
    525  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    526  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    527  1.174    bouyer 			if (cl != 0x01) {
    528  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
    529  1.174    bouyer 				    "got 0x%x != 0x01\n",
    530  1.207   thorpej 				    atac->atac_dev.dv_xname,
    531  1.174    bouyer 				    chp->ch_channel, cl),
    532  1.174    bouyer 				    DEBUG_PROBE);
    533  1.125   mycroft 				ret_value &= ~0x02;
    534  1.174    bouyer 			}
    535  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    536  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x01);
    537  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    538  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    539  1.174    bouyer 			if (cl != 0x01) {
    540  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
    541  1.174    bouyer 				    "got 0x%x != 0x01\n",
    542  1.207   thorpej 				    atac->atac_dev.dv_xname,
    543  1.174    bouyer 				    chp->ch_channel, cl),
    544  1.174    bouyer 				    DEBUG_PROBE);
    545  1.125   mycroft 				ret_value &= ~0x02;
    546  1.174    bouyer 			}
    547  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    548  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x02);
    549  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    550  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    551  1.174    bouyer 			if (cl != 0x02) {
    552  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
    553  1.174    bouyer 				    "got 0x%x != 0x02\n",
    554  1.207   thorpej 				    atac->atac_dev.dv_xname,
    555  1.174    bouyer 				    chp->ch_channel, cl),
    556  1.174    bouyer 				    DEBUG_PROBE);
    557  1.125   mycroft 				ret_value &= ~0x02;
    558  1.174    bouyer 			}
    559  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    560  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    561  1.174    bouyer 			if (cl != 0x01) {
    562  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
    563  1.174    bouyer 				    "got 0x%x != 0x01\n",
    564  1.207   thorpej 				    atac->atac_dev.dv_xname,
    565  1.174    bouyer 				    chp->ch_channel, cl),
    566  1.174    bouyer 				    DEBUG_PROBE);
    567  1.131   mycroft 				ret_value &= ~0x02;
    568  1.174    bouyer 			}
    569  1.125   mycroft 		}
    570  1.137    bouyer 
    571  1.174    bouyer 		if (ret_value == 0) {
    572  1.174    bouyer 			splx(s);
    573  1.137    bouyer 			return 0;
    574  1.174    bouyer 		}
    575   1.62    bouyer 	}
    576   1.31    bouyer 
    577  1.174    bouyer 
    578  1.181    bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
    579  1.174    bouyer 	/*
    580  1.174    bouyer 	 * reset bus. Also send an ATAPI_RESET to devices, in case there are
    581  1.174    bouyer 	 * ATAPI device out there which don't react to the bus reset
    582  1.174    bouyer 	 */
    583  1.174    bouyer 	if (ret_value & 0x01) {
    584  1.207   thorpej 		if (wdc->select)
    585  1.174    bouyer 			wdc->select(chp,0);
    586  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    587  1.174    bouyer 		     0, WDSD_IBM);
    588  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
    589  1.174    bouyer 		    ATAPI_SOFT_RESET);
    590  1.174    bouyer 	}
    591  1.174    bouyer 	if (ret_value & 0x02) {
    592  1.207   thorpej 		if (wdc->select)
    593  1.174    bouyer 			wdc->select(chp,0);
    594  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    595  1.174    bouyer 		     0, WDSD_IBM | 0x10);
    596  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
    597  1.174    bouyer 		    ATAPI_SOFT_RESET);
    598  1.174    bouyer 	}
    599  1.156    bouyer 
    600  1.175    bouyer 	delay(5000);
    601  1.181    bouyer #endif
    602  1.175    bouyer 
    603  1.207   thorpej 	if (wdc->select)
    604  1.169   thorpej 		wdc->select(chp,0);
    605  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
    606  1.137    bouyer 	delay(10);	/* 400ns delay */
    607  1.174    bouyer 	/* assert SRST, wait for reset to complete */
    608  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
    609  1.137    bouyer 	    WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
    610  1.172    bouyer 	DELAY(1000);
    611  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
    612  1.172    bouyer 	    WDCTL_IDS | WDCTL_4BIT);
    613  1.137    bouyer 	DELAY(2000);
    614  1.205   thorpej 	(void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
    615  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    616  1.137    bouyer 	delay(10);	/* 400ns delay */
    617  1.156    bouyer 	/* ACK interrupt in case there is one pending left (Promise ATA100) */
    618  1.207   thorpej 	if (wdc->irqack != NULL)
    619  1.169   thorpej 		wdc->irqack(chp);
    620  1.156    bouyer 	splx(s);
    621  1.137    bouyer 
    622  1.137    bouyer 	ret_value = __wdcwait_reset(chp, ret_value, poll);
    623  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    624  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel,
    625  1.137    bouyer 	    ret_value), DEBUG_PROBE);
    626   1.12       cgd 
    627  1.137    bouyer 	/* if reset failed, there's nothing here */
    628  1.137    bouyer 	if (ret_value == 0)
    629  1.137    bouyer 		return 0;
    630   1.67    bouyer 
    631   1.12       cgd 	/*
    632  1.167   thorpej 	 * Test presence of drives. First test register signatures looking
    633  1.167   thorpej 	 * for ATAPI devices. If it's not an ATAPI and reset said there may
    634  1.167   thorpej 	 * be something here assume it's ATA or OLD.  Ghost will be killed
    635  1.167   thorpej 	 * later in attach routine.
    636   1.12       cgd 	 */
    637  1.137    bouyer 	for (drive = 0; drive < 2; drive++) {
    638  1.137    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    639  1.137    bouyer 			continue;
    640  1.207   thorpej 		if (wdc->select)
    641  1.169   thorpej 			wdc->select(chp,drive);
    642  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    643  1.137    bouyer 		    WDSD_IBM | (drive << 4));
    644  1.137    bouyer 		delay(10);	/* 400ns delay */
    645  1.137    bouyer 		/* Save registers contents */
    646  1.205   thorpej 		sc = bus_space_read_1(wdr->cmd_iot,
    647  1.205   thorpej 		    wdr->cmd_iohs[wd_seccnt], 0);
    648  1.205   thorpej 		sn = bus_space_read_1(wdr->cmd_iot,
    649  1.205   thorpej 		    wdr->cmd_iohs[wd_sector], 0);
    650  1.205   thorpej 		cl = bus_space_read_1(wdr->cmd_iot,
    651  1.205   thorpej 		    wdr->cmd_iohs[wd_cyl_lo], 0);
    652  1.205   thorpej 		ch = bus_space_read_1(wdr->cmd_iot,
    653  1.205   thorpej 		     wdr->cmd_iohs[wd_cyl_hi], 0);
    654  1.137    bouyer 
    655  1.204   thorpej 		ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    656  1.137    bouyer 		    "cl=0x%x ch=0x%x\n",
    657  1.207   thorpej 		    atac->atac_dev.dv_xname,
    658  1.169   thorpej 	    	    chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    659   1.31    bouyer 		/*
    660  1.137    bouyer 		 * sc & sn are supposted to be 0x1 for ATAPI but in some cases
    661  1.137    bouyer 		 * we get wrong values here, so ignore it.
    662   1.31    bouyer 		 */
    663  1.212   thorpej 		s = splbio();
    664  1.137    bouyer 		if (cl == 0x14 && ch == 0xeb) {
    665  1.137    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    666  1.137    bouyer 		} else {
    667  1.137    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
    668  1.169   thorpej 			if (wdc == NULL ||
    669  1.169   thorpej 			    (wdc->cap & WDC_CAPABILITY_PREATA) != 0)
    670  1.137    bouyer 				chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
    671  1.137    bouyer 		}
    672  1.212   thorpej 		splx(s);
    673   1.31    bouyer 	}
    674  1.137    bouyer 	return (ret_value);
    675  1.137    bouyer }
    676   1.31    bouyer 
    677  1.137    bouyer void
    678  1.205   thorpej wdcattach(struct ata_channel *chp)
    679  1.137    bouyer {
    680  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    681  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    682   1.32    bouyer 
    683  1.205   thorpej 	/*
    684  1.205   thorpej 	 * Start out assuming 2 drives.  This may change as we probe
    685  1.205   thorpej 	 * drives.
    686  1.205   thorpej 	 */
    687  1.205   thorpej 	chp->ch_ndrive = 2;
    688  1.205   thorpej 
    689  1.191   mycroft 	/* default data transfer methods */
    690  1.210   thorpej 	if (wdc->datain_pio == NULL)
    691  1.191   mycroft 		wdc->datain_pio = wdc_datain_pio;
    692  1.210   thorpej 	if (wdc->dataout_pio == NULL)
    693  1.191   mycroft 		wdc->dataout_pio = wdc_dataout_pio;
    694  1.191   mycroft 
    695  1.137    bouyer 	/* initialise global data */
    696  1.208   thorpej 	if (atac->atac_bustype_ata == NULL)
    697  1.208   thorpej 		atac->atac_bustype_ata = &wdc_ata_bustype;
    698  1.207   thorpej 	if (atac->atac_probe == NULL)
    699  1.207   thorpej 		atac->atac_probe = wdc_drvprobe;
    700  1.208   thorpej #if NATAPIBUS > 0
    701  1.208   thorpej 	if (atac->atac_atapibus_attach == NULL)
    702  1.208   thorpej 		atac->atac_atapibus_attach = wdc_atapibus_attach;
    703  1.208   thorpej #endif
    704  1.198   thorpej 
    705  1.210   thorpej 	ata_channel_attach(chp);
    706   1.74     enami }
    707   1.74     enami 
    708  1.163   thorpej int
    709  1.163   thorpej wdcactivate(struct device *self, enum devact act)
    710  1.137    bouyer {
    711  1.207   thorpej 	struct atac_softc *atac = (struct atac_softc *) self;
    712  1.137    bouyer 	int s, i, error = 0;
    713  1.137    bouyer 
    714  1.137    bouyer 	s = splbio();
    715  1.137    bouyer 	switch (act) {
    716  1.137    bouyer 	case DVACT_ACTIVATE:
    717  1.137    bouyer 		error = EOPNOTSUPP;
    718  1.137    bouyer 		break;
    719  1.137    bouyer 
    720  1.137    bouyer 	case DVACT_DEACTIVATE:
    721  1.207   thorpej 		for (i = 0; i < atac->atac_nchannels; i++) {
    722  1.207   thorpej 			error =
    723  1.207   thorpej 			    config_deactivate(atac->atac_channels[i]->atabus);
    724  1.137    bouyer 			if (error)
    725  1.137    bouyer 				break;
    726  1.137    bouyer 		}
    727  1.137    bouyer 		break;
    728  1.137    bouyer 	}
    729  1.137    bouyer 	splx(s);
    730  1.137    bouyer 	return (error);
    731  1.137    bouyer }
    732  1.137    bouyer 
    733  1.137    bouyer int
    734  1.163   thorpej wdcdetach(struct device *self, int flags)
    735  1.137    bouyer {
    736  1.207   thorpej 	struct atac_softc *atac = (struct atac_softc *) self;
    737  1.205   thorpej 	struct ata_channel *chp;
    738  1.207   thorpej 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
    739  1.137    bouyer 	int i, error = 0;
    740  1.137    bouyer 
    741  1.207   thorpej 	for (i = 0; i < atac->atac_nchannels; i++) {
    742  1.207   thorpej 		chp = atac->atac_channels[i];
    743  1.204   thorpej 		ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    744  1.207   thorpej 		    atac->atac_dev.dv_xname, chp->atabus->dv_xname),
    745  1.207   thorpej 		    DEBUG_DETACH);
    746  1.137    bouyer 		error = config_detach(chp->atabus, flags);
    747  1.137    bouyer 		if (error)
    748  1.137    bouyer 			break;
    749  1.137    bouyer 	}
    750  1.188   mycroft 	if (adapt->adapt_refcnt != 0) {
    751  1.188   mycroft #ifdef DIAGNOSTIC
    752  1.188   mycroft 		printf("wdcdetach: refcnt should be 0 here??\n");
    753  1.188   mycroft #endif
    754  1.207   thorpej 		(void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
    755  1.188   mycroft 	}
    756  1.137    bouyer 	return (error);
    757  1.137    bouyer }
    758  1.137    bouyer 
    759   1.31    bouyer /* restart an interrupted I/O */
    760   1.31    bouyer void
    761  1.163   thorpej wdcrestart(void *v)
    762   1.31    bouyer {
    763  1.205   thorpej 	struct ata_channel *chp = v;
    764   1.31    bouyer 	int s;
    765    1.2    bouyer 
    766   1.31    bouyer 	s = splbio();
    767  1.202   thorpej 	atastart(chp);
    768   1.31    bouyer 	splx(s);
    769    1.2    bouyer }
    770   1.31    bouyer 
    771    1.2    bouyer 
    772   1.31    bouyer /*
    773   1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    774   1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    775   1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    776   1.31    bouyer  * the next chunk if so.
    777   1.31    bouyer  */
    778   1.12       cgd int
    779  1.163   thorpej wdcintr(void *arg)
    780   1.12       cgd {
    781  1.205   thorpej 	struct ata_channel *chp = arg;
    782  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    783  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    784  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    785  1.165   thorpej 	struct ata_xfer *xfer;
    786   1.76    bouyer 	int ret;
    787   1.12       cgd 
    788  1.207   thorpej 	if ((atac->atac_dev.dv_flags & DVF_ACTIVE) == 0) {
    789  1.204   thorpej 		ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
    790   1.80     enami 		    DEBUG_INTR);
    791   1.80     enami 		return (0);
    792   1.80     enami 	}
    793  1.205   thorpej 	if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
    794  1.204   thorpej 		ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    795  1.113    bouyer 		/* try to clear the pending interrupt anyway */
    796  1.205   thorpej 		(void)bus_space_read_1(wdr->cmd_iot,
    797  1.205   thorpej 		    wdr->cmd_iohs[wd_status], 0);
    798   1.80     enami 		return (0);
    799   1.31    bouyer 	}
    800   1.12       cgd 
    801  1.204   thorpej 	ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    802  1.186    bouyer 	xfer = chp->ch_queue->active_xfer;
    803  1.186    bouyer #ifdef DIAGNOSTIC
    804  1.186    bouyer 	if (xfer == NULL)
    805  1.186    bouyer 		panic("wdcintr: no xfer");
    806  1.186    bouyer #endif
    807  1.205   thorpej 	if (chp->ch_flags & ATACH_DMA_WAIT) {
    808  1.169   thorpej 		wdc->dma_status =
    809  1.169   thorpej 		    (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
    810  1.185    bouyer 			xfer->c_drive, WDC_DMAEND_END);
    811  1.169   thorpej 		if (wdc->dma_status & WDC_DMAST_NOIRQ) {
    812   1.84    bouyer 			/* IRQ not for us, not detected by DMA engine */
    813   1.84    bouyer 			return 0;
    814   1.84    bouyer 		}
    815  1.205   thorpej 		chp->ch_flags &= ~ATACH_DMA_WAIT;
    816   1.84    bouyer 	}
    817  1.205   thorpej 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    818   1.76    bouyer 	ret = xfer->c_intr(chp, xfer, 1);
    819   1.76    bouyer 	if (ret == 0) /* irq was not for us, still waiting for irq */
    820  1.205   thorpej 		chp->ch_flags |= ATACH_IRQ_WAIT;
    821   1.76    bouyer 	return (ret);
    822   1.12       cgd }
    823   1.12       cgd 
    824   1.31    bouyer /* Put all disk in RESET state */
    825  1.125   mycroft void
    826  1.183    bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
    827    1.2    bouyer {
    828  1.205   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    829  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    830  1.207   thorpej 
    831  1.211   thorpej 	ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
    832  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
    833   1.34    bouyer 	    DEBUG_FUNCS);
    834  1.182    bouyer 
    835  1.211   thorpej 	ata_reset_channel(chp, flags);
    836  1.182    bouyer }
    837  1.182    bouyer 
    838  1.183    bouyer void
    839  1.205   thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
    840  1.182    bouyer {
    841  1.186    bouyer 	TAILQ_HEAD(, ata_xfer) reset_xfer;
    842  1.183    bouyer 	struct ata_xfer *xfer, *next_xfer;
    843  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    844  1.182    bouyer 
    845  1.186    bouyer 	TAILQ_INIT(&reset_xfer);
    846  1.184    bouyer 
    847  1.211   thorpej 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    848  1.184    bouyer 
    849  1.186    bouyer 	/*
    850  1.186    bouyer 	 * if the current command if on an ATAPI device, issue a
    851  1.186    bouyer 	 * ATAPI_SOFT_RESET
    852  1.186    bouyer 	 */
    853  1.186    bouyer 	xfer = chp->ch_queue->active_xfer;
    854  1.186    bouyer 	if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
    855  1.186    bouyer 		wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
    856  1.186    bouyer 		if (flags & AT_WAIT)
    857  1.186    bouyer 			tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
    858  1.186    bouyer 		else
    859  1.186    bouyer 			delay(1000);
    860  1.186    bouyer 	}
    861  1.186    bouyer 
    862  1.184    bouyer 	/* reset the channel */
    863  1.186    bouyer 	if (flags & AT_WAIT)
    864  1.186    bouyer 		(void) wdcreset(chp, RESET_SLEEP);
    865  1.186    bouyer 	else
    866  1.184    bouyer 		(void) wdcreset(chp, RESET_POLL);
    867  1.184    bouyer 
    868  1.184    bouyer 	/*
    869  1.186    bouyer 	 * wait a bit after reset; in case the DMA engines needs some time
    870  1.184    bouyer 	 * to recover.
    871  1.184    bouyer 	 */
    872  1.184    bouyer 	if (flags & AT_WAIT)
    873  1.186    bouyer 		tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
    874  1.184    bouyer 	else
    875  1.184    bouyer 		delay(1000);
    876  1.182    bouyer 	/*
    877  1.182    bouyer 	 * look for pending xfers. If we have a shared queue, we'll also reset
    878  1.182    bouyer 	 * the other channel if the current xfer is running on it.
    879  1.184    bouyer 	 * Then we'll dequeue only the xfers for this channel.
    880  1.182    bouyer 	 */
    881  1.182    bouyer 	if ((flags & AT_RST_NOCMD) == 0) {
    882  1.186    bouyer 		/*
    883  1.186    bouyer 		 * move all xfers queued for this channel to the reset queue,
    884  1.186    bouyer 		 * and then process the current xfer and then the reset queue.
    885  1.186    bouyer 		 * We have to use a temporary queue because c_kill_xfer()
    886  1.186    bouyer 		 * may requeue commands.
    887  1.186    bouyer 		 */
    888  1.186    bouyer 		for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
    889  1.186    bouyer 		    xfer != NULL; xfer = next_xfer) {
    890  1.186    bouyer 			next_xfer = TAILQ_NEXT(xfer, c_xferchain);
    891  1.186    bouyer 			if (xfer->c_chp != chp)
    892  1.186    bouyer 				continue;
    893  1.186    bouyer 			TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
    894  1.186    bouyer 			    xfer, c_xferchain);
    895  1.186    bouyer 			TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
    896  1.186    bouyer 		}
    897  1.186    bouyer 		xfer = chp->ch_queue->active_xfer;
    898  1.184    bouyer 		if (xfer) {
    899  1.184    bouyer 			if (xfer->c_chp != chp)
    900  1.211   thorpej 				ata_reset_channel(xfer->c_chp, flags);
    901  1.184    bouyer 			else {
    902  1.186    bouyer 				callout_stop(&chp->ch_callout);
    903  1.184    bouyer 				/*
    904  1.184    bouyer 				 * If we're waiting for DMA, stop the
    905  1.184    bouyer 				 * DMA engine
    906  1.184    bouyer 				 */
    907  1.205   thorpej 				if (chp->ch_flags & ATACH_DMA_WAIT) {
    908  1.207   thorpej 					(*wdc->dma_finish)(
    909  1.207   thorpej 					    wdc->dma_arg,
    910  1.184    bouyer 					    chp->ch_channel,
    911  1.184    bouyer 					    xfer->c_drive,
    912  1.185    bouyer 					    WDC_DMAEND_ABRT_QUIET);
    913  1.205   thorpej 					chp->ch_flags &= ~ATACH_DMA_WAIT;
    914  1.184    bouyer 				}
    915  1.186    bouyer 				chp->ch_queue->active_xfer = NULL;
    916  1.186    bouyer 				if ((flags & AT_RST_EMERG) == 0)
    917  1.186    bouyer 					xfer->c_kill_xfer(
    918  1.186    bouyer 					    chp, xfer, KILL_RESET);
    919  1.184    bouyer 			}
    920  1.184    bouyer 		}
    921  1.186    bouyer 
    922  1.186    bouyer 		for (xfer = TAILQ_FIRST(&reset_xfer);
    923  1.183    bouyer 		    xfer != NULL; xfer = next_xfer) {
    924  1.183    bouyer 			next_xfer = TAILQ_NEXT(xfer, c_xferchain);
    925  1.186    bouyer 			TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
    926  1.182    bouyer 			if ((flags & AT_RST_EMERG) == 0)
    927  1.182    bouyer 				xfer->c_kill_xfer(chp, xfer, KILL_RESET);
    928  1.182    bouyer 		}
    929  1.182    bouyer 	}
    930   1.31    bouyer }
    931   1.12       cgd 
    932  1.213   thorpej static int
    933  1.205   thorpej wdcreset(struct ata_channel *chp, int poll)
    934   1.31    bouyer {
    935  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    936  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    937  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    938   1.31    bouyer 	int drv_mask1, drv_mask2;
    939  1.156    bouyer 	int s = 0;
    940    1.2    bouyer 
    941  1.203   thorpej 	if (wdc->select)
    942  1.169   thorpej 		wdc->select(chp,0);
    943  1.156    bouyer 	if (poll != RESET_SLEEP)
    944  1.156    bouyer 		s = splbio();
    945  1.157      fvdl 	/* master */
    946  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
    947  1.131   mycroft 	delay(10);	/* 400ns delay */
    948  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
    949  1.131   mycroft 	    WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
    950  1.131   mycroft 	delay(2000);
    951  1.205   thorpej 	(void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
    952  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
    953  1.137    bouyer 	    WDCTL_4BIT | WDCTL_IDS);
    954  1.131   mycroft 	delay(10);	/* 400ns delay */
    955  1.156    bouyer 	if (poll != RESET_SLEEP) {
    956  1.203   thorpej 		if (wdc->irqack)
    957  1.169   thorpej 			wdc->irqack(chp);
    958  1.156    bouyer 		splx(s);
    959  1.156    bouyer 	}
    960    1.2    bouyer 
    961   1.31    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
    962   1.31    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
    963  1.137    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1,
    964  1.137    bouyer 	    (poll == RESET_SLEEP) ? 0 : 1);
    965  1.137    bouyer 	if (drv_mask2 != drv_mask1) {
    966   1.31    bouyer 		printf("%s channel %d: reset failed for",
    967  1.207   thorpej 		    atac->atac_dev.dv_xname, chp->ch_channel);
    968   1.31    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
    969   1.31    bouyer 			printf(" drive 0");
    970   1.31    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
    971   1.31    bouyer 			printf(" drive 1");
    972   1.31    bouyer 		printf("\n");
    973   1.31    bouyer 	}
    974  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    975   1.31    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
    976   1.31    bouyer }
    977   1.31    bouyer 
    978   1.31    bouyer static int
    979  1.205   thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
    980   1.31    bouyer {
    981  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    982  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    983  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    984  1.137    bouyer 	int timeout, nloop;
    985  1.149    bouyer 	u_int8_t st0 = 0, st1 = 0;
    986  1.204   thorpej #ifdef ATADEBUG
    987  1.146  christos 	u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
    988  1.146  christos 	u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
    989   1.70    bouyer #endif
    990  1.137    bouyer 
    991  1.137    bouyer 	if (poll)
    992  1.137    bouyer 		nloop = WDCNDELAY_RST;
    993  1.137    bouyer 	else
    994  1.137    bouyer 		nloop = WDC_RESET_WAIT * hz / 1000;
    995   1.31    bouyer 	/* wait for BSY to deassert */
    996  1.137    bouyer 	for (timeout = 0; timeout < nloop; timeout++) {
    997  1.174    bouyer 		if ((drv_mask & 0x01) != 0) {
    998  1.203   thorpej 			if (wdc && wdc->select)
    999  1.174    bouyer 				wdc->select(chp,0);
   1000  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
   1001  1.174    bouyer 			    0, WDSD_IBM); /* master */
   1002  1.174    bouyer 			delay(10);
   1003  1.205   thorpej 			st0 = bus_space_read_1(wdr->cmd_iot,
   1004  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
   1005  1.204   thorpej #ifdef ATADEBUG
   1006  1.205   thorpej 			sc0 = bus_space_read_1(wdr->cmd_iot,
   1007  1.205   thorpej 			    wdr->cmd_iohs[wd_seccnt], 0);
   1008  1.205   thorpej 			sn0 = bus_space_read_1(wdr->cmd_iot,
   1009  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
   1010  1.205   thorpej 			cl0 = bus_space_read_1(wdr->cmd_iot,
   1011  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
   1012  1.205   thorpej 			ch0 = bus_space_read_1(wdr->cmd_iot,
   1013  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_hi], 0);
   1014   1.70    bouyer #endif
   1015  1.174    bouyer 		}
   1016  1.174    bouyer 		if ((drv_mask & 0x02) != 0) {
   1017  1.203   thorpej 			if (wdc && wdc->select)
   1018  1.174    bouyer 				wdc->select(chp,1);
   1019  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
   1020  1.174    bouyer 			    0, WDSD_IBM | 0x10); /* slave */
   1021  1.174    bouyer 			delay(10);
   1022  1.205   thorpej 			st1 = bus_space_read_1(wdr->cmd_iot,
   1023  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
   1024  1.204   thorpej #ifdef ATADEBUG
   1025  1.205   thorpej 			sc1 = bus_space_read_1(wdr->cmd_iot,
   1026  1.205   thorpej 			    wdr->cmd_iohs[wd_seccnt], 0);
   1027  1.205   thorpej 			sn1 = bus_space_read_1(wdr->cmd_iot,
   1028  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
   1029  1.205   thorpej 			cl1 = bus_space_read_1(wdr->cmd_iot,
   1030  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
   1031  1.205   thorpej 			ch1 = bus_space_read_1(wdr->cmd_iot,
   1032  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_hi], 0);
   1033   1.70    bouyer #endif
   1034  1.174    bouyer 		}
   1035   1.31    bouyer 
   1036   1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
   1037   1.31    bouyer 			/* no master */
   1038   1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
   1039   1.31    bouyer 				/* No master, slave is ready, it's done */
   1040   1.65    bouyer 				goto end;
   1041   1.31    bouyer 			}
   1042   1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
   1043   1.31    bouyer 			/* no slave */
   1044   1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
   1045   1.31    bouyer 				/* No slave, master is ready, it's done */
   1046   1.65    bouyer 				goto end;
   1047   1.31    bouyer 			}
   1048    1.2    bouyer 		} else {
   1049   1.31    bouyer 			/* Wait for both master and slave to be ready */
   1050   1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
   1051   1.65    bouyer 				goto end;
   1052    1.2    bouyer 			}
   1053    1.2    bouyer 		}
   1054  1.137    bouyer 		if (poll)
   1055  1.137    bouyer 			delay(WDCDELAY);
   1056  1.137    bouyer 		else
   1057  1.137    bouyer 			tsleep(&nloop, PRIBIO, "atarst", 1);
   1058    1.2    bouyer 	}
   1059  1.116       wiz 	/* Reset timed out. Maybe it's because drv_mask was not right */
   1060   1.31    bouyer 	if (st0 & WDCS_BSY)
   1061   1.31    bouyer 		drv_mask &= ~0x01;
   1062   1.31    bouyer 	if (st1 & WDCS_BSY)
   1063   1.31    bouyer 		drv_mask &= ~0x02;
   1064   1.65    bouyer end:
   1065  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
   1066   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
   1067  1.207   thorpej 	     atac->atac_dev.dv_xname,
   1068  1.169   thorpej 	     chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
   1069  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
   1070   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
   1071  1.207   thorpej 	     atac->atac_dev.dv_xname,
   1072  1.169   thorpej 	     chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
   1073   1.70    bouyer 
   1074  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
   1075  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel,
   1076  1.149    bouyer 	    st0, st1), DEBUG_PROBE);
   1077   1.65    bouyer 
   1078   1.31    bouyer 	return drv_mask;
   1079    1.2    bouyer }
   1080    1.2    bouyer 
   1081    1.2    bouyer /*
   1082   1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
   1083   1.31    bouyer  * return -1 for a timeout after "timeout" ms.
   1084    1.2    bouyer  */
   1085  1.167   thorpej static int
   1086  1.205   thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
   1087    1.2    bouyer {
   1088  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1089  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1090  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1091   1.31    bouyer 	u_char status;
   1092   1.31    bouyer 	int time = 0;
   1093   1.60       abs 
   1094  1.207   thorpej 	ATADEBUG_PRINT(("__wdcwait %s:%d\n",
   1095  1.207   thorpej 			atac->atac_dev.dv_xname,
   1096  1.169   thorpej 			chp->ch_channel), DEBUG_STATUS);
   1097   1.31    bouyer 	chp->ch_error = 0;
   1098   1.31    bouyer 
   1099   1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
   1100    1.2    bouyer 
   1101   1.31    bouyer 	for (;;) {
   1102   1.31    bouyer 		chp->ch_status = status =
   1103  1.205   thorpej 		    bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
   1104  1.131   mycroft 		if ((status & (WDCS_BSY | mask)) == bits)
   1105   1.31    bouyer 			break;
   1106   1.31    bouyer 		if (++time > timeout) {
   1107  1.204   thorpej 			ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
   1108   1.87    bouyer 			    "status %x error %x (mask 0x%x bits 0x%x)\n",
   1109   1.87    bouyer 			    time, status,
   1110  1.205   thorpej 			    bus_space_read_1(wdr->cmd_iot,
   1111  1.205   thorpej 				wdr->cmd_iohs[wd_error], 0), mask, bits),
   1112   1.87    bouyer 			    DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
   1113  1.137    bouyer 			return(WDCWAIT_TOUT);
   1114   1.31    bouyer 		}
   1115   1.31    bouyer 		delay(WDCDELAY);
   1116    1.2    bouyer 	}
   1117  1.204   thorpej #ifdef ATADEBUG
   1118  1.204   thorpej 	if (time > 0 && (atadebug_mask & DEBUG_DELAY))
   1119  1.137    bouyer 		printf("__wdcwait: did busy-wait, time=%d\n", time);
   1120   1.87    bouyer #endif
   1121   1.31    bouyer 	if (status & WDCS_ERR)
   1122  1.205   thorpej 		chp->ch_error = bus_space_read_1(wdr->cmd_iot,
   1123  1.205   thorpej 		    wdr->cmd_iohs[wd_error], 0);
   1124   1.31    bouyer #ifdef WDCNDELAY_DEBUG
   1125   1.31    bouyer 	/* After autoconfig, there should be no long delays. */
   1126   1.31    bouyer 	if (!cold && time > WDCNDELAY_DEBUG) {
   1127  1.186    bouyer 		struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1128   1.31    bouyer 		if (xfer == NULL)
   1129   1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
   1130  1.207   thorpej 			    atac->atac_dev.dv_xname, chp->ch_channel,
   1131   1.31    bouyer 			    WDCDELAY * time);
   1132   1.31    bouyer 		else
   1133   1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
   1134  1.207   thorpej 			    atac->atac_dev.dv_xname, chp->ch_channel,
   1135   1.31    bouyer 			    xfer->drive,
   1136   1.31    bouyer 			    WDCDELAY * time);
   1137    1.2    bouyer 	}
   1138    1.2    bouyer #endif
   1139  1.137    bouyer 	return(WDCWAIT_OK);
   1140  1.137    bouyer }
   1141  1.137    bouyer 
   1142  1.137    bouyer /*
   1143  1.137    bouyer  * Call __wdcwait(), polling using tsleep() or waking up the kernel
   1144  1.137    bouyer  * thread if possible
   1145  1.137    bouyer  */
   1146  1.137    bouyer int
   1147  1.205   thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
   1148  1.137    bouyer {
   1149  1.137    bouyer 	int error, i, timeout_hz = mstohz(timeout);
   1150  1.137    bouyer 
   1151  1.137    bouyer 	if (timeout_hz == 0 ||
   1152  1.137    bouyer 	    (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
   1153  1.137    bouyer 		error = __wdcwait(chp, mask, bits, timeout);
   1154  1.137    bouyer 	else {
   1155  1.137    bouyer 		error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
   1156  1.137    bouyer 		if (error != 0) {
   1157  1.205   thorpej 			if ((chp->ch_flags & ATACH_TH_RUN) ||
   1158  1.147    bouyer 			    (flags & AT_WAIT)) {
   1159  1.137    bouyer 				/*
   1160  1.147    bouyer 				 * we're running in the channel thread
   1161  1.147    bouyer 				 * or some userland thread context
   1162  1.137    bouyer 				 */
   1163  1.137    bouyer 				for (i = 0; i < timeout_hz; i++) {
   1164  1.137    bouyer 					if (__wdcwait(chp, mask, bits,
   1165  1.137    bouyer 					    WDCDELAY_POLL) == 0) {
   1166  1.137    bouyer 						error = 0;
   1167  1.137    bouyer 						break;
   1168  1.137    bouyer 					}
   1169  1.137    bouyer 					tsleep(&chp, PRIBIO, "atapoll", 1);
   1170  1.137    bouyer 				}
   1171  1.137    bouyer 			} else {
   1172  1.137    bouyer 				/*
   1173  1.137    bouyer 				 * we're probably in interrupt context,
   1174  1.137    bouyer 				 * ask the thread to come back here
   1175  1.137    bouyer 				 */
   1176  1.147    bouyer #ifdef DIAGNOSTIC
   1177  1.148    bouyer 				if (chp->ch_queue->queue_freeze > 0)
   1178  1.148    bouyer 					panic("wdcwait: queue_freeze");
   1179  1.147    bouyer #endif
   1180  1.148    bouyer 				chp->ch_queue->queue_freeze++;
   1181  1.170   thorpej 				wakeup(&chp->ch_thread);
   1182  1.137    bouyer 				return(WDCWAIT_THR);
   1183  1.137    bouyer 			}
   1184  1.137    bouyer 		}
   1185  1.137    bouyer 	}
   1186  1.163   thorpej 	return (error);
   1187    1.2    bouyer }
   1188    1.2    bouyer 
   1189  1.137    bouyer 
   1190   1.84    bouyer /*
   1191   1.84    bouyer  * Busy-wait for DMA to complete
   1192   1.84    bouyer  */
   1193   1.84    bouyer int
   1194  1.205   thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
   1195   1.84    bouyer {
   1196  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1197   1.84    bouyer 	int time;
   1198  1.169   thorpej 
   1199   1.84    bouyer 	for (time = 0;  time < timeout * 1000 / WDCDELAY; time++) {
   1200  1.169   thorpej 		wdc->dma_status =
   1201  1.169   thorpej 		    (*wdc->dma_finish)(wdc->dma_arg,
   1202  1.185    bouyer 			chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
   1203  1.169   thorpej 		if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
   1204   1.84    bouyer 			return 0;
   1205   1.84    bouyer 		delay(WDCDELAY);
   1206   1.84    bouyer 	}
   1207   1.84    bouyer 	/* timeout, force a DMA halt */
   1208  1.169   thorpej 	wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
   1209  1.185    bouyer 	    chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
   1210   1.84    bouyer 	return 1;
   1211   1.84    bouyer }
   1212   1.84    bouyer 
   1213   1.31    bouyer void
   1214  1.163   thorpej wdctimeout(void *arg)
   1215    1.2    bouyer {
   1216  1.205   thorpej 	struct ata_channel *chp = (struct ata_channel *)arg;
   1217  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1218  1.186    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1219   1.31    bouyer 	int s;
   1220    1.2    bouyer 
   1221  1.204   thorpej 	ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
   1222   1.31    bouyer 
   1223   1.31    bouyer 	s = splbio();
   1224  1.205   thorpej 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   1225   1.31    bouyer 		__wdcerror(chp, "lost interrupt");
   1226   1.88       mrg 		printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
   1227   1.88       mrg 		    (xfer->c_flags & C_ATAPI) ?  "atapi" : "ata",
   1228   1.88       mrg 		    xfer->c_bcount,
   1229   1.88       mrg 		    xfer->c_skip);
   1230  1.205   thorpej 		if (chp->ch_flags & ATACH_DMA_WAIT) {
   1231  1.169   thorpej 			wdc->dma_status =
   1232  1.169   thorpej 			    (*wdc->dma_finish)(wdc->dma_arg,
   1233  1.185    bouyer 				chp->ch_channel, xfer->c_drive,
   1234  1.185    bouyer 				WDC_DMAEND_ABRT);
   1235  1.205   thorpej 			chp->ch_flags &= ~ATACH_DMA_WAIT;
   1236   1.84    bouyer 		}
   1237   1.31    bouyer 		/*
   1238  1.119  drochner 		 * Call the interrupt routine. If we just missed an interrupt,
   1239   1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
   1240   1.31    bouyer 		 * action (reset the device).
   1241   1.70    bouyer 		 * Before that we need to reinstall the timeout callback,
   1242   1.70    bouyer 		 * in case it will miss another irq while in this transfer
   1243   1.70    bouyer 		 * We arbitray chose it to be 1s
   1244   1.31    bouyer 		 */
   1245   1.81   thorpej 		callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
   1246   1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
   1247  1.205   thorpej 		chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1248   1.66    bouyer 		xfer->c_intr(chp, xfer, 1);
   1249   1.31    bouyer 	} else
   1250   1.31    bouyer 		__wdcerror(chp, "missing untimeout");
   1251   1.31    bouyer 	splx(s);
   1252    1.2    bouyer }
   1253    1.2    bouyer 
   1254    1.2    bouyer int
   1255  1.192   thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
   1256   1.31    bouyer {
   1257  1.205   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
   1258  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1259  1.165   thorpej 	struct ata_xfer *xfer;
   1260   1.31    bouyer 	int s, ret;
   1261    1.2    bouyer 
   1262  1.204   thorpej 	ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
   1263  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
   1264   1.34    bouyer 	    DEBUG_FUNCS);
   1265    1.2    bouyer 
   1266   1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
   1267  1.198   thorpej 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
   1268  1.198   thorpej 	    ATAXF_NOSLEEP);
   1269   1.31    bouyer 	if (xfer == NULL) {
   1270  1.193   thorpej 		return ATACMD_TRY_AGAIN;
   1271   1.31    bouyer 	 }
   1272    1.2    bouyer 
   1273  1.207   thorpej 	if (atac->atac_cap & ATAC_CAP_NOIRQ)
   1274  1.192   thorpej 		ata_c->flags |= AT_POLL;
   1275  1.192   thorpej 	if (ata_c->flags & AT_POLL)
   1276   1.31    bouyer 		xfer->c_flags |= C_POLL;
   1277  1.217    bouyer 	if (ata_c->flags & AT_WAIT)
   1278  1.217    bouyer 		xfer->c_flags |= C_WAIT;
   1279  1.165   thorpej 	xfer->c_drive = drvp->drive;
   1280  1.192   thorpej 	xfer->c_databuf = ata_c->data;
   1281  1.192   thorpej 	xfer->c_bcount = ata_c->bcount;
   1282  1.192   thorpej 	xfer->c_cmd = ata_c;
   1283   1.31    bouyer 	xfer->c_start = __wdccommand_start;
   1284   1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
   1285  1.182    bouyer 	xfer->c_kill_xfer = __wdccommand_kill_xfer;
   1286    1.2    bouyer 
   1287   1.31    bouyer 	s = splbio();
   1288  1.201   thorpej 	ata_exec_xfer(chp, xfer);
   1289   1.31    bouyer #ifdef DIAGNOSTIC
   1290  1.192   thorpej 	if ((ata_c->flags & AT_POLL) != 0 &&
   1291  1.192   thorpej 	    (ata_c->flags & AT_DONE) == 0)
   1292  1.118    provos 		panic("wdc_exec_command: polled command not done");
   1293    1.2    bouyer #endif
   1294  1.192   thorpej 	if (ata_c->flags & AT_DONE) {
   1295  1.193   thorpej 		ret = ATACMD_COMPLETE;
   1296   1.31    bouyer 	} else {
   1297  1.192   thorpej 		if (ata_c->flags & AT_WAIT) {
   1298  1.192   thorpej 			while ((ata_c->flags & AT_DONE) == 0) {
   1299  1.192   thorpej 				tsleep(ata_c, PRIBIO, "wdccmd", 0);
   1300   1.69    bouyer 			}
   1301  1.193   thorpej 			ret = ATACMD_COMPLETE;
   1302   1.31    bouyer 		} else {
   1303  1.193   thorpej 			ret = ATACMD_QUEUED;
   1304    1.2    bouyer 		}
   1305    1.2    bouyer 	}
   1306   1.31    bouyer 	splx(s);
   1307   1.31    bouyer 	return ret;
   1308    1.2    bouyer }
   1309    1.2    bouyer 
   1310  1.167   thorpej static void
   1311  1.205   thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1312   1.31    bouyer {
   1313  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1314  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1315  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1316  1.165   thorpej 	int drive = xfer->c_drive;
   1317  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1318   1.31    bouyer 
   1319  1.204   thorpej 	ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
   1320  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
   1321   1.34    bouyer 	    DEBUG_FUNCS);
   1322   1.31    bouyer 
   1323  1.203   thorpej 	if (wdc->select)
   1324  1.169   thorpej 		wdc->select(chp,drive);
   1325  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1326   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1327  1.192   thorpej 	switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1328  1.192   thorpej 	    ata_c->r_st_bmask, ata_c->timeout, ata_c->flags)) {
   1329  1.137    bouyer 	case WDCWAIT_OK:
   1330  1.137    bouyer 		break;
   1331  1.137    bouyer 	case WDCWAIT_TOUT:
   1332  1.192   thorpej 		ata_c->flags |= AT_TIMEOU;
   1333   1.31    bouyer 		__wdccommand_done(chp, xfer);
   1334   1.53    bouyer 		return;
   1335  1.137    bouyer 	case WDCWAIT_THR:
   1336  1.137    bouyer 		return;
   1337   1.31    bouyer 	}
   1338  1.192   thorpej 	if (ata_c->flags & AT_POLL) {
   1339  1.135    bouyer 		/* polled command, disable interrupts */
   1340  1.205   thorpej 		bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1341  1.135    bouyer 		    WDCTL_4BIT | WDCTL_IDS);
   1342  1.135    bouyer 	}
   1343  1.192   thorpej 	wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
   1344  1.192   thorpej 	    ata_c->r_sector, ata_c->r_count, ata_c->r_features);
   1345  1.139    bouyer 
   1346  1.192   thorpej 	if ((ata_c->flags & AT_POLL) == 0) {
   1347  1.205   thorpej 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1348  1.192   thorpej 		callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
   1349   1.81   thorpej 		    wdctimeout, chp);
   1350   1.31    bouyer 		return;
   1351    1.2    bouyer 	}
   1352    1.2    bouyer 	/*
   1353   1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1354   1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
   1355    1.2    bouyer 	 */
   1356  1.134   mycroft 	delay(10);	/* 400ns delay */
   1357   1.66    bouyer 	__wdccommand_intr(chp, xfer, 0);
   1358    1.2    bouyer }
   1359    1.2    bouyer 
   1360  1.167   thorpej static int
   1361  1.205   thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1362    1.2    bouyer {
   1363  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1364  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1365  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1366  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1367  1.192   thorpej 	int bcount = ata_c->bcount;
   1368  1.192   thorpej 	char *data = ata_c->data;
   1369  1.137    bouyer 	int wflags;
   1370  1.137    bouyer 
   1371  1.192   thorpej 	if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
   1372  1.137    bouyer 		/* both wait and poll, we can tsleep here */
   1373  1.147    bouyer 		wflags = AT_WAIT | AT_POLL;
   1374  1.137    bouyer 	} else {
   1375  1.137    bouyer 		wflags = AT_POLL;
   1376  1.137    bouyer 	}
   1377   1.31    bouyer 
   1378  1.163   thorpej  again:
   1379  1.204   thorpej 	ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
   1380  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
   1381  1.165   thorpej 	    DEBUG_INTR);
   1382  1.137    bouyer 	/*
   1383  1.137    bouyer 	 * after a ATAPI_SOFT_RESET, the device will have released the bus.
   1384  1.137    bouyer 	 * Reselect again, it doesn't hurt for others commands, and the time
   1385  1.137    bouyer 	 * penalty for the extra regiter write is acceptable,
   1386  1.137    bouyer 	 * wdc_exec_command() isn't called often (mosly for autoconfig)
   1387  1.137    bouyer 	 */
   1388  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1389  1.165   thorpej 	    WDSD_IBM | (xfer->c_drive << 4));
   1390  1.192   thorpej 	if ((ata_c->flags & AT_XFDONE) != 0) {
   1391  1.114    bouyer 		/*
   1392  1.114    bouyer 		 * We have completed a data xfer. The drive should now be
   1393  1.114    bouyer 		 * in its initial state
   1394  1.114    bouyer 		 */
   1395  1.192   thorpej 		if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1396  1.192   thorpej 		    ata_c->r_st_bmask, (irq == 0)  ? ata_c->timeout : 0,
   1397  1.137    bouyer 		    wflags) ==  WDCWAIT_TOUT) {
   1398  1.114    bouyer 			if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1399  1.114    bouyer 				return 0; /* IRQ was not for us */
   1400  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1401  1.114    bouyer 		}
   1402  1.131   mycroft 		goto out;
   1403  1.114    bouyer 	}
   1404  1.192   thorpej 	if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
   1405  1.192   thorpej 	     (irq == 0)  ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
   1406   1.66    bouyer 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1407   1.63    bouyer 			return 0; /* IRQ was not for us */
   1408  1.192   thorpej 		ata_c->flags |= AT_TIMEOU;
   1409  1.131   mycroft 		goto out;
   1410    1.2    bouyer 	}
   1411  1.203   thorpej 	if (wdc->irqack)
   1412  1.169   thorpej 		wdc->irqack(chp);
   1413  1.192   thorpej 	if (ata_c->flags & AT_READ) {
   1414  1.131   mycroft 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1415  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1416  1.131   mycroft 			goto out;
   1417  1.131   mycroft 		}
   1418  1.165   thorpej 		if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
   1419  1.205   thorpej 			bus_space_read_multi_4(wdr->data32iot, wdr->data32ioh,
   1420   1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1421   1.31    bouyer 			data += bcount & 0xfffffffc;
   1422   1.31    bouyer 			bcount = bcount & 0x03;
   1423   1.31    bouyer 		}
   1424   1.31    bouyer 		if (bcount > 0)
   1425  1.191   mycroft 			wdc->datain_pio(chp, DRIVE_NOSTREAM, data, bcount);
   1426  1.114    bouyer 		/* at this point the drive should be in its initial state */
   1427  1.192   thorpej 		ata_c->flags |= AT_XFDONE;
   1428  1.137    bouyer 		/* XXX should read status register here ? */
   1429  1.192   thorpej 	} else if (ata_c->flags & AT_WRITE) {
   1430  1.131   mycroft 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1431  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1432  1.131   mycroft 			goto out;
   1433  1.131   mycroft 		}
   1434  1.165   thorpej 		if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_CAP32) {
   1435  1.205   thorpej 			bus_space_write_multi_4(wdr->data32iot, wdr->data32ioh,
   1436   1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1437   1.31    bouyer 			data += bcount & 0xfffffffc;
   1438   1.31    bouyer 			bcount = bcount & 0x03;
   1439   1.31    bouyer 		}
   1440   1.31    bouyer 		if (bcount > 0)
   1441  1.191   mycroft 			wdc->dataout_pio(chp, DRIVE_NOSTREAM, data, bcount);
   1442  1.192   thorpej 		ata_c->flags |= AT_XFDONE;
   1443  1.192   thorpej 		if ((ata_c->flags & AT_POLL) == 0) {
   1444  1.205   thorpej 			chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1445  1.114    bouyer 			callout_reset(&chp->ch_callout,
   1446  1.192   thorpej 			    ata_c->timeout / 1000 * hz, wdctimeout, chp);
   1447  1.114    bouyer 			return 1;
   1448  1.114    bouyer 		} else {
   1449  1.114    bouyer 			goto again;
   1450  1.114    bouyer 		}
   1451    1.2    bouyer 	}
   1452  1.163   thorpej  out:
   1453   1.31    bouyer 	__wdccommand_done(chp, xfer);
   1454   1.31    bouyer 	return 1;
   1455    1.2    bouyer }
   1456    1.2    bouyer 
   1457  1.167   thorpej static void
   1458  1.205   thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
   1459    1.2    bouyer {
   1460  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1461  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1462  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1463  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1464    1.2    bouyer 
   1465  1.204   thorpej 	ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
   1466  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
   1467  1.165   thorpej 	    DEBUG_FUNCS);
   1468   1.70    bouyer 
   1469   1.70    bouyer 
   1470   1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
   1471  1.192   thorpej 		ata_c->flags |= AT_DF;
   1472   1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
   1473  1.192   thorpej 		ata_c->flags |= AT_ERROR;
   1474  1.192   thorpej 		ata_c->r_error = chp->ch_error;
   1475   1.31    bouyer 	}
   1476  1.192   thorpej 	if ((ata_c->flags & AT_READREG) != 0 &&
   1477  1.207   thorpej 	    (atac->atac_dev.dv_flags & DVF_ACTIVE) != 0 &&
   1478  1.192   thorpej 	    (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
   1479  1.205   thorpej 		ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
   1480  1.205   thorpej 		    wdr->cmd_iohs[wd_sdh], 0);
   1481  1.205   thorpej 		ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
   1482  1.205   thorpej 		    wdr->cmd_iohs[wd_seccnt], 0);
   1483  1.205   thorpej 		ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
   1484  1.205   thorpej 		    wdr->cmd_iohs[wd_sector], 0);
   1485  1.205   thorpej 		ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
   1486  1.205   thorpej 		    wdr->cmd_iohs[wd_cyl_lo], 0);
   1487  1.205   thorpej 		ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
   1488  1.205   thorpej 		    wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
   1489  1.205   thorpej 		ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
   1490  1.205   thorpej 		    wdr->cmd_iohs[wd_error], 0);
   1491  1.205   thorpej 		ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
   1492  1.205   thorpej 		    wdr->cmd_iohs[wd_features], 0);
   1493  1.135    bouyer 	}
   1494  1.186    bouyer 	callout_stop(&chp->ch_callout);
   1495  1.187    bouyer 	chp->ch_queue->active_xfer = NULL;
   1496  1.192   thorpej 	if (ata_c->flags & AT_POLL) {
   1497  1.187    bouyer 		/* enable interrupts */
   1498  1.205   thorpej 		bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1499  1.187    bouyer 		    WDCTL_4BIT);
   1500  1.187    bouyer 		delay(10); /* some drives need a little delay here */
   1501  1.187    bouyer 	}
   1502  1.187    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
   1503  1.187    bouyer 		__wdccommand_kill_xfer(chp, xfer, KILL_GONE);
   1504  1.187    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1505  1.187    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1506  1.187    bouyer 	} else
   1507  1.187    bouyer 		__wdccommand_done_end(chp, xfer);
   1508  1.182    bouyer }
   1509  1.137    bouyer 
   1510  1.182    bouyer static void
   1511  1.205   thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
   1512  1.182    bouyer {
   1513  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1514  1.182    bouyer 
   1515  1.192   thorpej 	ata_c->flags |= AT_DONE;
   1516  1.198   thorpej 	ata_free_xfer(chp, xfer);
   1517  1.192   thorpej 	if (ata_c->flags & AT_WAIT)
   1518  1.192   thorpej 		wakeup(ata_c);
   1519  1.192   thorpej 	else if (ata_c->callback)
   1520  1.192   thorpej 		ata_c->callback(ata_c->callback_arg);
   1521  1.202   thorpej 	atastart(chp);
   1522   1.31    bouyer 	return;
   1523    1.2    bouyer }
   1524    1.2    bouyer 
   1525  1.182    bouyer static void
   1526  1.205   thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
   1527  1.182    bouyer     int reason)
   1528  1.182    bouyer {
   1529  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1530  1.182    bouyer 
   1531  1.182    bouyer 	switch (reason) {
   1532  1.182    bouyer 	case KILL_GONE:
   1533  1.192   thorpej 		ata_c->flags |= AT_GONE;
   1534  1.182    bouyer 		break;
   1535  1.182    bouyer 	case KILL_RESET:
   1536  1.192   thorpej 		ata_c->flags |= AT_RESET;
   1537  1.182    bouyer 		break;
   1538  1.182    bouyer 	default:
   1539  1.182    bouyer 		printf("__wdccommand_kill_xfer: unknown reason %d\n",
   1540  1.182    bouyer 		    reason);
   1541  1.182    bouyer 		panic("__wdccommand_kill_xfer");
   1542  1.182    bouyer 	}
   1543  1.182    bouyer 	__wdccommand_done_end(chp, xfer);
   1544  1.182    bouyer }
   1545  1.182    bouyer 
   1546    1.2    bouyer /*
   1547   1.31    bouyer  * Send a command. The drive should be ready.
   1548    1.2    bouyer  * Assumes interrupts are blocked.
   1549    1.2    bouyer  */
   1550   1.31    bouyer void
   1551  1.205   thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
   1552  1.163   thorpej     u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
   1553  1.178   thorpej     u_int8_t features)
   1554   1.31    bouyer {
   1555  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1556  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1557  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1558  1.163   thorpej 
   1559  1.204   thorpej 	ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
   1560  1.207   thorpej 	    "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
   1561  1.169   thorpej 	    chp->ch_channel, drive, command, cylin, head, sector, count,
   1562  1.178   thorpej 	    features), DEBUG_FUNCS);
   1563   1.31    bouyer 
   1564  1.203   thorpej 	if (wdc->select)
   1565  1.169   thorpej 		wdc->select(chp,drive);
   1566  1.107       dbj 
   1567   1.31    bouyer 	/* Select drive, head, and addressing mode. */
   1568  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1569   1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
   1570  1.177   thorpej 	/* Load parameters into the wd_features register. */
   1571  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1572  1.178   thorpej 	    features);
   1573  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
   1574  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
   1575  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
   1576  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
   1577  1.157      fvdl 	    0, cylin >> 8);
   1578  1.108  christos 
   1579  1.108  christos 	/* Send command. */
   1580  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1581  1.108  christos 	return;
   1582  1.108  christos }
   1583  1.108  christos 
   1584  1.108  christos /*
   1585  1.108  christos  * Send a 48-bit addressing command. The drive should be ready.
   1586  1.108  christos  * Assumes interrupts are blocked.
   1587  1.108  christos  */
   1588  1.108  christos void
   1589  1.205   thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
   1590  1.163   thorpej     u_int64_t blkno, u_int16_t count)
   1591  1.108  christos {
   1592  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1593  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1594  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1595  1.163   thorpej 
   1596  1.204   thorpej 	ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
   1597  1.207   thorpej 	    "count=%d\n", atac->atac_dev.dv_xname,
   1598  1.169   thorpej 	    chp->ch_channel, drive, command, (u_int32_t) blkno, count),
   1599  1.108  christos 	    DEBUG_FUNCS);
   1600  1.108  christos 
   1601  1.203   thorpej 	if (wdc->select)
   1602  1.169   thorpej 		wdc->select(chp,drive);
   1603  1.108  christos 
   1604  1.108  christos 	/* Select drive, head, and addressing mode. */
   1605  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1606  1.108  christos 	    (drive << 4) | WDSD_LBA);
   1607  1.108  christos 
   1608  1.218  rearnsha 	if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
   1609  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1610  1.218  rearnsha 		    0);
   1611  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
   1612  1.218  rearnsha 		    0, count);
   1613  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
   1614  1.218  rearnsha 		    0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
   1615  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1616  1.218  rearnsha 		    0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
   1617  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1618  1.218  rearnsha 		    0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
   1619  1.218  rearnsha 	} else {
   1620  1.218  rearnsha 		/* previous */
   1621  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1622  1.218  rearnsha 		    0);
   1623  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
   1624  1.218  rearnsha 		    0, count >> 8);
   1625  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
   1626  1.218  rearnsha 		    0, blkno >> 24);
   1627  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1628  1.218  rearnsha 		    0, blkno >> 32);
   1629  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1630  1.218  rearnsha 		    0, blkno >> 40);
   1631  1.218  rearnsha 
   1632  1.218  rearnsha 		/* current */
   1633  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1634  1.218  rearnsha 		    0);
   1635  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
   1636  1.218  rearnsha 		    count);
   1637  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
   1638  1.218  rearnsha 		    blkno);
   1639  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1640  1.218  rearnsha 		    0, blkno >> 8);
   1641  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1642  1.218  rearnsha 		    0, blkno >> 16);
   1643  1.218  rearnsha 	}
   1644    1.2    bouyer 
   1645   1.31    bouyer 	/* Send command. */
   1646  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1647   1.31    bouyer 	return;
   1648    1.2    bouyer }
   1649    1.2    bouyer 
   1650    1.2    bouyer /*
   1651   1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1652   1.31    bouyer  * tested by the caller.
   1653    1.2    bouyer  */
   1654   1.31    bouyer void
   1655  1.205   thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
   1656    1.2    bouyer {
   1657  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1658  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1659  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1660    1.2    bouyer 
   1661  1.204   thorpej 	ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1662  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
   1663   1.31    bouyer 	    DEBUG_FUNCS);
   1664  1.107       dbj 
   1665  1.203   thorpej 	if (wdc->select)
   1666  1.169   thorpej 		wdc->select(chp,drive);
   1667    1.2    bouyer 
   1668   1.31    bouyer 	/* Select drive. */
   1669  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1670   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1671    1.2    bouyer 
   1672  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1673   1.31    bouyer }
   1674    1.2    bouyer 
   1675   1.31    bouyer static void
   1676  1.205   thorpej __wdcerror(struct ata_channel *chp, char *msg)
   1677    1.2    bouyer {
   1678  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1679  1.217    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1680   1.88       mrg 
   1681    1.2    bouyer 	if (xfer == NULL)
   1682  1.207   thorpej 		printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
   1683   1.31    bouyer 		    msg);
   1684    1.2    bouyer 	else
   1685  1.207   thorpej 		printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
   1686  1.169   thorpej 		    chp->ch_channel, xfer->c_drive, msg);
   1687    1.2    bouyer }
   1688    1.2    bouyer 
   1689    1.2    bouyer /*
   1690    1.2    bouyer  * the bit bucket
   1691    1.2    bouyer  */
   1692    1.2    bouyer void
   1693  1.205   thorpej wdcbit_bucket(struct ata_channel *chp, int size)
   1694    1.2    bouyer {
   1695  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1696    1.2    bouyer 
   1697   1.12       cgd 	for (; size >= 2; size -= 2)
   1698  1.205   thorpej 		(void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
   1699   1.12       cgd 	if (size)
   1700  1.205   thorpej 		(void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
   1701   1.44   thorpej }
   1702   1.44   thorpej 
   1703  1.213   thorpej static void
   1704  1.205   thorpej wdc_datain_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
   1705  1.190   mycroft {
   1706  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1707  1.190   mycroft 
   1708  1.190   mycroft 	if (flags & DRIVE_NOSTREAM) {
   1709  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1710  1.205   thorpej 			bus_space_read_multi_4(wdr->data32iot,
   1711  1.205   thorpej 			    wdr->data32ioh, 0, buf, len >> 2);
   1712  1.190   mycroft 			buf = (char *)buf + (len & ~3);
   1713  1.190   mycroft 			len &= 3;
   1714  1.190   mycroft 		}
   1715  1.190   mycroft 		if (len) {
   1716  1.205   thorpej 			bus_space_read_multi_2(wdr->cmd_iot,
   1717  1.205   thorpej 			    wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
   1718  1.190   mycroft 		}
   1719  1.190   mycroft 	} else {
   1720  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1721  1.205   thorpej 			bus_space_read_multi_stream_4(wdr->data32iot,
   1722  1.205   thorpej 			    wdr->data32ioh, 0, buf, len >> 2);
   1723  1.190   mycroft 			buf = (char *)buf + (len & ~3);
   1724  1.190   mycroft 			len &= 3;
   1725  1.190   mycroft 		}
   1726  1.190   mycroft 		if (len) {
   1727  1.205   thorpej 			bus_space_read_multi_stream_2(wdr->cmd_iot,
   1728  1.205   thorpej 			    wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
   1729  1.190   mycroft 		}
   1730  1.190   mycroft 	}
   1731  1.190   mycroft }
   1732  1.190   mycroft 
   1733  1.213   thorpej static void
   1734  1.205   thorpej wdc_dataout_pio(struct ata_channel *chp, int flags, void *buf, size_t len)
   1735  1.190   mycroft {
   1736  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1737  1.190   mycroft 
   1738  1.190   mycroft 	if (flags & DRIVE_NOSTREAM) {
   1739  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1740  1.205   thorpej 			bus_space_write_multi_4(wdr->data32iot,
   1741  1.205   thorpej 			    wdr->data32ioh, 0, buf, len >> 2);
   1742  1.190   mycroft 			buf = (char *)buf + (len & ~3);
   1743  1.190   mycroft 			len &= 3;
   1744  1.190   mycroft 		}
   1745  1.190   mycroft 		if (len) {
   1746  1.205   thorpej 			bus_space_write_multi_2(wdr->cmd_iot,
   1747  1.205   thorpej 			    wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
   1748  1.190   mycroft 		}
   1749  1.190   mycroft 	} else {
   1750  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1751  1.205   thorpej 			bus_space_write_multi_stream_4(wdr->data32iot,
   1752  1.205   thorpej 			    wdr->data32ioh, 0, buf, len >> 2);
   1753  1.190   mycroft 			buf = (char *)buf + (len & ~3);
   1754  1.190   mycroft 			len &= 3;
   1755  1.190   mycroft 		}
   1756  1.190   mycroft 		if (len) {
   1757  1.205   thorpej 			bus_space_write_multi_stream_2(wdr->cmd_iot,
   1758  1.205   thorpej 			    wdr->cmd_iohs[wd_data], 0, buf, len >> 1);
   1759  1.190   mycroft 		}
   1760  1.190   mycroft 	}
   1761  1.190   mycroft }
   1762