wdc.c revision 1.226 1 1.226 bouyer /* $NetBSD: wdc.c,v 1.226 2005/08/09 22:08:16 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.226 bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.226 2005/08/09 22:08:16 bouyer Exp $");
74 1.12 cgd
75 1.204 thorpej #ifndef ATADEBUG
76 1.204 thorpej #define ATADEBUG
77 1.204 thorpej #endif /* ATADEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.12 cgd #include <dev/ic/wdcreg.h>
102 1.12 cgd #include <dev/ic/wdcvar.h>
103 1.31 bouyer
104 1.137 bouyer #include "locators.h"
105 1.137 bouyer
106 1.2 bouyer #include "atapibus.h"
107 1.106 bouyer #include "wd.h"
108 1.2 bouyer
109 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
110 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
111 1.2 bouyer #if 0
112 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
113 1.2 bouyer #define WDCNDELAY_DEBUG 50
114 1.2 bouyer #endif
115 1.2 bouyer
116 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
117 1.219 perry #define WDCDELAY_POLL 1 /* ms */
118 1.137 bouyer
119 1.137 bouyer /* timeout for the control commands */
120 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
121 1.137 bouyer
122 1.224 bouyer /*
123 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
124 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
125 1.224 bouyer * wait that much at boot time, and 5s seems to be enouth.
126 1.224 bouyer */
127 1.224 bouyer #define WDC_PROBE_WAIT 5
128 1.224 bouyer
129 1.224 bouyer
130 1.106 bouyer #if NWD > 0
131 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
132 1.106 bouyer #else
133 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
134 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
135 1.106 bouyer SCSIPI_BUSTYPE_ATA,
136 1.214 enami NULL, /* wdc_ata_bio */
137 1.214 enami NULL, /* wdc_reset_drive */
138 1.214 enami wdc_reset_channel,
139 1.214 enami wdc_exec_command,
140 1.214 enami NULL, /* ata_get_params */
141 1.214 enami NULL, /* wdc_ata_addref */
142 1.214 enami NULL, /* wdc_ata_delref */
143 1.214 enami NULL /* ata_kill_pending */
144 1.106 bouyer };
145 1.106 bouyer #endif
146 1.102 bouyer
147 1.213 thorpej /* Flags to wdcreset(). */
148 1.213 thorpej #define RESET_POLL 1
149 1.213 thorpej #define RESET_SLEEP 0 /* wdcreset() will use tsleep() */
150 1.213 thorpej
151 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
152 1.213 thorpej static int wdcreset(struct ata_channel *, int);
153 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
154 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
155 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
156 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
157 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
158 1.182 bouyer struct ata_xfer *, int);
159 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
160 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
161 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
162 1.31 bouyer
163 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
164 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
165 1.213 thorpej
166 1.31 bouyer #define DEBUG_INTR 0x01
167 1.31 bouyer #define DEBUG_XFERS 0x02
168 1.31 bouyer #define DEBUG_STATUS 0x04
169 1.31 bouyer #define DEBUG_FUNCS 0x08
170 1.31 bouyer #define DEBUG_PROBE 0x10
171 1.74 enami #define DEBUG_DETACH 0x20
172 1.87 bouyer #define DEBUG_DELAY 0x40
173 1.204 thorpej #ifdef ATADEBUG
174 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
175 1.31 bouyer int wdc_nxfer = 0;
176 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
177 1.2 bouyer #else
178 1.204 thorpej #define ATADEBUG_PRINT(args, level)
179 1.2 bouyer #endif
180 1.2 bouyer
181 1.162 thorpej /*
182 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
183 1.176 thorpej */
184 1.176 thorpej void
185 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
186 1.176 thorpej {
187 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
188 1.176 thorpej
189 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
190 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
191 1.205 thorpej }
192 1.205 thorpej
193 1.205 thorpej /*
194 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
195 1.205 thorpej */
196 1.205 thorpej void
197 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
198 1.205 thorpej {
199 1.205 thorpej
200 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
201 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
202 1.176 thorpej }
203 1.176 thorpej
204 1.162 thorpej /* Test to see controller with at last one attached drive is there.
205 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
206 1.162 thorpej * 0x02 for drive 1).
207 1.162 thorpej * Logic:
208 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
209 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
210 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
211 1.162 thorpej * If no drive at all -> return.
212 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
213 1.162 thorpej * If timeout -> return.
214 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
215 1.162 thorpej * - try an ATA command on the master.
216 1.162 thorpej */
217 1.137 bouyer
218 1.164 thorpej static void
219 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
220 1.137 bouyer {
221 1.137 bouyer struct ataparams params;
222 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
223 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
224 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
225 1.145 christos u_int8_t st0 = 0, st1 = 0;
226 1.212 thorpej int i, error, s;
227 1.137 bouyer
228 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
229 1.164 thorpej /* No drives, abort the attach here. */
230 1.164 thorpej return;
231 1.161 thorpej }
232 1.137 bouyer
233 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
234 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
235 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
236 1.207 thorpej if (wdc->select)
237 1.174 bouyer wdc->select(chp,0);
238 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
239 1.174 bouyer 0, WDSD_IBM);
240 1.174 bouyer delay(10); /* 400ns delay */
241 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
242 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
243 1.174 bouyer }
244 1.219 perry
245 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
246 1.207 thorpej if (wdc->select)
247 1.174 bouyer wdc->select(chp,1);
248 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
249 1.174 bouyer 0, WDSD_IBM | 0x10);
250 1.174 bouyer delay(10); /* 400ns delay */
251 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
252 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
253 1.174 bouyer }
254 1.219 perry
255 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
256 1.137 bouyer == 0 ||
257 1.137 bouyer (st0 & WDCS_DRDY)) &&
258 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
259 1.137 bouyer == 0 ||
260 1.137 bouyer (st1 & WDCS_DRDY)))
261 1.137 bouyer break;
262 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
263 1.137 bouyer }
264 1.212 thorpej s = splbio();
265 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
266 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
267 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
268 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
269 1.212 thorpej splx(s);
270 1.137 bouyer
271 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
272 1.207 thorpej atac->atac_dev.dv_xname,
273 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
274 1.137 bouyer
275 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
276 1.137 bouyer delay(5000);
277 1.137 bouyer
278 1.137 bouyer for (i = 0; i < 2; i++) {
279 1.171 thorpej /* XXX This should be done by other code. */
280 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
281 1.137 bouyer chp->ch_drive[i].drive = i;
282 1.171 thorpej
283 1.137 bouyer /*
284 1.137 bouyer * Init error counter so that an error withing the first xfers
285 1.137 bouyer * will trigger a downgrade
286 1.137 bouyer */
287 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
288 1.137 bouyer
289 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
290 1.207 thorpej if ((atac->atac_cap &
291 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
292 1.212 thorpej s = splbio();
293 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
294 1.212 thorpej splx(s);
295 1.212 thorpej }
296 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
297 1.137 bouyer continue;
298 1.137 bouyer
299 1.144 briggs /* Shortcut in case we've been shutdown */
300 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
301 1.164 thorpej return;
302 1.144 briggs
303 1.216 bouyer /*
304 1.216 bouyer * Issue an identify, to try to detect ghosts.
305 1.216 bouyer * Note that we can't use interrupts here, because if there
306 1.216 bouyer * is no devices, we will get a command aborted without
307 1.216 bouyer * interrupts.
308 1.216 bouyer */
309 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
310 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
311 1.137 bouyer if (error != CMD_OK) {
312 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
313 1.144 briggs
314 1.144 briggs /* Shortcut in case we've been shutdown */
315 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
316 1.164 thorpej return;
317 1.144 briggs
318 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
319 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
320 1.137 bouyer }
321 1.137 bouyer if (error == CMD_OK) {
322 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
323 1.212 thorpej s = splbio();
324 1.212 thorpej /* XXXJRT ch_ndrive */
325 1.137 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
326 1.137 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
327 1.212 thorpej splx(s);
328 1.137 bouyer } else {
329 1.212 thorpej s = splbio();
330 1.155 bouyer chp->ch_drive[i].drive_flags &=
331 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
332 1.212 thorpej splx(s);
333 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
334 1.207 thorpej atac->atac_dev.dv_xname,
335 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
336 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
337 1.137 bouyer continue;
338 1.137 bouyer /*
339 1.137 bouyer * Pre-ATA drive ?
340 1.137 bouyer * Test registers writability (Error register not
341 1.137 bouyer * writable, but cyllo is), then try an ATA command.
342 1.137 bouyer */
343 1.203 thorpej if (wdc->select)
344 1.169 thorpej wdc->select(chp,i);
345 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
346 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
347 1.137 bouyer delay(10); /* 400ns delay */
348 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
349 1.157 fvdl 0, 0x58);
350 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
351 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
352 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
353 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
354 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
355 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
356 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
357 1.137 bouyer "writability failed\n",
358 1.207 thorpej atac->atac_dev.dv_xname,
359 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
360 1.212 thorpej s = splbio();
361 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
362 1.212 thorpej splx(s);
363 1.155 bouyer continue;
364 1.137 bouyer }
365 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
366 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
367 1.207 thorpej atac->atac_dev.dv_xname,
368 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
369 1.212 thorpej s = splbio();
370 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
371 1.212 thorpej splx(s);
372 1.137 bouyer continue;
373 1.137 bouyer }
374 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
375 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
376 1.137 bouyer delay(10); /* 400ns delay */
377 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
378 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
379 1.207 thorpej atac->atac_dev.dv_xname,
380 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
381 1.212 thorpej s = splbio();
382 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
383 1.212 thorpej splx(s);
384 1.155 bouyer } else {
385 1.212 thorpej s = splbio();
386 1.212 thorpej /* XXXJRT ch_ndrive */
387 1.155 bouyer chp->ch_drive[0].drive_flags &=
388 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
389 1.155 bouyer chp->ch_drive[1].drive_flags &=
390 1.155 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
391 1.212 thorpej splx(s);
392 1.137 bouyer }
393 1.137 bouyer }
394 1.137 bouyer }
395 1.164 thorpej }
396 1.164 thorpej
397 1.2 bouyer int
398 1.205 thorpej wdcprobe(struct ata_channel *chp)
399 1.12 cgd {
400 1.163 thorpej
401 1.163 thorpej return (wdcprobe1(chp, 1));
402 1.137 bouyer }
403 1.137 bouyer
404 1.167 thorpej static int
405 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
406 1.137 bouyer {
407 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
408 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
409 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
410 1.224 bouyer u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
411 1.31 bouyer u_int8_t ret_value = 0x03;
412 1.31 bouyer u_int8_t drive;
413 1.156 bouyer int s;
414 1.224 bouyer int wdc_probe_count =
415 1.224 bouyer poll ? (WDC_PROBE_WAIT / WDCDELAY) : (WDC_PROBE_WAIT * hz);
416 1.31 bouyer
417 1.31 bouyer /*
418 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
419 1.31 bouyer */
420 1.31 bouyer
421 1.174 bouyer s = splbio();
422 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
423 1.224 bouyer while (wdc_probe_count-- > 0) {
424 1.224 bouyer if (wdc->select)
425 1.224 bouyer wdc->select(chp,0);
426 1.107 dbj
427 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
428 1.224 bouyer 0, WDSD_IBM);
429 1.224 bouyer delay(10); /* 400ns delay */
430 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
431 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
432 1.137 bouyer
433 1.224 bouyer if (wdc->select)
434 1.224 bouyer wdc->select(chp,1);
435 1.219 perry
436 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
437 1.224 bouyer 0, WDSD_IBM | 0x10);
438 1.224 bouyer delay(10); /* 400ns delay */
439 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
440 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
441 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
442 1.224 bouyer break;
443 1.224 bouyer }
444 1.43 kenh
445 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
446 1.207 thorpej atac->atac_dev.dv_xname,
447 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
448 1.43 kenh
449 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
450 1.43 kenh ret_value &= ~0x01;
451 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
452 1.43 kenh ret_value &= ~0x02;
453 1.125 mycroft /* Register writability test, drive 0. */
454 1.125 mycroft if (ret_value & 0x01) {
455 1.207 thorpej if (wdc->select)
456 1.169 thorpej wdc->select(chp,0);
457 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
458 1.157 fvdl 0, WDSD_IBM);
459 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
460 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
461 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
462 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
463 1.174 bouyer if (cl != 0x02) {
464 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
465 1.174 bouyer "got 0x%x != 0x02\n",
466 1.207 thorpej atac->atac_dev.dv_xname,
467 1.174 bouyer chp->ch_channel, cl),
468 1.174 bouyer DEBUG_PROBE);
469 1.125 mycroft ret_value &= ~0x01;
470 1.174 bouyer }
471 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
472 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
473 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
474 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
475 1.174 bouyer if (cl != 0x01) {
476 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
477 1.174 bouyer "got 0x%x != 0x01\n",
478 1.207 thorpej atac->atac_dev.dv_xname,
479 1.174 bouyer chp->ch_channel, cl),
480 1.174 bouyer DEBUG_PROBE);
481 1.125 mycroft ret_value &= ~0x01;
482 1.174 bouyer }
483 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
484 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
485 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
486 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
487 1.174 bouyer if (cl != 0x01) {
488 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
489 1.174 bouyer "got 0x%x != 0x01\n",
490 1.207 thorpej atac->atac_dev.dv_xname,
491 1.174 bouyer chp->ch_channel, cl),
492 1.174 bouyer DEBUG_PROBE);
493 1.125 mycroft ret_value &= ~0x01;
494 1.174 bouyer }
495 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
496 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
497 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
498 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
499 1.174 bouyer if (cl != 0x02) {
500 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
501 1.174 bouyer "got 0x%x != 0x02\n",
502 1.207 thorpej atac->atac_dev.dv_xname,
503 1.174 bouyer chp->ch_channel, cl),
504 1.174 bouyer DEBUG_PROBE);
505 1.125 mycroft ret_value &= ~0x01;
506 1.174 bouyer }
507 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
508 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
509 1.174 bouyer if (cl != 0x01) {
510 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
511 1.174 bouyer "got 0x%x != 0x01\n",
512 1.207 thorpej atac->atac_dev.dv_xname,
513 1.174 bouyer chp->ch_channel, cl),
514 1.174 bouyer DEBUG_PROBE);
515 1.131 mycroft ret_value &= ~0x01;
516 1.174 bouyer }
517 1.125 mycroft }
518 1.125 mycroft /* Register writability test, drive 1. */
519 1.125 mycroft if (ret_value & 0x02) {
520 1.207 thorpej if (wdc->select)
521 1.169 thorpej wdc->select(chp,1);
522 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
523 1.157 fvdl 0, WDSD_IBM | 0x10);
524 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
525 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
526 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
527 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
528 1.174 bouyer if (cl != 0x02) {
529 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
530 1.174 bouyer "got 0x%x != 0x02\n",
531 1.207 thorpej atac->atac_dev.dv_xname,
532 1.174 bouyer chp->ch_channel, cl),
533 1.174 bouyer DEBUG_PROBE);
534 1.125 mycroft ret_value &= ~0x02;
535 1.174 bouyer }
536 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
537 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
538 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
539 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
540 1.174 bouyer if (cl != 0x01) {
541 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
542 1.174 bouyer "got 0x%x != 0x01\n",
543 1.207 thorpej atac->atac_dev.dv_xname,
544 1.174 bouyer chp->ch_channel, cl),
545 1.174 bouyer DEBUG_PROBE);
546 1.125 mycroft ret_value &= ~0x02;
547 1.174 bouyer }
548 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
549 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
550 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
551 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
552 1.174 bouyer if (cl != 0x01) {
553 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
554 1.174 bouyer "got 0x%x != 0x01\n",
555 1.207 thorpej atac->atac_dev.dv_xname,
556 1.174 bouyer chp->ch_channel, cl),
557 1.174 bouyer DEBUG_PROBE);
558 1.125 mycroft ret_value &= ~0x02;
559 1.174 bouyer }
560 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
561 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
562 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
563 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
564 1.174 bouyer if (cl != 0x02) {
565 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
566 1.174 bouyer "got 0x%x != 0x02\n",
567 1.207 thorpej atac->atac_dev.dv_xname,
568 1.174 bouyer chp->ch_channel, cl),
569 1.174 bouyer DEBUG_PROBE);
570 1.125 mycroft ret_value &= ~0x02;
571 1.174 bouyer }
572 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
573 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
574 1.174 bouyer if (cl != 0x01) {
575 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
576 1.174 bouyer "got 0x%x != 0x01\n",
577 1.207 thorpej atac->atac_dev.dv_xname,
578 1.174 bouyer chp->ch_channel, cl),
579 1.174 bouyer DEBUG_PROBE);
580 1.131 mycroft ret_value &= ~0x02;
581 1.174 bouyer }
582 1.125 mycroft }
583 1.137 bouyer
584 1.174 bouyer if (ret_value == 0) {
585 1.174 bouyer splx(s);
586 1.137 bouyer return 0;
587 1.174 bouyer }
588 1.62 bouyer }
589 1.31 bouyer
590 1.174 bouyer
591 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
592 1.174 bouyer /*
593 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
594 1.174 bouyer * ATAPI device out there which don't react to the bus reset
595 1.174 bouyer */
596 1.174 bouyer if (ret_value & 0x01) {
597 1.207 thorpej if (wdc->select)
598 1.174 bouyer wdc->select(chp,0);
599 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
600 1.174 bouyer 0, WDSD_IBM);
601 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
602 1.174 bouyer ATAPI_SOFT_RESET);
603 1.174 bouyer }
604 1.174 bouyer if (ret_value & 0x02) {
605 1.207 thorpej if (wdc->select)
606 1.174 bouyer wdc->select(chp,0);
607 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
608 1.174 bouyer 0, WDSD_IBM | 0x10);
609 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
610 1.174 bouyer ATAPI_SOFT_RESET);
611 1.174 bouyer }
612 1.156 bouyer
613 1.175 bouyer delay(5000);
614 1.181 bouyer #endif
615 1.175 bouyer
616 1.225 bouyer wdc->reset(chp, RESET_POLL);
617 1.137 bouyer DELAY(2000);
618 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
619 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
620 1.156 bouyer splx(s);
621 1.137 bouyer
622 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
623 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
624 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
625 1.137 bouyer ret_value), DEBUG_PROBE);
626 1.12 cgd
627 1.137 bouyer /* if reset failed, there's nothing here */
628 1.137 bouyer if (ret_value == 0)
629 1.137 bouyer return 0;
630 1.67 bouyer
631 1.12 cgd /*
632 1.167 thorpej * Test presence of drives. First test register signatures looking
633 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
634 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
635 1.167 thorpej * later in attach routine.
636 1.12 cgd */
637 1.137 bouyer for (drive = 0; drive < 2; drive++) {
638 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
639 1.137 bouyer continue;
640 1.207 thorpej if (wdc->select)
641 1.169 thorpej wdc->select(chp,drive);
642 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
643 1.137 bouyer WDSD_IBM | (drive << 4));
644 1.137 bouyer delay(10); /* 400ns delay */
645 1.137 bouyer /* Save registers contents */
646 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
647 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
648 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
649 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
650 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
651 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
652 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
653 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
654 1.137 bouyer
655 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
656 1.137 bouyer "cl=0x%x ch=0x%x\n",
657 1.207 thorpej atac->atac_dev.dv_xname,
658 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
659 1.31 bouyer /*
660 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
661 1.137 bouyer * we get wrong values here, so ignore it.
662 1.31 bouyer */
663 1.212 thorpej s = splbio();
664 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
665 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
666 1.137 bouyer } else {
667 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
668 1.223 bouyer if ((wdc->cap & WDC_CAPABILITY_PREATA) != 0)
669 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
670 1.137 bouyer }
671 1.212 thorpej splx(s);
672 1.31 bouyer }
673 1.219 perry return (ret_value);
674 1.137 bouyer }
675 1.31 bouyer
676 1.137 bouyer void
677 1.205 thorpej wdcattach(struct ata_channel *chp)
678 1.137 bouyer {
679 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
680 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
681 1.32 bouyer
682 1.205 thorpej /*
683 1.205 thorpej * Start out assuming 2 drives. This may change as we probe
684 1.205 thorpej * drives.
685 1.205 thorpej */
686 1.205 thorpej chp->ch_ndrive = 2;
687 1.205 thorpej
688 1.191 mycroft /* default data transfer methods */
689 1.210 thorpej if (wdc->datain_pio == NULL)
690 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
691 1.210 thorpej if (wdc->dataout_pio == NULL)
692 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
693 1.225 bouyer /* default reset method */
694 1.225 bouyer if (wdc->reset == NULL)
695 1.225 bouyer wdc->reset = wdc_do_reset;
696 1.191 mycroft
697 1.137 bouyer /* initialise global data */
698 1.208 thorpej if (atac->atac_bustype_ata == NULL)
699 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
700 1.207 thorpej if (atac->atac_probe == NULL)
701 1.207 thorpej atac->atac_probe = wdc_drvprobe;
702 1.208 thorpej #if NATAPIBUS > 0
703 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
704 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
705 1.208 thorpej #endif
706 1.198 thorpej
707 1.210 thorpej ata_channel_attach(chp);
708 1.74 enami }
709 1.74 enami
710 1.163 thorpej int
711 1.163 thorpej wdcactivate(struct device *self, enum devact act)
712 1.137 bouyer {
713 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
714 1.137 bouyer int s, i, error = 0;
715 1.137 bouyer
716 1.137 bouyer s = splbio();
717 1.137 bouyer switch (act) {
718 1.137 bouyer case DVACT_ACTIVATE:
719 1.137 bouyer error = EOPNOTSUPP;
720 1.137 bouyer break;
721 1.137 bouyer
722 1.137 bouyer case DVACT_DEACTIVATE:
723 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
724 1.207 thorpej error =
725 1.207 thorpej config_deactivate(atac->atac_channels[i]->atabus);
726 1.137 bouyer if (error)
727 1.137 bouyer break;
728 1.137 bouyer }
729 1.137 bouyer break;
730 1.137 bouyer }
731 1.137 bouyer splx(s);
732 1.137 bouyer return (error);
733 1.137 bouyer }
734 1.219 perry
735 1.137 bouyer int
736 1.163 thorpej wdcdetach(struct device *self, int flags)
737 1.137 bouyer {
738 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
739 1.205 thorpej struct ata_channel *chp;
740 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
741 1.137 bouyer int i, error = 0;
742 1.137 bouyer
743 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
744 1.207 thorpej chp = atac->atac_channels[i];
745 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
746 1.207 thorpej atac->atac_dev.dv_xname, chp->atabus->dv_xname),
747 1.207 thorpej DEBUG_DETACH);
748 1.137 bouyer error = config_detach(chp->atabus, flags);
749 1.137 bouyer if (error)
750 1.137 bouyer break;
751 1.137 bouyer }
752 1.188 mycroft if (adapt->adapt_refcnt != 0) {
753 1.188 mycroft #ifdef DIAGNOSTIC
754 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
755 1.188 mycroft #endif
756 1.207 thorpej (void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
757 1.188 mycroft }
758 1.137 bouyer return (error);
759 1.137 bouyer }
760 1.137 bouyer
761 1.31 bouyer /* restart an interrupted I/O */
762 1.31 bouyer void
763 1.163 thorpej wdcrestart(void *v)
764 1.31 bouyer {
765 1.205 thorpej struct ata_channel *chp = v;
766 1.31 bouyer int s;
767 1.2 bouyer
768 1.31 bouyer s = splbio();
769 1.202 thorpej atastart(chp);
770 1.31 bouyer splx(s);
771 1.2 bouyer }
772 1.219 perry
773 1.2 bouyer
774 1.31 bouyer /*
775 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
776 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
777 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
778 1.31 bouyer * the next chunk if so.
779 1.31 bouyer */
780 1.12 cgd int
781 1.163 thorpej wdcintr(void *arg)
782 1.12 cgd {
783 1.205 thorpej struct ata_channel *chp = arg;
784 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
785 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
786 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
787 1.165 thorpej struct ata_xfer *xfer;
788 1.76 bouyer int ret;
789 1.12 cgd
790 1.207 thorpej if ((atac->atac_dev.dv_flags & DVF_ACTIVE) == 0) {
791 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
792 1.80 enami DEBUG_INTR);
793 1.80 enami return (0);
794 1.80 enami }
795 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
796 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
797 1.113 bouyer /* try to clear the pending interrupt anyway */
798 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
799 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
800 1.80 enami return (0);
801 1.31 bouyer }
802 1.12 cgd
803 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
804 1.186 bouyer xfer = chp->ch_queue->active_xfer;
805 1.186 bouyer #ifdef DIAGNOSTIC
806 1.186 bouyer if (xfer == NULL)
807 1.186 bouyer panic("wdcintr: no xfer");
808 1.186 bouyer #endif
809 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
810 1.169 thorpej wdc->dma_status =
811 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
812 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
813 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
814 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
815 1.84 bouyer return 0;
816 1.84 bouyer }
817 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
818 1.84 bouyer }
819 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
820 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
821 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
822 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
823 1.76 bouyer return (ret);
824 1.12 cgd }
825 1.12 cgd
826 1.31 bouyer /* Put all disk in RESET state */
827 1.125 mycroft void
828 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
829 1.2 bouyer {
830 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
831 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
832 1.207 thorpej
833 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
834 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
835 1.34 bouyer DEBUG_FUNCS);
836 1.182 bouyer
837 1.211 thorpej ata_reset_channel(chp, flags);
838 1.182 bouyer }
839 1.182 bouyer
840 1.183 bouyer void
841 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
842 1.182 bouyer {
843 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
844 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
845 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
846 1.182 bouyer
847 1.186 bouyer TAILQ_INIT(&reset_xfer);
848 1.184 bouyer
849 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
850 1.184 bouyer
851 1.186 bouyer /*
852 1.186 bouyer * if the current command if on an ATAPI device, issue a
853 1.186 bouyer * ATAPI_SOFT_RESET
854 1.186 bouyer */
855 1.186 bouyer xfer = chp->ch_queue->active_xfer;
856 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
857 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
858 1.186 bouyer if (flags & AT_WAIT)
859 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
860 1.219 perry else
861 1.186 bouyer delay(1000);
862 1.186 bouyer }
863 1.186 bouyer
864 1.184 bouyer /* reset the channel */
865 1.186 bouyer if (flags & AT_WAIT)
866 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
867 1.186 bouyer else
868 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
869 1.184 bouyer
870 1.184 bouyer /*
871 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
872 1.184 bouyer * to recover.
873 1.184 bouyer */
874 1.184 bouyer if (flags & AT_WAIT)
875 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
876 1.219 perry else
877 1.184 bouyer delay(1000);
878 1.182 bouyer /*
879 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
880 1.182 bouyer * the other channel if the current xfer is running on it.
881 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
882 1.182 bouyer */
883 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
884 1.186 bouyer /*
885 1.186 bouyer * move all xfers queued for this channel to the reset queue,
886 1.186 bouyer * and then process the current xfer and then the reset queue.
887 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
888 1.186 bouyer * may requeue commands.
889 1.186 bouyer */
890 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
891 1.186 bouyer xfer != NULL; xfer = next_xfer) {
892 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
893 1.186 bouyer if (xfer->c_chp != chp)
894 1.186 bouyer continue;
895 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
896 1.186 bouyer xfer, c_xferchain);
897 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
898 1.186 bouyer }
899 1.186 bouyer xfer = chp->ch_queue->active_xfer;
900 1.184 bouyer if (xfer) {
901 1.184 bouyer if (xfer->c_chp != chp)
902 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
903 1.184 bouyer else {
904 1.186 bouyer callout_stop(&chp->ch_callout);
905 1.184 bouyer /*
906 1.184 bouyer * If we're waiting for DMA, stop the
907 1.184 bouyer * DMA engine
908 1.184 bouyer */
909 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
910 1.207 thorpej (*wdc->dma_finish)(
911 1.207 thorpej wdc->dma_arg,
912 1.184 bouyer chp->ch_channel,
913 1.184 bouyer xfer->c_drive,
914 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
915 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
916 1.184 bouyer }
917 1.186 bouyer chp->ch_queue->active_xfer = NULL;
918 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
919 1.186 bouyer xfer->c_kill_xfer(
920 1.186 bouyer chp, xfer, KILL_RESET);
921 1.184 bouyer }
922 1.184 bouyer }
923 1.186 bouyer
924 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
925 1.183 bouyer xfer != NULL; xfer = next_xfer) {
926 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
927 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
928 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
929 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
930 1.182 bouyer }
931 1.182 bouyer }
932 1.31 bouyer }
933 1.12 cgd
934 1.213 thorpej static int
935 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
936 1.31 bouyer {
937 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
938 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
939 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
940 1.31 bouyer int drv_mask1, drv_mask2;
941 1.225 bouyer
942 1.225 bouyer wdc->reset(chp, poll);
943 1.225 bouyer
944 1.225 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
945 1.225 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
946 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
947 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
948 1.225 bouyer if (drv_mask2 != drv_mask1) {
949 1.225 bouyer printf("%s channel %d: reset failed for",
950 1.225 bouyer atac->atac_dev.dv_xname, chp->ch_channel);
951 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
952 1.225 bouyer printf(" drive 0");
953 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
954 1.225 bouyer printf(" drive 1");
955 1.225 bouyer printf("\n");
956 1.225 bouyer }
957 1.225 bouyer bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
958 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
959 1.225 bouyer }
960 1.225 bouyer
961 1.225 bouyer void
962 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
963 1.225 bouyer {
964 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
965 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
966 1.156 bouyer int s = 0;
967 1.2 bouyer
968 1.225 bouyer if (poll != RESET_SLEEP)
969 1.225 bouyer s = splbio();
970 1.203 thorpej if (wdc->select)
971 1.169 thorpej wdc->select(chp,0);
972 1.157 fvdl /* master */
973 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
974 1.131 mycroft delay(10); /* 400ns delay */
975 1.225 bouyer /* assert SRST, wait for reset to complete */
976 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
977 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
978 1.131 mycroft delay(2000);
979 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
980 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
981 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
982 1.131 mycroft delay(10); /* 400ns delay */
983 1.156 bouyer if (poll != RESET_SLEEP) {
984 1.203 thorpej if (wdc->irqack)
985 1.169 thorpej wdc->irqack(chp);
986 1.156 bouyer splx(s);
987 1.156 bouyer }
988 1.31 bouyer }
989 1.31 bouyer
990 1.31 bouyer static int
991 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
992 1.31 bouyer {
993 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
994 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
995 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
996 1.137 bouyer int timeout, nloop;
997 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
998 1.204 thorpej #ifdef ATADEBUG
999 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1000 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1001 1.70 bouyer #endif
1002 1.137 bouyer
1003 1.137 bouyer if (poll)
1004 1.137 bouyer nloop = WDCNDELAY_RST;
1005 1.137 bouyer else
1006 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1007 1.31 bouyer /* wait for BSY to deassert */
1008 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1009 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1010 1.203 thorpej if (wdc && wdc->select)
1011 1.174 bouyer wdc->select(chp,0);
1012 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1013 1.174 bouyer 0, WDSD_IBM); /* master */
1014 1.174 bouyer delay(10);
1015 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1016 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1017 1.204 thorpej #ifdef ATADEBUG
1018 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1019 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1020 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1021 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1022 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1023 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1024 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1025 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1026 1.70 bouyer #endif
1027 1.174 bouyer }
1028 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1029 1.203 thorpej if (wdc && wdc->select)
1030 1.174 bouyer wdc->select(chp,1);
1031 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1032 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1033 1.174 bouyer delay(10);
1034 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1035 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1036 1.204 thorpej #ifdef ATADEBUG
1037 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1038 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1039 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1040 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1041 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1042 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1043 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1044 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1045 1.70 bouyer #endif
1046 1.174 bouyer }
1047 1.31 bouyer
1048 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1049 1.31 bouyer /* no master */
1050 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1051 1.31 bouyer /* No master, slave is ready, it's done */
1052 1.65 bouyer goto end;
1053 1.31 bouyer }
1054 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1055 1.31 bouyer /* no slave */
1056 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1057 1.31 bouyer /* No slave, master is ready, it's done */
1058 1.65 bouyer goto end;
1059 1.31 bouyer }
1060 1.2 bouyer } else {
1061 1.31 bouyer /* Wait for both master and slave to be ready */
1062 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1063 1.65 bouyer goto end;
1064 1.2 bouyer }
1065 1.2 bouyer }
1066 1.137 bouyer if (poll)
1067 1.137 bouyer delay(WDCDELAY);
1068 1.137 bouyer else
1069 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1070 1.2 bouyer }
1071 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1072 1.31 bouyer if (st0 & WDCS_BSY)
1073 1.31 bouyer drv_mask &= ~0x01;
1074 1.31 bouyer if (st1 & WDCS_BSY)
1075 1.31 bouyer drv_mask &= ~0x02;
1076 1.65 bouyer end:
1077 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1078 1.70 bouyer "cl=0x%x ch=0x%x\n",
1079 1.207 thorpej atac->atac_dev.dv_xname,
1080 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1081 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1082 1.70 bouyer "cl=0x%x ch=0x%x\n",
1083 1.207 thorpej atac->atac_dev.dv_xname,
1084 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1085 1.70 bouyer
1086 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1087 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1088 1.149 bouyer st0, st1), DEBUG_PROBE);
1089 1.65 bouyer
1090 1.31 bouyer return drv_mask;
1091 1.2 bouyer }
1092 1.2 bouyer
1093 1.2 bouyer /*
1094 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1095 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1096 1.2 bouyer */
1097 1.167 thorpej static int
1098 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1099 1.2 bouyer {
1100 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1101 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1102 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1103 1.31 bouyer u_char status;
1104 1.222 christos int xtime = 0;
1105 1.60 abs
1106 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1107 1.207 thorpej atac->atac_dev.dv_xname,
1108 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1109 1.31 bouyer chp->ch_error = 0;
1110 1.31 bouyer
1111 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1112 1.2 bouyer
1113 1.31 bouyer for (;;) {
1114 1.31 bouyer chp->ch_status = status =
1115 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1116 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1117 1.31 bouyer break;
1118 1.222 christos if (++xtime > timeout) {
1119 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1120 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1121 1.222 christos xtime, status,
1122 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1123 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1124 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1125 1.137 bouyer return(WDCWAIT_TOUT);
1126 1.31 bouyer }
1127 1.31 bouyer delay(WDCDELAY);
1128 1.2 bouyer }
1129 1.204 thorpej #ifdef ATADEBUG
1130 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1131 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1132 1.87 bouyer #endif
1133 1.31 bouyer if (status & WDCS_ERR)
1134 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1135 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1136 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1137 1.31 bouyer /* After autoconfig, there should be no long delays. */
1138 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1139 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1140 1.31 bouyer if (xfer == NULL)
1141 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1142 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1143 1.222 christos WDCDELAY * xtime);
1144 1.219 perry else
1145 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1146 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1147 1.31 bouyer xfer->drive,
1148 1.222 christos WDCDELAY * xtime);
1149 1.2 bouyer }
1150 1.2 bouyer #endif
1151 1.137 bouyer return(WDCWAIT_OK);
1152 1.137 bouyer }
1153 1.137 bouyer
1154 1.137 bouyer /*
1155 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1156 1.137 bouyer * thread if possible
1157 1.137 bouyer */
1158 1.137 bouyer int
1159 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1160 1.137 bouyer {
1161 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1162 1.137 bouyer
1163 1.137 bouyer if (timeout_hz == 0 ||
1164 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1165 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1166 1.137 bouyer else {
1167 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1168 1.137 bouyer if (error != 0) {
1169 1.205 thorpej if ((chp->ch_flags & ATACH_TH_RUN) ||
1170 1.147 bouyer (flags & AT_WAIT)) {
1171 1.137 bouyer /*
1172 1.147 bouyer * we're running in the channel thread
1173 1.147 bouyer * or some userland thread context
1174 1.137 bouyer */
1175 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1176 1.137 bouyer if (__wdcwait(chp, mask, bits,
1177 1.137 bouyer WDCDELAY_POLL) == 0) {
1178 1.137 bouyer error = 0;
1179 1.137 bouyer break;
1180 1.137 bouyer }
1181 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1182 1.137 bouyer }
1183 1.137 bouyer } else {
1184 1.137 bouyer /*
1185 1.137 bouyer * we're probably in interrupt context,
1186 1.137 bouyer * ask the thread to come back here
1187 1.137 bouyer */
1188 1.147 bouyer #ifdef DIAGNOSTIC
1189 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1190 1.148 bouyer panic("wdcwait: queue_freeze");
1191 1.147 bouyer #endif
1192 1.148 bouyer chp->ch_queue->queue_freeze++;
1193 1.170 thorpej wakeup(&chp->ch_thread);
1194 1.137 bouyer return(WDCWAIT_THR);
1195 1.137 bouyer }
1196 1.137 bouyer }
1197 1.137 bouyer }
1198 1.163 thorpej return (error);
1199 1.2 bouyer }
1200 1.2 bouyer
1201 1.137 bouyer
1202 1.84 bouyer /*
1203 1.84 bouyer * Busy-wait for DMA to complete
1204 1.84 bouyer */
1205 1.84 bouyer int
1206 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1207 1.84 bouyer {
1208 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1209 1.222 christos int xtime;
1210 1.169 thorpej
1211 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1212 1.169 thorpej wdc->dma_status =
1213 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1214 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1215 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1216 1.84 bouyer return 0;
1217 1.84 bouyer delay(WDCDELAY);
1218 1.84 bouyer }
1219 1.84 bouyer /* timeout, force a DMA halt */
1220 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1221 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1222 1.84 bouyer return 1;
1223 1.84 bouyer }
1224 1.84 bouyer
1225 1.31 bouyer void
1226 1.163 thorpej wdctimeout(void *arg)
1227 1.2 bouyer {
1228 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1229 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1230 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1231 1.31 bouyer int s;
1232 1.2 bouyer
1233 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1234 1.31 bouyer
1235 1.31 bouyer s = splbio();
1236 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1237 1.31 bouyer __wdcerror(chp, "lost interrupt");
1238 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1239 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1240 1.88 mrg xfer->c_bcount,
1241 1.88 mrg xfer->c_skip);
1242 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1243 1.169 thorpej wdc->dma_status =
1244 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1245 1.185 bouyer chp->ch_channel, xfer->c_drive,
1246 1.185 bouyer WDC_DMAEND_ABRT);
1247 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1248 1.84 bouyer }
1249 1.31 bouyer /*
1250 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1251 1.31 bouyer * it will do what's needed. Else, it will take the needed
1252 1.31 bouyer * action (reset the device).
1253 1.70 bouyer * Before that we need to reinstall the timeout callback,
1254 1.70 bouyer * in case it will miss another irq while in this transfer
1255 1.70 bouyer * We arbitray chose it to be 1s
1256 1.31 bouyer */
1257 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1258 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1259 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1260 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1261 1.31 bouyer } else
1262 1.31 bouyer __wdcerror(chp, "missing untimeout");
1263 1.31 bouyer splx(s);
1264 1.2 bouyer }
1265 1.2 bouyer
1266 1.2 bouyer int
1267 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1268 1.31 bouyer {
1269 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1270 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1271 1.165 thorpej struct ata_xfer *xfer;
1272 1.31 bouyer int s, ret;
1273 1.2 bouyer
1274 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1275 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
1276 1.34 bouyer DEBUG_FUNCS);
1277 1.2 bouyer
1278 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1279 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1280 1.198 thorpej ATAXF_NOSLEEP);
1281 1.31 bouyer if (xfer == NULL) {
1282 1.193 thorpej return ATACMD_TRY_AGAIN;
1283 1.31 bouyer }
1284 1.2 bouyer
1285 1.207 thorpej if (atac->atac_cap & ATAC_CAP_NOIRQ)
1286 1.192 thorpej ata_c->flags |= AT_POLL;
1287 1.192 thorpej if (ata_c->flags & AT_POLL)
1288 1.31 bouyer xfer->c_flags |= C_POLL;
1289 1.217 bouyer if (ata_c->flags & AT_WAIT)
1290 1.217 bouyer xfer->c_flags |= C_WAIT;
1291 1.165 thorpej xfer->c_drive = drvp->drive;
1292 1.192 thorpej xfer->c_databuf = ata_c->data;
1293 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1294 1.192 thorpej xfer->c_cmd = ata_c;
1295 1.31 bouyer xfer->c_start = __wdccommand_start;
1296 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1297 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1298 1.2 bouyer
1299 1.31 bouyer s = splbio();
1300 1.201 thorpej ata_exec_xfer(chp, xfer);
1301 1.31 bouyer #ifdef DIAGNOSTIC
1302 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1303 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1304 1.118 provos panic("wdc_exec_command: polled command not done");
1305 1.2 bouyer #endif
1306 1.192 thorpej if (ata_c->flags & AT_DONE) {
1307 1.193 thorpej ret = ATACMD_COMPLETE;
1308 1.31 bouyer } else {
1309 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1310 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1311 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1312 1.69 bouyer }
1313 1.193 thorpej ret = ATACMD_COMPLETE;
1314 1.31 bouyer } else {
1315 1.193 thorpej ret = ATACMD_QUEUED;
1316 1.2 bouyer }
1317 1.2 bouyer }
1318 1.31 bouyer splx(s);
1319 1.31 bouyer return ret;
1320 1.2 bouyer }
1321 1.2 bouyer
1322 1.167 thorpej static void
1323 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1324 1.219 perry {
1325 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1326 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1327 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1328 1.165 thorpej int drive = xfer->c_drive;
1329 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1330 1.31 bouyer
1331 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1332 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1333 1.34 bouyer DEBUG_FUNCS);
1334 1.31 bouyer
1335 1.203 thorpej if (wdc->select)
1336 1.169 thorpej wdc->select(chp,drive);
1337 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1338 1.31 bouyer WDSD_IBM | (drive << 4));
1339 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1340 1.192 thorpej ata_c->r_st_bmask, ata_c->timeout, ata_c->flags)) {
1341 1.137 bouyer case WDCWAIT_OK:
1342 1.137 bouyer break;
1343 1.137 bouyer case WDCWAIT_TOUT:
1344 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1345 1.31 bouyer __wdccommand_done(chp, xfer);
1346 1.53 bouyer return;
1347 1.137 bouyer case WDCWAIT_THR:
1348 1.137 bouyer return;
1349 1.31 bouyer }
1350 1.192 thorpej if (ata_c->flags & AT_POLL) {
1351 1.135 bouyer /* polled command, disable interrupts */
1352 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1353 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1354 1.135 bouyer }
1355 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1356 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1357 1.139 bouyer
1358 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1359 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1360 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1361 1.81 thorpej wdctimeout, chp);
1362 1.31 bouyer return;
1363 1.2 bouyer }
1364 1.2 bouyer /*
1365 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1366 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1367 1.2 bouyer */
1368 1.134 mycroft delay(10); /* 400ns delay */
1369 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1370 1.2 bouyer }
1371 1.2 bouyer
1372 1.167 thorpej static int
1373 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1374 1.2 bouyer {
1375 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1376 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1377 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1378 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1379 1.192 thorpej int bcount = ata_c->bcount;
1380 1.192 thorpej char *data = ata_c->data;
1381 1.137 bouyer int wflags;
1382 1.226 bouyer int drive_flags;
1383 1.226 bouyer
1384 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1385 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1386 1.226 bouyer /*
1387 1.226 bouyer * The IDENTIFY data has been designed as an array of
1388 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1389 1.226 bouyer * Historically it's what we have always done so keeping it
1390 1.226 bouyer * here ensure binary backward compatibility.
1391 1.226 bouyer */
1392 1.226 bouyer drive_flags = DRIVE_NOSTREAM;
1393 1.226 bouyer } else {
1394 1.226 bouyer /*
1395 1.226 bouyer * Other data structure are opaque and should be transfered
1396 1.226 bouyer * as is.
1397 1.226 bouyer */
1398 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1399 1.226 bouyer }
1400 1.137 bouyer
1401 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1402 1.137 bouyer /* both wait and poll, we can tsleep here */
1403 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1404 1.137 bouyer } else {
1405 1.137 bouyer wflags = AT_POLL;
1406 1.137 bouyer }
1407 1.31 bouyer
1408 1.163 thorpej again:
1409 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1410 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1411 1.165 thorpej DEBUG_INTR);
1412 1.137 bouyer /*
1413 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1414 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1415 1.137 bouyer * penalty for the extra regiter write is acceptable,
1416 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1417 1.137 bouyer */
1418 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1419 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1420 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1421 1.114 bouyer /*
1422 1.114 bouyer * We have completed a data xfer. The drive should now be
1423 1.114 bouyer * in its initial state
1424 1.114 bouyer */
1425 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1426 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1427 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1428 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1429 1.114 bouyer return 0; /* IRQ was not for us */
1430 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1431 1.114 bouyer }
1432 1.131 mycroft goto out;
1433 1.114 bouyer }
1434 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1435 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1436 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1437 1.63 bouyer return 0; /* IRQ was not for us */
1438 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1439 1.131 mycroft goto out;
1440 1.2 bouyer }
1441 1.203 thorpej if (wdc->irqack)
1442 1.169 thorpej wdc->irqack(chp);
1443 1.192 thorpej if (ata_c->flags & AT_READ) {
1444 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1445 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1446 1.131 mycroft goto out;
1447 1.131 mycroft }
1448 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1449 1.114 bouyer /* at this point the drive should be in its initial state */
1450 1.192 thorpej ata_c->flags |= AT_XFDONE;
1451 1.137 bouyer /* XXX should read status register here ? */
1452 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1453 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1454 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1455 1.131 mycroft goto out;
1456 1.131 mycroft }
1457 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1458 1.192 thorpej ata_c->flags |= AT_XFDONE;
1459 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1460 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1461 1.114 bouyer callout_reset(&chp->ch_callout,
1462 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1463 1.114 bouyer return 1;
1464 1.114 bouyer } else {
1465 1.114 bouyer goto again;
1466 1.114 bouyer }
1467 1.2 bouyer }
1468 1.163 thorpej out:
1469 1.31 bouyer __wdccommand_done(chp, xfer);
1470 1.31 bouyer return 1;
1471 1.2 bouyer }
1472 1.2 bouyer
1473 1.167 thorpej static void
1474 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1475 1.2 bouyer {
1476 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1477 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1478 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1479 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1480 1.2 bouyer
1481 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1482 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1483 1.165 thorpej DEBUG_FUNCS);
1484 1.70 bouyer
1485 1.70 bouyer
1486 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1487 1.192 thorpej ata_c->flags |= AT_DF;
1488 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1489 1.192 thorpej ata_c->flags |= AT_ERROR;
1490 1.192 thorpej ata_c->r_error = chp->ch_error;
1491 1.31 bouyer }
1492 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1493 1.207 thorpej (atac->atac_dev.dv_flags & DVF_ACTIVE) != 0 &&
1494 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1495 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1496 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1497 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1498 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1499 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1500 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1501 1.221 fvdl ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1502 1.221 fvdl wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1503 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1504 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1505 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1506 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1507 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1508 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1509 1.135 bouyer }
1510 1.186 bouyer callout_stop(&chp->ch_callout);
1511 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1512 1.192 thorpej if (ata_c->flags & AT_POLL) {
1513 1.187 bouyer /* enable interrupts */
1514 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1515 1.187 bouyer WDCTL_4BIT);
1516 1.187 bouyer delay(10); /* some drives need a little delay here */
1517 1.187 bouyer }
1518 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1519 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1520 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1521 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1522 1.219 perry } else
1523 1.187 bouyer __wdccommand_done_end(chp, xfer);
1524 1.182 bouyer }
1525 1.219 perry
1526 1.182 bouyer static void
1527 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1528 1.182 bouyer {
1529 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1530 1.182 bouyer
1531 1.192 thorpej ata_c->flags |= AT_DONE;
1532 1.198 thorpej ata_free_xfer(chp, xfer);
1533 1.192 thorpej if (ata_c->flags & AT_WAIT)
1534 1.192 thorpej wakeup(ata_c);
1535 1.192 thorpej else if (ata_c->callback)
1536 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1537 1.202 thorpej atastart(chp);
1538 1.31 bouyer return;
1539 1.2 bouyer }
1540 1.2 bouyer
1541 1.182 bouyer static void
1542 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1543 1.182 bouyer int reason)
1544 1.182 bouyer {
1545 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1546 1.182 bouyer
1547 1.182 bouyer switch (reason) {
1548 1.182 bouyer case KILL_GONE:
1549 1.192 thorpej ata_c->flags |= AT_GONE;
1550 1.219 perry break;
1551 1.182 bouyer case KILL_RESET:
1552 1.192 thorpej ata_c->flags |= AT_RESET;
1553 1.182 bouyer break;
1554 1.182 bouyer default:
1555 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1556 1.182 bouyer reason);
1557 1.182 bouyer panic("__wdccommand_kill_xfer");
1558 1.182 bouyer }
1559 1.182 bouyer __wdccommand_done_end(chp, xfer);
1560 1.182 bouyer }
1561 1.182 bouyer
1562 1.2 bouyer /*
1563 1.31 bouyer * Send a command. The drive should be ready.
1564 1.2 bouyer * Assumes interrupts are blocked.
1565 1.2 bouyer */
1566 1.31 bouyer void
1567 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1568 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1569 1.178 thorpej u_int8_t features)
1570 1.31 bouyer {
1571 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1572 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1573 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1574 1.163 thorpej
1575 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1576 1.207 thorpej "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
1577 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1578 1.178 thorpej features), DEBUG_FUNCS);
1579 1.31 bouyer
1580 1.203 thorpej if (wdc->select)
1581 1.169 thorpej wdc->select(chp,drive);
1582 1.107 dbj
1583 1.31 bouyer /* Select drive, head, and addressing mode. */
1584 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1585 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1586 1.177 thorpej /* Load parameters into the wd_features register. */
1587 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1588 1.178 thorpej features);
1589 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1590 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1591 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1592 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1593 1.157 fvdl 0, cylin >> 8);
1594 1.108 christos
1595 1.108 christos /* Send command. */
1596 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1597 1.108 christos return;
1598 1.108 christos }
1599 1.108 christos
1600 1.108 christos /*
1601 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1602 1.108 christos * Assumes interrupts are blocked.
1603 1.108 christos */
1604 1.108 christos void
1605 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1606 1.163 thorpej u_int64_t blkno, u_int16_t count)
1607 1.108 christos {
1608 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1609 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1610 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1611 1.163 thorpej
1612 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1613 1.207 thorpej "count=%d\n", atac->atac_dev.dv_xname,
1614 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1615 1.108 christos DEBUG_FUNCS);
1616 1.108 christos
1617 1.203 thorpej if (wdc->select)
1618 1.169 thorpej wdc->select(chp,drive);
1619 1.108 christos
1620 1.108 christos /* Select drive, head, and addressing mode. */
1621 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1622 1.108 christos (drive << 4) | WDSD_LBA);
1623 1.108 christos
1624 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1625 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1626 1.218 rearnsha 0);
1627 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1628 1.218 rearnsha 0, count);
1629 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1630 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1631 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1632 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1633 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1634 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1635 1.218 rearnsha } else {
1636 1.218 rearnsha /* previous */
1637 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1638 1.218 rearnsha 0);
1639 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1640 1.218 rearnsha 0, count >> 8);
1641 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1642 1.218 rearnsha 0, blkno >> 24);
1643 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1644 1.218 rearnsha 0, blkno >> 32);
1645 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1646 1.218 rearnsha 0, blkno >> 40);
1647 1.218 rearnsha
1648 1.218 rearnsha /* current */
1649 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1650 1.218 rearnsha 0);
1651 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
1652 1.218 rearnsha count);
1653 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
1654 1.218 rearnsha blkno);
1655 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1656 1.218 rearnsha 0, blkno >> 8);
1657 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1658 1.218 rearnsha 0, blkno >> 16);
1659 1.218 rearnsha }
1660 1.2 bouyer
1661 1.31 bouyer /* Send command. */
1662 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1663 1.31 bouyer return;
1664 1.2 bouyer }
1665 1.2 bouyer
1666 1.2 bouyer /*
1667 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1668 1.31 bouyer * tested by the caller.
1669 1.2 bouyer */
1670 1.31 bouyer void
1671 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1672 1.2 bouyer {
1673 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1674 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1675 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1676 1.2 bouyer
1677 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1678 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
1679 1.31 bouyer DEBUG_FUNCS);
1680 1.107 dbj
1681 1.203 thorpej if (wdc->select)
1682 1.169 thorpej wdc->select(chp,drive);
1683 1.2 bouyer
1684 1.31 bouyer /* Select drive. */
1685 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1686 1.31 bouyer WDSD_IBM | (drive << 4));
1687 1.2 bouyer
1688 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1689 1.31 bouyer }
1690 1.2 bouyer
1691 1.31 bouyer static void
1692 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1693 1.2 bouyer {
1694 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1695 1.217 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1696 1.88 mrg
1697 1.2 bouyer if (xfer == NULL)
1698 1.207 thorpej printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
1699 1.31 bouyer msg);
1700 1.2 bouyer else
1701 1.207 thorpej printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
1702 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1703 1.2 bouyer }
1704 1.2 bouyer
1705 1.219 perry /*
1706 1.2 bouyer * the bit bucket
1707 1.2 bouyer */
1708 1.2 bouyer void
1709 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1710 1.2 bouyer {
1711 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1712 1.2 bouyer
1713 1.12 cgd for (; size >= 2; size -= 2)
1714 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1715 1.12 cgd if (size)
1716 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1717 1.44 thorpej }
1718 1.44 thorpej
1719 1.213 thorpej static void
1720 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1721 1.190 mycroft {
1722 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1723 1.190 mycroft
1724 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1725 1.190 mycroft if (flags & DRIVE_CAP32) {
1726 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1727 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1728 1.222 christos bf = (char *)bf + (len & ~3);
1729 1.190 mycroft len &= 3;
1730 1.190 mycroft }
1731 1.190 mycroft if (len) {
1732 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1733 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1734 1.190 mycroft }
1735 1.190 mycroft } else {
1736 1.190 mycroft if (flags & DRIVE_CAP32) {
1737 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1738 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1739 1.222 christos bf = (char *)bf + (len & ~3);
1740 1.190 mycroft len &= 3;
1741 1.190 mycroft }
1742 1.190 mycroft if (len) {
1743 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1744 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1745 1.190 mycroft }
1746 1.190 mycroft }
1747 1.190 mycroft }
1748 1.190 mycroft
1749 1.213 thorpej static void
1750 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1751 1.190 mycroft {
1752 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1753 1.190 mycroft
1754 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1755 1.190 mycroft if (flags & DRIVE_CAP32) {
1756 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1757 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1758 1.222 christos bf = (char *)bf + (len & ~3);
1759 1.190 mycroft len &= 3;
1760 1.190 mycroft }
1761 1.190 mycroft if (len) {
1762 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1763 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1764 1.190 mycroft }
1765 1.190 mycroft } else {
1766 1.190 mycroft if (flags & DRIVE_CAP32) {
1767 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1768 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1769 1.222 christos bf = (char *)bf + (len & ~3);
1770 1.190 mycroft len &= 3;
1771 1.190 mycroft }
1772 1.190 mycroft if (len) {
1773 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1774 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1775 1.190 mycroft }
1776 1.190 mycroft }
1777 1.190 mycroft }
1778