wdc.c revision 1.239 1 1.239 bouyer /* $NetBSD: wdc.c,v 1.239 2006/10/25 17:33:02 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.239 bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.239 2006/10/25 17:33:02 bouyer Exp $");
74 1.12 cgd
75 1.204 thorpej #ifndef ATADEBUG
76 1.204 thorpej #define ATADEBUG
77 1.204 thorpej #endif /* ATADEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.239 bouyer #include <dev/ata/satareg.h>
102 1.239 bouyer #include <dev/ata/satavar.h>
103 1.12 cgd #include <dev/ic/wdcreg.h>
104 1.12 cgd #include <dev/ic/wdcvar.h>
105 1.31 bouyer
106 1.137 bouyer #include "locators.h"
107 1.137 bouyer
108 1.2 bouyer #include "atapibus.h"
109 1.106 bouyer #include "wd.h"
110 1.2 bouyer
111 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
112 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
113 1.2 bouyer #if 0
114 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
115 1.2 bouyer #define WDCNDELAY_DEBUG 50
116 1.2 bouyer #endif
117 1.2 bouyer
118 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
119 1.219 perry #define WDCDELAY_POLL 1 /* ms */
120 1.137 bouyer
121 1.137 bouyer /* timeout for the control commands */
122 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
123 1.137 bouyer
124 1.224 bouyer /*
125 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
126 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
127 1.224 bouyer * wait that much at boot time, and 5s seems to be enouth.
128 1.224 bouyer */
129 1.224 bouyer #define WDC_PROBE_WAIT 5
130 1.224 bouyer
131 1.224 bouyer
132 1.106 bouyer #if NWD > 0
133 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
134 1.106 bouyer #else
135 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
136 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
137 1.106 bouyer SCSIPI_BUSTYPE_ATA,
138 1.214 enami NULL, /* wdc_ata_bio */
139 1.214 enami NULL, /* wdc_reset_drive */
140 1.214 enami wdc_reset_channel,
141 1.214 enami wdc_exec_command,
142 1.214 enami NULL, /* ata_get_params */
143 1.214 enami NULL, /* wdc_ata_addref */
144 1.214 enami NULL, /* wdc_ata_delref */
145 1.214 enami NULL /* ata_kill_pending */
146 1.106 bouyer };
147 1.106 bouyer #endif
148 1.102 bouyer
149 1.213 thorpej /* Flags to wdcreset(). */
150 1.213 thorpej #define RESET_POLL 1
151 1.213 thorpej #define RESET_SLEEP 0 /* wdcreset() will use tsleep() */
152 1.213 thorpej
153 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
154 1.213 thorpej static int wdcreset(struct ata_channel *, int);
155 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
156 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
157 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
158 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
159 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
160 1.182 bouyer struct ata_xfer *, int);
161 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
162 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
163 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
164 1.31 bouyer
165 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
166 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
167 1.213 thorpej
168 1.31 bouyer #define DEBUG_INTR 0x01
169 1.31 bouyer #define DEBUG_XFERS 0x02
170 1.31 bouyer #define DEBUG_STATUS 0x04
171 1.31 bouyer #define DEBUG_FUNCS 0x08
172 1.31 bouyer #define DEBUG_PROBE 0x10
173 1.74 enami #define DEBUG_DETACH 0x20
174 1.87 bouyer #define DEBUG_DELAY 0x40
175 1.204 thorpej #ifdef ATADEBUG
176 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
177 1.31 bouyer int wdc_nxfer = 0;
178 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
179 1.2 bouyer #else
180 1.204 thorpej #define ATADEBUG_PRINT(args, level)
181 1.2 bouyer #endif
182 1.2 bouyer
183 1.162 thorpej /*
184 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
185 1.176 thorpej */
186 1.176 thorpej void
187 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
188 1.176 thorpej {
189 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
190 1.176 thorpej
191 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
192 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
193 1.205 thorpej }
194 1.205 thorpej
195 1.205 thorpej /*
196 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
197 1.205 thorpej */
198 1.205 thorpej void
199 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
200 1.205 thorpej {
201 1.205 thorpej
202 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
203 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
204 1.176 thorpej }
205 1.176 thorpej
206 1.239 bouyer /*
207 1.239 bouyer * probe drives on SATA controllers with standard SATA registers:
208 1.239 bouyer * bring the PHYs online, read the drive signature and set drive flags
209 1.239 bouyer * appropriately.
210 1.239 bouyer */
211 1.239 bouyer void
212 1.239 bouyer wdc_sataprobe(struct ata_channel *chp)
213 1.239 bouyer {
214 1.239 bouyer struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
215 1.239 bouyer uint32_t scontrol, sstatus;
216 1.239 bouyer uint16_t scnt, sn, cl, ch;
217 1.239 bouyer int i, s;
218 1.239 bouyer
219 1.239 bouyer /* XXX This should be done by other code. */
220 1.239 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
221 1.239 bouyer chp->ch_drive[i].chnl_softc = chp;
222 1.239 bouyer chp->ch_drive[i].drive = i;
223 1.239 bouyer }
224 1.239 bouyer
225 1.239 bouyer /* bring the PHYs online.
226 1.239 bouyer * The work-around for errata #1 for the 31244 says that we must
227 1.239 bouyer * write 0 to the port first to be sure of correctly initializing
228 1.239 bouyer * the device. It doesn't hurt for other devices.
229 1.239 bouyer */
230 1.239 bouyer bus_space_write_4(wdr->sata_iot, wdr->sata_control, 0, 0);
231 1.239 bouyer scontrol = SControl_IPM_NONE | SControl_SPD_ANY | SControl_DET_INIT;
232 1.239 bouyer bus_space_write_4 (wdr->sata_iot, wdr->sata_control, 0, scontrol);
233 1.239 bouyer
234 1.239 bouyer tsleep(wdr, PRIBIO, "sataup", mstohz(50));
235 1.239 bouyer scontrol &= ~SControl_DET_INIT;
236 1.239 bouyer bus_space_write_4(wdr->sata_iot, wdr->sata_control, 0, scontrol);
237 1.239 bouyer
238 1.239 bouyer tsleep(wdr, PRIBIO, "sataup", mstohz(50));
239 1.239 bouyer sstatus = bus_space_read_4(wdr->sata_iot, wdr->sata_status, 0);
240 1.239 bouyer
241 1.239 bouyer switch (sstatus & SStatus_DET_mask) {
242 1.239 bouyer case SStatus_DET_NODEV:
243 1.239 bouyer /* No Device; be silent. */
244 1.239 bouyer break;
245 1.239 bouyer
246 1.239 bouyer case SStatus_DET_DEV_NE:
247 1.239 bouyer aprint_error("%s: port %d: device connected, but "
248 1.239 bouyer "communication not established\n",
249 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel);
250 1.239 bouyer break;
251 1.239 bouyer
252 1.239 bouyer case SStatus_DET_OFFLINE:
253 1.239 bouyer aprint_error("%s: port %d: PHY offline\n",
254 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel);
255 1.239 bouyer break;
256 1.239 bouyer
257 1.239 bouyer case SStatus_DET_DEV:
258 1.239 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
259 1.239 bouyer WDSD_IBM);
260 1.239 bouyer delay(10); /* 400ns delay */
261 1.239 bouyer scnt = bus_space_read_2(wdr->cmd_iot,
262 1.239 bouyer wdr->cmd_iohs[wd_seccnt], 0);
263 1.239 bouyer sn = bus_space_read_2(wdr->cmd_iot,
264 1.239 bouyer wdr->cmd_iohs[wd_sector], 0);
265 1.239 bouyer cl = bus_space_read_2(wdr->cmd_iot,
266 1.239 bouyer wdr->cmd_iohs[wd_cyl_lo], 0);
267 1.239 bouyer ch = bus_space_read_2(wdr->cmd_iot,
268 1.239 bouyer wdr->cmd_iohs[wd_cyl_hi], 0);
269 1.239 bouyer ATADEBUG_PRINT(("%s: port %d: scnt=0x%x sn=0x%x "
270 1.239 bouyer "cl=0x%x ch=0x%x\n",
271 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
272 1.239 bouyer scnt, sn, cl, ch), DEBUG_PROBE);
273 1.239 bouyer /*
274 1.239 bouyer * scnt and sn are supposed to be 0x1 for ATAPI, but in some
275 1.239 bouyer * cases we get wrong values here, so ignore it.
276 1.239 bouyer */
277 1.239 bouyer s = splbio();
278 1.239 bouyer if (cl == 0x14 && ch == 0xeb)
279 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
280 1.239 bouyer else
281 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATA;
282 1.239 bouyer splx(s);
283 1.239 bouyer
284 1.239 bouyer aprint_normal("%s: port %d: device present, speed: %s\n",
285 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
286 1.239 bouyer sata_speed(sstatus));
287 1.239 bouyer break;
288 1.239 bouyer
289 1.239 bouyer default:
290 1.239 bouyer aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
291 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
292 1.239 bouyer sstatus);
293 1.239 bouyer }
294 1.239 bouyer }
295 1.239 bouyer
296 1.239 bouyer
297 1.162 thorpej /* Test to see controller with at last one attached drive is there.
298 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
299 1.162 thorpej * 0x02 for drive 1).
300 1.162 thorpej * Logic:
301 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
302 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
303 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
304 1.162 thorpej * If no drive at all -> return.
305 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
306 1.162 thorpej * If timeout -> return.
307 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
308 1.162 thorpej * - try an ATA command on the master.
309 1.162 thorpej */
310 1.137 bouyer
311 1.239 bouyer void
312 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
313 1.137 bouyer {
314 1.137 bouyer struct ataparams params;
315 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
316 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
317 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
318 1.145 christos u_int8_t st0 = 0, st1 = 0;
319 1.232 bouyer int i, j, error, s;
320 1.137 bouyer
321 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
322 1.164 thorpej /* No drives, abort the attach here. */
323 1.164 thorpej return;
324 1.161 thorpej }
325 1.137 bouyer
326 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
327 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
328 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
329 1.207 thorpej if (wdc->select)
330 1.174 bouyer wdc->select(chp,0);
331 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
332 1.174 bouyer 0, WDSD_IBM);
333 1.174 bouyer delay(10); /* 400ns delay */
334 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
335 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
336 1.174 bouyer }
337 1.219 perry
338 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
339 1.207 thorpej if (wdc->select)
340 1.174 bouyer wdc->select(chp,1);
341 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
342 1.174 bouyer 0, WDSD_IBM | 0x10);
343 1.174 bouyer delay(10); /* 400ns delay */
344 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
345 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
346 1.174 bouyer }
347 1.219 perry
348 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
349 1.137 bouyer == 0 ||
350 1.137 bouyer (st0 & WDCS_DRDY)) &&
351 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
352 1.137 bouyer == 0 ||
353 1.137 bouyer (st1 & WDCS_DRDY)))
354 1.137 bouyer break;
355 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
356 1.137 bouyer }
357 1.212 thorpej s = splbio();
358 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
359 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
360 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
361 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
362 1.212 thorpej splx(s);
363 1.137 bouyer
364 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
365 1.207 thorpej atac->atac_dev.dv_xname,
366 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
367 1.137 bouyer
368 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
369 1.137 bouyer delay(5000);
370 1.137 bouyer
371 1.232 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
372 1.171 thorpej /* XXX This should be done by other code. */
373 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
374 1.137 bouyer chp->ch_drive[i].drive = i;
375 1.171 thorpej
376 1.238 itohy #if NATA_DMA
377 1.137 bouyer /*
378 1.137 bouyer * Init error counter so that an error withing the first xfers
379 1.137 bouyer * will trigger a downgrade
380 1.137 bouyer */
381 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
382 1.238 itohy #endif
383 1.137 bouyer
384 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
385 1.207 thorpej if ((atac->atac_cap &
386 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
387 1.212 thorpej s = splbio();
388 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
389 1.212 thorpej splx(s);
390 1.212 thorpej }
391 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
392 1.137 bouyer continue;
393 1.137 bouyer
394 1.144 briggs /* Shortcut in case we've been shutdown */
395 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
396 1.164 thorpej return;
397 1.144 briggs
398 1.216 bouyer /*
399 1.216 bouyer * Issue an identify, to try to detect ghosts.
400 1.216 bouyer * Note that we can't use interrupts here, because if there
401 1.216 bouyer * is no devices, we will get a command aborted without
402 1.216 bouyer * interrupts.
403 1.216 bouyer */
404 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
405 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
406 1.137 bouyer if (error != CMD_OK) {
407 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
408 1.144 briggs
409 1.144 briggs /* Shortcut in case we've been shutdown */
410 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
411 1.164 thorpej return;
412 1.144 briggs
413 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
414 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
415 1.137 bouyer }
416 1.137 bouyer if (error == CMD_OK) {
417 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
418 1.212 thorpej s = splbio();
419 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
420 1.232 bouyer chp->ch_drive[j].drive_flags &= ~DRIVE_OLD;
421 1.212 thorpej splx(s);
422 1.137 bouyer } else {
423 1.212 thorpej s = splbio();
424 1.155 bouyer chp->ch_drive[i].drive_flags &=
425 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
426 1.212 thorpej splx(s);
427 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
428 1.207 thorpej atac->atac_dev.dv_xname,
429 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
430 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
431 1.137 bouyer continue;
432 1.137 bouyer /*
433 1.137 bouyer * Pre-ATA drive ?
434 1.137 bouyer * Test registers writability (Error register not
435 1.137 bouyer * writable, but cyllo is), then try an ATA command.
436 1.137 bouyer */
437 1.203 thorpej if (wdc->select)
438 1.169 thorpej wdc->select(chp,i);
439 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
440 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
441 1.137 bouyer delay(10); /* 400ns delay */
442 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
443 1.157 fvdl 0, 0x58);
444 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
445 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
446 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
447 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
448 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
449 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
450 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
451 1.137 bouyer "writability failed\n",
452 1.207 thorpej atac->atac_dev.dv_xname,
453 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
454 1.212 thorpej s = splbio();
455 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
456 1.212 thorpej splx(s);
457 1.155 bouyer continue;
458 1.137 bouyer }
459 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
460 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
461 1.207 thorpej atac->atac_dev.dv_xname,
462 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
463 1.212 thorpej s = splbio();
464 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
465 1.212 thorpej splx(s);
466 1.137 bouyer continue;
467 1.137 bouyer }
468 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
469 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
470 1.137 bouyer delay(10); /* 400ns delay */
471 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
472 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
473 1.207 thorpej atac->atac_dev.dv_xname,
474 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
475 1.212 thorpej s = splbio();
476 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
477 1.212 thorpej splx(s);
478 1.155 bouyer } else {
479 1.212 thorpej s = splbio();
480 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
481 1.232 bouyer chp->ch_drive[j].drive_flags &=
482 1.232 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
483 1.212 thorpej splx(s);
484 1.137 bouyer }
485 1.137 bouyer }
486 1.137 bouyer }
487 1.164 thorpej }
488 1.164 thorpej
489 1.2 bouyer int
490 1.205 thorpej wdcprobe(struct ata_channel *chp)
491 1.12 cgd {
492 1.228 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
493 1.227 bouyer /* default reset method */
494 1.227 bouyer if (wdc->reset == NULL)
495 1.227 bouyer wdc->reset = wdc_do_reset;
496 1.163 thorpej
497 1.163 thorpej return (wdcprobe1(chp, 1));
498 1.137 bouyer }
499 1.137 bouyer
500 1.167 thorpej static int
501 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
502 1.137 bouyer {
503 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
504 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
505 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
506 1.224 bouyer u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
507 1.31 bouyer u_int8_t ret_value = 0x03;
508 1.31 bouyer u_int8_t drive;
509 1.156 bouyer int s;
510 1.224 bouyer int wdc_probe_count =
511 1.224 bouyer poll ? (WDC_PROBE_WAIT / WDCDELAY) : (WDC_PROBE_WAIT * hz);
512 1.31 bouyer
513 1.31 bouyer /*
514 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
515 1.31 bouyer */
516 1.31 bouyer
517 1.174 bouyer s = splbio();
518 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
519 1.224 bouyer while (wdc_probe_count-- > 0) {
520 1.224 bouyer if (wdc->select)
521 1.224 bouyer wdc->select(chp,0);
522 1.107 dbj
523 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
524 1.224 bouyer 0, WDSD_IBM);
525 1.224 bouyer delay(10); /* 400ns delay */
526 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
527 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
528 1.137 bouyer
529 1.224 bouyer if (wdc->select)
530 1.224 bouyer wdc->select(chp,1);
531 1.219 perry
532 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
533 1.224 bouyer 0, WDSD_IBM | 0x10);
534 1.224 bouyer delay(10); /* 400ns delay */
535 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
536 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
537 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
538 1.224 bouyer break;
539 1.224 bouyer }
540 1.43 kenh
541 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
542 1.207 thorpej atac->atac_dev.dv_xname,
543 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
544 1.43 kenh
545 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
546 1.43 kenh ret_value &= ~0x01;
547 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
548 1.43 kenh ret_value &= ~0x02;
549 1.125 mycroft /* Register writability test, drive 0. */
550 1.125 mycroft if (ret_value & 0x01) {
551 1.207 thorpej if (wdc->select)
552 1.169 thorpej wdc->select(chp,0);
553 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
554 1.157 fvdl 0, WDSD_IBM);
555 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
556 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
557 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
558 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
559 1.174 bouyer if (cl != 0x02) {
560 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
561 1.174 bouyer "got 0x%x != 0x02\n",
562 1.207 thorpej atac->atac_dev.dv_xname,
563 1.174 bouyer chp->ch_channel, cl),
564 1.174 bouyer DEBUG_PROBE);
565 1.125 mycroft ret_value &= ~0x01;
566 1.174 bouyer }
567 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
568 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
569 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
570 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
571 1.174 bouyer if (cl != 0x01) {
572 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
573 1.174 bouyer "got 0x%x != 0x01\n",
574 1.207 thorpej atac->atac_dev.dv_xname,
575 1.174 bouyer chp->ch_channel, cl),
576 1.174 bouyer DEBUG_PROBE);
577 1.125 mycroft ret_value &= ~0x01;
578 1.174 bouyer }
579 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
580 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
581 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
582 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
583 1.174 bouyer if (cl != 0x01) {
584 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
585 1.174 bouyer "got 0x%x != 0x01\n",
586 1.207 thorpej atac->atac_dev.dv_xname,
587 1.174 bouyer chp->ch_channel, cl),
588 1.174 bouyer DEBUG_PROBE);
589 1.125 mycroft ret_value &= ~0x01;
590 1.174 bouyer }
591 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
592 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
593 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
594 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
595 1.174 bouyer if (cl != 0x02) {
596 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
597 1.174 bouyer "got 0x%x != 0x02\n",
598 1.207 thorpej atac->atac_dev.dv_xname,
599 1.174 bouyer chp->ch_channel, cl),
600 1.174 bouyer DEBUG_PROBE);
601 1.125 mycroft ret_value &= ~0x01;
602 1.174 bouyer }
603 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
604 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
605 1.174 bouyer if (cl != 0x01) {
606 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
607 1.174 bouyer "got 0x%x != 0x01\n",
608 1.207 thorpej atac->atac_dev.dv_xname,
609 1.174 bouyer chp->ch_channel, cl),
610 1.174 bouyer DEBUG_PROBE);
611 1.131 mycroft ret_value &= ~0x01;
612 1.174 bouyer }
613 1.125 mycroft }
614 1.125 mycroft /* Register writability test, drive 1. */
615 1.125 mycroft if (ret_value & 0x02) {
616 1.207 thorpej if (wdc->select)
617 1.169 thorpej wdc->select(chp,1);
618 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
619 1.157 fvdl 0, WDSD_IBM | 0x10);
620 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
621 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
622 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
623 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
624 1.174 bouyer if (cl != 0x02) {
625 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
626 1.174 bouyer "got 0x%x != 0x02\n",
627 1.207 thorpej atac->atac_dev.dv_xname,
628 1.174 bouyer chp->ch_channel, cl),
629 1.174 bouyer DEBUG_PROBE);
630 1.125 mycroft ret_value &= ~0x02;
631 1.174 bouyer }
632 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
633 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
634 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
635 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
636 1.174 bouyer if (cl != 0x01) {
637 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
638 1.174 bouyer "got 0x%x != 0x01\n",
639 1.207 thorpej atac->atac_dev.dv_xname,
640 1.174 bouyer chp->ch_channel, cl),
641 1.174 bouyer DEBUG_PROBE);
642 1.125 mycroft ret_value &= ~0x02;
643 1.174 bouyer }
644 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
645 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
646 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
647 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
648 1.174 bouyer if (cl != 0x01) {
649 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
650 1.174 bouyer "got 0x%x != 0x01\n",
651 1.207 thorpej atac->atac_dev.dv_xname,
652 1.174 bouyer chp->ch_channel, cl),
653 1.174 bouyer DEBUG_PROBE);
654 1.125 mycroft ret_value &= ~0x02;
655 1.174 bouyer }
656 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
657 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
658 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
659 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
660 1.174 bouyer if (cl != 0x02) {
661 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
662 1.174 bouyer "got 0x%x != 0x02\n",
663 1.207 thorpej atac->atac_dev.dv_xname,
664 1.174 bouyer chp->ch_channel, cl),
665 1.174 bouyer DEBUG_PROBE);
666 1.125 mycroft ret_value &= ~0x02;
667 1.174 bouyer }
668 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
669 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
670 1.174 bouyer if (cl != 0x01) {
671 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
672 1.174 bouyer "got 0x%x != 0x01\n",
673 1.207 thorpej atac->atac_dev.dv_xname,
674 1.174 bouyer chp->ch_channel, cl),
675 1.174 bouyer DEBUG_PROBE);
676 1.131 mycroft ret_value &= ~0x02;
677 1.174 bouyer }
678 1.125 mycroft }
679 1.137 bouyer
680 1.174 bouyer if (ret_value == 0) {
681 1.174 bouyer splx(s);
682 1.137 bouyer return 0;
683 1.174 bouyer }
684 1.62 bouyer }
685 1.31 bouyer
686 1.174 bouyer
687 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
688 1.174 bouyer /*
689 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
690 1.174 bouyer * ATAPI device out there which don't react to the bus reset
691 1.174 bouyer */
692 1.174 bouyer if (ret_value & 0x01) {
693 1.207 thorpej if (wdc->select)
694 1.174 bouyer wdc->select(chp,0);
695 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
696 1.174 bouyer 0, WDSD_IBM);
697 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
698 1.174 bouyer ATAPI_SOFT_RESET);
699 1.174 bouyer }
700 1.174 bouyer if (ret_value & 0x02) {
701 1.207 thorpej if (wdc->select)
702 1.174 bouyer wdc->select(chp,0);
703 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
704 1.174 bouyer 0, WDSD_IBM | 0x10);
705 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
706 1.174 bouyer ATAPI_SOFT_RESET);
707 1.174 bouyer }
708 1.156 bouyer
709 1.175 bouyer delay(5000);
710 1.181 bouyer #endif
711 1.175 bouyer
712 1.225 bouyer wdc->reset(chp, RESET_POLL);
713 1.137 bouyer DELAY(2000);
714 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
715 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
716 1.156 bouyer splx(s);
717 1.137 bouyer
718 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
719 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
720 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
721 1.137 bouyer ret_value), DEBUG_PROBE);
722 1.12 cgd
723 1.137 bouyer /* if reset failed, there's nothing here */
724 1.137 bouyer if (ret_value == 0)
725 1.137 bouyer return 0;
726 1.67 bouyer
727 1.12 cgd /*
728 1.167 thorpej * Test presence of drives. First test register signatures looking
729 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
730 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
731 1.167 thorpej * later in attach routine.
732 1.12 cgd */
733 1.232 bouyer for (drive = 0; drive < chp->ch_ndrive; drive++) {
734 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
735 1.137 bouyer continue;
736 1.207 thorpej if (wdc->select)
737 1.169 thorpej wdc->select(chp,drive);
738 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
739 1.137 bouyer WDSD_IBM | (drive << 4));
740 1.137 bouyer delay(10); /* 400ns delay */
741 1.137 bouyer /* Save registers contents */
742 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
743 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
744 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
745 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
746 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
747 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
748 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
749 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
750 1.137 bouyer
751 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
752 1.137 bouyer "cl=0x%x ch=0x%x\n",
753 1.207 thorpej atac->atac_dev.dv_xname,
754 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
755 1.31 bouyer /*
756 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
757 1.137 bouyer * we get wrong values here, so ignore it.
758 1.31 bouyer */
759 1.212 thorpej s = splbio();
760 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
761 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
762 1.137 bouyer } else {
763 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
764 1.223 bouyer if ((wdc->cap & WDC_CAPABILITY_PREATA) != 0)
765 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
766 1.137 bouyer }
767 1.212 thorpej splx(s);
768 1.31 bouyer }
769 1.219 perry return (ret_value);
770 1.137 bouyer }
771 1.31 bouyer
772 1.137 bouyer void
773 1.205 thorpej wdcattach(struct ata_channel *chp)
774 1.137 bouyer {
775 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
776 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
777 1.32 bouyer
778 1.232 bouyer KASSERT(chp->ch_ndrive > 0 && chp->ch_ndrive < 3);
779 1.205 thorpej
780 1.191 mycroft /* default data transfer methods */
781 1.210 thorpej if (wdc->datain_pio == NULL)
782 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
783 1.210 thorpej if (wdc->dataout_pio == NULL)
784 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
785 1.225 bouyer /* default reset method */
786 1.225 bouyer if (wdc->reset == NULL)
787 1.225 bouyer wdc->reset = wdc_do_reset;
788 1.191 mycroft
789 1.137 bouyer /* initialise global data */
790 1.208 thorpej if (atac->atac_bustype_ata == NULL)
791 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
792 1.207 thorpej if (atac->atac_probe == NULL)
793 1.207 thorpej atac->atac_probe = wdc_drvprobe;
794 1.208 thorpej #if NATAPIBUS > 0
795 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
796 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
797 1.208 thorpej #endif
798 1.198 thorpej
799 1.210 thorpej ata_channel_attach(chp);
800 1.74 enami }
801 1.74 enami
802 1.163 thorpej int
803 1.163 thorpej wdcactivate(struct device *self, enum devact act)
804 1.137 bouyer {
805 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
806 1.137 bouyer int s, i, error = 0;
807 1.137 bouyer
808 1.137 bouyer s = splbio();
809 1.137 bouyer switch (act) {
810 1.137 bouyer case DVACT_ACTIVATE:
811 1.137 bouyer error = EOPNOTSUPP;
812 1.137 bouyer break;
813 1.137 bouyer
814 1.137 bouyer case DVACT_DEACTIVATE:
815 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
816 1.207 thorpej error =
817 1.207 thorpej config_deactivate(atac->atac_channels[i]->atabus);
818 1.137 bouyer if (error)
819 1.137 bouyer break;
820 1.137 bouyer }
821 1.137 bouyer break;
822 1.137 bouyer }
823 1.137 bouyer splx(s);
824 1.137 bouyer return (error);
825 1.137 bouyer }
826 1.219 perry
827 1.137 bouyer int
828 1.163 thorpej wdcdetach(struct device *self, int flags)
829 1.137 bouyer {
830 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
831 1.205 thorpej struct ata_channel *chp;
832 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
833 1.137 bouyer int i, error = 0;
834 1.137 bouyer
835 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
836 1.207 thorpej chp = atac->atac_channels[i];
837 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
838 1.207 thorpej atac->atac_dev.dv_xname, chp->atabus->dv_xname),
839 1.207 thorpej DEBUG_DETACH);
840 1.137 bouyer error = config_detach(chp->atabus, flags);
841 1.137 bouyer if (error)
842 1.137 bouyer break;
843 1.137 bouyer }
844 1.188 mycroft if (adapt->adapt_refcnt != 0) {
845 1.188 mycroft #ifdef DIAGNOSTIC
846 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
847 1.188 mycroft #endif
848 1.207 thorpej (void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
849 1.188 mycroft }
850 1.137 bouyer return (error);
851 1.137 bouyer }
852 1.137 bouyer
853 1.31 bouyer /* restart an interrupted I/O */
854 1.31 bouyer void
855 1.163 thorpej wdcrestart(void *v)
856 1.31 bouyer {
857 1.205 thorpej struct ata_channel *chp = v;
858 1.31 bouyer int s;
859 1.2 bouyer
860 1.31 bouyer s = splbio();
861 1.202 thorpej atastart(chp);
862 1.31 bouyer splx(s);
863 1.2 bouyer }
864 1.219 perry
865 1.2 bouyer
866 1.31 bouyer /*
867 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
868 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
869 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
870 1.31 bouyer * the next chunk if so.
871 1.31 bouyer */
872 1.12 cgd int
873 1.163 thorpej wdcintr(void *arg)
874 1.12 cgd {
875 1.205 thorpej struct ata_channel *chp = arg;
876 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
877 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
878 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
879 1.165 thorpej struct ata_xfer *xfer;
880 1.76 bouyer int ret;
881 1.12 cgd
882 1.235 thorpej if (!device_is_active(&atac->atac_dev)) {
883 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
884 1.80 enami DEBUG_INTR);
885 1.80 enami return (0);
886 1.80 enami }
887 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
888 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
889 1.113 bouyer /* try to clear the pending interrupt anyway */
890 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
891 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
892 1.80 enami return (0);
893 1.31 bouyer }
894 1.12 cgd
895 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
896 1.186 bouyer xfer = chp->ch_queue->active_xfer;
897 1.186 bouyer #ifdef DIAGNOSTIC
898 1.186 bouyer if (xfer == NULL)
899 1.186 bouyer panic("wdcintr: no xfer");
900 1.233 bouyer if (xfer->c_chp != chp) {
901 1.233 bouyer printf("channel %d expected %d\n", xfer->c_chp->ch_channel,
902 1.233 bouyer chp->ch_channel);
903 1.233 bouyer panic("wdcintr: wrong channel");
904 1.233 bouyer }
905 1.186 bouyer #endif
906 1.238 itohy #if NATA_DMA || NATA_PIOBM
907 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
908 1.169 thorpej wdc->dma_status =
909 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
910 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
911 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
912 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
913 1.84 bouyer return 0;
914 1.84 bouyer }
915 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
916 1.84 bouyer }
917 1.238 itohy #endif
918 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
919 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
920 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
921 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
922 1.76 bouyer return (ret);
923 1.12 cgd }
924 1.12 cgd
925 1.31 bouyer /* Put all disk in RESET state */
926 1.125 mycroft void
927 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
928 1.2 bouyer {
929 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
930 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
931 1.207 thorpej
932 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
933 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
934 1.34 bouyer DEBUG_FUNCS);
935 1.182 bouyer
936 1.211 thorpej ata_reset_channel(chp, flags);
937 1.182 bouyer }
938 1.182 bouyer
939 1.183 bouyer void
940 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
941 1.182 bouyer {
942 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
943 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
944 1.238 itohy #if NATA_DMA || NATA_PIOBM
945 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
946 1.238 itohy #endif
947 1.182 bouyer
948 1.186 bouyer TAILQ_INIT(&reset_xfer);
949 1.184 bouyer
950 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
951 1.184 bouyer
952 1.186 bouyer /*
953 1.186 bouyer * if the current command if on an ATAPI device, issue a
954 1.186 bouyer * ATAPI_SOFT_RESET
955 1.186 bouyer */
956 1.186 bouyer xfer = chp->ch_queue->active_xfer;
957 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
958 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
959 1.186 bouyer if (flags & AT_WAIT)
960 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
961 1.219 perry else
962 1.186 bouyer delay(1000);
963 1.186 bouyer }
964 1.186 bouyer
965 1.184 bouyer /* reset the channel */
966 1.186 bouyer if (flags & AT_WAIT)
967 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
968 1.186 bouyer else
969 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
970 1.184 bouyer
971 1.184 bouyer /*
972 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
973 1.184 bouyer * to recover.
974 1.184 bouyer */
975 1.184 bouyer if (flags & AT_WAIT)
976 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
977 1.219 perry else
978 1.184 bouyer delay(1000);
979 1.182 bouyer /*
980 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
981 1.182 bouyer * the other channel if the current xfer is running on it.
982 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
983 1.182 bouyer */
984 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
985 1.186 bouyer /*
986 1.186 bouyer * move all xfers queued for this channel to the reset queue,
987 1.186 bouyer * and then process the current xfer and then the reset queue.
988 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
989 1.186 bouyer * may requeue commands.
990 1.186 bouyer */
991 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
992 1.186 bouyer xfer != NULL; xfer = next_xfer) {
993 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
994 1.186 bouyer if (xfer->c_chp != chp)
995 1.186 bouyer continue;
996 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
997 1.186 bouyer xfer, c_xferchain);
998 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
999 1.186 bouyer }
1000 1.186 bouyer xfer = chp->ch_queue->active_xfer;
1001 1.184 bouyer if (xfer) {
1002 1.184 bouyer if (xfer->c_chp != chp)
1003 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
1004 1.184 bouyer else {
1005 1.186 bouyer callout_stop(&chp->ch_callout);
1006 1.238 itohy #if NATA_DMA || NATA_PIOBM
1007 1.184 bouyer /*
1008 1.184 bouyer * If we're waiting for DMA, stop the
1009 1.184 bouyer * DMA engine
1010 1.184 bouyer */
1011 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1012 1.207 thorpej (*wdc->dma_finish)(
1013 1.207 thorpej wdc->dma_arg,
1014 1.184 bouyer chp->ch_channel,
1015 1.184 bouyer xfer->c_drive,
1016 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
1017 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1018 1.184 bouyer }
1019 1.238 itohy #endif
1020 1.186 bouyer chp->ch_queue->active_xfer = NULL;
1021 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
1022 1.186 bouyer xfer->c_kill_xfer(
1023 1.186 bouyer chp, xfer, KILL_RESET);
1024 1.184 bouyer }
1025 1.184 bouyer }
1026 1.186 bouyer
1027 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
1028 1.183 bouyer xfer != NULL; xfer = next_xfer) {
1029 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
1030 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
1031 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
1032 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
1033 1.182 bouyer }
1034 1.182 bouyer }
1035 1.31 bouyer }
1036 1.12 cgd
1037 1.213 thorpej static int
1038 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
1039 1.31 bouyer {
1040 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1041 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1042 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1043 1.31 bouyer int drv_mask1, drv_mask2;
1044 1.225 bouyer
1045 1.225 bouyer wdc->reset(chp, poll);
1046 1.225 bouyer
1047 1.225 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1048 1.225 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1049 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1050 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1051 1.225 bouyer if (drv_mask2 != drv_mask1) {
1052 1.225 bouyer printf("%s channel %d: reset failed for",
1053 1.225 bouyer atac->atac_dev.dv_xname, chp->ch_channel);
1054 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1055 1.225 bouyer printf(" drive 0");
1056 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1057 1.225 bouyer printf(" drive 1");
1058 1.225 bouyer printf("\n");
1059 1.225 bouyer }
1060 1.225 bouyer bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1061 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1062 1.225 bouyer }
1063 1.225 bouyer
1064 1.225 bouyer void
1065 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
1066 1.225 bouyer {
1067 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1068 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1069 1.156 bouyer int s = 0;
1070 1.2 bouyer
1071 1.225 bouyer if (poll != RESET_SLEEP)
1072 1.225 bouyer s = splbio();
1073 1.203 thorpej if (wdc->select)
1074 1.169 thorpej wdc->select(chp,0);
1075 1.157 fvdl /* master */
1076 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1077 1.131 mycroft delay(10); /* 400ns delay */
1078 1.225 bouyer /* assert SRST, wait for reset to complete */
1079 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1080 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1081 1.131 mycroft delay(2000);
1082 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
1083 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1084 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1085 1.131 mycroft delay(10); /* 400ns delay */
1086 1.156 bouyer if (poll != RESET_SLEEP) {
1087 1.233 bouyer /* ACK interrupt in case there is one pending left */
1088 1.203 thorpej if (wdc->irqack)
1089 1.169 thorpej wdc->irqack(chp);
1090 1.156 bouyer splx(s);
1091 1.156 bouyer }
1092 1.31 bouyer }
1093 1.31 bouyer
1094 1.31 bouyer static int
1095 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
1096 1.31 bouyer {
1097 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1098 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1099 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1100 1.137 bouyer int timeout, nloop;
1101 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1102 1.204 thorpej #ifdef ATADEBUG
1103 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1104 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1105 1.70 bouyer #endif
1106 1.137 bouyer
1107 1.137 bouyer if (poll)
1108 1.137 bouyer nloop = WDCNDELAY_RST;
1109 1.137 bouyer else
1110 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1111 1.31 bouyer /* wait for BSY to deassert */
1112 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1113 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1114 1.236 bouyer if (wdc->select)
1115 1.174 bouyer wdc->select(chp,0);
1116 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1117 1.174 bouyer 0, WDSD_IBM); /* master */
1118 1.174 bouyer delay(10);
1119 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1120 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1121 1.204 thorpej #ifdef ATADEBUG
1122 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1123 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1124 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1125 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1126 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1127 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1128 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1129 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1130 1.70 bouyer #endif
1131 1.174 bouyer }
1132 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1133 1.236 bouyer if (wdc->select)
1134 1.174 bouyer wdc->select(chp,1);
1135 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1136 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1137 1.174 bouyer delay(10);
1138 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1139 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1140 1.204 thorpej #ifdef ATADEBUG
1141 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1142 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1143 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1144 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1145 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1146 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1147 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1148 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1149 1.70 bouyer #endif
1150 1.174 bouyer }
1151 1.31 bouyer
1152 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1153 1.31 bouyer /* no master */
1154 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1155 1.31 bouyer /* No master, slave is ready, it's done */
1156 1.65 bouyer goto end;
1157 1.31 bouyer }
1158 1.231 bouyer if ((drv_mask & 0x02) == 0) {
1159 1.231 bouyer /* No master, no slave: it's done */
1160 1.231 bouyer goto end;
1161 1.231 bouyer }
1162 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1163 1.31 bouyer /* no slave */
1164 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1165 1.31 bouyer /* No slave, master is ready, it's done */
1166 1.65 bouyer goto end;
1167 1.31 bouyer }
1168 1.2 bouyer } else {
1169 1.31 bouyer /* Wait for both master and slave to be ready */
1170 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1171 1.65 bouyer goto end;
1172 1.2 bouyer }
1173 1.2 bouyer }
1174 1.137 bouyer if (poll)
1175 1.137 bouyer delay(WDCDELAY);
1176 1.137 bouyer else
1177 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1178 1.2 bouyer }
1179 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1180 1.31 bouyer if (st0 & WDCS_BSY)
1181 1.31 bouyer drv_mask &= ~0x01;
1182 1.31 bouyer if (st1 & WDCS_BSY)
1183 1.31 bouyer drv_mask &= ~0x02;
1184 1.65 bouyer end:
1185 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1186 1.70 bouyer "cl=0x%x ch=0x%x\n",
1187 1.207 thorpej atac->atac_dev.dv_xname,
1188 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1189 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1190 1.70 bouyer "cl=0x%x ch=0x%x\n",
1191 1.207 thorpej atac->atac_dev.dv_xname,
1192 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1193 1.70 bouyer
1194 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1195 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1196 1.149 bouyer st0, st1), DEBUG_PROBE);
1197 1.65 bouyer
1198 1.31 bouyer return drv_mask;
1199 1.2 bouyer }
1200 1.2 bouyer
1201 1.2 bouyer /*
1202 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1203 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1204 1.2 bouyer */
1205 1.167 thorpej static int
1206 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1207 1.2 bouyer {
1208 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1209 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1210 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1211 1.31 bouyer u_char status;
1212 1.222 christos int xtime = 0;
1213 1.60 abs
1214 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1215 1.207 thorpej atac->atac_dev.dv_xname,
1216 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1217 1.31 bouyer chp->ch_error = 0;
1218 1.31 bouyer
1219 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1220 1.2 bouyer
1221 1.31 bouyer for (;;) {
1222 1.31 bouyer chp->ch_status = status =
1223 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1224 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1225 1.31 bouyer break;
1226 1.222 christos if (++xtime > timeout) {
1227 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1228 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1229 1.222 christos xtime, status,
1230 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1231 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1232 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1233 1.137 bouyer return(WDCWAIT_TOUT);
1234 1.31 bouyer }
1235 1.31 bouyer delay(WDCDELAY);
1236 1.2 bouyer }
1237 1.204 thorpej #ifdef ATADEBUG
1238 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1239 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1240 1.87 bouyer #endif
1241 1.31 bouyer if (status & WDCS_ERR)
1242 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1243 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1244 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1245 1.31 bouyer /* After autoconfig, there should be no long delays. */
1246 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1247 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1248 1.31 bouyer if (xfer == NULL)
1249 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1250 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1251 1.222 christos WDCDELAY * xtime);
1252 1.219 perry else
1253 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1254 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1255 1.237 christos xfer->c_drive,
1256 1.222 christos WDCDELAY * xtime);
1257 1.2 bouyer }
1258 1.2 bouyer #endif
1259 1.137 bouyer return(WDCWAIT_OK);
1260 1.137 bouyer }
1261 1.137 bouyer
1262 1.137 bouyer /*
1263 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1264 1.137 bouyer * thread if possible
1265 1.137 bouyer */
1266 1.137 bouyer int
1267 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1268 1.137 bouyer {
1269 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1270 1.137 bouyer
1271 1.137 bouyer if (timeout_hz == 0 ||
1272 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1273 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1274 1.137 bouyer else {
1275 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1276 1.137 bouyer if (error != 0) {
1277 1.205 thorpej if ((chp->ch_flags & ATACH_TH_RUN) ||
1278 1.147 bouyer (flags & AT_WAIT)) {
1279 1.137 bouyer /*
1280 1.147 bouyer * we're running in the channel thread
1281 1.147 bouyer * or some userland thread context
1282 1.137 bouyer */
1283 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1284 1.137 bouyer if (__wdcwait(chp, mask, bits,
1285 1.137 bouyer WDCDELAY_POLL) == 0) {
1286 1.137 bouyer error = 0;
1287 1.137 bouyer break;
1288 1.137 bouyer }
1289 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1290 1.137 bouyer }
1291 1.137 bouyer } else {
1292 1.137 bouyer /*
1293 1.137 bouyer * we're probably in interrupt context,
1294 1.137 bouyer * ask the thread to come back here
1295 1.137 bouyer */
1296 1.147 bouyer #ifdef DIAGNOSTIC
1297 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1298 1.148 bouyer panic("wdcwait: queue_freeze");
1299 1.147 bouyer #endif
1300 1.148 bouyer chp->ch_queue->queue_freeze++;
1301 1.170 thorpej wakeup(&chp->ch_thread);
1302 1.137 bouyer return(WDCWAIT_THR);
1303 1.137 bouyer }
1304 1.137 bouyer }
1305 1.137 bouyer }
1306 1.163 thorpej return (error);
1307 1.2 bouyer }
1308 1.2 bouyer
1309 1.137 bouyer
1310 1.238 itohy #if NATA_DMA
1311 1.84 bouyer /*
1312 1.84 bouyer * Busy-wait for DMA to complete
1313 1.84 bouyer */
1314 1.84 bouyer int
1315 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1316 1.84 bouyer {
1317 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1318 1.222 christos int xtime;
1319 1.169 thorpej
1320 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1321 1.169 thorpej wdc->dma_status =
1322 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1323 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1324 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1325 1.84 bouyer return 0;
1326 1.84 bouyer delay(WDCDELAY);
1327 1.84 bouyer }
1328 1.84 bouyer /* timeout, force a DMA halt */
1329 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1330 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1331 1.84 bouyer return 1;
1332 1.84 bouyer }
1333 1.238 itohy #endif
1334 1.84 bouyer
1335 1.31 bouyer void
1336 1.163 thorpej wdctimeout(void *arg)
1337 1.2 bouyer {
1338 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1339 1.238 itohy #if NATA_DMA || NATA_PIOBM
1340 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1341 1.238 itohy #endif
1342 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1343 1.31 bouyer int s;
1344 1.2 bouyer
1345 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1346 1.31 bouyer
1347 1.31 bouyer s = splbio();
1348 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1349 1.31 bouyer __wdcerror(chp, "lost interrupt");
1350 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1351 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1352 1.88 mrg xfer->c_bcount,
1353 1.88 mrg xfer->c_skip);
1354 1.238 itohy #if NATA_DMA || NATA_PIOBM
1355 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1356 1.169 thorpej wdc->dma_status =
1357 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1358 1.185 bouyer chp->ch_channel, xfer->c_drive,
1359 1.185 bouyer WDC_DMAEND_ABRT);
1360 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1361 1.84 bouyer }
1362 1.238 itohy #endif
1363 1.31 bouyer /*
1364 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1365 1.31 bouyer * it will do what's needed. Else, it will take the needed
1366 1.31 bouyer * action (reset the device).
1367 1.70 bouyer * Before that we need to reinstall the timeout callback,
1368 1.70 bouyer * in case it will miss another irq while in this transfer
1369 1.70 bouyer * We arbitray chose it to be 1s
1370 1.31 bouyer */
1371 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1372 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1373 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1374 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1375 1.31 bouyer } else
1376 1.31 bouyer __wdcerror(chp, "missing untimeout");
1377 1.31 bouyer splx(s);
1378 1.2 bouyer }
1379 1.2 bouyer
1380 1.2 bouyer int
1381 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1382 1.31 bouyer {
1383 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1384 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1385 1.165 thorpej struct ata_xfer *xfer;
1386 1.31 bouyer int s, ret;
1387 1.2 bouyer
1388 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1389 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
1390 1.34 bouyer DEBUG_FUNCS);
1391 1.2 bouyer
1392 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1393 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1394 1.198 thorpej ATAXF_NOSLEEP);
1395 1.31 bouyer if (xfer == NULL) {
1396 1.193 thorpej return ATACMD_TRY_AGAIN;
1397 1.31 bouyer }
1398 1.2 bouyer
1399 1.207 thorpej if (atac->atac_cap & ATAC_CAP_NOIRQ)
1400 1.192 thorpej ata_c->flags |= AT_POLL;
1401 1.192 thorpej if (ata_c->flags & AT_POLL)
1402 1.31 bouyer xfer->c_flags |= C_POLL;
1403 1.217 bouyer if (ata_c->flags & AT_WAIT)
1404 1.217 bouyer xfer->c_flags |= C_WAIT;
1405 1.165 thorpej xfer->c_drive = drvp->drive;
1406 1.192 thorpej xfer->c_databuf = ata_c->data;
1407 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1408 1.192 thorpej xfer->c_cmd = ata_c;
1409 1.31 bouyer xfer->c_start = __wdccommand_start;
1410 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1411 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1412 1.2 bouyer
1413 1.31 bouyer s = splbio();
1414 1.201 thorpej ata_exec_xfer(chp, xfer);
1415 1.31 bouyer #ifdef DIAGNOSTIC
1416 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1417 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1418 1.118 provos panic("wdc_exec_command: polled command not done");
1419 1.2 bouyer #endif
1420 1.192 thorpej if (ata_c->flags & AT_DONE) {
1421 1.193 thorpej ret = ATACMD_COMPLETE;
1422 1.31 bouyer } else {
1423 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1424 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1425 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1426 1.69 bouyer }
1427 1.193 thorpej ret = ATACMD_COMPLETE;
1428 1.31 bouyer } else {
1429 1.193 thorpej ret = ATACMD_QUEUED;
1430 1.2 bouyer }
1431 1.2 bouyer }
1432 1.31 bouyer splx(s);
1433 1.31 bouyer return ret;
1434 1.2 bouyer }
1435 1.2 bouyer
1436 1.167 thorpej static void
1437 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1438 1.219 perry {
1439 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1440 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1441 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1442 1.165 thorpej int drive = xfer->c_drive;
1443 1.230 bouyer int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
1444 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1445 1.31 bouyer
1446 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1447 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1448 1.34 bouyer DEBUG_FUNCS);
1449 1.31 bouyer
1450 1.203 thorpej if (wdc->select)
1451 1.169 thorpej wdc->select(chp,drive);
1452 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1453 1.31 bouyer WDSD_IBM | (drive << 4));
1454 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1455 1.230 bouyer ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
1456 1.137 bouyer case WDCWAIT_OK:
1457 1.137 bouyer break;
1458 1.137 bouyer case WDCWAIT_TOUT:
1459 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1460 1.31 bouyer __wdccommand_done(chp, xfer);
1461 1.53 bouyer return;
1462 1.137 bouyer case WDCWAIT_THR:
1463 1.137 bouyer return;
1464 1.31 bouyer }
1465 1.192 thorpej if (ata_c->flags & AT_POLL) {
1466 1.135 bouyer /* polled command, disable interrupts */
1467 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1468 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1469 1.135 bouyer }
1470 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1471 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1472 1.139 bouyer
1473 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1474 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1475 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1476 1.81 thorpej wdctimeout, chp);
1477 1.31 bouyer return;
1478 1.2 bouyer }
1479 1.2 bouyer /*
1480 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1481 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1482 1.2 bouyer */
1483 1.134 mycroft delay(10); /* 400ns delay */
1484 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1485 1.2 bouyer }
1486 1.2 bouyer
1487 1.167 thorpej static int
1488 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1489 1.2 bouyer {
1490 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1491 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1492 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1493 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1494 1.192 thorpej int bcount = ata_c->bcount;
1495 1.192 thorpej char *data = ata_c->data;
1496 1.137 bouyer int wflags;
1497 1.226 bouyer int drive_flags;
1498 1.226 bouyer
1499 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1500 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1501 1.226 bouyer /*
1502 1.226 bouyer * The IDENTIFY data has been designed as an array of
1503 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1504 1.226 bouyer * Historically it's what we have always done so keeping it
1505 1.226 bouyer * here ensure binary backward compatibility.
1506 1.226 bouyer */
1507 1.229 tacha drive_flags = DRIVE_NOSTREAM |
1508 1.229 tacha chp->ch_drive[xfer->c_drive].drive_flags;
1509 1.226 bouyer } else {
1510 1.226 bouyer /*
1511 1.226 bouyer * Other data structure are opaque and should be transfered
1512 1.226 bouyer * as is.
1513 1.226 bouyer */
1514 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1515 1.226 bouyer }
1516 1.137 bouyer
1517 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1518 1.137 bouyer /* both wait and poll, we can tsleep here */
1519 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1520 1.137 bouyer } else {
1521 1.137 bouyer wflags = AT_POLL;
1522 1.137 bouyer }
1523 1.31 bouyer
1524 1.163 thorpej again:
1525 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1526 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1527 1.165 thorpej DEBUG_INTR);
1528 1.137 bouyer /*
1529 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1530 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1531 1.137 bouyer * penalty for the extra regiter write is acceptable,
1532 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1533 1.137 bouyer */
1534 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1535 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1536 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1537 1.114 bouyer /*
1538 1.114 bouyer * We have completed a data xfer. The drive should now be
1539 1.114 bouyer * in its initial state
1540 1.114 bouyer */
1541 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1542 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1543 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1544 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1545 1.114 bouyer return 0; /* IRQ was not for us */
1546 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1547 1.114 bouyer }
1548 1.131 mycroft goto out;
1549 1.114 bouyer }
1550 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1551 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1552 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1553 1.63 bouyer return 0; /* IRQ was not for us */
1554 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1555 1.131 mycroft goto out;
1556 1.2 bouyer }
1557 1.203 thorpej if (wdc->irqack)
1558 1.169 thorpej wdc->irqack(chp);
1559 1.192 thorpej if (ata_c->flags & AT_READ) {
1560 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1561 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1562 1.131 mycroft goto out;
1563 1.131 mycroft }
1564 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1565 1.114 bouyer /* at this point the drive should be in its initial state */
1566 1.192 thorpej ata_c->flags |= AT_XFDONE;
1567 1.234 bouyer /*
1568 1.234 bouyer * XXX checking the status register again here cause some
1569 1.234 bouyer * hardware to timeout.
1570 1.234 bouyer */
1571 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1572 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1573 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1574 1.131 mycroft goto out;
1575 1.131 mycroft }
1576 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1577 1.192 thorpej ata_c->flags |= AT_XFDONE;
1578 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1579 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1580 1.114 bouyer callout_reset(&chp->ch_callout,
1581 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1582 1.114 bouyer return 1;
1583 1.114 bouyer } else {
1584 1.114 bouyer goto again;
1585 1.114 bouyer }
1586 1.2 bouyer }
1587 1.163 thorpej out:
1588 1.31 bouyer __wdccommand_done(chp, xfer);
1589 1.31 bouyer return 1;
1590 1.2 bouyer }
1591 1.2 bouyer
1592 1.167 thorpej static void
1593 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1594 1.2 bouyer {
1595 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1596 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1597 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1598 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1599 1.2 bouyer
1600 1.233 bouyer ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
1601 1.233 bouyer atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive,
1602 1.233 bouyer ata_c->flags), DEBUG_FUNCS);
1603 1.70 bouyer
1604 1.70 bouyer
1605 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1606 1.192 thorpej ata_c->flags |= AT_DF;
1607 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1608 1.192 thorpej ata_c->flags |= AT_ERROR;
1609 1.192 thorpej ata_c->r_error = chp->ch_error;
1610 1.31 bouyer }
1611 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1612 1.235 thorpej device_is_active(&atac->atac_dev) &&
1613 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1614 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1615 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1616 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1617 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1618 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1619 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1620 1.221 fvdl ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1621 1.221 fvdl wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1622 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1623 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1624 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1625 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1626 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1627 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1628 1.135 bouyer }
1629 1.186 bouyer callout_stop(&chp->ch_callout);
1630 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1631 1.192 thorpej if (ata_c->flags & AT_POLL) {
1632 1.187 bouyer /* enable interrupts */
1633 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1634 1.187 bouyer WDCTL_4BIT);
1635 1.187 bouyer delay(10); /* some drives need a little delay here */
1636 1.187 bouyer }
1637 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1638 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1639 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1640 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1641 1.219 perry } else
1642 1.187 bouyer __wdccommand_done_end(chp, xfer);
1643 1.182 bouyer }
1644 1.219 perry
1645 1.182 bouyer static void
1646 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1647 1.182 bouyer {
1648 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1649 1.182 bouyer
1650 1.192 thorpej ata_c->flags |= AT_DONE;
1651 1.198 thorpej ata_free_xfer(chp, xfer);
1652 1.192 thorpej if (ata_c->flags & AT_WAIT)
1653 1.192 thorpej wakeup(ata_c);
1654 1.192 thorpej else if (ata_c->callback)
1655 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1656 1.202 thorpej atastart(chp);
1657 1.31 bouyer return;
1658 1.2 bouyer }
1659 1.2 bouyer
1660 1.182 bouyer static void
1661 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1662 1.182 bouyer int reason)
1663 1.182 bouyer {
1664 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1665 1.182 bouyer
1666 1.182 bouyer switch (reason) {
1667 1.182 bouyer case KILL_GONE:
1668 1.192 thorpej ata_c->flags |= AT_GONE;
1669 1.219 perry break;
1670 1.182 bouyer case KILL_RESET:
1671 1.192 thorpej ata_c->flags |= AT_RESET;
1672 1.182 bouyer break;
1673 1.182 bouyer default:
1674 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1675 1.182 bouyer reason);
1676 1.182 bouyer panic("__wdccommand_kill_xfer");
1677 1.182 bouyer }
1678 1.182 bouyer __wdccommand_done_end(chp, xfer);
1679 1.182 bouyer }
1680 1.182 bouyer
1681 1.2 bouyer /*
1682 1.31 bouyer * Send a command. The drive should be ready.
1683 1.2 bouyer * Assumes interrupts are blocked.
1684 1.2 bouyer */
1685 1.31 bouyer void
1686 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1687 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1688 1.178 thorpej u_int8_t features)
1689 1.31 bouyer {
1690 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1691 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1692 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1693 1.163 thorpej
1694 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1695 1.207 thorpej "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
1696 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1697 1.178 thorpej features), DEBUG_FUNCS);
1698 1.31 bouyer
1699 1.203 thorpej if (wdc->select)
1700 1.169 thorpej wdc->select(chp,drive);
1701 1.107 dbj
1702 1.31 bouyer /* Select drive, head, and addressing mode. */
1703 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1704 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1705 1.177 thorpej /* Load parameters into the wd_features register. */
1706 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1707 1.178 thorpej features);
1708 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1709 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1710 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1711 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1712 1.157 fvdl 0, cylin >> 8);
1713 1.108 christos
1714 1.108 christos /* Send command. */
1715 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1716 1.108 christos return;
1717 1.108 christos }
1718 1.108 christos
1719 1.108 christos /*
1720 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1721 1.108 christos * Assumes interrupts are blocked.
1722 1.108 christos */
1723 1.108 christos void
1724 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1725 1.163 thorpej u_int64_t blkno, u_int16_t count)
1726 1.108 christos {
1727 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1728 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1729 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1730 1.163 thorpej
1731 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1732 1.207 thorpej "count=%d\n", atac->atac_dev.dv_xname,
1733 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1734 1.108 christos DEBUG_FUNCS);
1735 1.108 christos
1736 1.203 thorpej if (wdc->select)
1737 1.169 thorpej wdc->select(chp,drive);
1738 1.108 christos
1739 1.108 christos /* Select drive, head, and addressing mode. */
1740 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1741 1.108 christos (drive << 4) | WDSD_LBA);
1742 1.108 christos
1743 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1744 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1745 1.218 rearnsha 0);
1746 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1747 1.218 rearnsha 0, count);
1748 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1749 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1750 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1751 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1752 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1753 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1754 1.218 rearnsha } else {
1755 1.218 rearnsha /* previous */
1756 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1757 1.218 rearnsha 0);
1758 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1759 1.218 rearnsha 0, count >> 8);
1760 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1761 1.218 rearnsha 0, blkno >> 24);
1762 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1763 1.218 rearnsha 0, blkno >> 32);
1764 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1765 1.218 rearnsha 0, blkno >> 40);
1766 1.218 rearnsha
1767 1.218 rearnsha /* current */
1768 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1769 1.218 rearnsha 0);
1770 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
1771 1.218 rearnsha count);
1772 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
1773 1.218 rearnsha blkno);
1774 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1775 1.218 rearnsha 0, blkno >> 8);
1776 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1777 1.218 rearnsha 0, blkno >> 16);
1778 1.218 rearnsha }
1779 1.2 bouyer
1780 1.31 bouyer /* Send command. */
1781 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1782 1.31 bouyer return;
1783 1.2 bouyer }
1784 1.2 bouyer
1785 1.2 bouyer /*
1786 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1787 1.31 bouyer * tested by the caller.
1788 1.2 bouyer */
1789 1.31 bouyer void
1790 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1791 1.2 bouyer {
1792 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1793 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1794 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1795 1.2 bouyer
1796 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1797 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
1798 1.31 bouyer DEBUG_FUNCS);
1799 1.107 dbj
1800 1.203 thorpej if (wdc->select)
1801 1.169 thorpej wdc->select(chp,drive);
1802 1.2 bouyer
1803 1.31 bouyer /* Select drive. */
1804 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1805 1.31 bouyer WDSD_IBM | (drive << 4));
1806 1.2 bouyer
1807 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1808 1.31 bouyer }
1809 1.2 bouyer
1810 1.31 bouyer static void
1811 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1812 1.2 bouyer {
1813 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1814 1.217 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1815 1.88 mrg
1816 1.2 bouyer if (xfer == NULL)
1817 1.207 thorpej printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
1818 1.31 bouyer msg);
1819 1.2 bouyer else
1820 1.207 thorpej printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
1821 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1822 1.2 bouyer }
1823 1.2 bouyer
1824 1.219 perry /*
1825 1.2 bouyer * the bit bucket
1826 1.2 bouyer */
1827 1.2 bouyer void
1828 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1829 1.2 bouyer {
1830 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1831 1.2 bouyer
1832 1.12 cgd for (; size >= 2; size -= 2)
1833 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1834 1.12 cgd if (size)
1835 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1836 1.44 thorpej }
1837 1.44 thorpej
1838 1.213 thorpej static void
1839 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1840 1.190 mycroft {
1841 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1842 1.190 mycroft
1843 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1844 1.190 mycroft if (flags & DRIVE_CAP32) {
1845 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1846 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1847 1.222 christos bf = (char *)bf + (len & ~3);
1848 1.190 mycroft len &= 3;
1849 1.190 mycroft }
1850 1.190 mycroft if (len) {
1851 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1852 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1853 1.190 mycroft }
1854 1.190 mycroft } else {
1855 1.190 mycroft if (flags & DRIVE_CAP32) {
1856 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1857 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1858 1.222 christos bf = (char *)bf + (len & ~3);
1859 1.190 mycroft len &= 3;
1860 1.190 mycroft }
1861 1.190 mycroft if (len) {
1862 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1863 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1864 1.190 mycroft }
1865 1.190 mycroft }
1866 1.190 mycroft }
1867 1.190 mycroft
1868 1.213 thorpej static void
1869 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1870 1.190 mycroft {
1871 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1872 1.190 mycroft
1873 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1874 1.190 mycroft if (flags & DRIVE_CAP32) {
1875 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1876 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1877 1.222 christos bf = (char *)bf + (len & ~3);
1878 1.190 mycroft len &= 3;
1879 1.190 mycroft }
1880 1.190 mycroft if (len) {
1881 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1882 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1883 1.190 mycroft }
1884 1.190 mycroft } else {
1885 1.190 mycroft if (flags & DRIVE_CAP32) {
1886 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1887 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1888 1.222 christos bf = (char *)bf + (len & ~3);
1889 1.190 mycroft len &= 3;
1890 1.190 mycroft }
1891 1.190 mycroft if (len) {
1892 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1893 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1894 1.190 mycroft }
1895 1.190 mycroft }
1896 1.190 mycroft }
1897