wdc.c revision 1.240 1 1.240 bouyer /* $NetBSD: wdc.c,v 1.240 2006/10/25 20:14:00 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
15 1.31 bouyer * must display the following acknowledgement:
16 1.31 bouyer * This product includes software developed by Manuel Bouyer.
17 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
18 1.31 bouyer * derived from this software without specific prior written permission.
19 1.31 bouyer *
20 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
21 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
22 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
23 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
24 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
25 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
26 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
27 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
28 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
29 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
30 1.31 bouyer */
31 1.2 bouyer
32 1.27 mycroft /*-
33 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
34 1.27 mycroft * All rights reserved.
35 1.2 bouyer *
36 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
37 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
38 1.12 cgd *
39 1.2 bouyer * Redistribution and use in source and binary forms, with or without
40 1.2 bouyer * modification, are permitted provided that the following conditions
41 1.2 bouyer * are met:
42 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
43 1.2 bouyer * notice, this list of conditions and the following disclaimer.
44 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
45 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
46 1.2 bouyer * documentation and/or other materials provided with the distribution.
47 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
48 1.2 bouyer * must display the following acknowledgement:
49 1.27 mycroft * This product includes software developed by the NetBSD
50 1.27 mycroft * Foundation, Inc. and its contributors.
51 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
52 1.27 mycroft * contributors may be used to endorse or promote products derived
53 1.27 mycroft * from this software without specific prior written permission.
54 1.2 bouyer *
55 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
56 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
57 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
58 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
59 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
60 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
61 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
62 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
63 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
64 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
65 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
66 1.2 bouyer */
67 1.2 bouyer
68 1.12 cgd /*
69 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
70 1.12 cgd */
71 1.100 lukem
72 1.100 lukem #include <sys/cdefs.h>
73 1.240 bouyer __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.240 2006/10/25 20:14:00 bouyer Exp $");
74 1.12 cgd
75 1.204 thorpej #ifndef ATADEBUG
76 1.204 thorpej #define ATADEBUG
77 1.204 thorpej #endif /* ATADEBUG */
78 1.31 bouyer
79 1.2 bouyer #include <sys/param.h>
80 1.2 bouyer #include <sys/systm.h>
81 1.2 bouyer #include <sys/kernel.h>
82 1.2 bouyer #include <sys/conf.h>
83 1.2 bouyer #include <sys/buf.h>
84 1.31 bouyer #include <sys/device.h>
85 1.2 bouyer #include <sys/malloc.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <machine/intr.h>
90 1.2 bouyer #include <machine/bus.h>
91 1.2 bouyer
92 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
93 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
94 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
95 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
96 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
97 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
98 1.16 sakamoto
99 1.103 bouyer #include <dev/ata/atavar.h>
100 1.31 bouyer #include <dev/ata/atareg.h>
101 1.239 bouyer #include <dev/ata/satareg.h>
102 1.239 bouyer #include <dev/ata/satavar.h>
103 1.12 cgd #include <dev/ic/wdcreg.h>
104 1.12 cgd #include <dev/ic/wdcvar.h>
105 1.31 bouyer
106 1.137 bouyer #include "locators.h"
107 1.137 bouyer
108 1.2 bouyer #include "atapibus.h"
109 1.106 bouyer #include "wd.h"
110 1.240 bouyer #include "sata.h"
111 1.2 bouyer
112 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
113 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
114 1.2 bouyer #if 0
115 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
116 1.2 bouyer #define WDCNDELAY_DEBUG 50
117 1.2 bouyer #endif
118 1.2 bouyer
119 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
120 1.219 perry #define WDCDELAY_POLL 1 /* ms */
121 1.137 bouyer
122 1.137 bouyer /* timeout for the control commands */
123 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
124 1.137 bouyer
125 1.224 bouyer /*
126 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
127 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
128 1.224 bouyer * wait that much at boot time, and 5s seems to be enouth.
129 1.224 bouyer */
130 1.224 bouyer #define WDC_PROBE_WAIT 5
131 1.224 bouyer
132 1.224 bouyer
133 1.106 bouyer #if NWD > 0
134 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
135 1.106 bouyer #else
136 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
137 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
138 1.106 bouyer SCSIPI_BUSTYPE_ATA,
139 1.214 enami NULL, /* wdc_ata_bio */
140 1.214 enami NULL, /* wdc_reset_drive */
141 1.214 enami wdc_reset_channel,
142 1.214 enami wdc_exec_command,
143 1.214 enami NULL, /* ata_get_params */
144 1.214 enami NULL, /* wdc_ata_addref */
145 1.214 enami NULL, /* wdc_ata_delref */
146 1.214 enami NULL /* ata_kill_pending */
147 1.106 bouyer };
148 1.106 bouyer #endif
149 1.102 bouyer
150 1.213 thorpej /* Flags to wdcreset(). */
151 1.213 thorpej #define RESET_POLL 1
152 1.213 thorpej #define RESET_SLEEP 0 /* wdcreset() will use tsleep() */
153 1.213 thorpej
154 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
155 1.213 thorpej static int wdcreset(struct ata_channel *, int);
156 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
157 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
158 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
159 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
160 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
161 1.182 bouyer struct ata_xfer *, int);
162 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
163 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
164 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
165 1.31 bouyer
166 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
167 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
168 1.213 thorpej
169 1.31 bouyer #define DEBUG_INTR 0x01
170 1.31 bouyer #define DEBUG_XFERS 0x02
171 1.31 bouyer #define DEBUG_STATUS 0x04
172 1.31 bouyer #define DEBUG_FUNCS 0x08
173 1.31 bouyer #define DEBUG_PROBE 0x10
174 1.74 enami #define DEBUG_DETACH 0x20
175 1.87 bouyer #define DEBUG_DELAY 0x40
176 1.204 thorpej #ifdef ATADEBUG
177 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
178 1.31 bouyer int wdc_nxfer = 0;
179 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
180 1.2 bouyer #else
181 1.204 thorpej #define ATADEBUG_PRINT(args, level)
182 1.2 bouyer #endif
183 1.2 bouyer
184 1.162 thorpej /*
185 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
186 1.176 thorpej */
187 1.176 thorpej void
188 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
189 1.176 thorpej {
190 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
191 1.176 thorpej
192 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
193 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
194 1.205 thorpej }
195 1.205 thorpej
196 1.205 thorpej /*
197 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
198 1.205 thorpej */
199 1.205 thorpej void
200 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
201 1.205 thorpej {
202 1.205 thorpej
203 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
204 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
205 1.176 thorpej }
206 1.176 thorpej
207 1.240 bouyer #if NSATA > 0
208 1.239 bouyer /*
209 1.239 bouyer * probe drives on SATA controllers with standard SATA registers:
210 1.239 bouyer * bring the PHYs online, read the drive signature and set drive flags
211 1.239 bouyer * appropriately.
212 1.239 bouyer */
213 1.239 bouyer void
214 1.239 bouyer wdc_sataprobe(struct ata_channel *chp)
215 1.239 bouyer {
216 1.239 bouyer struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
217 1.239 bouyer uint32_t scontrol, sstatus;
218 1.239 bouyer uint16_t scnt, sn, cl, ch;
219 1.239 bouyer int i, s;
220 1.239 bouyer
221 1.239 bouyer /* XXX This should be done by other code. */
222 1.239 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
223 1.239 bouyer chp->ch_drive[i].chnl_softc = chp;
224 1.239 bouyer chp->ch_drive[i].drive = i;
225 1.239 bouyer }
226 1.239 bouyer
227 1.239 bouyer /* bring the PHYs online.
228 1.239 bouyer * The work-around for errata #1 for the 31244 says that we must
229 1.239 bouyer * write 0 to the port first to be sure of correctly initializing
230 1.239 bouyer * the device. It doesn't hurt for other devices.
231 1.239 bouyer */
232 1.239 bouyer bus_space_write_4(wdr->sata_iot, wdr->sata_control, 0, 0);
233 1.239 bouyer scontrol = SControl_IPM_NONE | SControl_SPD_ANY | SControl_DET_INIT;
234 1.239 bouyer bus_space_write_4 (wdr->sata_iot, wdr->sata_control, 0, scontrol);
235 1.239 bouyer
236 1.239 bouyer tsleep(wdr, PRIBIO, "sataup", mstohz(50));
237 1.239 bouyer scontrol &= ~SControl_DET_INIT;
238 1.239 bouyer bus_space_write_4(wdr->sata_iot, wdr->sata_control, 0, scontrol);
239 1.239 bouyer
240 1.239 bouyer tsleep(wdr, PRIBIO, "sataup", mstohz(50));
241 1.239 bouyer sstatus = bus_space_read_4(wdr->sata_iot, wdr->sata_status, 0);
242 1.239 bouyer
243 1.239 bouyer switch (sstatus & SStatus_DET_mask) {
244 1.239 bouyer case SStatus_DET_NODEV:
245 1.239 bouyer /* No Device; be silent. */
246 1.239 bouyer break;
247 1.239 bouyer
248 1.239 bouyer case SStatus_DET_DEV_NE:
249 1.239 bouyer aprint_error("%s: port %d: device connected, but "
250 1.239 bouyer "communication not established\n",
251 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel);
252 1.239 bouyer break;
253 1.239 bouyer
254 1.239 bouyer case SStatus_DET_OFFLINE:
255 1.239 bouyer aprint_error("%s: port %d: PHY offline\n",
256 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel);
257 1.239 bouyer break;
258 1.239 bouyer
259 1.239 bouyer case SStatus_DET_DEV:
260 1.239 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
261 1.239 bouyer WDSD_IBM);
262 1.239 bouyer delay(10); /* 400ns delay */
263 1.239 bouyer scnt = bus_space_read_2(wdr->cmd_iot,
264 1.239 bouyer wdr->cmd_iohs[wd_seccnt], 0);
265 1.239 bouyer sn = bus_space_read_2(wdr->cmd_iot,
266 1.239 bouyer wdr->cmd_iohs[wd_sector], 0);
267 1.239 bouyer cl = bus_space_read_2(wdr->cmd_iot,
268 1.239 bouyer wdr->cmd_iohs[wd_cyl_lo], 0);
269 1.239 bouyer ch = bus_space_read_2(wdr->cmd_iot,
270 1.239 bouyer wdr->cmd_iohs[wd_cyl_hi], 0);
271 1.239 bouyer ATADEBUG_PRINT(("%s: port %d: scnt=0x%x sn=0x%x "
272 1.239 bouyer "cl=0x%x ch=0x%x\n",
273 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
274 1.239 bouyer scnt, sn, cl, ch), DEBUG_PROBE);
275 1.239 bouyer /*
276 1.239 bouyer * scnt and sn are supposed to be 0x1 for ATAPI, but in some
277 1.239 bouyer * cases we get wrong values here, so ignore it.
278 1.239 bouyer */
279 1.239 bouyer s = splbio();
280 1.239 bouyer if (cl == 0x14 && ch == 0xeb)
281 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
282 1.239 bouyer else
283 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATA;
284 1.239 bouyer splx(s);
285 1.239 bouyer
286 1.239 bouyer aprint_normal("%s: port %d: device present, speed: %s\n",
287 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
288 1.239 bouyer sata_speed(sstatus));
289 1.239 bouyer break;
290 1.239 bouyer
291 1.239 bouyer default:
292 1.239 bouyer aprint_error("%s: port %d: unknown SStatus: 0x%08x\n",
293 1.239 bouyer chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
294 1.239 bouyer sstatus);
295 1.239 bouyer }
296 1.239 bouyer }
297 1.240 bouyer #endif /* NSATA > 0 */
298 1.239 bouyer
299 1.239 bouyer
300 1.162 thorpej /* Test to see controller with at last one attached drive is there.
301 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
302 1.162 thorpej * 0x02 for drive 1).
303 1.162 thorpej * Logic:
304 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
305 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
306 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
307 1.162 thorpej * If no drive at all -> return.
308 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
309 1.162 thorpej * If timeout -> return.
310 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
311 1.162 thorpej * - try an ATA command on the master.
312 1.162 thorpej */
313 1.137 bouyer
314 1.239 bouyer void
315 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
316 1.137 bouyer {
317 1.137 bouyer struct ataparams params;
318 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
319 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
320 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
321 1.145 christos u_int8_t st0 = 0, st1 = 0;
322 1.232 bouyer int i, j, error, s;
323 1.137 bouyer
324 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
325 1.164 thorpej /* No drives, abort the attach here. */
326 1.164 thorpej return;
327 1.161 thorpej }
328 1.137 bouyer
329 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
330 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
331 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
332 1.207 thorpej if (wdc->select)
333 1.174 bouyer wdc->select(chp,0);
334 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
335 1.174 bouyer 0, WDSD_IBM);
336 1.174 bouyer delay(10); /* 400ns delay */
337 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
338 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
339 1.174 bouyer }
340 1.219 perry
341 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
342 1.207 thorpej if (wdc->select)
343 1.174 bouyer wdc->select(chp,1);
344 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
345 1.174 bouyer 0, WDSD_IBM | 0x10);
346 1.174 bouyer delay(10); /* 400ns delay */
347 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
348 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
349 1.174 bouyer }
350 1.219 perry
351 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
352 1.137 bouyer == 0 ||
353 1.137 bouyer (st0 & WDCS_DRDY)) &&
354 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
355 1.137 bouyer == 0 ||
356 1.137 bouyer (st1 & WDCS_DRDY)))
357 1.137 bouyer break;
358 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
359 1.137 bouyer }
360 1.212 thorpej s = splbio();
361 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
362 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
363 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
364 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
365 1.212 thorpej splx(s);
366 1.137 bouyer
367 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
368 1.207 thorpej atac->atac_dev.dv_xname,
369 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
370 1.137 bouyer
371 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
372 1.137 bouyer delay(5000);
373 1.137 bouyer
374 1.232 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
375 1.171 thorpej /* XXX This should be done by other code. */
376 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
377 1.137 bouyer chp->ch_drive[i].drive = i;
378 1.171 thorpej
379 1.238 itohy #if NATA_DMA
380 1.137 bouyer /*
381 1.137 bouyer * Init error counter so that an error withing the first xfers
382 1.137 bouyer * will trigger a downgrade
383 1.137 bouyer */
384 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
385 1.238 itohy #endif
386 1.137 bouyer
387 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
388 1.207 thorpej if ((atac->atac_cap &
389 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
390 1.212 thorpej s = splbio();
391 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
392 1.212 thorpej splx(s);
393 1.212 thorpej }
394 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
395 1.137 bouyer continue;
396 1.137 bouyer
397 1.144 briggs /* Shortcut in case we've been shutdown */
398 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
399 1.164 thorpej return;
400 1.144 briggs
401 1.216 bouyer /*
402 1.216 bouyer * Issue an identify, to try to detect ghosts.
403 1.216 bouyer * Note that we can't use interrupts here, because if there
404 1.216 bouyer * is no devices, we will get a command aborted without
405 1.216 bouyer * interrupts.
406 1.216 bouyer */
407 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
408 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
409 1.137 bouyer if (error != CMD_OK) {
410 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
411 1.144 briggs
412 1.144 briggs /* Shortcut in case we've been shutdown */
413 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
414 1.164 thorpej return;
415 1.144 briggs
416 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
417 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
418 1.137 bouyer }
419 1.137 bouyer if (error == CMD_OK) {
420 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
421 1.212 thorpej s = splbio();
422 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
423 1.232 bouyer chp->ch_drive[j].drive_flags &= ~DRIVE_OLD;
424 1.212 thorpej splx(s);
425 1.137 bouyer } else {
426 1.212 thorpej s = splbio();
427 1.155 bouyer chp->ch_drive[i].drive_flags &=
428 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
429 1.212 thorpej splx(s);
430 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
431 1.207 thorpej atac->atac_dev.dv_xname,
432 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
433 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
434 1.137 bouyer continue;
435 1.137 bouyer /*
436 1.137 bouyer * Pre-ATA drive ?
437 1.137 bouyer * Test registers writability (Error register not
438 1.137 bouyer * writable, but cyllo is), then try an ATA command.
439 1.137 bouyer */
440 1.203 thorpej if (wdc->select)
441 1.169 thorpej wdc->select(chp,i);
442 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
443 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
444 1.137 bouyer delay(10); /* 400ns delay */
445 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
446 1.157 fvdl 0, 0x58);
447 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
448 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
449 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
450 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
451 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
452 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
453 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
454 1.137 bouyer "writability failed\n",
455 1.207 thorpej atac->atac_dev.dv_xname,
456 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
457 1.212 thorpej s = splbio();
458 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
459 1.212 thorpej splx(s);
460 1.155 bouyer continue;
461 1.137 bouyer }
462 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
463 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
464 1.207 thorpej atac->atac_dev.dv_xname,
465 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
466 1.212 thorpej s = splbio();
467 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
468 1.212 thorpej splx(s);
469 1.137 bouyer continue;
470 1.137 bouyer }
471 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
472 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
473 1.137 bouyer delay(10); /* 400ns delay */
474 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
475 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
476 1.207 thorpej atac->atac_dev.dv_xname,
477 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
478 1.212 thorpej s = splbio();
479 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
480 1.212 thorpej splx(s);
481 1.155 bouyer } else {
482 1.212 thorpej s = splbio();
483 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
484 1.232 bouyer chp->ch_drive[j].drive_flags &=
485 1.232 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
486 1.212 thorpej splx(s);
487 1.137 bouyer }
488 1.137 bouyer }
489 1.137 bouyer }
490 1.164 thorpej }
491 1.164 thorpej
492 1.2 bouyer int
493 1.205 thorpej wdcprobe(struct ata_channel *chp)
494 1.12 cgd {
495 1.228 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
496 1.227 bouyer /* default reset method */
497 1.227 bouyer if (wdc->reset == NULL)
498 1.227 bouyer wdc->reset = wdc_do_reset;
499 1.163 thorpej
500 1.163 thorpej return (wdcprobe1(chp, 1));
501 1.137 bouyer }
502 1.137 bouyer
503 1.167 thorpej static int
504 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
505 1.137 bouyer {
506 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
507 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
508 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
509 1.224 bouyer u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
510 1.31 bouyer u_int8_t ret_value = 0x03;
511 1.31 bouyer u_int8_t drive;
512 1.156 bouyer int s;
513 1.224 bouyer int wdc_probe_count =
514 1.224 bouyer poll ? (WDC_PROBE_WAIT / WDCDELAY) : (WDC_PROBE_WAIT * hz);
515 1.31 bouyer
516 1.31 bouyer /*
517 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
518 1.31 bouyer */
519 1.31 bouyer
520 1.174 bouyer s = splbio();
521 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
522 1.224 bouyer while (wdc_probe_count-- > 0) {
523 1.224 bouyer if (wdc->select)
524 1.224 bouyer wdc->select(chp,0);
525 1.107 dbj
526 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
527 1.224 bouyer 0, WDSD_IBM);
528 1.224 bouyer delay(10); /* 400ns delay */
529 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
530 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
531 1.137 bouyer
532 1.224 bouyer if (wdc->select)
533 1.224 bouyer wdc->select(chp,1);
534 1.219 perry
535 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
536 1.224 bouyer 0, WDSD_IBM | 0x10);
537 1.224 bouyer delay(10); /* 400ns delay */
538 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
539 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
540 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
541 1.224 bouyer break;
542 1.224 bouyer }
543 1.43 kenh
544 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
545 1.207 thorpej atac->atac_dev.dv_xname,
546 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
547 1.43 kenh
548 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
549 1.43 kenh ret_value &= ~0x01;
550 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
551 1.43 kenh ret_value &= ~0x02;
552 1.125 mycroft /* Register writability test, drive 0. */
553 1.125 mycroft if (ret_value & 0x01) {
554 1.207 thorpej if (wdc->select)
555 1.169 thorpej wdc->select(chp,0);
556 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
557 1.157 fvdl 0, WDSD_IBM);
558 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
559 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
560 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
561 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
562 1.174 bouyer if (cl != 0x02) {
563 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
564 1.174 bouyer "got 0x%x != 0x02\n",
565 1.207 thorpej atac->atac_dev.dv_xname,
566 1.174 bouyer chp->ch_channel, cl),
567 1.174 bouyer DEBUG_PROBE);
568 1.125 mycroft ret_value &= ~0x01;
569 1.174 bouyer }
570 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
571 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
572 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
573 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
574 1.174 bouyer if (cl != 0x01) {
575 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
576 1.174 bouyer "got 0x%x != 0x01\n",
577 1.207 thorpej atac->atac_dev.dv_xname,
578 1.174 bouyer chp->ch_channel, cl),
579 1.174 bouyer DEBUG_PROBE);
580 1.125 mycroft ret_value &= ~0x01;
581 1.174 bouyer }
582 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
583 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
584 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
585 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
586 1.174 bouyer if (cl != 0x01) {
587 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
588 1.174 bouyer "got 0x%x != 0x01\n",
589 1.207 thorpej atac->atac_dev.dv_xname,
590 1.174 bouyer chp->ch_channel, cl),
591 1.174 bouyer DEBUG_PROBE);
592 1.125 mycroft ret_value &= ~0x01;
593 1.174 bouyer }
594 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
595 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
596 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
597 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
598 1.174 bouyer if (cl != 0x02) {
599 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
600 1.174 bouyer "got 0x%x != 0x02\n",
601 1.207 thorpej atac->atac_dev.dv_xname,
602 1.174 bouyer chp->ch_channel, cl),
603 1.174 bouyer DEBUG_PROBE);
604 1.125 mycroft ret_value &= ~0x01;
605 1.174 bouyer }
606 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
607 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
608 1.174 bouyer if (cl != 0x01) {
609 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
610 1.174 bouyer "got 0x%x != 0x01\n",
611 1.207 thorpej atac->atac_dev.dv_xname,
612 1.174 bouyer chp->ch_channel, cl),
613 1.174 bouyer DEBUG_PROBE);
614 1.131 mycroft ret_value &= ~0x01;
615 1.174 bouyer }
616 1.125 mycroft }
617 1.125 mycroft /* Register writability test, drive 1. */
618 1.125 mycroft if (ret_value & 0x02) {
619 1.207 thorpej if (wdc->select)
620 1.169 thorpej wdc->select(chp,1);
621 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
622 1.157 fvdl 0, WDSD_IBM | 0x10);
623 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
624 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
625 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
626 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
627 1.174 bouyer if (cl != 0x02) {
628 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
629 1.174 bouyer "got 0x%x != 0x02\n",
630 1.207 thorpej atac->atac_dev.dv_xname,
631 1.174 bouyer chp->ch_channel, cl),
632 1.174 bouyer DEBUG_PROBE);
633 1.125 mycroft ret_value &= ~0x02;
634 1.174 bouyer }
635 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
636 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
637 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
638 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
639 1.174 bouyer if (cl != 0x01) {
640 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
641 1.174 bouyer "got 0x%x != 0x01\n",
642 1.207 thorpej atac->atac_dev.dv_xname,
643 1.174 bouyer chp->ch_channel, cl),
644 1.174 bouyer DEBUG_PROBE);
645 1.125 mycroft ret_value &= ~0x02;
646 1.174 bouyer }
647 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
648 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
649 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
650 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
651 1.174 bouyer if (cl != 0x01) {
652 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
653 1.174 bouyer "got 0x%x != 0x01\n",
654 1.207 thorpej atac->atac_dev.dv_xname,
655 1.174 bouyer chp->ch_channel, cl),
656 1.174 bouyer DEBUG_PROBE);
657 1.125 mycroft ret_value &= ~0x02;
658 1.174 bouyer }
659 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
660 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
661 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
662 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
663 1.174 bouyer if (cl != 0x02) {
664 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
665 1.174 bouyer "got 0x%x != 0x02\n",
666 1.207 thorpej atac->atac_dev.dv_xname,
667 1.174 bouyer chp->ch_channel, cl),
668 1.174 bouyer DEBUG_PROBE);
669 1.125 mycroft ret_value &= ~0x02;
670 1.174 bouyer }
671 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
672 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
673 1.174 bouyer if (cl != 0x01) {
674 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
675 1.174 bouyer "got 0x%x != 0x01\n",
676 1.207 thorpej atac->atac_dev.dv_xname,
677 1.174 bouyer chp->ch_channel, cl),
678 1.174 bouyer DEBUG_PROBE);
679 1.131 mycroft ret_value &= ~0x02;
680 1.174 bouyer }
681 1.125 mycroft }
682 1.137 bouyer
683 1.174 bouyer if (ret_value == 0) {
684 1.174 bouyer splx(s);
685 1.137 bouyer return 0;
686 1.174 bouyer }
687 1.62 bouyer }
688 1.31 bouyer
689 1.174 bouyer
690 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
691 1.174 bouyer /*
692 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
693 1.174 bouyer * ATAPI device out there which don't react to the bus reset
694 1.174 bouyer */
695 1.174 bouyer if (ret_value & 0x01) {
696 1.207 thorpej if (wdc->select)
697 1.174 bouyer wdc->select(chp,0);
698 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
699 1.174 bouyer 0, WDSD_IBM);
700 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
701 1.174 bouyer ATAPI_SOFT_RESET);
702 1.174 bouyer }
703 1.174 bouyer if (ret_value & 0x02) {
704 1.207 thorpej if (wdc->select)
705 1.174 bouyer wdc->select(chp,0);
706 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
707 1.174 bouyer 0, WDSD_IBM | 0x10);
708 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
709 1.174 bouyer ATAPI_SOFT_RESET);
710 1.174 bouyer }
711 1.156 bouyer
712 1.175 bouyer delay(5000);
713 1.181 bouyer #endif
714 1.175 bouyer
715 1.225 bouyer wdc->reset(chp, RESET_POLL);
716 1.137 bouyer DELAY(2000);
717 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
718 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
719 1.156 bouyer splx(s);
720 1.137 bouyer
721 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
722 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
723 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
724 1.137 bouyer ret_value), DEBUG_PROBE);
725 1.12 cgd
726 1.137 bouyer /* if reset failed, there's nothing here */
727 1.137 bouyer if (ret_value == 0)
728 1.137 bouyer return 0;
729 1.67 bouyer
730 1.12 cgd /*
731 1.167 thorpej * Test presence of drives. First test register signatures looking
732 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
733 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
734 1.167 thorpej * later in attach routine.
735 1.12 cgd */
736 1.232 bouyer for (drive = 0; drive < chp->ch_ndrive; drive++) {
737 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
738 1.137 bouyer continue;
739 1.207 thorpej if (wdc->select)
740 1.169 thorpej wdc->select(chp,drive);
741 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
742 1.137 bouyer WDSD_IBM | (drive << 4));
743 1.137 bouyer delay(10); /* 400ns delay */
744 1.137 bouyer /* Save registers contents */
745 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
746 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
747 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
748 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
749 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
750 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
751 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
752 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
753 1.137 bouyer
754 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
755 1.137 bouyer "cl=0x%x ch=0x%x\n",
756 1.207 thorpej atac->atac_dev.dv_xname,
757 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
758 1.31 bouyer /*
759 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
760 1.137 bouyer * we get wrong values here, so ignore it.
761 1.31 bouyer */
762 1.212 thorpej s = splbio();
763 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
764 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
765 1.137 bouyer } else {
766 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
767 1.223 bouyer if ((wdc->cap & WDC_CAPABILITY_PREATA) != 0)
768 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
769 1.137 bouyer }
770 1.212 thorpej splx(s);
771 1.31 bouyer }
772 1.219 perry return (ret_value);
773 1.137 bouyer }
774 1.31 bouyer
775 1.137 bouyer void
776 1.205 thorpej wdcattach(struct ata_channel *chp)
777 1.137 bouyer {
778 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
779 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
780 1.32 bouyer
781 1.232 bouyer KASSERT(chp->ch_ndrive > 0 && chp->ch_ndrive < 3);
782 1.205 thorpej
783 1.191 mycroft /* default data transfer methods */
784 1.210 thorpej if (wdc->datain_pio == NULL)
785 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
786 1.210 thorpej if (wdc->dataout_pio == NULL)
787 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
788 1.225 bouyer /* default reset method */
789 1.225 bouyer if (wdc->reset == NULL)
790 1.225 bouyer wdc->reset = wdc_do_reset;
791 1.191 mycroft
792 1.137 bouyer /* initialise global data */
793 1.208 thorpej if (atac->atac_bustype_ata == NULL)
794 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
795 1.207 thorpej if (atac->atac_probe == NULL)
796 1.207 thorpej atac->atac_probe = wdc_drvprobe;
797 1.208 thorpej #if NATAPIBUS > 0
798 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
799 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
800 1.208 thorpej #endif
801 1.198 thorpej
802 1.210 thorpej ata_channel_attach(chp);
803 1.74 enami }
804 1.74 enami
805 1.163 thorpej int
806 1.163 thorpej wdcactivate(struct device *self, enum devact act)
807 1.137 bouyer {
808 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
809 1.137 bouyer int s, i, error = 0;
810 1.137 bouyer
811 1.137 bouyer s = splbio();
812 1.137 bouyer switch (act) {
813 1.137 bouyer case DVACT_ACTIVATE:
814 1.137 bouyer error = EOPNOTSUPP;
815 1.137 bouyer break;
816 1.137 bouyer
817 1.137 bouyer case DVACT_DEACTIVATE:
818 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
819 1.207 thorpej error =
820 1.207 thorpej config_deactivate(atac->atac_channels[i]->atabus);
821 1.137 bouyer if (error)
822 1.137 bouyer break;
823 1.137 bouyer }
824 1.137 bouyer break;
825 1.137 bouyer }
826 1.137 bouyer splx(s);
827 1.137 bouyer return (error);
828 1.137 bouyer }
829 1.219 perry
830 1.137 bouyer int
831 1.163 thorpej wdcdetach(struct device *self, int flags)
832 1.137 bouyer {
833 1.207 thorpej struct atac_softc *atac = (struct atac_softc *) self;
834 1.205 thorpej struct ata_channel *chp;
835 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
836 1.137 bouyer int i, error = 0;
837 1.137 bouyer
838 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
839 1.207 thorpej chp = atac->atac_channels[i];
840 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
841 1.207 thorpej atac->atac_dev.dv_xname, chp->atabus->dv_xname),
842 1.207 thorpej DEBUG_DETACH);
843 1.137 bouyer error = config_detach(chp->atabus, flags);
844 1.137 bouyer if (error)
845 1.137 bouyer break;
846 1.137 bouyer }
847 1.188 mycroft if (adapt->adapt_refcnt != 0) {
848 1.188 mycroft #ifdef DIAGNOSTIC
849 1.188 mycroft printf("wdcdetach: refcnt should be 0 here??\n");
850 1.188 mycroft #endif
851 1.207 thorpej (void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
852 1.188 mycroft }
853 1.137 bouyer return (error);
854 1.137 bouyer }
855 1.137 bouyer
856 1.31 bouyer /* restart an interrupted I/O */
857 1.31 bouyer void
858 1.163 thorpej wdcrestart(void *v)
859 1.31 bouyer {
860 1.205 thorpej struct ata_channel *chp = v;
861 1.31 bouyer int s;
862 1.2 bouyer
863 1.31 bouyer s = splbio();
864 1.202 thorpej atastart(chp);
865 1.31 bouyer splx(s);
866 1.2 bouyer }
867 1.219 perry
868 1.2 bouyer
869 1.31 bouyer /*
870 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
871 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
872 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
873 1.31 bouyer * the next chunk if so.
874 1.31 bouyer */
875 1.12 cgd int
876 1.163 thorpej wdcintr(void *arg)
877 1.12 cgd {
878 1.205 thorpej struct ata_channel *chp = arg;
879 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
880 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
881 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
882 1.165 thorpej struct ata_xfer *xfer;
883 1.76 bouyer int ret;
884 1.12 cgd
885 1.235 thorpej if (!device_is_active(&atac->atac_dev)) {
886 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
887 1.80 enami DEBUG_INTR);
888 1.80 enami return (0);
889 1.80 enami }
890 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
891 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
892 1.113 bouyer /* try to clear the pending interrupt anyway */
893 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
894 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
895 1.80 enami return (0);
896 1.31 bouyer }
897 1.12 cgd
898 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
899 1.186 bouyer xfer = chp->ch_queue->active_xfer;
900 1.186 bouyer #ifdef DIAGNOSTIC
901 1.186 bouyer if (xfer == NULL)
902 1.186 bouyer panic("wdcintr: no xfer");
903 1.233 bouyer if (xfer->c_chp != chp) {
904 1.233 bouyer printf("channel %d expected %d\n", xfer->c_chp->ch_channel,
905 1.233 bouyer chp->ch_channel);
906 1.233 bouyer panic("wdcintr: wrong channel");
907 1.233 bouyer }
908 1.186 bouyer #endif
909 1.238 itohy #if NATA_DMA || NATA_PIOBM
910 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
911 1.169 thorpej wdc->dma_status =
912 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
913 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
914 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
915 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
916 1.84 bouyer return 0;
917 1.84 bouyer }
918 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
919 1.84 bouyer }
920 1.238 itohy #endif
921 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
922 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
923 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
924 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
925 1.76 bouyer return (ret);
926 1.12 cgd }
927 1.12 cgd
928 1.31 bouyer /* Put all disk in RESET state */
929 1.125 mycroft void
930 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
931 1.2 bouyer {
932 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
933 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
934 1.207 thorpej
935 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
936 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
937 1.34 bouyer DEBUG_FUNCS);
938 1.182 bouyer
939 1.211 thorpej ata_reset_channel(chp, flags);
940 1.182 bouyer }
941 1.182 bouyer
942 1.183 bouyer void
943 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
944 1.182 bouyer {
945 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
946 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
947 1.238 itohy #if NATA_DMA || NATA_PIOBM
948 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
949 1.238 itohy #endif
950 1.182 bouyer
951 1.186 bouyer TAILQ_INIT(&reset_xfer);
952 1.184 bouyer
953 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
954 1.184 bouyer
955 1.186 bouyer /*
956 1.186 bouyer * if the current command if on an ATAPI device, issue a
957 1.186 bouyer * ATAPI_SOFT_RESET
958 1.186 bouyer */
959 1.186 bouyer xfer = chp->ch_queue->active_xfer;
960 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
961 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
962 1.186 bouyer if (flags & AT_WAIT)
963 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
964 1.219 perry else
965 1.186 bouyer delay(1000);
966 1.186 bouyer }
967 1.186 bouyer
968 1.184 bouyer /* reset the channel */
969 1.186 bouyer if (flags & AT_WAIT)
970 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
971 1.186 bouyer else
972 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
973 1.184 bouyer
974 1.184 bouyer /*
975 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
976 1.184 bouyer * to recover.
977 1.184 bouyer */
978 1.184 bouyer if (flags & AT_WAIT)
979 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
980 1.219 perry else
981 1.184 bouyer delay(1000);
982 1.182 bouyer /*
983 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
984 1.182 bouyer * the other channel if the current xfer is running on it.
985 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
986 1.182 bouyer */
987 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
988 1.186 bouyer /*
989 1.186 bouyer * move all xfers queued for this channel to the reset queue,
990 1.186 bouyer * and then process the current xfer and then the reset queue.
991 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
992 1.186 bouyer * may requeue commands.
993 1.186 bouyer */
994 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
995 1.186 bouyer xfer != NULL; xfer = next_xfer) {
996 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
997 1.186 bouyer if (xfer->c_chp != chp)
998 1.186 bouyer continue;
999 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
1000 1.186 bouyer xfer, c_xferchain);
1001 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
1002 1.186 bouyer }
1003 1.186 bouyer xfer = chp->ch_queue->active_xfer;
1004 1.184 bouyer if (xfer) {
1005 1.184 bouyer if (xfer->c_chp != chp)
1006 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
1007 1.184 bouyer else {
1008 1.186 bouyer callout_stop(&chp->ch_callout);
1009 1.238 itohy #if NATA_DMA || NATA_PIOBM
1010 1.184 bouyer /*
1011 1.184 bouyer * If we're waiting for DMA, stop the
1012 1.184 bouyer * DMA engine
1013 1.184 bouyer */
1014 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1015 1.207 thorpej (*wdc->dma_finish)(
1016 1.207 thorpej wdc->dma_arg,
1017 1.184 bouyer chp->ch_channel,
1018 1.184 bouyer xfer->c_drive,
1019 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
1020 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1021 1.184 bouyer }
1022 1.238 itohy #endif
1023 1.186 bouyer chp->ch_queue->active_xfer = NULL;
1024 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
1025 1.186 bouyer xfer->c_kill_xfer(
1026 1.186 bouyer chp, xfer, KILL_RESET);
1027 1.184 bouyer }
1028 1.184 bouyer }
1029 1.186 bouyer
1030 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
1031 1.183 bouyer xfer != NULL; xfer = next_xfer) {
1032 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
1033 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
1034 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
1035 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
1036 1.182 bouyer }
1037 1.182 bouyer }
1038 1.31 bouyer }
1039 1.12 cgd
1040 1.213 thorpej static int
1041 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
1042 1.31 bouyer {
1043 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1044 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1045 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1046 1.31 bouyer int drv_mask1, drv_mask2;
1047 1.225 bouyer
1048 1.225 bouyer wdc->reset(chp, poll);
1049 1.225 bouyer
1050 1.225 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1051 1.225 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1052 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1053 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1054 1.225 bouyer if (drv_mask2 != drv_mask1) {
1055 1.225 bouyer printf("%s channel %d: reset failed for",
1056 1.225 bouyer atac->atac_dev.dv_xname, chp->ch_channel);
1057 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1058 1.225 bouyer printf(" drive 0");
1059 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1060 1.225 bouyer printf(" drive 1");
1061 1.225 bouyer printf("\n");
1062 1.225 bouyer }
1063 1.225 bouyer bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1064 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1065 1.225 bouyer }
1066 1.225 bouyer
1067 1.225 bouyer void
1068 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
1069 1.225 bouyer {
1070 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1071 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1072 1.156 bouyer int s = 0;
1073 1.2 bouyer
1074 1.225 bouyer if (poll != RESET_SLEEP)
1075 1.225 bouyer s = splbio();
1076 1.203 thorpej if (wdc->select)
1077 1.169 thorpej wdc->select(chp,0);
1078 1.157 fvdl /* master */
1079 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1080 1.131 mycroft delay(10); /* 400ns delay */
1081 1.225 bouyer /* assert SRST, wait for reset to complete */
1082 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1083 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1084 1.131 mycroft delay(2000);
1085 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
1086 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1087 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1088 1.131 mycroft delay(10); /* 400ns delay */
1089 1.156 bouyer if (poll != RESET_SLEEP) {
1090 1.233 bouyer /* ACK interrupt in case there is one pending left */
1091 1.203 thorpej if (wdc->irqack)
1092 1.169 thorpej wdc->irqack(chp);
1093 1.156 bouyer splx(s);
1094 1.156 bouyer }
1095 1.31 bouyer }
1096 1.31 bouyer
1097 1.31 bouyer static int
1098 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
1099 1.31 bouyer {
1100 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1101 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1102 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1103 1.137 bouyer int timeout, nloop;
1104 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1105 1.204 thorpej #ifdef ATADEBUG
1106 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1107 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1108 1.70 bouyer #endif
1109 1.137 bouyer
1110 1.137 bouyer if (poll)
1111 1.137 bouyer nloop = WDCNDELAY_RST;
1112 1.137 bouyer else
1113 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1114 1.31 bouyer /* wait for BSY to deassert */
1115 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1116 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1117 1.236 bouyer if (wdc->select)
1118 1.174 bouyer wdc->select(chp,0);
1119 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1120 1.174 bouyer 0, WDSD_IBM); /* master */
1121 1.174 bouyer delay(10);
1122 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1123 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1124 1.204 thorpej #ifdef ATADEBUG
1125 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1126 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1127 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1128 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1129 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1130 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1131 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1132 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1133 1.70 bouyer #endif
1134 1.174 bouyer }
1135 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1136 1.236 bouyer if (wdc->select)
1137 1.174 bouyer wdc->select(chp,1);
1138 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1139 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1140 1.174 bouyer delay(10);
1141 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1142 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1143 1.204 thorpej #ifdef ATADEBUG
1144 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1145 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1146 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1147 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1148 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1149 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1150 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1151 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1152 1.70 bouyer #endif
1153 1.174 bouyer }
1154 1.31 bouyer
1155 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1156 1.31 bouyer /* no master */
1157 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1158 1.31 bouyer /* No master, slave is ready, it's done */
1159 1.65 bouyer goto end;
1160 1.31 bouyer }
1161 1.231 bouyer if ((drv_mask & 0x02) == 0) {
1162 1.231 bouyer /* No master, no slave: it's done */
1163 1.231 bouyer goto end;
1164 1.231 bouyer }
1165 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1166 1.31 bouyer /* no slave */
1167 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1168 1.31 bouyer /* No slave, master is ready, it's done */
1169 1.65 bouyer goto end;
1170 1.31 bouyer }
1171 1.2 bouyer } else {
1172 1.31 bouyer /* Wait for both master and slave to be ready */
1173 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1174 1.65 bouyer goto end;
1175 1.2 bouyer }
1176 1.2 bouyer }
1177 1.137 bouyer if (poll)
1178 1.137 bouyer delay(WDCDELAY);
1179 1.137 bouyer else
1180 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1181 1.2 bouyer }
1182 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1183 1.31 bouyer if (st0 & WDCS_BSY)
1184 1.31 bouyer drv_mask &= ~0x01;
1185 1.31 bouyer if (st1 & WDCS_BSY)
1186 1.31 bouyer drv_mask &= ~0x02;
1187 1.65 bouyer end:
1188 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1189 1.70 bouyer "cl=0x%x ch=0x%x\n",
1190 1.207 thorpej atac->atac_dev.dv_xname,
1191 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1192 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1193 1.70 bouyer "cl=0x%x ch=0x%x\n",
1194 1.207 thorpej atac->atac_dev.dv_xname,
1195 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1196 1.70 bouyer
1197 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1198 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1199 1.149 bouyer st0, st1), DEBUG_PROBE);
1200 1.65 bouyer
1201 1.31 bouyer return drv_mask;
1202 1.2 bouyer }
1203 1.2 bouyer
1204 1.2 bouyer /*
1205 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1206 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1207 1.2 bouyer */
1208 1.167 thorpej static int
1209 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1210 1.2 bouyer {
1211 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1212 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1213 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1214 1.31 bouyer u_char status;
1215 1.222 christos int xtime = 0;
1216 1.60 abs
1217 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1218 1.207 thorpej atac->atac_dev.dv_xname,
1219 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1220 1.31 bouyer chp->ch_error = 0;
1221 1.31 bouyer
1222 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1223 1.2 bouyer
1224 1.31 bouyer for (;;) {
1225 1.31 bouyer chp->ch_status = status =
1226 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1227 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1228 1.31 bouyer break;
1229 1.222 christos if (++xtime > timeout) {
1230 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1231 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1232 1.222 christos xtime, status,
1233 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1234 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1235 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1236 1.137 bouyer return(WDCWAIT_TOUT);
1237 1.31 bouyer }
1238 1.31 bouyer delay(WDCDELAY);
1239 1.2 bouyer }
1240 1.204 thorpej #ifdef ATADEBUG
1241 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1242 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1243 1.87 bouyer #endif
1244 1.31 bouyer if (status & WDCS_ERR)
1245 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1246 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1247 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1248 1.31 bouyer /* After autoconfig, there should be no long delays. */
1249 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1250 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1251 1.31 bouyer if (xfer == NULL)
1252 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1253 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1254 1.222 christos WDCDELAY * xtime);
1255 1.219 perry else
1256 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1257 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel,
1258 1.237 christos xfer->c_drive,
1259 1.222 christos WDCDELAY * xtime);
1260 1.2 bouyer }
1261 1.2 bouyer #endif
1262 1.137 bouyer return(WDCWAIT_OK);
1263 1.137 bouyer }
1264 1.137 bouyer
1265 1.137 bouyer /*
1266 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1267 1.137 bouyer * thread if possible
1268 1.137 bouyer */
1269 1.137 bouyer int
1270 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1271 1.137 bouyer {
1272 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1273 1.137 bouyer
1274 1.137 bouyer if (timeout_hz == 0 ||
1275 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1276 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1277 1.137 bouyer else {
1278 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1279 1.137 bouyer if (error != 0) {
1280 1.205 thorpej if ((chp->ch_flags & ATACH_TH_RUN) ||
1281 1.147 bouyer (flags & AT_WAIT)) {
1282 1.137 bouyer /*
1283 1.147 bouyer * we're running in the channel thread
1284 1.147 bouyer * or some userland thread context
1285 1.137 bouyer */
1286 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1287 1.137 bouyer if (__wdcwait(chp, mask, bits,
1288 1.137 bouyer WDCDELAY_POLL) == 0) {
1289 1.137 bouyer error = 0;
1290 1.137 bouyer break;
1291 1.137 bouyer }
1292 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1293 1.137 bouyer }
1294 1.137 bouyer } else {
1295 1.137 bouyer /*
1296 1.137 bouyer * we're probably in interrupt context,
1297 1.137 bouyer * ask the thread to come back here
1298 1.137 bouyer */
1299 1.147 bouyer #ifdef DIAGNOSTIC
1300 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1301 1.148 bouyer panic("wdcwait: queue_freeze");
1302 1.147 bouyer #endif
1303 1.148 bouyer chp->ch_queue->queue_freeze++;
1304 1.170 thorpej wakeup(&chp->ch_thread);
1305 1.137 bouyer return(WDCWAIT_THR);
1306 1.137 bouyer }
1307 1.137 bouyer }
1308 1.137 bouyer }
1309 1.163 thorpej return (error);
1310 1.2 bouyer }
1311 1.2 bouyer
1312 1.137 bouyer
1313 1.238 itohy #if NATA_DMA
1314 1.84 bouyer /*
1315 1.84 bouyer * Busy-wait for DMA to complete
1316 1.84 bouyer */
1317 1.84 bouyer int
1318 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1319 1.84 bouyer {
1320 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1321 1.222 christos int xtime;
1322 1.169 thorpej
1323 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1324 1.169 thorpej wdc->dma_status =
1325 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1326 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1327 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1328 1.84 bouyer return 0;
1329 1.84 bouyer delay(WDCDELAY);
1330 1.84 bouyer }
1331 1.84 bouyer /* timeout, force a DMA halt */
1332 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1333 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1334 1.84 bouyer return 1;
1335 1.84 bouyer }
1336 1.238 itohy #endif
1337 1.84 bouyer
1338 1.31 bouyer void
1339 1.163 thorpej wdctimeout(void *arg)
1340 1.2 bouyer {
1341 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1342 1.238 itohy #if NATA_DMA || NATA_PIOBM
1343 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1344 1.238 itohy #endif
1345 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1346 1.31 bouyer int s;
1347 1.2 bouyer
1348 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1349 1.31 bouyer
1350 1.31 bouyer s = splbio();
1351 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1352 1.31 bouyer __wdcerror(chp, "lost interrupt");
1353 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1354 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1355 1.88 mrg xfer->c_bcount,
1356 1.88 mrg xfer->c_skip);
1357 1.238 itohy #if NATA_DMA || NATA_PIOBM
1358 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1359 1.169 thorpej wdc->dma_status =
1360 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1361 1.185 bouyer chp->ch_channel, xfer->c_drive,
1362 1.185 bouyer WDC_DMAEND_ABRT);
1363 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1364 1.84 bouyer }
1365 1.238 itohy #endif
1366 1.31 bouyer /*
1367 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1368 1.31 bouyer * it will do what's needed. Else, it will take the needed
1369 1.31 bouyer * action (reset the device).
1370 1.70 bouyer * Before that we need to reinstall the timeout callback,
1371 1.70 bouyer * in case it will miss another irq while in this transfer
1372 1.70 bouyer * We arbitray chose it to be 1s
1373 1.31 bouyer */
1374 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1375 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1376 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1377 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1378 1.31 bouyer } else
1379 1.31 bouyer __wdcerror(chp, "missing untimeout");
1380 1.31 bouyer splx(s);
1381 1.2 bouyer }
1382 1.2 bouyer
1383 1.2 bouyer int
1384 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1385 1.31 bouyer {
1386 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1387 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1388 1.165 thorpej struct ata_xfer *xfer;
1389 1.31 bouyer int s, ret;
1390 1.2 bouyer
1391 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1392 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
1393 1.34 bouyer DEBUG_FUNCS);
1394 1.2 bouyer
1395 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1396 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1397 1.198 thorpej ATAXF_NOSLEEP);
1398 1.31 bouyer if (xfer == NULL) {
1399 1.193 thorpej return ATACMD_TRY_AGAIN;
1400 1.31 bouyer }
1401 1.2 bouyer
1402 1.207 thorpej if (atac->atac_cap & ATAC_CAP_NOIRQ)
1403 1.192 thorpej ata_c->flags |= AT_POLL;
1404 1.192 thorpej if (ata_c->flags & AT_POLL)
1405 1.31 bouyer xfer->c_flags |= C_POLL;
1406 1.217 bouyer if (ata_c->flags & AT_WAIT)
1407 1.217 bouyer xfer->c_flags |= C_WAIT;
1408 1.165 thorpej xfer->c_drive = drvp->drive;
1409 1.192 thorpej xfer->c_databuf = ata_c->data;
1410 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1411 1.192 thorpej xfer->c_cmd = ata_c;
1412 1.31 bouyer xfer->c_start = __wdccommand_start;
1413 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1414 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1415 1.2 bouyer
1416 1.31 bouyer s = splbio();
1417 1.201 thorpej ata_exec_xfer(chp, xfer);
1418 1.31 bouyer #ifdef DIAGNOSTIC
1419 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1420 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1421 1.118 provos panic("wdc_exec_command: polled command not done");
1422 1.2 bouyer #endif
1423 1.192 thorpej if (ata_c->flags & AT_DONE) {
1424 1.193 thorpej ret = ATACMD_COMPLETE;
1425 1.31 bouyer } else {
1426 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1427 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1428 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1429 1.69 bouyer }
1430 1.193 thorpej ret = ATACMD_COMPLETE;
1431 1.31 bouyer } else {
1432 1.193 thorpej ret = ATACMD_QUEUED;
1433 1.2 bouyer }
1434 1.2 bouyer }
1435 1.31 bouyer splx(s);
1436 1.31 bouyer return ret;
1437 1.2 bouyer }
1438 1.2 bouyer
1439 1.167 thorpej static void
1440 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1441 1.219 perry {
1442 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1443 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1444 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1445 1.165 thorpej int drive = xfer->c_drive;
1446 1.230 bouyer int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
1447 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1448 1.31 bouyer
1449 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1450 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1451 1.34 bouyer DEBUG_FUNCS);
1452 1.31 bouyer
1453 1.203 thorpej if (wdc->select)
1454 1.169 thorpej wdc->select(chp,drive);
1455 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1456 1.31 bouyer WDSD_IBM | (drive << 4));
1457 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1458 1.230 bouyer ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
1459 1.137 bouyer case WDCWAIT_OK:
1460 1.137 bouyer break;
1461 1.137 bouyer case WDCWAIT_TOUT:
1462 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1463 1.31 bouyer __wdccommand_done(chp, xfer);
1464 1.53 bouyer return;
1465 1.137 bouyer case WDCWAIT_THR:
1466 1.137 bouyer return;
1467 1.31 bouyer }
1468 1.192 thorpej if (ata_c->flags & AT_POLL) {
1469 1.135 bouyer /* polled command, disable interrupts */
1470 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1471 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1472 1.135 bouyer }
1473 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1474 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1475 1.139 bouyer
1476 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1477 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1478 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1479 1.81 thorpej wdctimeout, chp);
1480 1.31 bouyer return;
1481 1.2 bouyer }
1482 1.2 bouyer /*
1483 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1484 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1485 1.2 bouyer */
1486 1.134 mycroft delay(10); /* 400ns delay */
1487 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1488 1.2 bouyer }
1489 1.2 bouyer
1490 1.167 thorpej static int
1491 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1492 1.2 bouyer {
1493 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1494 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1495 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1496 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1497 1.192 thorpej int bcount = ata_c->bcount;
1498 1.192 thorpej char *data = ata_c->data;
1499 1.137 bouyer int wflags;
1500 1.226 bouyer int drive_flags;
1501 1.226 bouyer
1502 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1503 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1504 1.226 bouyer /*
1505 1.226 bouyer * The IDENTIFY data has been designed as an array of
1506 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1507 1.226 bouyer * Historically it's what we have always done so keeping it
1508 1.226 bouyer * here ensure binary backward compatibility.
1509 1.226 bouyer */
1510 1.229 tacha drive_flags = DRIVE_NOSTREAM |
1511 1.229 tacha chp->ch_drive[xfer->c_drive].drive_flags;
1512 1.226 bouyer } else {
1513 1.226 bouyer /*
1514 1.226 bouyer * Other data structure are opaque and should be transfered
1515 1.226 bouyer * as is.
1516 1.226 bouyer */
1517 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1518 1.226 bouyer }
1519 1.137 bouyer
1520 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1521 1.137 bouyer /* both wait and poll, we can tsleep here */
1522 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1523 1.137 bouyer } else {
1524 1.137 bouyer wflags = AT_POLL;
1525 1.137 bouyer }
1526 1.31 bouyer
1527 1.163 thorpej again:
1528 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1529 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
1530 1.165 thorpej DEBUG_INTR);
1531 1.137 bouyer /*
1532 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1533 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1534 1.137 bouyer * penalty for the extra regiter write is acceptable,
1535 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1536 1.137 bouyer */
1537 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1538 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1539 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1540 1.114 bouyer /*
1541 1.114 bouyer * We have completed a data xfer. The drive should now be
1542 1.114 bouyer * in its initial state
1543 1.114 bouyer */
1544 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1545 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1546 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1547 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1548 1.114 bouyer return 0; /* IRQ was not for us */
1549 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1550 1.114 bouyer }
1551 1.131 mycroft goto out;
1552 1.114 bouyer }
1553 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1554 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1555 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1556 1.63 bouyer return 0; /* IRQ was not for us */
1557 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1558 1.131 mycroft goto out;
1559 1.2 bouyer }
1560 1.203 thorpej if (wdc->irqack)
1561 1.169 thorpej wdc->irqack(chp);
1562 1.192 thorpej if (ata_c->flags & AT_READ) {
1563 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1564 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1565 1.131 mycroft goto out;
1566 1.131 mycroft }
1567 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1568 1.114 bouyer /* at this point the drive should be in its initial state */
1569 1.192 thorpej ata_c->flags |= AT_XFDONE;
1570 1.234 bouyer /*
1571 1.234 bouyer * XXX checking the status register again here cause some
1572 1.234 bouyer * hardware to timeout.
1573 1.234 bouyer */
1574 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1575 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1576 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1577 1.131 mycroft goto out;
1578 1.131 mycroft }
1579 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1580 1.192 thorpej ata_c->flags |= AT_XFDONE;
1581 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1582 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1583 1.114 bouyer callout_reset(&chp->ch_callout,
1584 1.192 thorpej ata_c->timeout / 1000 * hz, wdctimeout, chp);
1585 1.114 bouyer return 1;
1586 1.114 bouyer } else {
1587 1.114 bouyer goto again;
1588 1.114 bouyer }
1589 1.2 bouyer }
1590 1.163 thorpej out:
1591 1.31 bouyer __wdccommand_done(chp, xfer);
1592 1.31 bouyer return 1;
1593 1.2 bouyer }
1594 1.2 bouyer
1595 1.167 thorpej static void
1596 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1597 1.2 bouyer {
1598 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1599 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1600 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1601 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1602 1.2 bouyer
1603 1.233 bouyer ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
1604 1.233 bouyer atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive,
1605 1.233 bouyer ata_c->flags), DEBUG_FUNCS);
1606 1.70 bouyer
1607 1.70 bouyer
1608 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1609 1.192 thorpej ata_c->flags |= AT_DF;
1610 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1611 1.192 thorpej ata_c->flags |= AT_ERROR;
1612 1.192 thorpej ata_c->r_error = chp->ch_error;
1613 1.31 bouyer }
1614 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1615 1.235 thorpej device_is_active(&atac->atac_dev) &&
1616 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1617 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1618 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1619 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1620 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1621 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1622 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1623 1.221 fvdl ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1624 1.221 fvdl wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1625 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1626 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1627 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1628 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1629 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1630 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1631 1.135 bouyer }
1632 1.186 bouyer callout_stop(&chp->ch_callout);
1633 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1634 1.192 thorpej if (ata_c->flags & AT_POLL) {
1635 1.187 bouyer /* enable interrupts */
1636 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1637 1.187 bouyer WDCTL_4BIT);
1638 1.187 bouyer delay(10); /* some drives need a little delay here */
1639 1.187 bouyer }
1640 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1641 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1642 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1643 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1644 1.219 perry } else
1645 1.187 bouyer __wdccommand_done_end(chp, xfer);
1646 1.182 bouyer }
1647 1.219 perry
1648 1.182 bouyer static void
1649 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1650 1.182 bouyer {
1651 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1652 1.182 bouyer
1653 1.192 thorpej ata_c->flags |= AT_DONE;
1654 1.198 thorpej ata_free_xfer(chp, xfer);
1655 1.192 thorpej if (ata_c->flags & AT_WAIT)
1656 1.192 thorpej wakeup(ata_c);
1657 1.192 thorpej else if (ata_c->callback)
1658 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1659 1.202 thorpej atastart(chp);
1660 1.31 bouyer return;
1661 1.2 bouyer }
1662 1.2 bouyer
1663 1.182 bouyer static void
1664 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1665 1.182 bouyer int reason)
1666 1.182 bouyer {
1667 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1668 1.182 bouyer
1669 1.182 bouyer switch (reason) {
1670 1.182 bouyer case KILL_GONE:
1671 1.192 thorpej ata_c->flags |= AT_GONE;
1672 1.219 perry break;
1673 1.182 bouyer case KILL_RESET:
1674 1.192 thorpej ata_c->flags |= AT_RESET;
1675 1.182 bouyer break;
1676 1.182 bouyer default:
1677 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1678 1.182 bouyer reason);
1679 1.182 bouyer panic("__wdccommand_kill_xfer");
1680 1.182 bouyer }
1681 1.182 bouyer __wdccommand_done_end(chp, xfer);
1682 1.182 bouyer }
1683 1.182 bouyer
1684 1.2 bouyer /*
1685 1.31 bouyer * Send a command. The drive should be ready.
1686 1.2 bouyer * Assumes interrupts are blocked.
1687 1.2 bouyer */
1688 1.31 bouyer void
1689 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1690 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1691 1.178 thorpej u_int8_t features)
1692 1.31 bouyer {
1693 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1694 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1695 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1696 1.163 thorpej
1697 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1698 1.207 thorpej "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
1699 1.169 thorpej chp->ch_channel, drive, command, cylin, head, sector, count,
1700 1.178 thorpej features), DEBUG_FUNCS);
1701 1.31 bouyer
1702 1.203 thorpej if (wdc->select)
1703 1.169 thorpej wdc->select(chp,drive);
1704 1.107 dbj
1705 1.31 bouyer /* Select drive, head, and addressing mode. */
1706 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1707 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1708 1.177 thorpej /* Load parameters into the wd_features register. */
1709 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1710 1.178 thorpej features);
1711 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1712 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1713 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1714 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1715 1.157 fvdl 0, cylin >> 8);
1716 1.108 christos
1717 1.108 christos /* Send command. */
1718 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1719 1.108 christos return;
1720 1.108 christos }
1721 1.108 christos
1722 1.108 christos /*
1723 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1724 1.108 christos * Assumes interrupts are blocked.
1725 1.108 christos */
1726 1.108 christos void
1727 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1728 1.163 thorpej u_int64_t blkno, u_int16_t count)
1729 1.108 christos {
1730 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1731 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1732 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1733 1.163 thorpej
1734 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1735 1.207 thorpej "count=%d\n", atac->atac_dev.dv_xname,
1736 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1737 1.108 christos DEBUG_FUNCS);
1738 1.108 christos
1739 1.203 thorpej if (wdc->select)
1740 1.169 thorpej wdc->select(chp,drive);
1741 1.108 christos
1742 1.108 christos /* Select drive, head, and addressing mode. */
1743 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1744 1.108 christos (drive << 4) | WDSD_LBA);
1745 1.108 christos
1746 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1747 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1748 1.218 rearnsha 0);
1749 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1750 1.218 rearnsha 0, count);
1751 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1752 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1753 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1754 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1755 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1756 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1757 1.218 rearnsha } else {
1758 1.218 rearnsha /* previous */
1759 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1760 1.218 rearnsha 0);
1761 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1762 1.218 rearnsha 0, count >> 8);
1763 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1764 1.218 rearnsha 0, blkno >> 24);
1765 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1766 1.218 rearnsha 0, blkno >> 32);
1767 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1768 1.218 rearnsha 0, blkno >> 40);
1769 1.218 rearnsha
1770 1.218 rearnsha /* current */
1771 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1772 1.218 rearnsha 0);
1773 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
1774 1.218 rearnsha count);
1775 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
1776 1.218 rearnsha blkno);
1777 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1778 1.218 rearnsha 0, blkno >> 8);
1779 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1780 1.218 rearnsha 0, blkno >> 16);
1781 1.218 rearnsha }
1782 1.2 bouyer
1783 1.31 bouyer /* Send command. */
1784 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1785 1.31 bouyer return;
1786 1.2 bouyer }
1787 1.2 bouyer
1788 1.2 bouyer /*
1789 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1790 1.31 bouyer * tested by the caller.
1791 1.2 bouyer */
1792 1.31 bouyer void
1793 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1794 1.2 bouyer {
1795 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1796 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1797 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1798 1.2 bouyer
1799 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1800 1.207 thorpej atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
1801 1.31 bouyer DEBUG_FUNCS);
1802 1.107 dbj
1803 1.203 thorpej if (wdc->select)
1804 1.169 thorpej wdc->select(chp,drive);
1805 1.2 bouyer
1806 1.31 bouyer /* Select drive. */
1807 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1808 1.31 bouyer WDSD_IBM | (drive << 4));
1809 1.2 bouyer
1810 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1811 1.31 bouyer }
1812 1.2 bouyer
1813 1.31 bouyer static void
1814 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1815 1.2 bouyer {
1816 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1817 1.217 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1818 1.88 mrg
1819 1.2 bouyer if (xfer == NULL)
1820 1.207 thorpej printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
1821 1.31 bouyer msg);
1822 1.2 bouyer else
1823 1.207 thorpej printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
1824 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1825 1.2 bouyer }
1826 1.2 bouyer
1827 1.219 perry /*
1828 1.2 bouyer * the bit bucket
1829 1.2 bouyer */
1830 1.2 bouyer void
1831 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1832 1.2 bouyer {
1833 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1834 1.2 bouyer
1835 1.12 cgd for (; size >= 2; size -= 2)
1836 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1837 1.12 cgd if (size)
1838 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1839 1.44 thorpej }
1840 1.44 thorpej
1841 1.213 thorpej static void
1842 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1843 1.190 mycroft {
1844 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1845 1.190 mycroft
1846 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1847 1.190 mycroft if (flags & DRIVE_CAP32) {
1848 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1849 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1850 1.222 christos bf = (char *)bf + (len & ~3);
1851 1.190 mycroft len &= 3;
1852 1.190 mycroft }
1853 1.190 mycroft if (len) {
1854 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1855 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1856 1.190 mycroft }
1857 1.190 mycroft } else {
1858 1.190 mycroft if (flags & DRIVE_CAP32) {
1859 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1860 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1861 1.222 christos bf = (char *)bf + (len & ~3);
1862 1.190 mycroft len &= 3;
1863 1.190 mycroft }
1864 1.190 mycroft if (len) {
1865 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1866 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1867 1.190 mycroft }
1868 1.190 mycroft }
1869 1.190 mycroft }
1870 1.190 mycroft
1871 1.213 thorpej static void
1872 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1873 1.190 mycroft {
1874 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1875 1.190 mycroft
1876 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1877 1.190 mycroft if (flags & DRIVE_CAP32) {
1878 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1879 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1880 1.222 christos bf = (char *)bf + (len & ~3);
1881 1.190 mycroft len &= 3;
1882 1.190 mycroft }
1883 1.190 mycroft if (len) {
1884 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1885 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1886 1.190 mycroft }
1887 1.190 mycroft } else {
1888 1.190 mycroft if (flags & DRIVE_CAP32) {
1889 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1890 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1891 1.222 christos bf = (char *)bf + (len & ~3);
1892 1.190 mycroft len &= 3;
1893 1.190 mycroft }
1894 1.190 mycroft if (len) {
1895 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1896 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1897 1.190 mycroft }
1898 1.190 mycroft }
1899 1.190 mycroft }
1900