Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.246
      1  1.246  sborrill /*	$NetBSD: wdc.c,v 1.246 2007/01/26 16:28:18 sborrill Exp $ */
      2   1.31    bouyer 
      3   1.31    bouyer /*
      4  1.137    bouyer  * Copyright (c) 1998, 2001, 2003 Manuel Bouyer.  All rights reserved.
      5   1.31    bouyer  *
      6   1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      7   1.31    bouyer  * modification, are permitted provided that the following conditions
      8   1.31    bouyer  * are met:
      9   1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     10   1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     11   1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     12   1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     13   1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     14   1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     15   1.31    bouyer  *    must display the following acknowledgement:
     16   1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     17   1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     18   1.31    bouyer  *    derived from this software without specific prior written permission.
     19   1.31    bouyer  *
     20   1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     21   1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     22   1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     23   1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     24   1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     25   1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     26   1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     27   1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     28   1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     29   1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     30   1.31    bouyer  */
     31    1.2    bouyer 
     32   1.27   mycroft /*-
     33  1.220   mycroft  * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
     34   1.27   mycroft  * All rights reserved.
     35    1.2    bouyer  *
     36   1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     37   1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     38   1.12       cgd  *
     39    1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     40    1.2    bouyer  * modification, are permitted provided that the following conditions
     41    1.2    bouyer  * are met:
     42    1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     43    1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     44    1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     45    1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     46    1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     47    1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     48    1.2    bouyer  *    must display the following acknowledgement:
     49   1.27   mycroft  *        This product includes software developed by the NetBSD
     50   1.27   mycroft  *        Foundation, Inc. and its contributors.
     51   1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     52   1.27   mycroft  *    contributors may be used to endorse or promote products derived
     53   1.27   mycroft  *    from this software without specific prior written permission.
     54    1.2    bouyer  *
     55   1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     56   1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     57   1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     58   1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     59   1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     60   1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     61   1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     62   1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     63   1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     64   1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     65   1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     66    1.2    bouyer  */
     67    1.2    bouyer 
     68   1.12       cgd /*
     69   1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     70   1.12       cgd  */
     71  1.100     lukem 
     72  1.100     lukem #include <sys/cdefs.h>
     73  1.246  sborrill __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.246 2007/01/26 16:28:18 sborrill Exp $");
     74   1.12       cgd 
     75  1.204   thorpej #ifndef ATADEBUG
     76  1.204   thorpej #define ATADEBUG
     77  1.204   thorpej #endif /* ATADEBUG */
     78   1.31    bouyer 
     79    1.2    bouyer #include <sys/param.h>
     80    1.2    bouyer #include <sys/systm.h>
     81    1.2    bouyer #include <sys/kernel.h>
     82    1.2    bouyer #include <sys/conf.h>
     83    1.2    bouyer #include <sys/buf.h>
     84   1.31    bouyer #include <sys/device.h>
     85    1.2    bouyer #include <sys/malloc.h>
     86    1.2    bouyer #include <sys/syslog.h>
     87    1.2    bouyer #include <sys/proc.h>
     88    1.2    bouyer 
     89    1.2    bouyer #include <machine/intr.h>
     90    1.2    bouyer #include <machine/bus.h>
     91    1.2    bouyer 
     92   1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     93   1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     94   1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     95   1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     96   1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
     97  1.246  sborrill #define bus_space_read_stream_2	bus_space_read_2
     98  1.246  sborrill #define bus_space_read_stream_4	bus_space_read_4
     99  1.246  sborrill #define bus_space_write_stream_2	bus_space_write_2
    100  1.246  sborrill #define bus_space_write_stream_4	bus_space_write_4
    101   1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
    102   1.16  sakamoto 
    103  1.103    bouyer #include <dev/ata/atavar.h>
    104   1.31    bouyer #include <dev/ata/atareg.h>
    105  1.239    bouyer #include <dev/ata/satareg.h>
    106  1.239    bouyer #include <dev/ata/satavar.h>
    107   1.12       cgd #include <dev/ic/wdcreg.h>
    108   1.12       cgd #include <dev/ic/wdcvar.h>
    109   1.31    bouyer 
    110  1.137    bouyer #include "locators.h"
    111  1.137    bouyer 
    112    1.2    bouyer #include "atapibus.h"
    113  1.106    bouyer #include "wd.h"
    114  1.240    bouyer #include "sata.h"
    115    1.2    bouyer 
    116   1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    117   1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    118    1.2    bouyer #if 0
    119   1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    120    1.2    bouyer #define WDCNDELAY_DEBUG	50
    121    1.2    bouyer #endif
    122    1.2    bouyer 
    123  1.137    bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
    124  1.219     perry #define WDCDELAY_POLL 1 /* ms */
    125  1.137    bouyer 
    126  1.137    bouyer /* timeout for the control commands */
    127  1.137    bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
    128  1.137    bouyer 
    129  1.224    bouyer /*
    130  1.224    bouyer  * timeout when waiting for BSY to deassert when probing.
    131  1.224    bouyer  * set to 5s. From the standards this could be up to 31, but we can't
    132  1.224    bouyer  * wait that much at boot time, and 5s seems to be enouth.
    133  1.224    bouyer  */
    134  1.224    bouyer #define WDC_PROBE_WAIT 5
    135  1.224    bouyer 
    136  1.224    bouyer 
    137  1.106    bouyer #if NWD > 0
    138  1.103    bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
    139  1.106    bouyer #else
    140  1.106    bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
    141  1.106    bouyer const struct ata_bustype wdc_ata_bustype = {
    142  1.106    bouyer 	SCSIPI_BUSTYPE_ATA,
    143  1.214     enami 	NULL,				/* wdc_ata_bio */
    144  1.214     enami 	NULL,				/* wdc_reset_drive */
    145  1.214     enami 	wdc_reset_channel,
    146  1.214     enami 	wdc_exec_command,
    147  1.214     enami 	NULL,				/* ata_get_params */
    148  1.214     enami 	NULL,				/* wdc_ata_addref */
    149  1.214     enami 	NULL,				/* wdc_ata_delref */
    150  1.214     enami 	NULL				/* ata_kill_pending */
    151  1.106    bouyer };
    152  1.106    bouyer #endif
    153  1.102    bouyer 
    154  1.213   thorpej /* Flags to wdcreset(). */
    155  1.213   thorpej #define	RESET_POLL	1
    156  1.213   thorpej #define	RESET_SLEEP	0	/* wdcreset() will use tsleep() */
    157  1.213   thorpej 
    158  1.213   thorpej static int	wdcprobe1(struct ata_channel *, int);
    159  1.213   thorpej static int	wdcreset(struct ata_channel *, int);
    160  1.222  christos static void	__wdcerror(struct ata_channel *, const char *);
    161  1.205   thorpej static int	__wdcwait_reset(struct ata_channel *, int, int);
    162  1.205   thorpej static void	__wdccommand_done(struct ata_channel *, struct ata_xfer *);
    163  1.205   thorpej static void	__wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
    164  1.205   thorpej static void	__wdccommand_kill_xfer(struct ata_channel *,
    165  1.182    bouyer 			               struct ata_xfer *, int);
    166  1.205   thorpej static void	__wdccommand_start(struct ata_channel *, struct ata_xfer *);
    167  1.205   thorpej static int	__wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
    168  1.205   thorpej static int	__wdcwait(struct ata_channel *, int, int, int);
    169   1.31    bouyer 
    170  1.213   thorpej static void	wdc_datain_pio(struct ata_channel *, int, void *, size_t);
    171  1.213   thorpej static void	wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
    172  1.213   thorpej 
    173   1.31    bouyer #define DEBUG_INTR   0x01
    174   1.31    bouyer #define DEBUG_XFERS  0x02
    175   1.31    bouyer #define DEBUG_STATUS 0x04
    176   1.31    bouyer #define DEBUG_FUNCS  0x08
    177   1.31    bouyer #define DEBUG_PROBE  0x10
    178   1.74     enami #define DEBUG_DETACH 0x20
    179   1.87    bouyer #define DEBUG_DELAY  0x40
    180  1.204   thorpej #ifdef ATADEBUG
    181  1.204   thorpej extern int atadebug_mask; /* init'ed in ata.c */
    182   1.31    bouyer int wdc_nxfer = 0;
    183  1.204   thorpej #define ATADEBUG_PRINT(args, level)  if (atadebug_mask & (level)) printf args
    184    1.2    bouyer #else
    185  1.204   thorpej #define ATADEBUG_PRINT(args, level)
    186    1.2    bouyer #endif
    187    1.2    bouyer 
    188  1.162   thorpej /*
    189  1.176   thorpej  * Initialize the "shadow register" handles for a standard wdc controller.
    190  1.176   thorpej  */
    191  1.176   thorpej void
    192  1.205   thorpej wdc_init_shadow_regs(struct ata_channel *chp)
    193  1.176   thorpej {
    194  1.206   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    195  1.176   thorpej 
    196  1.205   thorpej 	wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
    197  1.205   thorpej 	wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
    198  1.205   thorpej }
    199  1.205   thorpej 
    200  1.205   thorpej /*
    201  1.205   thorpej  * Allocate a wdc_regs array, based on the number of channels.
    202  1.205   thorpej  */
    203  1.205   thorpej void
    204  1.205   thorpej wdc_allocate_regs(struct wdc_softc *wdc)
    205  1.205   thorpej {
    206  1.205   thorpej 
    207  1.207   thorpej 	wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
    208  1.207   thorpej 			   sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
    209  1.176   thorpej }
    210  1.176   thorpej 
    211  1.240    bouyer #if NSATA > 0
    212  1.239    bouyer /*
    213  1.239    bouyer  * probe drives on SATA controllers with standard SATA registers:
    214  1.239    bouyer  * bring the PHYs online, read the drive signature and set drive flags
    215  1.239    bouyer  * appropriately.
    216  1.239    bouyer  */
    217  1.239    bouyer void
    218  1.239    bouyer wdc_sataprobe(struct ata_channel *chp)
    219  1.239    bouyer {
    220  1.239    bouyer 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
    221  1.239    bouyer 	uint16_t scnt, sn, cl, ch;
    222  1.239    bouyer 	int i, s;
    223  1.239    bouyer 
    224  1.239    bouyer 	/* XXX This should be done by other code. */
    225  1.239    bouyer 	for (i = 0; i < chp->ch_ndrive; i++) {
    226  1.239    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    227  1.239    bouyer 		chp->ch_drive[i].drive = i;
    228  1.239    bouyer 	}
    229  1.239    bouyer 
    230  1.242    bouyer 	/* reset the PHY and bring online */
    231  1.242    bouyer 	switch (sata_reset_interface(chp, wdr->sata_iot, wdr->sata_control,
    232  1.242    bouyer 	    wdr->sata_status)) {
    233  1.239    bouyer 	case SStatus_DET_DEV:
    234  1.239    bouyer 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    235  1.239    bouyer 		    WDSD_IBM);
    236  1.239    bouyer 		delay(10);	/* 400ns delay */
    237  1.239    bouyer 		scnt = bus_space_read_2(wdr->cmd_iot,
    238  1.239    bouyer 		    wdr->cmd_iohs[wd_seccnt], 0);
    239  1.239    bouyer 		sn = bus_space_read_2(wdr->cmd_iot,
    240  1.239    bouyer 		    wdr->cmd_iohs[wd_sector], 0);
    241  1.239    bouyer 		cl = bus_space_read_2(wdr->cmd_iot,
    242  1.239    bouyer 		    wdr->cmd_iohs[wd_cyl_lo], 0);
    243  1.239    bouyer 		ch = bus_space_read_2(wdr->cmd_iot,
    244  1.239    bouyer 		    wdr->cmd_iohs[wd_cyl_hi], 0);
    245  1.239    bouyer 		ATADEBUG_PRINT(("%s: port %d: scnt=0x%x sn=0x%x "
    246  1.239    bouyer 		    "cl=0x%x ch=0x%x\n",
    247  1.239    bouyer 		    chp->ch_atac->atac_dev.dv_xname, chp->ch_channel,
    248  1.239    bouyer 		    scnt, sn, cl, ch), DEBUG_PROBE);
    249  1.239    bouyer 		/*
    250  1.239    bouyer 		 * scnt and sn are supposed to be 0x1 for ATAPI, but in some
    251  1.239    bouyer 		 * cases we get wrong values here, so ignore it.
    252  1.239    bouyer 		 */
    253  1.239    bouyer 		s = splbio();
    254  1.239    bouyer 		if (cl == 0x14 && ch == 0xeb)
    255  1.239    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
    256  1.239    bouyer 		else
    257  1.239    bouyer 			chp->ch_drive[0].drive_flags |= DRIVE_ATA;
    258  1.239    bouyer 		splx(s);
    259  1.239    bouyer 
    260  1.241    bouyer 		/*
    261  1.241    bouyer 		 * issue a reset in case only the interface part of the drive
    262  1.241    bouyer 		 * is up
    263  1.241    bouyer 		 */
    264  1.241    bouyer 		if (wdcreset(chp, RESET_SLEEP) != 0)
    265  1.241    bouyer 			chp->ch_drive[0].drive_flags = 0;
    266  1.239    bouyer 		break;
    267  1.239    bouyer 
    268  1.239    bouyer 	default:
    269  1.242    bouyer 		break;
    270  1.239    bouyer 	}
    271  1.239    bouyer }
    272  1.240    bouyer #endif /* NSATA > 0 */
    273  1.239    bouyer 
    274  1.239    bouyer 
    275  1.162   thorpej /* Test to see controller with at last one attached drive is there.
    276  1.162   thorpej  * Returns a bit for each possible drive found (0x01 for drive 0,
    277  1.162   thorpej  * 0x02 for drive 1).
    278  1.162   thorpej  * Logic:
    279  1.162   thorpej  * - If a status register is at 0xff, assume there is no drive here
    280  1.162   thorpej  *   (ISA has pull-up resistors).  Similarly if the status register has
    281  1.162   thorpej  *   the value we last wrote to the bus (for IDE interfaces without pullups).
    282  1.162   thorpej  *   If no drive at all -> return.
    283  1.162   thorpej  * - reset the controller, wait for it to complete (may take up to 31s !).
    284  1.162   thorpej  *   If timeout -> return.
    285  1.162   thorpej  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    286  1.162   thorpej  * - try an ATA command on the master.
    287  1.162   thorpej  */
    288  1.137    bouyer 
    289  1.239    bouyer void
    290  1.205   thorpej wdc_drvprobe(struct ata_channel *chp)
    291  1.137    bouyer {
    292  1.137    bouyer 	struct ataparams params;
    293  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    294  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    295  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    296  1.145  christos 	u_int8_t st0 = 0, st1 = 0;
    297  1.232    bouyer 	int i, j, error, s;
    298  1.137    bouyer 
    299  1.164   thorpej 	if (wdcprobe1(chp, 0) == 0) {
    300  1.164   thorpej 		/* No drives, abort the attach here. */
    301  1.164   thorpej 		return;
    302  1.161   thorpej 	}
    303  1.137    bouyer 
    304  1.137    bouyer 	/* for ATA/OLD drives, wait for DRDY, 3s timeout */
    305  1.137    bouyer 	for (i = 0; i < mstohz(3000); i++) {
    306  1.174    bouyer 		if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
    307  1.207   thorpej 			if (wdc->select)
    308  1.174    bouyer 				wdc->select(chp,0);
    309  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    310  1.174    bouyer 			    0, WDSD_IBM);
    311  1.174    bouyer 			delay(10);	/* 400ns delay */
    312  1.205   thorpej 			st0 = bus_space_read_1(wdr->cmd_iot,
    313  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
    314  1.174    bouyer 		}
    315  1.219     perry 
    316  1.174    bouyer 		if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
    317  1.207   thorpej 			if (wdc->select)
    318  1.174    bouyer 				wdc->select(chp,1);
    319  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    320  1.174    bouyer 			    0, WDSD_IBM | 0x10);
    321  1.174    bouyer 			delay(10);	/* 400ns delay */
    322  1.205   thorpej 			st1 = bus_space_read_1(wdr->cmd_iot,
    323  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
    324  1.174    bouyer 		}
    325  1.219     perry 
    326  1.137    bouyer 		if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
    327  1.137    bouyer 			== 0 ||
    328  1.137    bouyer 		    (st0 & WDCS_DRDY)) &&
    329  1.137    bouyer 		    ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
    330  1.137    bouyer 			== 0 ||
    331  1.137    bouyer 		    (st1 & WDCS_DRDY)))
    332  1.137    bouyer 			break;
    333  1.164   thorpej 		tsleep(&params, PRIBIO, "atadrdy", 1);
    334  1.137    bouyer 	}
    335  1.212   thorpej 	s = splbio();
    336  1.137    bouyer 	if ((st0 & WDCS_DRDY) == 0)
    337  1.137    bouyer 		chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
    338  1.137    bouyer 	if ((st1 & WDCS_DRDY) == 0)
    339  1.137    bouyer 		chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
    340  1.212   thorpej 	splx(s);
    341  1.137    bouyer 
    342  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
    343  1.207   thorpej 	    atac->atac_dev.dv_xname,
    344  1.169   thorpej 	    chp->ch_channel, st0, st1), DEBUG_PROBE);
    345  1.137    bouyer 
    346  1.137    bouyer 	/* Wait a bit, some devices are weird just after a reset. */
    347  1.137    bouyer 	delay(5000);
    348  1.137    bouyer 
    349  1.232    bouyer 	for (i = 0; i < chp->ch_ndrive; i++) {
    350  1.171   thorpej 		/* XXX This should be done by other code. */
    351  1.137    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    352  1.137    bouyer 		chp->ch_drive[i].drive = i;
    353  1.171   thorpej 
    354  1.238     itohy #if NATA_DMA
    355  1.137    bouyer 		/*
    356  1.137    bouyer 		 * Init error counter so that an error withing the first xfers
    357  1.137    bouyer 		 * will trigger a downgrade
    358  1.137    bouyer 		 */
    359  1.137    bouyer 		chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
    360  1.238     itohy #endif
    361  1.137    bouyer 
    362  1.137    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    363  1.207   thorpej 		if ((atac->atac_cap &
    364  1.212   thorpej 		    (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
    365  1.212   thorpej 			s = splbio();
    366  1.137    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    367  1.212   thorpej 			splx(s);
    368  1.212   thorpej 		}
    369  1.137    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
    370  1.137    bouyer 			continue;
    371  1.137    bouyer 
    372  1.144    briggs 		/* Shortcut in case we've been shutdown */
    373  1.205   thorpej 		if (chp->ch_flags & ATACH_SHUTDOWN)
    374  1.164   thorpej 			return;
    375  1.144    briggs 
    376  1.216    bouyer 		/*
    377  1.216    bouyer 		 * Issue an identify, to try to detect ghosts.
    378  1.216    bouyer 		 * Note that we can't use interrupts here, because if there
    379  1.216    bouyer 		 * is no devices, we will get a command aborted without
    380  1.216    bouyer 		 * interrupts.
    381  1.216    bouyer 		 */
    382  1.216    bouyer 		error = ata_get_params(&chp->ch_drive[i],
    383  1.216    bouyer 		    AT_WAIT | AT_POLL, &params);
    384  1.137    bouyer 		if (error != CMD_OK) {
    385  1.164   thorpej 			tsleep(&params, PRIBIO, "atacnf", mstohz(1000));
    386  1.144    briggs 
    387  1.144    briggs 			/* Shortcut in case we've been shutdown */
    388  1.205   thorpej 			if (chp->ch_flags & ATACH_SHUTDOWN)
    389  1.164   thorpej 				return;
    390  1.144    briggs 
    391  1.137    bouyer 			error = ata_get_params(&chp->ch_drive[i],
    392  1.216    bouyer 			    AT_WAIT | AT_POLL, &params);
    393  1.137    bouyer 		}
    394  1.137    bouyer 		if (error == CMD_OK) {
    395  1.152       wiz 			/* If IDENTIFY succeeded, this is not an OLD ctrl */
    396  1.212   thorpej 			s = splbio();
    397  1.232    bouyer 			for (j = 0; j < chp->ch_ndrive; j++)
    398  1.232    bouyer 				chp->ch_drive[j].drive_flags &= ~DRIVE_OLD;
    399  1.212   thorpej 			splx(s);
    400  1.137    bouyer 		} else {
    401  1.212   thorpej 			s = splbio();
    402  1.155    bouyer 			chp->ch_drive[i].drive_flags &=
    403  1.137    bouyer 			    ~(DRIVE_ATA | DRIVE_ATAPI);
    404  1.212   thorpej 			splx(s);
    405  1.204   thorpej 			ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
    406  1.207   thorpej 			    atac->atac_dev.dv_xname,
    407  1.169   thorpej 			    chp->ch_channel, i, error), DEBUG_PROBE);
    408  1.137    bouyer 			if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
    409  1.137    bouyer 				continue;
    410  1.137    bouyer 			/*
    411  1.137    bouyer 			 * Pre-ATA drive ?
    412  1.137    bouyer 			 * Test registers writability (Error register not
    413  1.137    bouyer 			 * writable, but cyllo is), then try an ATA command.
    414  1.137    bouyer 			 */
    415  1.203   thorpej 			if (wdc->select)
    416  1.169   thorpej 				wdc->select(chp,i);
    417  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    418  1.205   thorpej 			    wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
    419  1.137    bouyer 			delay(10);	/* 400ns delay */
    420  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
    421  1.157      fvdl 			    0, 0x58);
    422  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    423  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
    424  1.205   thorpej 			if (bus_space_read_1(wdr->cmd_iot,
    425  1.205   thorpej 				wdr->cmd_iohs[wd_error], 0) == 0x58 ||
    426  1.205   thorpej 			    bus_space_read_1(wdr->cmd_iot,
    427  1.205   thorpej 				wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
    428  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: register "
    429  1.137    bouyer 				    "writability failed\n",
    430  1.207   thorpej 				    atac->atac_dev.dv_xname,
    431  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    432  1.212   thorpej 				    s = splbio();
    433  1.137    bouyer 				    chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    434  1.212   thorpej 				    splx(s);
    435  1.155    bouyer 				    continue;
    436  1.137    bouyer 			}
    437  1.166   thorpej 			if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
    438  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
    439  1.207   thorpej 				    atac->atac_dev.dv_xname,
    440  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    441  1.212   thorpej 				s = splbio();
    442  1.137    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    443  1.212   thorpej 				splx(s);
    444  1.137    bouyer 				continue;
    445  1.137    bouyer 			}
    446  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    447  1.205   thorpej 			    wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
    448  1.137    bouyer 			delay(10);	/* 400ns delay */
    449  1.166   thorpej 			if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
    450  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
    451  1.207   thorpej 				    atac->atac_dev.dv_xname,
    452  1.169   thorpej 				    chp->ch_channel, i), DEBUG_PROBE);
    453  1.212   thorpej 				s = splbio();
    454  1.137    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    455  1.212   thorpej 				splx(s);
    456  1.155    bouyer 			} else {
    457  1.212   thorpej 				s = splbio();
    458  1.232    bouyer 				for (j = 0; j < chp->ch_ndrive; j++)
    459  1.232    bouyer 					chp->ch_drive[j].drive_flags &=
    460  1.232    bouyer 					    ~(DRIVE_ATA | DRIVE_ATAPI);
    461  1.212   thorpej 				splx(s);
    462  1.137    bouyer 			}
    463  1.137    bouyer 		}
    464  1.137    bouyer 	}
    465  1.164   thorpej }
    466  1.164   thorpej 
    467    1.2    bouyer int
    468  1.205   thorpej wdcprobe(struct ata_channel *chp)
    469   1.12       cgd {
    470  1.228    bouyer 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    471  1.227    bouyer 	/* default reset method */
    472  1.227    bouyer 	if (wdc->reset == NULL)
    473  1.227    bouyer 		wdc->reset = wdc_do_reset;
    474  1.163   thorpej 
    475  1.163   thorpej 	return (wdcprobe1(chp, 1));
    476  1.137    bouyer }
    477  1.137    bouyer 
    478  1.167   thorpej static int
    479  1.205   thorpej wdcprobe1(struct ata_channel *chp, int poll)
    480  1.137    bouyer {
    481  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    482  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    483  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    484  1.224    bouyer 	u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
    485   1.31    bouyer 	u_int8_t ret_value = 0x03;
    486   1.31    bouyer 	u_int8_t drive;
    487  1.156    bouyer 	int s;
    488  1.224    bouyer 	int wdc_probe_count =
    489  1.224    bouyer 	    poll ? (WDC_PROBE_WAIT / WDCDELAY) : (WDC_PROBE_WAIT * hz);
    490   1.31    bouyer 
    491   1.31    bouyer 	/*
    492   1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    493   1.31    bouyer 	 */
    494   1.31    bouyer 
    495  1.174    bouyer 	s = splbio();
    496  1.207   thorpej 	if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    497  1.224    bouyer 		while (wdc_probe_count-- > 0) {
    498  1.224    bouyer 			if (wdc->select)
    499  1.224    bouyer 				wdc->select(chp,0);
    500  1.107       dbj 
    501  1.224    bouyer 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    502  1.224    bouyer 			    0, WDSD_IBM);
    503  1.224    bouyer 			delay(10);	/* 400ns delay */
    504  1.224    bouyer 			st0 = bus_space_read_1(wdr->cmd_iot,
    505  1.224    bouyer 			    wdr->cmd_iohs[wd_status], 0);
    506  1.137    bouyer 
    507  1.224    bouyer 			if (wdc->select)
    508  1.224    bouyer 				wdc->select(chp,1);
    509  1.219     perry 
    510  1.224    bouyer 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    511  1.224    bouyer 			    0, WDSD_IBM | 0x10);
    512  1.224    bouyer 			delay(10);	/* 400ns delay */
    513  1.224    bouyer 			st1 = bus_space_read_1(wdr->cmd_iot,
    514  1.224    bouyer 			    wdr->cmd_iohs[wd_status], 0);
    515  1.224    bouyer 			if ((st0 & WDCS_BSY) == 0)
    516  1.224    bouyer 				break;
    517  1.224    bouyer 		}
    518   1.43      kenh 
    519  1.204   thorpej 		ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    520  1.207   thorpej 		    atac->atac_dev.dv_xname,
    521  1.169   thorpej 		    chp->ch_channel, st0, st1), DEBUG_PROBE);
    522   1.43      kenh 
    523  1.142    bouyer 		if (st0 == 0xff || st0 == WDSD_IBM)
    524   1.43      kenh 			ret_value &= ~0x01;
    525  1.142    bouyer 		if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
    526   1.43      kenh 			ret_value &= ~0x02;
    527  1.125   mycroft 		/* Register writability test, drive 0. */
    528  1.125   mycroft 		if (ret_value & 0x01) {
    529  1.207   thorpej 			if (wdc->select)
    530  1.169   thorpej 				wdc->select(chp,0);
    531  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    532  1.157      fvdl 			    0, WDSD_IBM);
    533  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    534  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
    535  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    536  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    537  1.174    bouyer 			if (cl != 0x02) {
    538  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
    539  1.174    bouyer 				    "got 0x%x != 0x02\n",
    540  1.207   thorpej 				    atac->atac_dev.dv_xname,
    541  1.174    bouyer 				    chp->ch_channel, cl),
    542  1.174    bouyer 				    DEBUG_PROBE);
    543  1.125   mycroft 				ret_value &= ~0x01;
    544  1.174    bouyer 			}
    545  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    546  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
    547  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    548  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    549  1.174    bouyer 			if (cl != 0x01) {
    550  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
    551  1.174    bouyer 				    "got 0x%x != 0x01\n",
    552  1.207   thorpej 				    atac->atac_dev.dv_xname,
    553  1.174    bouyer 				    chp->ch_channel, cl),
    554  1.174    bouyer 				    DEBUG_PROBE);
    555  1.125   mycroft 				ret_value &= ~0x01;
    556  1.174    bouyer 			}
    557  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    558  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x01);
    559  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    560  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    561  1.174    bouyer 			if (cl != 0x01) {
    562  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
    563  1.174    bouyer 				    "got 0x%x != 0x01\n",
    564  1.207   thorpej 				    atac->atac_dev.dv_xname,
    565  1.174    bouyer 				    chp->ch_channel, cl),
    566  1.174    bouyer 				    DEBUG_PROBE);
    567  1.125   mycroft 				ret_value &= ~0x01;
    568  1.174    bouyer 			}
    569  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    570  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x02);
    571  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    572  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    573  1.174    bouyer 			if (cl != 0x02) {
    574  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
    575  1.174    bouyer 				    "got 0x%x != 0x02\n",
    576  1.207   thorpej 				    atac->atac_dev.dv_xname,
    577  1.174    bouyer 				    chp->ch_channel, cl),
    578  1.174    bouyer 				    DEBUG_PROBE);
    579  1.125   mycroft 				ret_value &= ~0x01;
    580  1.174    bouyer 			}
    581  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    582  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    583  1.174    bouyer 			if (cl != 0x01) {
    584  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
    585  1.174    bouyer 				    "got 0x%x != 0x01\n",
    586  1.207   thorpej 				    atac->atac_dev.dv_xname,
    587  1.174    bouyer 				    chp->ch_channel, cl),
    588  1.174    bouyer 				    DEBUG_PROBE);
    589  1.131   mycroft 				ret_value &= ~0x01;
    590  1.174    bouyer 			}
    591  1.125   mycroft 		}
    592  1.125   mycroft 		/* Register writability test, drive 1. */
    593  1.125   mycroft 		if (ret_value & 0x02) {
    594  1.207   thorpej 			if (wdc->select)
    595  1.169   thorpej 			     wdc->select(chp,1);
    596  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    597  1.157      fvdl 			     0, WDSD_IBM | 0x10);
    598  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    599  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
    600  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    601  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    602  1.174    bouyer 			if (cl != 0x02) {
    603  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
    604  1.174    bouyer 				    "got 0x%x != 0x02\n",
    605  1.207   thorpej 				    atac->atac_dev.dv_xname,
    606  1.174    bouyer 				    chp->ch_channel, cl),
    607  1.174    bouyer 				    DEBUG_PROBE);
    608  1.125   mycroft 				ret_value &= ~0x02;
    609  1.174    bouyer 			}
    610  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    611  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
    612  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    613  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    614  1.174    bouyer 			if (cl != 0x01) {
    615  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
    616  1.174    bouyer 				    "got 0x%x != 0x01\n",
    617  1.207   thorpej 				    atac->atac_dev.dv_xname,
    618  1.174    bouyer 				    chp->ch_channel, cl),
    619  1.174    bouyer 				    DEBUG_PROBE);
    620  1.125   mycroft 				ret_value &= ~0x02;
    621  1.174    bouyer 			}
    622  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    623  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x01);
    624  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    625  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    626  1.174    bouyer 			if (cl != 0x01) {
    627  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
    628  1.174    bouyer 				    "got 0x%x != 0x01\n",
    629  1.207   thorpej 				    atac->atac_dev.dv_xname,
    630  1.174    bouyer 				    chp->ch_channel, cl),
    631  1.174    bouyer 				    DEBUG_PROBE);
    632  1.125   mycroft 				ret_value &= ~0x02;
    633  1.174    bouyer 			}
    634  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot,
    635  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0, 0x02);
    636  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    637  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
    638  1.174    bouyer 			if (cl != 0x02) {
    639  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
    640  1.174    bouyer 				    "got 0x%x != 0x02\n",
    641  1.207   thorpej 				    atac->atac_dev.dv_xname,
    642  1.174    bouyer 				    chp->ch_channel, cl),
    643  1.174    bouyer 				    DEBUG_PROBE);
    644  1.125   mycroft 				ret_value &= ~0x02;
    645  1.174    bouyer 			}
    646  1.205   thorpej 			cl = bus_space_read_1(wdr->cmd_iot,
    647  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
    648  1.174    bouyer 			if (cl != 0x01) {
    649  1.204   thorpej 				ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
    650  1.174    bouyer 				    "got 0x%x != 0x01\n",
    651  1.207   thorpej 				    atac->atac_dev.dv_xname,
    652  1.174    bouyer 				    chp->ch_channel, cl),
    653  1.174    bouyer 				    DEBUG_PROBE);
    654  1.131   mycroft 				ret_value &= ~0x02;
    655  1.174    bouyer 			}
    656  1.125   mycroft 		}
    657  1.137    bouyer 
    658  1.174    bouyer 		if (ret_value == 0) {
    659  1.174    bouyer 			splx(s);
    660  1.137    bouyer 			return 0;
    661  1.174    bouyer 		}
    662   1.62    bouyer 	}
    663   1.31    bouyer 
    664  1.174    bouyer 
    665  1.181    bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
    666  1.174    bouyer 	/*
    667  1.174    bouyer 	 * reset bus. Also send an ATAPI_RESET to devices, in case there are
    668  1.174    bouyer 	 * ATAPI device out there which don't react to the bus reset
    669  1.174    bouyer 	 */
    670  1.174    bouyer 	if (ret_value & 0x01) {
    671  1.207   thorpej 		if (wdc->select)
    672  1.174    bouyer 			wdc->select(chp,0);
    673  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    674  1.174    bouyer 		     0, WDSD_IBM);
    675  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
    676  1.174    bouyer 		    ATAPI_SOFT_RESET);
    677  1.174    bouyer 	}
    678  1.174    bouyer 	if (ret_value & 0x02) {
    679  1.207   thorpej 		if (wdc->select)
    680  1.174    bouyer 			wdc->select(chp,0);
    681  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
    682  1.174    bouyer 		     0, WDSD_IBM | 0x10);
    683  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
    684  1.174    bouyer 		    ATAPI_SOFT_RESET);
    685  1.174    bouyer 	}
    686  1.156    bouyer 
    687  1.175    bouyer 	delay(5000);
    688  1.181    bouyer #endif
    689  1.175    bouyer 
    690  1.225    bouyer 	wdc->reset(chp, RESET_POLL);
    691  1.137    bouyer 	DELAY(2000);
    692  1.205   thorpej 	(void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
    693  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    694  1.156    bouyer 	splx(s);
    695  1.137    bouyer 
    696  1.137    bouyer 	ret_value = __wdcwait_reset(chp, ret_value, poll);
    697  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    698  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel,
    699  1.137    bouyer 	    ret_value), DEBUG_PROBE);
    700   1.12       cgd 
    701  1.137    bouyer 	/* if reset failed, there's nothing here */
    702  1.137    bouyer 	if (ret_value == 0)
    703  1.137    bouyer 		return 0;
    704   1.67    bouyer 
    705   1.12       cgd 	/*
    706  1.167   thorpej 	 * Test presence of drives. First test register signatures looking
    707  1.167   thorpej 	 * for ATAPI devices. If it's not an ATAPI and reset said there may
    708  1.167   thorpej 	 * be something here assume it's ATA or OLD.  Ghost will be killed
    709  1.167   thorpej 	 * later in attach routine.
    710   1.12       cgd 	 */
    711  1.232    bouyer 	for (drive = 0; drive < chp->ch_ndrive; drive++) {
    712  1.137    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    713  1.137    bouyer 			continue;
    714  1.207   thorpej 		if (wdc->select)
    715  1.169   thorpej 			wdc->select(chp,drive);
    716  1.205   thorpej 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
    717  1.137    bouyer 		    WDSD_IBM | (drive << 4));
    718  1.137    bouyer 		delay(10);	/* 400ns delay */
    719  1.137    bouyer 		/* Save registers contents */
    720  1.205   thorpej 		sc = bus_space_read_1(wdr->cmd_iot,
    721  1.205   thorpej 		    wdr->cmd_iohs[wd_seccnt], 0);
    722  1.205   thorpej 		sn = bus_space_read_1(wdr->cmd_iot,
    723  1.205   thorpej 		    wdr->cmd_iohs[wd_sector], 0);
    724  1.205   thorpej 		cl = bus_space_read_1(wdr->cmd_iot,
    725  1.205   thorpej 		    wdr->cmd_iohs[wd_cyl_lo], 0);
    726  1.205   thorpej 		ch = bus_space_read_1(wdr->cmd_iot,
    727  1.205   thorpej 		     wdr->cmd_iohs[wd_cyl_hi], 0);
    728  1.137    bouyer 
    729  1.204   thorpej 		ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    730  1.137    bouyer 		    "cl=0x%x ch=0x%x\n",
    731  1.207   thorpej 		    atac->atac_dev.dv_xname,
    732  1.169   thorpej 	    	    chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    733   1.31    bouyer 		/*
    734  1.137    bouyer 		 * sc & sn are supposted to be 0x1 for ATAPI but in some cases
    735  1.137    bouyer 		 * we get wrong values here, so ignore it.
    736   1.31    bouyer 		 */
    737  1.212   thorpej 		s = splbio();
    738  1.137    bouyer 		if (cl == 0x14 && ch == 0xeb) {
    739  1.137    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    740  1.137    bouyer 		} else {
    741  1.137    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
    742  1.223    bouyer 			if ((wdc->cap & WDC_CAPABILITY_PREATA) != 0)
    743  1.137    bouyer 				chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
    744  1.137    bouyer 		}
    745  1.212   thorpej 		splx(s);
    746   1.31    bouyer 	}
    747  1.219     perry 	return (ret_value);
    748  1.137    bouyer }
    749   1.31    bouyer 
    750  1.137    bouyer void
    751  1.205   thorpej wdcattach(struct ata_channel *chp)
    752  1.137    bouyer {
    753  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    754  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    755   1.32    bouyer 
    756  1.232    bouyer 	KASSERT(chp->ch_ndrive > 0 && chp->ch_ndrive < 3);
    757  1.205   thorpej 
    758  1.191   mycroft 	/* default data transfer methods */
    759  1.210   thorpej 	if (wdc->datain_pio == NULL)
    760  1.191   mycroft 		wdc->datain_pio = wdc_datain_pio;
    761  1.210   thorpej 	if (wdc->dataout_pio == NULL)
    762  1.191   mycroft 		wdc->dataout_pio = wdc_dataout_pio;
    763  1.225    bouyer 	/* default reset method */
    764  1.225    bouyer 	if (wdc->reset == NULL)
    765  1.225    bouyer 		wdc->reset = wdc_do_reset;
    766  1.191   mycroft 
    767  1.137    bouyer 	/* initialise global data */
    768  1.208   thorpej 	if (atac->atac_bustype_ata == NULL)
    769  1.208   thorpej 		atac->atac_bustype_ata = &wdc_ata_bustype;
    770  1.207   thorpej 	if (atac->atac_probe == NULL)
    771  1.207   thorpej 		atac->atac_probe = wdc_drvprobe;
    772  1.208   thorpej #if NATAPIBUS > 0
    773  1.208   thorpej 	if (atac->atac_atapibus_attach == NULL)
    774  1.208   thorpej 		atac->atac_atapibus_attach = wdc_atapibus_attach;
    775  1.208   thorpej #endif
    776  1.198   thorpej 
    777  1.210   thorpej 	ata_channel_attach(chp);
    778   1.74     enami }
    779   1.74     enami 
    780  1.163   thorpej int
    781  1.163   thorpej wdcactivate(struct device *self, enum devact act)
    782  1.137    bouyer {
    783  1.207   thorpej 	struct atac_softc *atac = (struct atac_softc *) self;
    784  1.137    bouyer 	int s, i, error = 0;
    785  1.137    bouyer 
    786  1.137    bouyer 	s = splbio();
    787  1.137    bouyer 	switch (act) {
    788  1.137    bouyer 	case DVACT_ACTIVATE:
    789  1.137    bouyer 		error = EOPNOTSUPP;
    790  1.137    bouyer 		break;
    791  1.137    bouyer 
    792  1.137    bouyer 	case DVACT_DEACTIVATE:
    793  1.207   thorpej 		for (i = 0; i < atac->atac_nchannels; i++) {
    794  1.207   thorpej 			error =
    795  1.207   thorpej 			    config_deactivate(atac->atac_channels[i]->atabus);
    796  1.137    bouyer 			if (error)
    797  1.137    bouyer 				break;
    798  1.137    bouyer 		}
    799  1.137    bouyer 		break;
    800  1.137    bouyer 	}
    801  1.137    bouyer 	splx(s);
    802  1.137    bouyer 	return (error);
    803  1.137    bouyer }
    804  1.219     perry 
    805  1.137    bouyer int
    806  1.163   thorpej wdcdetach(struct device *self, int flags)
    807  1.137    bouyer {
    808  1.207   thorpej 	struct atac_softc *atac = (struct atac_softc *) self;
    809  1.205   thorpej 	struct ata_channel *chp;
    810  1.207   thorpej 	struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
    811  1.137    bouyer 	int i, error = 0;
    812  1.137    bouyer 
    813  1.207   thorpej 	for (i = 0; i < atac->atac_nchannels; i++) {
    814  1.207   thorpej 		chp = atac->atac_channels[i];
    815  1.204   thorpej 		ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    816  1.207   thorpej 		    atac->atac_dev.dv_xname, chp->atabus->dv_xname),
    817  1.207   thorpej 		    DEBUG_DETACH);
    818  1.137    bouyer 		error = config_detach(chp->atabus, flags);
    819  1.137    bouyer 		if (error)
    820  1.137    bouyer 			break;
    821  1.137    bouyer 	}
    822  1.188   mycroft 	if (adapt->adapt_refcnt != 0) {
    823  1.188   mycroft #ifdef DIAGNOSTIC
    824  1.188   mycroft 		printf("wdcdetach: refcnt should be 0 here??\n");
    825  1.188   mycroft #endif
    826  1.207   thorpej 		(void) (*adapt->adapt_enable)(&atac->atac_dev, 0);
    827  1.188   mycroft 	}
    828  1.137    bouyer 	return (error);
    829  1.137    bouyer }
    830  1.137    bouyer 
    831   1.31    bouyer /* restart an interrupted I/O */
    832   1.31    bouyer void
    833  1.163   thorpej wdcrestart(void *v)
    834   1.31    bouyer {
    835  1.205   thorpej 	struct ata_channel *chp = v;
    836   1.31    bouyer 	int s;
    837    1.2    bouyer 
    838   1.31    bouyer 	s = splbio();
    839  1.202   thorpej 	atastart(chp);
    840   1.31    bouyer 	splx(s);
    841    1.2    bouyer }
    842  1.219     perry 
    843    1.2    bouyer 
    844   1.31    bouyer /*
    845   1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    846   1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    847   1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    848   1.31    bouyer  * the next chunk if so.
    849   1.31    bouyer  */
    850   1.12       cgd int
    851  1.163   thorpej wdcintr(void *arg)
    852   1.12       cgd {
    853  1.205   thorpej 	struct ata_channel *chp = arg;
    854  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    855  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    856  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
    857  1.165   thorpej 	struct ata_xfer *xfer;
    858   1.76    bouyer 	int ret;
    859   1.12       cgd 
    860  1.235   thorpej 	if (!device_is_active(&atac->atac_dev)) {
    861  1.204   thorpej 		ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
    862   1.80     enami 		    DEBUG_INTR);
    863   1.80     enami 		return (0);
    864   1.80     enami 	}
    865  1.205   thorpej 	if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
    866  1.204   thorpej 		ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    867  1.113    bouyer 		/* try to clear the pending interrupt anyway */
    868  1.205   thorpej 		(void)bus_space_read_1(wdr->cmd_iot,
    869  1.205   thorpej 		    wdr->cmd_iohs[wd_status], 0);
    870   1.80     enami 		return (0);
    871   1.31    bouyer 	}
    872   1.12       cgd 
    873  1.204   thorpej 	ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    874  1.186    bouyer 	xfer = chp->ch_queue->active_xfer;
    875  1.186    bouyer #ifdef DIAGNOSTIC
    876  1.186    bouyer 	if (xfer == NULL)
    877  1.186    bouyer 		panic("wdcintr: no xfer");
    878  1.233    bouyer 	if (xfer->c_chp != chp) {
    879  1.233    bouyer 		printf("channel %d expected %d\n", xfer->c_chp->ch_channel,
    880  1.233    bouyer 		    chp->ch_channel);
    881  1.233    bouyer 		panic("wdcintr: wrong channel");
    882  1.233    bouyer 	}
    883  1.186    bouyer #endif
    884  1.238     itohy #if NATA_DMA || NATA_PIOBM
    885  1.205   thorpej 	if (chp->ch_flags & ATACH_DMA_WAIT) {
    886  1.169   thorpej 		wdc->dma_status =
    887  1.169   thorpej 		    (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
    888  1.185    bouyer 			xfer->c_drive, WDC_DMAEND_END);
    889  1.169   thorpej 		if (wdc->dma_status & WDC_DMAST_NOIRQ) {
    890   1.84    bouyer 			/* IRQ not for us, not detected by DMA engine */
    891   1.84    bouyer 			return 0;
    892   1.84    bouyer 		}
    893  1.205   thorpej 		chp->ch_flags &= ~ATACH_DMA_WAIT;
    894   1.84    bouyer 	}
    895  1.238     itohy #endif
    896  1.205   thorpej 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    897   1.76    bouyer 	ret = xfer->c_intr(chp, xfer, 1);
    898   1.76    bouyer 	if (ret == 0) /* irq was not for us, still waiting for irq */
    899  1.205   thorpej 		chp->ch_flags |= ATACH_IRQ_WAIT;
    900   1.76    bouyer 	return (ret);
    901   1.12       cgd }
    902   1.12       cgd 
    903   1.31    bouyer /* Put all disk in RESET state */
    904  1.125   mycroft void
    905  1.183    bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
    906    1.2    bouyer {
    907  1.205   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
    908  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
    909  1.207   thorpej 
    910  1.211   thorpej 	ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
    911  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
    912   1.34    bouyer 	    DEBUG_FUNCS);
    913  1.182    bouyer 
    914  1.211   thorpej 	ata_reset_channel(chp, flags);
    915  1.182    bouyer }
    916  1.182    bouyer 
    917  1.183    bouyer void
    918  1.205   thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
    919  1.182    bouyer {
    920  1.186    bouyer 	TAILQ_HEAD(, ata_xfer) reset_xfer;
    921  1.183    bouyer 	struct ata_xfer *xfer, *next_xfer;
    922  1.238     itohy #if NATA_DMA || NATA_PIOBM
    923  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
    924  1.238     itohy #endif
    925  1.182    bouyer 
    926  1.186    bouyer 	TAILQ_INIT(&reset_xfer);
    927  1.184    bouyer 
    928  1.211   thorpej 	chp->ch_flags &= ~ATACH_IRQ_WAIT;
    929  1.184    bouyer 
    930  1.186    bouyer 	/*
    931  1.186    bouyer 	 * if the current command if on an ATAPI device, issue a
    932  1.186    bouyer 	 * ATAPI_SOFT_RESET
    933  1.186    bouyer 	 */
    934  1.186    bouyer 	xfer = chp->ch_queue->active_xfer;
    935  1.186    bouyer 	if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
    936  1.186    bouyer 		wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
    937  1.186    bouyer 		if (flags & AT_WAIT)
    938  1.186    bouyer 			tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
    939  1.219     perry 		else
    940  1.186    bouyer 			delay(1000);
    941  1.186    bouyer 	}
    942  1.186    bouyer 
    943  1.184    bouyer 	/* reset the channel */
    944  1.186    bouyer 	if (flags & AT_WAIT)
    945  1.186    bouyer 		(void) wdcreset(chp, RESET_SLEEP);
    946  1.186    bouyer 	else
    947  1.184    bouyer 		(void) wdcreset(chp, RESET_POLL);
    948  1.184    bouyer 
    949  1.184    bouyer 	/*
    950  1.186    bouyer 	 * wait a bit after reset; in case the DMA engines needs some time
    951  1.184    bouyer 	 * to recover.
    952  1.184    bouyer 	 */
    953  1.184    bouyer 	if (flags & AT_WAIT)
    954  1.186    bouyer 		tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
    955  1.219     perry 	else
    956  1.184    bouyer 		delay(1000);
    957  1.182    bouyer 	/*
    958  1.182    bouyer 	 * look for pending xfers. If we have a shared queue, we'll also reset
    959  1.182    bouyer 	 * the other channel if the current xfer is running on it.
    960  1.184    bouyer 	 * Then we'll dequeue only the xfers for this channel.
    961  1.182    bouyer 	 */
    962  1.182    bouyer 	if ((flags & AT_RST_NOCMD) == 0) {
    963  1.186    bouyer 		/*
    964  1.186    bouyer 		 * move all xfers queued for this channel to the reset queue,
    965  1.186    bouyer 		 * and then process the current xfer and then the reset queue.
    966  1.186    bouyer 		 * We have to use a temporary queue because c_kill_xfer()
    967  1.186    bouyer 		 * may requeue commands.
    968  1.186    bouyer 		 */
    969  1.186    bouyer 		for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
    970  1.186    bouyer 		    xfer != NULL; xfer = next_xfer) {
    971  1.186    bouyer 			next_xfer = TAILQ_NEXT(xfer, c_xferchain);
    972  1.186    bouyer 			if (xfer->c_chp != chp)
    973  1.186    bouyer 				continue;
    974  1.186    bouyer 			TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
    975  1.186    bouyer 			    xfer, c_xferchain);
    976  1.186    bouyer 			TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
    977  1.186    bouyer 		}
    978  1.186    bouyer 		xfer = chp->ch_queue->active_xfer;
    979  1.184    bouyer 		if (xfer) {
    980  1.184    bouyer 			if (xfer->c_chp != chp)
    981  1.211   thorpej 				ata_reset_channel(xfer->c_chp, flags);
    982  1.184    bouyer 			else {
    983  1.186    bouyer 				callout_stop(&chp->ch_callout);
    984  1.238     itohy #if NATA_DMA || NATA_PIOBM
    985  1.184    bouyer 				/*
    986  1.184    bouyer 				 * If we're waiting for DMA, stop the
    987  1.184    bouyer 				 * DMA engine
    988  1.184    bouyer 				 */
    989  1.205   thorpej 				if (chp->ch_flags & ATACH_DMA_WAIT) {
    990  1.207   thorpej 					(*wdc->dma_finish)(
    991  1.207   thorpej 					    wdc->dma_arg,
    992  1.184    bouyer 					    chp->ch_channel,
    993  1.184    bouyer 					    xfer->c_drive,
    994  1.185    bouyer 					    WDC_DMAEND_ABRT_QUIET);
    995  1.205   thorpej 					chp->ch_flags &= ~ATACH_DMA_WAIT;
    996  1.184    bouyer 				}
    997  1.238     itohy #endif
    998  1.186    bouyer 				chp->ch_queue->active_xfer = NULL;
    999  1.186    bouyer 				if ((flags & AT_RST_EMERG) == 0)
   1000  1.186    bouyer 					xfer->c_kill_xfer(
   1001  1.186    bouyer 					    chp, xfer, KILL_RESET);
   1002  1.184    bouyer 			}
   1003  1.184    bouyer 		}
   1004  1.186    bouyer 
   1005  1.186    bouyer 		for (xfer = TAILQ_FIRST(&reset_xfer);
   1006  1.183    bouyer 		    xfer != NULL; xfer = next_xfer) {
   1007  1.183    bouyer 			next_xfer = TAILQ_NEXT(xfer, c_xferchain);
   1008  1.186    bouyer 			TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
   1009  1.182    bouyer 			if ((flags & AT_RST_EMERG) == 0)
   1010  1.182    bouyer 				xfer->c_kill_xfer(chp, xfer, KILL_RESET);
   1011  1.182    bouyer 		}
   1012  1.182    bouyer 	}
   1013   1.31    bouyer }
   1014   1.12       cgd 
   1015  1.213   thorpej static int
   1016  1.205   thorpej wdcreset(struct ata_channel *chp, int poll)
   1017   1.31    bouyer {
   1018  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1019  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1020  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1021   1.31    bouyer 	int drv_mask1, drv_mask2;
   1022  1.225    bouyer 
   1023  1.225    bouyer 	wdc->reset(chp, poll);
   1024  1.225    bouyer 
   1025  1.225    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
   1026  1.225    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
   1027  1.225    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1,
   1028  1.225    bouyer 	    (poll == RESET_SLEEP) ? 0 : 1);
   1029  1.225    bouyer 	if (drv_mask2 != drv_mask1) {
   1030  1.225    bouyer 		printf("%s channel %d: reset failed for",
   1031  1.225    bouyer 		    atac->atac_dev.dv_xname, chp->ch_channel);
   1032  1.225    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
   1033  1.225    bouyer 			printf(" drive 0");
   1034  1.225    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
   1035  1.225    bouyer 			printf(" drive 1");
   1036  1.225    bouyer 		printf("\n");
   1037  1.225    bouyer 	}
   1038  1.225    bouyer 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
   1039  1.225    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
   1040  1.225    bouyer }
   1041  1.225    bouyer 
   1042  1.225    bouyer void
   1043  1.225    bouyer wdc_do_reset(struct ata_channel *chp, int poll)
   1044  1.225    bouyer {
   1045  1.225    bouyer 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1046  1.225    bouyer 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1047  1.156    bouyer 	int s = 0;
   1048    1.2    bouyer 
   1049  1.225    bouyer 	if (poll != RESET_SLEEP)
   1050  1.225    bouyer 		s = splbio();
   1051  1.203   thorpej 	if (wdc->select)
   1052  1.169   thorpej 		wdc->select(chp,0);
   1053  1.157      fvdl 	/* master */
   1054  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
   1055  1.131   mycroft 	delay(10);	/* 400ns delay */
   1056  1.225    bouyer 	/* assert SRST, wait for reset to complete */
   1057  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1058  1.131   mycroft 	    WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
   1059  1.131   mycroft 	delay(2000);
   1060  1.205   thorpej 	(void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
   1061  1.205   thorpej 	bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1062  1.137    bouyer 	    WDCTL_4BIT | WDCTL_IDS);
   1063  1.131   mycroft 	delay(10);	/* 400ns delay */
   1064  1.156    bouyer 	if (poll != RESET_SLEEP) {
   1065  1.233    bouyer 		/* ACK interrupt in case there is one pending left */
   1066  1.203   thorpej 		if (wdc->irqack)
   1067  1.169   thorpej 			wdc->irqack(chp);
   1068  1.156    bouyer 		splx(s);
   1069  1.156    bouyer 	}
   1070   1.31    bouyer }
   1071   1.31    bouyer 
   1072   1.31    bouyer static int
   1073  1.205   thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
   1074   1.31    bouyer {
   1075  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1076  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1077  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1078  1.137    bouyer 	int timeout, nloop;
   1079  1.149    bouyer 	u_int8_t st0 = 0, st1 = 0;
   1080  1.204   thorpej #ifdef ATADEBUG
   1081  1.146  christos 	u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
   1082  1.146  christos 	u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
   1083   1.70    bouyer #endif
   1084  1.137    bouyer 
   1085  1.137    bouyer 	if (poll)
   1086  1.137    bouyer 		nloop = WDCNDELAY_RST;
   1087  1.137    bouyer 	else
   1088  1.137    bouyer 		nloop = WDC_RESET_WAIT * hz / 1000;
   1089   1.31    bouyer 	/* wait for BSY to deassert */
   1090  1.137    bouyer 	for (timeout = 0; timeout < nloop; timeout++) {
   1091  1.174    bouyer 		if ((drv_mask & 0x01) != 0) {
   1092  1.236    bouyer 			if (wdc->select)
   1093  1.174    bouyer 				wdc->select(chp,0);
   1094  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
   1095  1.174    bouyer 			    0, WDSD_IBM); /* master */
   1096  1.174    bouyer 			delay(10);
   1097  1.205   thorpej 			st0 = bus_space_read_1(wdr->cmd_iot,
   1098  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
   1099  1.204   thorpej #ifdef ATADEBUG
   1100  1.205   thorpej 			sc0 = bus_space_read_1(wdr->cmd_iot,
   1101  1.205   thorpej 			    wdr->cmd_iohs[wd_seccnt], 0);
   1102  1.205   thorpej 			sn0 = bus_space_read_1(wdr->cmd_iot,
   1103  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
   1104  1.205   thorpej 			cl0 = bus_space_read_1(wdr->cmd_iot,
   1105  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
   1106  1.205   thorpej 			ch0 = bus_space_read_1(wdr->cmd_iot,
   1107  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_hi], 0);
   1108   1.70    bouyer #endif
   1109  1.174    bouyer 		}
   1110  1.174    bouyer 		if ((drv_mask & 0x02) != 0) {
   1111  1.236    bouyer 			if (wdc->select)
   1112  1.174    bouyer 				wdc->select(chp,1);
   1113  1.205   thorpej 			bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
   1114  1.174    bouyer 			    0, WDSD_IBM | 0x10); /* slave */
   1115  1.174    bouyer 			delay(10);
   1116  1.205   thorpej 			st1 = bus_space_read_1(wdr->cmd_iot,
   1117  1.205   thorpej 			    wdr->cmd_iohs[wd_status], 0);
   1118  1.204   thorpej #ifdef ATADEBUG
   1119  1.205   thorpej 			sc1 = bus_space_read_1(wdr->cmd_iot,
   1120  1.205   thorpej 			    wdr->cmd_iohs[wd_seccnt], 0);
   1121  1.205   thorpej 			sn1 = bus_space_read_1(wdr->cmd_iot,
   1122  1.205   thorpej 			    wdr->cmd_iohs[wd_sector], 0);
   1123  1.205   thorpej 			cl1 = bus_space_read_1(wdr->cmd_iot,
   1124  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_lo], 0);
   1125  1.205   thorpej 			ch1 = bus_space_read_1(wdr->cmd_iot,
   1126  1.205   thorpej 			    wdr->cmd_iohs[wd_cyl_hi], 0);
   1127   1.70    bouyer #endif
   1128  1.174    bouyer 		}
   1129   1.31    bouyer 
   1130   1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
   1131   1.31    bouyer 			/* no master */
   1132   1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
   1133   1.31    bouyer 				/* No master, slave is ready, it's done */
   1134   1.65    bouyer 				goto end;
   1135   1.31    bouyer 			}
   1136  1.231    bouyer 			if ((drv_mask & 0x02) == 0) {
   1137  1.231    bouyer 				/* No master, no slave: it's done */
   1138  1.231    bouyer 				goto end;
   1139  1.231    bouyer 			}
   1140   1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
   1141   1.31    bouyer 			/* no slave */
   1142   1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
   1143   1.31    bouyer 				/* No slave, master is ready, it's done */
   1144   1.65    bouyer 				goto end;
   1145   1.31    bouyer 			}
   1146    1.2    bouyer 		} else {
   1147   1.31    bouyer 			/* Wait for both master and slave to be ready */
   1148   1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
   1149   1.65    bouyer 				goto end;
   1150    1.2    bouyer 			}
   1151    1.2    bouyer 		}
   1152  1.137    bouyer 		if (poll)
   1153  1.137    bouyer 			delay(WDCDELAY);
   1154  1.137    bouyer 		else
   1155  1.137    bouyer 			tsleep(&nloop, PRIBIO, "atarst", 1);
   1156    1.2    bouyer 	}
   1157  1.116       wiz 	/* Reset timed out. Maybe it's because drv_mask was not right */
   1158   1.31    bouyer 	if (st0 & WDCS_BSY)
   1159   1.31    bouyer 		drv_mask &= ~0x01;
   1160   1.31    bouyer 	if (st1 & WDCS_BSY)
   1161   1.31    bouyer 		drv_mask &= ~0x02;
   1162   1.65    bouyer end:
   1163  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
   1164   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
   1165  1.207   thorpej 	     atac->atac_dev.dv_xname,
   1166  1.169   thorpej 	     chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
   1167  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
   1168   1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
   1169  1.207   thorpej 	     atac->atac_dev.dv_xname,
   1170  1.169   thorpej 	     chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
   1171   1.70    bouyer 
   1172  1.204   thorpej 	ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
   1173  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel,
   1174  1.149    bouyer 	    st0, st1), DEBUG_PROBE);
   1175   1.65    bouyer 
   1176   1.31    bouyer 	return drv_mask;
   1177    1.2    bouyer }
   1178    1.2    bouyer 
   1179    1.2    bouyer /*
   1180   1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
   1181   1.31    bouyer  * return -1 for a timeout after "timeout" ms.
   1182    1.2    bouyer  */
   1183  1.167   thorpej static int
   1184  1.205   thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
   1185    1.2    bouyer {
   1186  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1187  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1188  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1189   1.31    bouyer 	u_char status;
   1190  1.222  christos 	int xtime = 0;
   1191   1.60       abs 
   1192  1.207   thorpej 	ATADEBUG_PRINT(("__wdcwait %s:%d\n",
   1193  1.207   thorpej 			atac->atac_dev.dv_xname,
   1194  1.169   thorpej 			chp->ch_channel), DEBUG_STATUS);
   1195   1.31    bouyer 	chp->ch_error = 0;
   1196   1.31    bouyer 
   1197   1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
   1198    1.2    bouyer 
   1199   1.31    bouyer 	for (;;) {
   1200   1.31    bouyer 		chp->ch_status = status =
   1201  1.205   thorpej 		    bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
   1202  1.131   mycroft 		if ((status & (WDCS_BSY | mask)) == bits)
   1203   1.31    bouyer 			break;
   1204  1.222  christos 		if (++xtime > timeout) {
   1205  1.204   thorpej 			ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
   1206   1.87    bouyer 			    "status %x error %x (mask 0x%x bits 0x%x)\n",
   1207  1.222  christos 			    xtime, status,
   1208  1.205   thorpej 			    bus_space_read_1(wdr->cmd_iot,
   1209  1.205   thorpej 				wdr->cmd_iohs[wd_error], 0), mask, bits),
   1210   1.87    bouyer 			    DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
   1211  1.137    bouyer 			return(WDCWAIT_TOUT);
   1212   1.31    bouyer 		}
   1213   1.31    bouyer 		delay(WDCDELAY);
   1214    1.2    bouyer 	}
   1215  1.204   thorpej #ifdef ATADEBUG
   1216  1.222  christos 	if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
   1217  1.222  christos 		printf("__wdcwait: did busy-wait, time=%d\n", xtime);
   1218   1.87    bouyer #endif
   1219   1.31    bouyer 	if (status & WDCS_ERR)
   1220  1.205   thorpej 		chp->ch_error = bus_space_read_1(wdr->cmd_iot,
   1221  1.205   thorpej 		    wdr->cmd_iohs[wd_error], 0);
   1222   1.31    bouyer #ifdef WDCNDELAY_DEBUG
   1223   1.31    bouyer 	/* After autoconfig, there should be no long delays. */
   1224  1.222  christos 	if (!cold && xtime > WDCNDELAY_DEBUG) {
   1225  1.186    bouyer 		struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1226   1.31    bouyer 		if (xfer == NULL)
   1227   1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
   1228  1.207   thorpej 			    atac->atac_dev.dv_xname, chp->ch_channel,
   1229  1.222  christos 			    WDCDELAY * xtime);
   1230  1.219     perry 		else
   1231   1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
   1232  1.207   thorpej 			    atac->atac_dev.dv_xname, chp->ch_channel,
   1233  1.237  christos 			    xfer->c_drive,
   1234  1.222  christos 			    WDCDELAY * xtime);
   1235    1.2    bouyer 	}
   1236    1.2    bouyer #endif
   1237  1.137    bouyer 	return(WDCWAIT_OK);
   1238  1.137    bouyer }
   1239  1.137    bouyer 
   1240  1.137    bouyer /*
   1241  1.137    bouyer  * Call __wdcwait(), polling using tsleep() or waking up the kernel
   1242  1.137    bouyer  * thread if possible
   1243  1.137    bouyer  */
   1244  1.137    bouyer int
   1245  1.205   thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
   1246  1.137    bouyer {
   1247  1.137    bouyer 	int error, i, timeout_hz = mstohz(timeout);
   1248  1.137    bouyer 
   1249  1.137    bouyer 	if (timeout_hz == 0 ||
   1250  1.137    bouyer 	    (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
   1251  1.137    bouyer 		error = __wdcwait(chp, mask, bits, timeout);
   1252  1.137    bouyer 	else {
   1253  1.137    bouyer 		error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
   1254  1.137    bouyer 		if (error != 0) {
   1255  1.205   thorpej 			if ((chp->ch_flags & ATACH_TH_RUN) ||
   1256  1.147    bouyer 			    (flags & AT_WAIT)) {
   1257  1.137    bouyer 				/*
   1258  1.147    bouyer 				 * we're running in the channel thread
   1259  1.147    bouyer 				 * or some userland thread context
   1260  1.137    bouyer 				 */
   1261  1.137    bouyer 				for (i = 0; i < timeout_hz; i++) {
   1262  1.137    bouyer 					if (__wdcwait(chp, mask, bits,
   1263  1.137    bouyer 					    WDCDELAY_POLL) == 0) {
   1264  1.137    bouyer 						error = 0;
   1265  1.137    bouyer 						break;
   1266  1.137    bouyer 					}
   1267  1.137    bouyer 					tsleep(&chp, PRIBIO, "atapoll", 1);
   1268  1.137    bouyer 				}
   1269  1.137    bouyer 			} else {
   1270  1.137    bouyer 				/*
   1271  1.137    bouyer 				 * we're probably in interrupt context,
   1272  1.137    bouyer 				 * ask the thread to come back here
   1273  1.137    bouyer 				 */
   1274  1.147    bouyer #ifdef DIAGNOSTIC
   1275  1.148    bouyer 				if (chp->ch_queue->queue_freeze > 0)
   1276  1.148    bouyer 					panic("wdcwait: queue_freeze");
   1277  1.147    bouyer #endif
   1278  1.148    bouyer 				chp->ch_queue->queue_freeze++;
   1279  1.170   thorpej 				wakeup(&chp->ch_thread);
   1280  1.137    bouyer 				return(WDCWAIT_THR);
   1281  1.137    bouyer 			}
   1282  1.137    bouyer 		}
   1283  1.137    bouyer 	}
   1284  1.163   thorpej 	return (error);
   1285    1.2    bouyer }
   1286    1.2    bouyer 
   1287  1.137    bouyer 
   1288  1.238     itohy #if NATA_DMA
   1289   1.84    bouyer /*
   1290   1.84    bouyer  * Busy-wait for DMA to complete
   1291   1.84    bouyer  */
   1292   1.84    bouyer int
   1293  1.205   thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
   1294   1.84    bouyer {
   1295  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1296  1.222  christos 	int xtime;
   1297  1.169   thorpej 
   1298  1.222  christos 	for (xtime = 0;  xtime < timeout * 1000 / WDCDELAY; xtime++) {
   1299  1.169   thorpej 		wdc->dma_status =
   1300  1.169   thorpej 		    (*wdc->dma_finish)(wdc->dma_arg,
   1301  1.185    bouyer 			chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
   1302  1.169   thorpej 		if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
   1303   1.84    bouyer 			return 0;
   1304   1.84    bouyer 		delay(WDCDELAY);
   1305   1.84    bouyer 	}
   1306   1.84    bouyer 	/* timeout, force a DMA halt */
   1307  1.169   thorpej 	wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
   1308  1.185    bouyer 	    chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
   1309   1.84    bouyer 	return 1;
   1310   1.84    bouyer }
   1311  1.238     itohy #endif
   1312   1.84    bouyer 
   1313   1.31    bouyer void
   1314  1.163   thorpej wdctimeout(void *arg)
   1315    1.2    bouyer {
   1316  1.205   thorpej 	struct ata_channel *chp = (struct ata_channel *)arg;
   1317  1.238     itohy #if NATA_DMA || NATA_PIOBM
   1318  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1319  1.238     itohy #endif
   1320  1.186    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1321   1.31    bouyer 	int s;
   1322    1.2    bouyer 
   1323  1.204   thorpej 	ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
   1324   1.31    bouyer 
   1325   1.31    bouyer 	s = splbio();
   1326  1.205   thorpej 	if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
   1327   1.31    bouyer 		__wdcerror(chp, "lost interrupt");
   1328   1.88       mrg 		printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
   1329   1.88       mrg 		    (xfer->c_flags & C_ATAPI) ?  "atapi" : "ata",
   1330   1.88       mrg 		    xfer->c_bcount,
   1331   1.88       mrg 		    xfer->c_skip);
   1332  1.238     itohy #if NATA_DMA || NATA_PIOBM
   1333  1.205   thorpej 		if (chp->ch_flags & ATACH_DMA_WAIT) {
   1334  1.169   thorpej 			wdc->dma_status =
   1335  1.169   thorpej 			    (*wdc->dma_finish)(wdc->dma_arg,
   1336  1.185    bouyer 				chp->ch_channel, xfer->c_drive,
   1337  1.185    bouyer 				WDC_DMAEND_ABRT);
   1338  1.205   thorpej 			chp->ch_flags &= ~ATACH_DMA_WAIT;
   1339   1.84    bouyer 		}
   1340  1.238     itohy #endif
   1341   1.31    bouyer 		/*
   1342  1.119  drochner 		 * Call the interrupt routine. If we just missed an interrupt,
   1343   1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
   1344   1.31    bouyer 		 * action (reset the device).
   1345   1.70    bouyer 		 * Before that we need to reinstall the timeout callback,
   1346   1.70    bouyer 		 * in case it will miss another irq while in this transfer
   1347   1.70    bouyer 		 * We arbitray chose it to be 1s
   1348   1.31    bouyer 		 */
   1349   1.81   thorpej 		callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
   1350   1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
   1351  1.205   thorpej 		chp->ch_flags &= ~ATACH_IRQ_WAIT;
   1352   1.66    bouyer 		xfer->c_intr(chp, xfer, 1);
   1353   1.31    bouyer 	} else
   1354   1.31    bouyer 		__wdcerror(chp, "missing untimeout");
   1355   1.31    bouyer 	splx(s);
   1356    1.2    bouyer }
   1357    1.2    bouyer 
   1358    1.2    bouyer int
   1359  1.192   thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
   1360   1.31    bouyer {
   1361  1.205   thorpej 	struct ata_channel *chp = drvp->chnl_softc;
   1362  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1363  1.165   thorpej 	struct ata_xfer *xfer;
   1364   1.31    bouyer 	int s, ret;
   1365    1.2    bouyer 
   1366  1.204   thorpej 	ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
   1367  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drvp->drive),
   1368   1.34    bouyer 	    DEBUG_FUNCS);
   1369    1.2    bouyer 
   1370   1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
   1371  1.198   thorpej 	xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
   1372  1.198   thorpej 	    ATAXF_NOSLEEP);
   1373   1.31    bouyer 	if (xfer == NULL) {
   1374  1.193   thorpej 		return ATACMD_TRY_AGAIN;
   1375   1.31    bouyer 	 }
   1376    1.2    bouyer 
   1377  1.207   thorpej 	if (atac->atac_cap & ATAC_CAP_NOIRQ)
   1378  1.192   thorpej 		ata_c->flags |= AT_POLL;
   1379  1.192   thorpej 	if (ata_c->flags & AT_POLL)
   1380   1.31    bouyer 		xfer->c_flags |= C_POLL;
   1381  1.217    bouyer 	if (ata_c->flags & AT_WAIT)
   1382  1.217    bouyer 		xfer->c_flags |= C_WAIT;
   1383  1.165   thorpej 	xfer->c_drive = drvp->drive;
   1384  1.192   thorpej 	xfer->c_databuf = ata_c->data;
   1385  1.192   thorpej 	xfer->c_bcount = ata_c->bcount;
   1386  1.192   thorpej 	xfer->c_cmd = ata_c;
   1387   1.31    bouyer 	xfer->c_start = __wdccommand_start;
   1388   1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
   1389  1.182    bouyer 	xfer->c_kill_xfer = __wdccommand_kill_xfer;
   1390    1.2    bouyer 
   1391   1.31    bouyer 	s = splbio();
   1392  1.201   thorpej 	ata_exec_xfer(chp, xfer);
   1393   1.31    bouyer #ifdef DIAGNOSTIC
   1394  1.192   thorpej 	if ((ata_c->flags & AT_POLL) != 0 &&
   1395  1.192   thorpej 	    (ata_c->flags & AT_DONE) == 0)
   1396  1.118    provos 		panic("wdc_exec_command: polled command not done");
   1397    1.2    bouyer #endif
   1398  1.192   thorpej 	if (ata_c->flags & AT_DONE) {
   1399  1.193   thorpej 		ret = ATACMD_COMPLETE;
   1400   1.31    bouyer 	} else {
   1401  1.192   thorpej 		if (ata_c->flags & AT_WAIT) {
   1402  1.192   thorpej 			while ((ata_c->flags & AT_DONE) == 0) {
   1403  1.192   thorpej 				tsleep(ata_c, PRIBIO, "wdccmd", 0);
   1404   1.69    bouyer 			}
   1405  1.193   thorpej 			ret = ATACMD_COMPLETE;
   1406   1.31    bouyer 		} else {
   1407  1.193   thorpej 			ret = ATACMD_QUEUED;
   1408    1.2    bouyer 		}
   1409    1.2    bouyer 	}
   1410   1.31    bouyer 	splx(s);
   1411   1.31    bouyer 	return ret;
   1412    1.2    bouyer }
   1413    1.2    bouyer 
   1414  1.167   thorpej static void
   1415  1.205   thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
   1416  1.219     perry {
   1417  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1418  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1419  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1420  1.165   thorpej 	int drive = xfer->c_drive;
   1421  1.230    bouyer 	int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
   1422  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1423   1.31    bouyer 
   1424  1.204   thorpej 	ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
   1425  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
   1426   1.34    bouyer 	    DEBUG_FUNCS);
   1427   1.31    bouyer 
   1428  1.203   thorpej 	if (wdc->select)
   1429  1.169   thorpej 		wdc->select(chp,drive);
   1430  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1431   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1432  1.192   thorpej 	switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1433  1.230    bouyer 	    ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
   1434  1.137    bouyer 	case WDCWAIT_OK:
   1435  1.137    bouyer 		break;
   1436  1.137    bouyer 	case WDCWAIT_TOUT:
   1437  1.192   thorpej 		ata_c->flags |= AT_TIMEOU;
   1438   1.31    bouyer 		__wdccommand_done(chp, xfer);
   1439   1.53    bouyer 		return;
   1440  1.137    bouyer 	case WDCWAIT_THR:
   1441  1.137    bouyer 		return;
   1442   1.31    bouyer 	}
   1443  1.192   thorpej 	if (ata_c->flags & AT_POLL) {
   1444  1.135    bouyer 		/* polled command, disable interrupts */
   1445  1.205   thorpej 		bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1446  1.135    bouyer 		    WDCTL_4BIT | WDCTL_IDS);
   1447  1.135    bouyer 	}
   1448  1.192   thorpej 	wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
   1449  1.192   thorpej 	    ata_c->r_sector, ata_c->r_count, ata_c->r_features);
   1450  1.139    bouyer 
   1451  1.192   thorpej 	if ((ata_c->flags & AT_POLL) == 0) {
   1452  1.205   thorpej 		chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1453  1.192   thorpej 		callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
   1454   1.81   thorpej 		    wdctimeout, chp);
   1455   1.31    bouyer 		return;
   1456    1.2    bouyer 	}
   1457    1.2    bouyer 	/*
   1458   1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1459   1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
   1460    1.2    bouyer 	 */
   1461  1.134   mycroft 	delay(10);	/* 400ns delay */
   1462   1.66    bouyer 	__wdccommand_intr(chp, xfer, 0);
   1463    1.2    bouyer }
   1464    1.2    bouyer 
   1465  1.167   thorpej static int
   1466  1.205   thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
   1467    1.2    bouyer {
   1468  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1469  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1470  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1471  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1472  1.192   thorpej 	int bcount = ata_c->bcount;
   1473  1.192   thorpej 	char *data = ata_c->data;
   1474  1.137    bouyer 	int wflags;
   1475  1.226    bouyer 	int drive_flags;
   1476  1.226    bouyer 
   1477  1.226    bouyer 	if (ata_c->r_command == WDCC_IDENTIFY ||
   1478  1.226    bouyer 	    ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
   1479  1.226    bouyer 		/*
   1480  1.226    bouyer 		 * The IDENTIFY data has been designed as an array of
   1481  1.226    bouyer 		 * u_int16_t, so we can byteswap it on the fly.
   1482  1.226    bouyer 		 * Historically it's what we have always done so keeping it
   1483  1.226    bouyer 		 * here ensure binary backward compatibility.
   1484  1.226    bouyer 		 */
   1485  1.229     tacha 		 drive_flags = DRIVE_NOSTREAM |
   1486  1.229     tacha 				chp->ch_drive[xfer->c_drive].drive_flags;
   1487  1.226    bouyer 	} else {
   1488  1.226    bouyer 		/*
   1489  1.226    bouyer 		 * Other data structure are opaque and should be transfered
   1490  1.226    bouyer 		 * as is.
   1491  1.226    bouyer 		 */
   1492  1.226    bouyer 		drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
   1493  1.226    bouyer 	}
   1494  1.137    bouyer 
   1495  1.192   thorpej 	if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
   1496  1.137    bouyer 		/* both wait and poll, we can tsleep here */
   1497  1.147    bouyer 		wflags = AT_WAIT | AT_POLL;
   1498  1.137    bouyer 	} else {
   1499  1.137    bouyer 		wflags = AT_POLL;
   1500  1.137    bouyer 	}
   1501   1.31    bouyer 
   1502  1.163   thorpej  again:
   1503  1.204   thorpej 	ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
   1504  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive),
   1505  1.165   thorpej 	    DEBUG_INTR);
   1506  1.137    bouyer 	/*
   1507  1.137    bouyer 	 * after a ATAPI_SOFT_RESET, the device will have released the bus.
   1508  1.137    bouyer 	 * Reselect again, it doesn't hurt for others commands, and the time
   1509  1.137    bouyer 	 * penalty for the extra regiter write is acceptable,
   1510  1.137    bouyer 	 * wdc_exec_command() isn't called often (mosly for autoconfig)
   1511  1.137    bouyer 	 */
   1512  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1513  1.165   thorpej 	    WDSD_IBM | (xfer->c_drive << 4));
   1514  1.192   thorpej 	if ((ata_c->flags & AT_XFDONE) != 0) {
   1515  1.114    bouyer 		/*
   1516  1.114    bouyer 		 * We have completed a data xfer. The drive should now be
   1517  1.114    bouyer 		 * in its initial state
   1518  1.114    bouyer 		 */
   1519  1.192   thorpej 		if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
   1520  1.192   thorpej 		    ata_c->r_st_bmask, (irq == 0)  ? ata_c->timeout : 0,
   1521  1.137    bouyer 		    wflags) ==  WDCWAIT_TOUT) {
   1522  1.219     perry 			if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1523  1.114    bouyer 				return 0; /* IRQ was not for us */
   1524  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1525  1.114    bouyer 		}
   1526  1.131   mycroft 		goto out;
   1527  1.114    bouyer 	}
   1528  1.192   thorpej 	if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
   1529  1.192   thorpej 	     (irq == 0)  ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
   1530  1.219     perry 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1531   1.63    bouyer 			return 0; /* IRQ was not for us */
   1532  1.192   thorpej 		ata_c->flags |= AT_TIMEOU;
   1533  1.131   mycroft 		goto out;
   1534    1.2    bouyer 	}
   1535  1.203   thorpej 	if (wdc->irqack)
   1536  1.169   thorpej 		wdc->irqack(chp);
   1537  1.192   thorpej 	if (ata_c->flags & AT_READ) {
   1538  1.131   mycroft 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1539  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1540  1.131   mycroft 			goto out;
   1541  1.131   mycroft 		}
   1542  1.226    bouyer 		wdc->datain_pio(chp, drive_flags, data, bcount);
   1543  1.114    bouyer 		/* at this point the drive should be in its initial state */
   1544  1.192   thorpej 		ata_c->flags |= AT_XFDONE;
   1545  1.234    bouyer 		/*
   1546  1.234    bouyer 		 * XXX checking the status register again here cause some
   1547  1.234    bouyer 		 * hardware to timeout.
   1548  1.234    bouyer 		 */
   1549  1.192   thorpej 	} else if (ata_c->flags & AT_WRITE) {
   1550  1.131   mycroft 		if ((chp->ch_status & WDCS_DRQ) == 0) {
   1551  1.192   thorpej 			ata_c->flags |= AT_TIMEOU;
   1552  1.131   mycroft 			goto out;
   1553  1.131   mycroft 		}
   1554  1.226    bouyer 		wdc->dataout_pio(chp, drive_flags, data, bcount);
   1555  1.192   thorpej 		ata_c->flags |= AT_XFDONE;
   1556  1.192   thorpej 		if ((ata_c->flags & AT_POLL) == 0) {
   1557  1.205   thorpej 			chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
   1558  1.114    bouyer 			callout_reset(&chp->ch_callout,
   1559  1.243    bouyer 			    mstohz(ata_c->timeout), wdctimeout, chp);
   1560  1.114    bouyer 			return 1;
   1561  1.114    bouyer 		} else {
   1562  1.114    bouyer 			goto again;
   1563  1.114    bouyer 		}
   1564    1.2    bouyer 	}
   1565  1.163   thorpej  out:
   1566   1.31    bouyer 	__wdccommand_done(chp, xfer);
   1567   1.31    bouyer 	return 1;
   1568    1.2    bouyer }
   1569    1.2    bouyer 
   1570  1.167   thorpej static void
   1571  1.205   thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
   1572    1.2    bouyer {
   1573  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1574  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1575  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1576  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1577    1.2    bouyer 
   1578  1.233    bouyer 	ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
   1579  1.233    bouyer 	    atac->atac_dev.dv_xname, chp->ch_channel, xfer->c_drive,
   1580  1.233    bouyer 	    ata_c->flags), DEBUG_FUNCS);
   1581   1.70    bouyer 
   1582   1.70    bouyer 
   1583   1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
   1584  1.192   thorpej 		ata_c->flags |= AT_DF;
   1585   1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
   1586  1.192   thorpej 		ata_c->flags |= AT_ERROR;
   1587  1.192   thorpej 		ata_c->r_error = chp->ch_error;
   1588   1.31    bouyer 	}
   1589  1.192   thorpej 	if ((ata_c->flags & AT_READREG) != 0 &&
   1590  1.235   thorpej 	    device_is_active(&atac->atac_dev) &&
   1591  1.192   thorpej 	    (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
   1592  1.205   thorpej 		ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
   1593  1.205   thorpej 		    wdr->cmd_iohs[wd_sdh], 0);
   1594  1.205   thorpej 		ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
   1595  1.205   thorpej 		    wdr->cmd_iohs[wd_seccnt], 0);
   1596  1.205   thorpej 		ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
   1597  1.205   thorpej 		    wdr->cmd_iohs[wd_sector], 0);
   1598  1.221      fvdl 		ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
   1599  1.221      fvdl 		    wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
   1600  1.205   thorpej 		ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
   1601  1.205   thorpej 		    wdr->cmd_iohs[wd_cyl_lo], 0);
   1602  1.205   thorpej 		ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
   1603  1.205   thorpej 		    wdr->cmd_iohs[wd_error], 0);
   1604  1.205   thorpej 		ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
   1605  1.205   thorpej 		    wdr->cmd_iohs[wd_features], 0);
   1606  1.135    bouyer 	}
   1607  1.186    bouyer 	callout_stop(&chp->ch_callout);
   1608  1.187    bouyer 	chp->ch_queue->active_xfer = NULL;
   1609  1.192   thorpej 	if (ata_c->flags & AT_POLL) {
   1610  1.187    bouyer 		/* enable interrupts */
   1611  1.205   thorpej 		bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
   1612  1.187    bouyer 		    WDCTL_4BIT);
   1613  1.187    bouyer 		delay(10); /* some drives need a little delay here */
   1614  1.187    bouyer 	}
   1615  1.187    bouyer 	if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
   1616  1.187    bouyer 		__wdccommand_kill_xfer(chp, xfer, KILL_GONE);
   1617  1.187    bouyer 		chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
   1618  1.187    bouyer 		wakeup(&chp->ch_queue->active_xfer);
   1619  1.219     perry 	} else
   1620  1.187    bouyer 		__wdccommand_done_end(chp, xfer);
   1621  1.182    bouyer }
   1622  1.219     perry 
   1623  1.182    bouyer static void
   1624  1.205   thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
   1625  1.182    bouyer {
   1626  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1627  1.182    bouyer 
   1628  1.192   thorpej 	ata_c->flags |= AT_DONE;
   1629  1.198   thorpej 	ata_free_xfer(chp, xfer);
   1630  1.192   thorpej 	if (ata_c->flags & AT_WAIT)
   1631  1.192   thorpej 		wakeup(ata_c);
   1632  1.192   thorpej 	else if (ata_c->callback)
   1633  1.192   thorpej 		ata_c->callback(ata_c->callback_arg);
   1634  1.202   thorpej 	atastart(chp);
   1635   1.31    bouyer 	return;
   1636    1.2    bouyer }
   1637    1.2    bouyer 
   1638  1.182    bouyer static void
   1639  1.205   thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
   1640  1.182    bouyer     int reason)
   1641  1.182    bouyer {
   1642  1.192   thorpej 	struct ata_command *ata_c = xfer->c_cmd;
   1643  1.182    bouyer 
   1644  1.182    bouyer 	switch (reason) {
   1645  1.182    bouyer 	case KILL_GONE:
   1646  1.192   thorpej 		ata_c->flags |= AT_GONE;
   1647  1.219     perry 		break;
   1648  1.182    bouyer 	case KILL_RESET:
   1649  1.192   thorpej 		ata_c->flags |= AT_RESET;
   1650  1.182    bouyer 		break;
   1651  1.182    bouyer 	default:
   1652  1.182    bouyer 		printf("__wdccommand_kill_xfer: unknown reason %d\n",
   1653  1.182    bouyer 		    reason);
   1654  1.182    bouyer 		panic("__wdccommand_kill_xfer");
   1655  1.182    bouyer 	}
   1656  1.182    bouyer 	__wdccommand_done_end(chp, xfer);
   1657  1.182    bouyer }
   1658  1.182    bouyer 
   1659    1.2    bouyer /*
   1660   1.31    bouyer  * Send a command. The drive should be ready.
   1661    1.2    bouyer  * Assumes interrupts are blocked.
   1662    1.2    bouyer  */
   1663   1.31    bouyer void
   1664  1.205   thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
   1665  1.163   thorpej     u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
   1666  1.178   thorpej     u_int8_t features)
   1667   1.31    bouyer {
   1668  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1669  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1670  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1671  1.163   thorpej 
   1672  1.204   thorpej 	ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
   1673  1.207   thorpej 	    "sector=%d count=%d features=%d\n", atac->atac_dev.dv_xname,
   1674  1.169   thorpej 	    chp->ch_channel, drive, command, cylin, head, sector, count,
   1675  1.178   thorpej 	    features), DEBUG_FUNCS);
   1676   1.31    bouyer 
   1677  1.203   thorpej 	if (wdc->select)
   1678  1.169   thorpej 		wdc->select(chp,drive);
   1679  1.107       dbj 
   1680   1.31    bouyer 	/* Select drive, head, and addressing mode. */
   1681  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1682   1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
   1683  1.177   thorpej 	/* Load parameters into the wd_features register. */
   1684  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1685  1.178   thorpej 	    features);
   1686  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
   1687  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
   1688  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
   1689  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
   1690  1.157      fvdl 	    0, cylin >> 8);
   1691  1.108  christos 
   1692  1.108  christos 	/* Send command. */
   1693  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1694  1.108  christos 	return;
   1695  1.108  christos }
   1696  1.108  christos 
   1697  1.108  christos /*
   1698  1.108  christos  * Send a 48-bit addressing command. The drive should be ready.
   1699  1.108  christos  * Assumes interrupts are blocked.
   1700  1.108  christos  */
   1701  1.108  christos void
   1702  1.205   thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
   1703  1.163   thorpej     u_int64_t blkno, u_int16_t count)
   1704  1.108  christos {
   1705  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1706  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1707  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1708  1.163   thorpej 
   1709  1.204   thorpej 	ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
   1710  1.207   thorpej 	    "count=%d\n", atac->atac_dev.dv_xname,
   1711  1.169   thorpej 	    chp->ch_channel, drive, command, (u_int32_t) blkno, count),
   1712  1.108  christos 	    DEBUG_FUNCS);
   1713  1.108  christos 
   1714  1.203   thorpej 	if (wdc->select)
   1715  1.169   thorpej 		wdc->select(chp,drive);
   1716  1.108  christos 
   1717  1.108  christos 	/* Select drive, head, and addressing mode. */
   1718  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1719  1.108  christos 	    (drive << 4) | WDSD_LBA);
   1720  1.108  christos 
   1721  1.218  rearnsha 	if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
   1722  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1723  1.218  rearnsha 		    0);
   1724  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
   1725  1.218  rearnsha 		    0, count);
   1726  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
   1727  1.218  rearnsha 		    0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
   1728  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1729  1.218  rearnsha 		    0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
   1730  1.218  rearnsha 		bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1731  1.218  rearnsha 		    0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
   1732  1.218  rearnsha 	} else {
   1733  1.218  rearnsha 		/* previous */
   1734  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1735  1.218  rearnsha 		    0);
   1736  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
   1737  1.218  rearnsha 		    0, count >> 8);
   1738  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
   1739  1.218  rearnsha 		    0, blkno >> 24);
   1740  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1741  1.218  rearnsha 		    0, blkno >> 32);
   1742  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1743  1.218  rearnsha 		    0, blkno >> 40);
   1744  1.218  rearnsha 
   1745  1.218  rearnsha 		/* current */
   1746  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
   1747  1.218  rearnsha 		    0);
   1748  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
   1749  1.218  rearnsha 		    count);
   1750  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
   1751  1.218  rearnsha 		    blkno);
   1752  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
   1753  1.218  rearnsha 		    0, blkno >> 8);
   1754  1.218  rearnsha 		bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
   1755  1.218  rearnsha 		    0, blkno >> 16);
   1756  1.218  rearnsha 	}
   1757    1.2    bouyer 
   1758   1.31    bouyer 	/* Send command. */
   1759  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1760   1.31    bouyer 	return;
   1761    1.2    bouyer }
   1762    1.2    bouyer 
   1763    1.2    bouyer /*
   1764   1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1765   1.31    bouyer  * tested by the caller.
   1766    1.2    bouyer  */
   1767   1.31    bouyer void
   1768  1.205   thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
   1769    1.2    bouyer {
   1770  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1771  1.207   thorpej 	struct wdc_softc *wdc = CHAN_TO_WDC(chp);
   1772  1.205   thorpej 	struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
   1773    1.2    bouyer 
   1774  1.204   thorpej 	ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1775  1.207   thorpej 	    atac->atac_dev.dv_xname, chp->ch_channel, drive, command),
   1776   1.31    bouyer 	    DEBUG_FUNCS);
   1777  1.107       dbj 
   1778  1.203   thorpej 	if (wdc->select)
   1779  1.169   thorpej 		wdc->select(chp,drive);
   1780    1.2    bouyer 
   1781   1.31    bouyer 	/* Select drive. */
   1782  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
   1783   1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1784    1.2    bouyer 
   1785  1.205   thorpej 	bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
   1786   1.31    bouyer }
   1787    1.2    bouyer 
   1788   1.31    bouyer static void
   1789  1.222  christos __wdcerror(struct ata_channel *chp, const char *msg)
   1790    1.2    bouyer {
   1791  1.207   thorpej 	struct atac_softc *atac = chp->ch_atac;
   1792  1.217    bouyer 	struct ata_xfer *xfer = chp->ch_queue->active_xfer;
   1793   1.88       mrg 
   1794    1.2    bouyer 	if (xfer == NULL)
   1795  1.207   thorpej 		printf("%s:%d: %s\n", atac->atac_dev.dv_xname, chp->ch_channel,
   1796   1.31    bouyer 		    msg);
   1797    1.2    bouyer 	else
   1798  1.207   thorpej 		printf("%s:%d:%d: %s\n", atac->atac_dev.dv_xname,
   1799  1.169   thorpej 		    chp->ch_channel, xfer->c_drive, msg);
   1800    1.2    bouyer }
   1801    1.2    bouyer 
   1802  1.219     perry /*
   1803    1.2    bouyer  * the bit bucket
   1804    1.2    bouyer  */
   1805    1.2    bouyer void
   1806  1.205   thorpej wdcbit_bucket(struct ata_channel *chp, int size)
   1807    1.2    bouyer {
   1808  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1809    1.2    bouyer 
   1810   1.12       cgd 	for (; size >= 2; size -= 2)
   1811  1.205   thorpej 		(void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
   1812   1.12       cgd 	if (size)
   1813  1.205   thorpej 		(void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
   1814   1.44   thorpej }
   1815   1.44   thorpej 
   1816  1.213   thorpej static void
   1817  1.222  christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
   1818  1.190   mycroft {
   1819  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1820  1.190   mycroft 
   1821  1.244    martin #ifndef __NO_STRICT_ALIGNMENT
   1822  1.244    martin 	if ((uintptr_t)bf & 1)
   1823  1.244    martin 		goto unaligned;
   1824  1.244    martin 	if ((flags & DRIVE_CAP32) && ((uintptr_t)bf & 3))
   1825  1.244    martin 		goto unaligned;
   1826  1.244    martin #endif
   1827  1.244    martin 
   1828  1.190   mycroft 	if (flags & DRIVE_NOSTREAM) {
   1829  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1830  1.205   thorpej 			bus_space_read_multi_4(wdr->data32iot,
   1831  1.222  christos 			    wdr->data32ioh, 0, bf, len >> 2);
   1832  1.222  christos 			bf = (char *)bf + (len & ~3);
   1833  1.190   mycroft 			len &= 3;
   1834  1.190   mycroft 		}
   1835  1.190   mycroft 		if (len) {
   1836  1.205   thorpej 			bus_space_read_multi_2(wdr->cmd_iot,
   1837  1.222  christos 			    wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
   1838  1.190   mycroft 		}
   1839  1.190   mycroft 	} else {
   1840  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1841  1.205   thorpej 			bus_space_read_multi_stream_4(wdr->data32iot,
   1842  1.222  christos 			    wdr->data32ioh, 0, bf, len >> 2);
   1843  1.222  christos 			bf = (char *)bf + (len & ~3);
   1844  1.190   mycroft 			len &= 3;
   1845  1.190   mycroft 		}
   1846  1.190   mycroft 		if (len) {
   1847  1.205   thorpej 			bus_space_read_multi_stream_2(wdr->cmd_iot,
   1848  1.222  christos 			    wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
   1849  1.190   mycroft 		}
   1850  1.190   mycroft 	}
   1851  1.244    martin 	return;
   1852  1.244    martin 
   1853  1.244    martin #ifndef __NO_STRICT_ALIGNMENT
   1854  1.244    martin unaligned:
   1855  1.245    bouyer 	if (flags & DRIVE_NOSTREAM) {
   1856  1.245    bouyer 		if (flags & DRIVE_CAP32) {
   1857  1.245    bouyer 			while (len > 3) {
   1858  1.245    bouyer 				uint32_t val;
   1859  1.245    bouyer 
   1860  1.245    bouyer 				val = bus_space_read_4(wdr->data32iot,
   1861  1.245    bouyer 				    wdr->data32ioh, 0);
   1862  1.245    bouyer 				memcpy(bf, &val, 4);
   1863  1.245    bouyer 				bf = (char *)bf + 4;
   1864  1.245    bouyer 				len -= 4;
   1865  1.245    bouyer 			}
   1866  1.245    bouyer 		}
   1867  1.245    bouyer 		while (len > 1) {
   1868  1.245    bouyer 			uint16_t val;
   1869  1.245    bouyer 
   1870  1.245    bouyer 			val = bus_space_read_2(wdr->cmd_iot,
   1871  1.245    bouyer 			    wdr->cmd_iohs[wd_data], 0);
   1872  1.245    bouyer 			memcpy(bf, &val, 2);
   1873  1.245    bouyer 			bf = (char *)bf + 2;
   1874  1.245    bouyer 			len -= 2;
   1875  1.245    bouyer 		}
   1876  1.245    bouyer 	} else {
   1877  1.245    bouyer 		if (flags & DRIVE_CAP32) {
   1878  1.245    bouyer 			while (len > 3) {
   1879  1.245    bouyer 				uint32_t val;
   1880  1.244    martin 
   1881  1.245    bouyer 				val = bus_space_read_stream_4(wdr->data32iot,
   1882  1.245    bouyer 				    wdr->data32ioh, 0);
   1883  1.245    bouyer 				memcpy(bf, &val, 4);
   1884  1.245    bouyer 				bf = (char *)bf + 4;
   1885  1.245    bouyer 				len -= 4;
   1886  1.245    bouyer 			}
   1887  1.245    bouyer 		}
   1888  1.245    bouyer 		while (len > 1) {
   1889  1.245    bouyer 			uint16_t val;
   1890  1.245    bouyer 
   1891  1.245    bouyer 			val = bus_space_read_stream_2(wdr->cmd_iot,
   1892  1.244    martin 			    wdr->cmd_iohs[wd_data], 0);
   1893  1.245    bouyer 			memcpy(bf, &val, 2);
   1894  1.245    bouyer 			bf = (char *)bf + 2;
   1895  1.245    bouyer 			len -= 2;
   1896  1.244    martin 		}
   1897  1.244    martin 	}
   1898  1.244    martin #endif
   1899  1.190   mycroft }
   1900  1.190   mycroft 
   1901  1.213   thorpej static void
   1902  1.222  christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
   1903  1.190   mycroft {
   1904  1.207   thorpej 	struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
   1905  1.190   mycroft 
   1906  1.244    martin #ifndef __NO_STRICT_ALIGNMENT
   1907  1.244    martin 	if ((uintptr_t)bf & 1)
   1908  1.244    martin 		goto unaligned;
   1909  1.244    martin 	if ((flags & DRIVE_CAP32) && ((uintptr_t)bf & 3))
   1910  1.244    martin 		goto unaligned;
   1911  1.244    martin #endif
   1912  1.244    martin 
   1913  1.190   mycroft 	if (flags & DRIVE_NOSTREAM) {
   1914  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1915  1.205   thorpej 			bus_space_write_multi_4(wdr->data32iot,
   1916  1.222  christos 			    wdr->data32ioh, 0, bf, len >> 2);
   1917  1.222  christos 			bf = (char *)bf + (len & ~3);
   1918  1.190   mycroft 			len &= 3;
   1919  1.190   mycroft 		}
   1920  1.190   mycroft 		if (len) {
   1921  1.205   thorpej 			bus_space_write_multi_2(wdr->cmd_iot,
   1922  1.222  christos 			    wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
   1923  1.190   mycroft 		}
   1924  1.190   mycroft 	} else {
   1925  1.190   mycroft 		if (flags & DRIVE_CAP32) {
   1926  1.205   thorpej 			bus_space_write_multi_stream_4(wdr->data32iot,
   1927  1.222  christos 			    wdr->data32ioh, 0, bf, len >> 2);
   1928  1.222  christos 			bf = (char *)bf + (len & ~3);
   1929  1.190   mycroft 			len &= 3;
   1930  1.190   mycroft 		}
   1931  1.190   mycroft 		if (len) {
   1932  1.205   thorpej 			bus_space_write_multi_stream_2(wdr->cmd_iot,
   1933  1.222  christos 			    wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
   1934  1.190   mycroft 		}
   1935  1.190   mycroft 	}
   1936  1.244    martin 	return;
   1937  1.244    martin 
   1938  1.244    martin #ifndef __NO_STRICT_ALIGNMENT
   1939  1.244    martin unaligned:
   1940  1.245    bouyer 	if (flags & DRIVE_NOSTREAM) {
   1941  1.245    bouyer 		if (flags & DRIVE_CAP32) {
   1942  1.245    bouyer 			while (len > 3) {
   1943  1.245    bouyer 				uint32_t val;
   1944  1.244    martin 
   1945  1.245    bouyer 				memcpy(&val, bf, 4);
   1946  1.245    bouyer 				bus_space_write_4(wdr->data32iot,
   1947  1.245    bouyer 				    wdr->data32ioh, 0, val);
   1948  1.245    bouyer 				bf = (char *)bf + 4;
   1949  1.245    bouyer 				len -= 4;
   1950  1.245    bouyer 			}
   1951  1.245    bouyer 		}
   1952  1.245    bouyer 		while (len > 1) {
   1953  1.245    bouyer 			uint16_t val;
   1954  1.245    bouyer 
   1955  1.245    bouyer 			memcpy(&val, bf, 2);
   1956  1.245    bouyer 			bus_space_write_2(wdr->cmd_iot,
   1957  1.244    martin 			    wdr->cmd_iohs[wd_data], 0, val);
   1958  1.245    bouyer 			bf = (char *)bf + 2;
   1959  1.245    bouyer 			len -= 2;
   1960  1.244    martin 		}
   1961  1.245    bouyer 	} else {
   1962  1.245    bouyer 		if (flags & DRIVE_CAP32) {
   1963  1.245    bouyer 			while (len > 3) {
   1964  1.245    bouyer 				uint32_t val;
   1965  1.245    bouyer 
   1966  1.245    bouyer 				memcpy(&val, bf, 4);
   1967  1.245    bouyer 				bus_space_write_stream_4(wdr->data32iot,
   1968  1.245    bouyer 				    wdr->data32ioh, 0, val);
   1969  1.245    bouyer 				bf = (char *)bf + 4;
   1970  1.245    bouyer 				len -= 4;
   1971  1.245    bouyer 			}
   1972  1.245    bouyer 		}
   1973  1.245    bouyer 		while (len > 1) {
   1974  1.245    bouyer 			uint16_t val;
   1975  1.244    martin 
   1976  1.245    bouyer 			memcpy(&val, bf, 2);
   1977  1.245    bouyer 			bus_space_write_stream_2(wdr->cmd_iot,
   1978  1.245    bouyer 			    wdr->cmd_iohs[wd_data], 0, val);
   1979  1.245    bouyer 			bf = (char *)bf + 2;
   1980  1.245    bouyer 			len -= 2;
   1981  1.245    bouyer 		}
   1982  1.244    martin 	}
   1983  1.244    martin #endif
   1984  1.190   mycroft }
   1985