wdc.c revision 1.261 1 1.261 snj /* $NetBSD: wdc.c,v 1.261 2010/03/28 20:46:18 snj Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer *
15 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.31 bouyer */
26 1.2 bouyer
27 1.27 mycroft /*-
28 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
29 1.27 mycroft * All rights reserved.
30 1.2 bouyer *
31 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
32 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
33 1.12 cgd *
34 1.2 bouyer * Redistribution and use in source and binary forms, with or without
35 1.2 bouyer * modification, are permitted provided that the following conditions
36 1.2 bouyer * are met:
37 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
38 1.2 bouyer * notice, this list of conditions and the following disclaimer.
39 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
40 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
41 1.2 bouyer * documentation and/or other materials provided with the distribution.
42 1.2 bouyer *
43 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
44 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
45 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
46 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
47 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
48 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
49 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
50 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
51 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
52 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
53 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
54 1.2 bouyer */
55 1.2 bouyer
56 1.12 cgd /*
57 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
58 1.12 cgd */
59 1.100 lukem
60 1.100 lukem #include <sys/cdefs.h>
61 1.261 snj __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.261 2010/03/28 20:46:18 snj Exp $");
62 1.12 cgd
63 1.247 dyoung #include "opt_ata.h"
64 1.31 bouyer
65 1.2 bouyer #include <sys/param.h>
66 1.2 bouyer #include <sys/systm.h>
67 1.2 bouyer #include <sys/kernel.h>
68 1.2 bouyer #include <sys/conf.h>
69 1.2 bouyer #include <sys/buf.h>
70 1.31 bouyer #include <sys/device.h>
71 1.2 bouyer #include <sys/malloc.h>
72 1.2 bouyer #include <sys/syslog.h>
73 1.2 bouyer #include <sys/proc.h>
74 1.2 bouyer
75 1.249 ad #include <sys/intr.h>
76 1.249 ad #include <sys/bus.h>
77 1.2 bouyer
78 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
79 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
80 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
81 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
82 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
83 1.246 sborrill #define bus_space_read_stream_2 bus_space_read_2
84 1.246 sborrill #define bus_space_read_stream_4 bus_space_read_4
85 1.246 sborrill #define bus_space_write_stream_2 bus_space_write_2
86 1.246 sborrill #define bus_space_write_stream_4 bus_space_write_4
87 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
88 1.16 sakamoto
89 1.103 bouyer #include <dev/ata/atavar.h>
90 1.31 bouyer #include <dev/ata/atareg.h>
91 1.239 bouyer #include <dev/ata/satareg.h>
92 1.239 bouyer #include <dev/ata/satavar.h>
93 1.12 cgd #include <dev/ic/wdcreg.h>
94 1.12 cgd #include <dev/ic/wdcvar.h>
95 1.31 bouyer
96 1.137 bouyer #include "locators.h"
97 1.137 bouyer
98 1.2 bouyer #include "atapibus.h"
99 1.106 bouyer #include "wd.h"
100 1.240 bouyer #include "sata.h"
101 1.2 bouyer
102 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
103 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
104 1.2 bouyer #if 0
105 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
106 1.2 bouyer #define WDCNDELAY_DEBUG 50
107 1.2 bouyer #endif
108 1.2 bouyer
109 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
110 1.219 perry #define WDCDELAY_POLL 1 /* ms */
111 1.137 bouyer
112 1.137 bouyer /* timeout for the control commands */
113 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
114 1.137 bouyer
115 1.224 bouyer /*
116 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
117 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
118 1.261 snj * wait that much at boot time, and 5s seems to be enough.
119 1.224 bouyer */
120 1.224 bouyer #define WDC_PROBE_WAIT 5
121 1.224 bouyer
122 1.224 bouyer
123 1.106 bouyer #if NWD > 0
124 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
125 1.106 bouyer #else
126 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
127 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
128 1.106 bouyer SCSIPI_BUSTYPE_ATA,
129 1.214 enami NULL, /* wdc_ata_bio */
130 1.214 enami NULL, /* wdc_reset_drive */
131 1.214 enami wdc_reset_channel,
132 1.214 enami wdc_exec_command,
133 1.214 enami NULL, /* ata_get_params */
134 1.214 enami NULL, /* wdc_ata_addref */
135 1.214 enami NULL, /* wdc_ata_delref */
136 1.214 enami NULL /* ata_kill_pending */
137 1.106 bouyer };
138 1.106 bouyer #endif
139 1.102 bouyer
140 1.213 thorpej /* Flags to wdcreset(). */
141 1.213 thorpej #define RESET_POLL 1
142 1.213 thorpej #define RESET_SLEEP 0 /* wdcreset() will use tsleep() */
143 1.213 thorpej
144 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
145 1.213 thorpej static int wdcreset(struct ata_channel *, int);
146 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
147 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
148 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
149 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
150 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
151 1.182 bouyer struct ata_xfer *, int);
152 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
153 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
154 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
155 1.31 bouyer
156 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
157 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
158 1.213 thorpej
159 1.31 bouyer #define DEBUG_INTR 0x01
160 1.31 bouyer #define DEBUG_XFERS 0x02
161 1.31 bouyer #define DEBUG_STATUS 0x04
162 1.31 bouyer #define DEBUG_FUNCS 0x08
163 1.31 bouyer #define DEBUG_PROBE 0x10
164 1.74 enami #define DEBUG_DETACH 0x20
165 1.87 bouyer #define DEBUG_DELAY 0x40
166 1.204 thorpej #ifdef ATADEBUG
167 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
168 1.31 bouyer int wdc_nxfer = 0;
169 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
170 1.2 bouyer #else
171 1.204 thorpej #define ATADEBUG_PRINT(args, level)
172 1.2 bouyer #endif
173 1.2 bouyer
174 1.162 thorpej /*
175 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
176 1.176 thorpej */
177 1.176 thorpej void
178 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
179 1.176 thorpej {
180 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
181 1.176 thorpej
182 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
183 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
184 1.205 thorpej }
185 1.205 thorpej
186 1.205 thorpej /*
187 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
188 1.205 thorpej */
189 1.205 thorpej void
190 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
191 1.205 thorpej {
192 1.205 thorpej
193 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
194 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
195 1.176 thorpej }
196 1.176 thorpej
197 1.240 bouyer #if NSATA > 0
198 1.239 bouyer /*
199 1.239 bouyer * probe drives on SATA controllers with standard SATA registers:
200 1.239 bouyer * bring the PHYs online, read the drive signature and set drive flags
201 1.239 bouyer * appropriately.
202 1.239 bouyer */
203 1.239 bouyer void
204 1.239 bouyer wdc_sataprobe(struct ata_channel *chp)
205 1.239 bouyer {
206 1.239 bouyer struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
207 1.258 sborrill uint8_t st = 0, sc, sn, cl, ch;
208 1.239 bouyer int i, s;
209 1.239 bouyer
210 1.239 bouyer /* XXX This should be done by other code. */
211 1.239 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
212 1.239 bouyer chp->ch_drive[i].chnl_softc = chp;
213 1.239 bouyer chp->ch_drive[i].drive = i;
214 1.239 bouyer }
215 1.239 bouyer
216 1.242 bouyer /* reset the PHY and bring online */
217 1.242 bouyer switch (sata_reset_interface(chp, wdr->sata_iot, wdr->sata_control,
218 1.242 bouyer wdr->sata_status)) {
219 1.239 bouyer case SStatus_DET_DEV:
220 1.258 sborrill /* wait 5s for BSY to clear */
221 1.258 sborrill for (i = 0; i < WDC_PROBE_WAIT * hz; i++) {
222 1.258 sborrill bus_space_write_1(wdr->cmd_iot,
223 1.258 sborrill wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
224 1.258 sborrill delay(10); /* 400ns delay */
225 1.258 sborrill st = bus_space_read_1(wdr->cmd_iot,
226 1.258 sborrill wdr->cmd_iohs[wd_status], 0);
227 1.258 sborrill if ((st & WDCS_BSY) == 0)
228 1.258 sborrill break;
229 1.258 sborrill tsleep(&chp, PRIBIO, "sataprb", 1);
230 1.258 sborrill }
231 1.258 sborrill if (i == WDC_PROBE_WAIT * hz)
232 1.258 sborrill aprint_error_dev(chp->ch_atac->atac_dev,
233 1.258 sborrill "BSY never cleared, status 0x%02x\n", st);
234 1.258 sborrill sc = bus_space_read_1(wdr->cmd_iot,
235 1.239 bouyer wdr->cmd_iohs[wd_seccnt], 0);
236 1.258 sborrill sn = bus_space_read_1(wdr->cmd_iot,
237 1.239 bouyer wdr->cmd_iohs[wd_sector], 0);
238 1.258 sborrill cl = bus_space_read_1(wdr->cmd_iot,
239 1.239 bouyer wdr->cmd_iohs[wd_cyl_lo], 0);
240 1.258 sborrill ch = bus_space_read_1(wdr->cmd_iot,
241 1.239 bouyer wdr->cmd_iohs[wd_cyl_hi], 0);
242 1.258 sborrill ATADEBUG_PRINT(("%s: port %d: sc=0x%x sn=0x%x "
243 1.239 bouyer "cl=0x%x ch=0x%x\n",
244 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
245 1.258 sborrill sc, sn, cl, ch), DEBUG_PROBE);
246 1.239 bouyer /*
247 1.258 sborrill * sc and sn are supposed to be 0x1 for ATAPI, but in some
248 1.239 bouyer * cases we get wrong values here, so ignore it.
249 1.239 bouyer */
250 1.239 bouyer s = splbio();
251 1.239 bouyer if (cl == 0x14 && ch == 0xeb)
252 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATAPI;
253 1.239 bouyer else
254 1.239 bouyer chp->ch_drive[0].drive_flags |= DRIVE_ATA;
255 1.239 bouyer splx(s);
256 1.239 bouyer
257 1.241 bouyer /*
258 1.241 bouyer * issue a reset in case only the interface part of the drive
259 1.241 bouyer * is up
260 1.241 bouyer */
261 1.241 bouyer if (wdcreset(chp, RESET_SLEEP) != 0)
262 1.241 bouyer chp->ch_drive[0].drive_flags = 0;
263 1.239 bouyer break;
264 1.239 bouyer
265 1.239 bouyer default:
266 1.242 bouyer break;
267 1.239 bouyer }
268 1.239 bouyer }
269 1.240 bouyer #endif /* NSATA > 0 */
270 1.239 bouyer
271 1.239 bouyer
272 1.162 thorpej /* Test to see controller with at last one attached drive is there.
273 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
274 1.162 thorpej * 0x02 for drive 1).
275 1.162 thorpej * Logic:
276 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
277 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
278 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
279 1.162 thorpej * If no drive at all -> return.
280 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
281 1.162 thorpej * If timeout -> return.
282 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
283 1.162 thorpej * - try an ATA command on the master.
284 1.162 thorpej */
285 1.137 bouyer
286 1.239 bouyer void
287 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
288 1.137 bouyer {
289 1.257 pooka struct ataparams params; /* XXX: large struct */
290 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
291 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
292 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
293 1.145 christos u_int8_t st0 = 0, st1 = 0;
294 1.232 bouyer int i, j, error, s;
295 1.137 bouyer
296 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
297 1.164 thorpej /* No drives, abort the attach here. */
298 1.164 thorpej return;
299 1.161 thorpej }
300 1.137 bouyer
301 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
302 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
303 1.174 bouyer if (chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
304 1.207 thorpej if (wdc->select)
305 1.174 bouyer wdc->select(chp,0);
306 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
307 1.174 bouyer 0, WDSD_IBM);
308 1.174 bouyer delay(10); /* 400ns delay */
309 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
310 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
311 1.174 bouyer }
312 1.219 perry
313 1.174 bouyer if (chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD)) {
314 1.207 thorpej if (wdc->select)
315 1.174 bouyer wdc->select(chp,1);
316 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
317 1.174 bouyer 0, WDSD_IBM | 0x10);
318 1.174 bouyer delay(10); /* 400ns delay */
319 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
320 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
321 1.174 bouyer }
322 1.219 perry
323 1.137 bouyer if (((chp->ch_drive[0].drive_flags & (DRIVE_ATA|DRIVE_OLD))
324 1.137 bouyer == 0 ||
325 1.137 bouyer (st0 & WDCS_DRDY)) &&
326 1.137 bouyer ((chp->ch_drive[1].drive_flags & (DRIVE_ATA|DRIVE_OLD))
327 1.137 bouyer == 0 ||
328 1.137 bouyer (st1 & WDCS_DRDY)))
329 1.137 bouyer break;
330 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
331 1.137 bouyer }
332 1.212 thorpej s = splbio();
333 1.137 bouyer if ((st0 & WDCS_DRDY) == 0)
334 1.137 bouyer chp->ch_drive[0].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
335 1.137 bouyer if ((st1 & WDCS_DRDY) == 0)
336 1.137 bouyer chp->ch_drive[1].drive_flags &= ~(DRIVE_ATA|DRIVE_OLD);
337 1.212 thorpej splx(s);
338 1.137 bouyer
339 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
340 1.253 cube device_xname(atac->atac_dev),
341 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
342 1.137 bouyer
343 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
344 1.137 bouyer delay(5000);
345 1.137 bouyer
346 1.232 bouyer for (i = 0; i < chp->ch_ndrive; i++) {
347 1.171 thorpej /* XXX This should be done by other code. */
348 1.137 bouyer chp->ch_drive[i].chnl_softc = chp;
349 1.137 bouyer chp->ch_drive[i].drive = i;
350 1.171 thorpej
351 1.238 itohy #if NATA_DMA
352 1.137 bouyer /*
353 1.137 bouyer * Init error counter so that an error withing the first xfers
354 1.137 bouyer * will trigger a downgrade
355 1.137 bouyer */
356 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
357 1.238 itohy #endif
358 1.137 bouyer
359 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
360 1.207 thorpej if ((atac->atac_cap &
361 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
362 1.212 thorpej s = splbio();
363 1.137 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
364 1.212 thorpej splx(s);
365 1.212 thorpej }
366 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
367 1.137 bouyer continue;
368 1.137 bouyer
369 1.144 briggs /* Shortcut in case we've been shutdown */
370 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
371 1.164 thorpej return;
372 1.144 briggs
373 1.216 bouyer /*
374 1.216 bouyer * Issue an identify, to try to detect ghosts.
375 1.216 bouyer * Note that we can't use interrupts here, because if there
376 1.216 bouyer * is no devices, we will get a command aborted without
377 1.216 bouyer * interrupts.
378 1.216 bouyer */
379 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
380 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
381 1.137 bouyer if (error != CMD_OK) {
382 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
383 1.144 briggs
384 1.144 briggs /* Shortcut in case we've been shutdown */
385 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
386 1.164 thorpej return;
387 1.144 briggs
388 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
389 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
390 1.137 bouyer }
391 1.137 bouyer if (error == CMD_OK) {
392 1.152 wiz /* If IDENTIFY succeeded, this is not an OLD ctrl */
393 1.212 thorpej s = splbio();
394 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
395 1.232 bouyer chp->ch_drive[j].drive_flags &= ~DRIVE_OLD;
396 1.212 thorpej splx(s);
397 1.137 bouyer } else {
398 1.212 thorpej s = splbio();
399 1.155 bouyer chp->ch_drive[i].drive_flags &=
400 1.137 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
401 1.212 thorpej splx(s);
402 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
403 1.253 cube device_xname(atac->atac_dev),
404 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
405 1.137 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
406 1.137 bouyer continue;
407 1.137 bouyer /*
408 1.137 bouyer * Pre-ATA drive ?
409 1.137 bouyer * Test registers writability (Error register not
410 1.137 bouyer * writable, but cyllo is), then try an ATA command.
411 1.137 bouyer */
412 1.203 thorpej if (wdc->select)
413 1.169 thorpej wdc->select(chp,i);
414 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
415 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
416 1.137 bouyer delay(10); /* 400ns delay */
417 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
418 1.157 fvdl 0, 0x58);
419 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
420 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
421 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
422 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
423 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
424 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
425 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
426 1.137 bouyer "writability failed\n",
427 1.253 cube device_xname(atac->atac_dev),
428 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
429 1.212 thorpej s = splbio();
430 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
431 1.212 thorpej splx(s);
432 1.155 bouyer continue;
433 1.137 bouyer }
434 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
435 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
436 1.253 cube device_xname(atac->atac_dev),
437 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
438 1.212 thorpej s = splbio();
439 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
440 1.212 thorpej splx(s);
441 1.137 bouyer continue;
442 1.137 bouyer }
443 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
444 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
445 1.137 bouyer delay(10); /* 400ns delay */
446 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
447 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
448 1.253 cube device_xname(atac->atac_dev),
449 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
450 1.212 thorpej s = splbio();
451 1.137 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
452 1.212 thorpej splx(s);
453 1.155 bouyer } else {
454 1.212 thorpej s = splbio();
455 1.232 bouyer for (j = 0; j < chp->ch_ndrive; j++)
456 1.232 bouyer chp->ch_drive[j].drive_flags &=
457 1.232 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
458 1.212 thorpej splx(s);
459 1.137 bouyer }
460 1.137 bouyer }
461 1.137 bouyer }
462 1.164 thorpej }
463 1.164 thorpej
464 1.2 bouyer int
465 1.205 thorpej wdcprobe(struct ata_channel *chp)
466 1.12 cgd {
467 1.228 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
468 1.227 bouyer /* default reset method */
469 1.227 bouyer if (wdc->reset == NULL)
470 1.227 bouyer wdc->reset = wdc_do_reset;
471 1.163 thorpej
472 1.163 thorpej return (wdcprobe1(chp, 1));
473 1.137 bouyer }
474 1.137 bouyer
475 1.167 thorpej static int
476 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
477 1.137 bouyer {
478 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
479 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
480 1.224 bouyer u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
481 1.31 bouyer u_int8_t ret_value = 0x03;
482 1.31 bouyer u_int8_t drive;
483 1.156 bouyer int s;
484 1.247 dyoung /* XXX if poll, wdc_probe_count is 0. */
485 1.224 bouyer int wdc_probe_count =
486 1.247 dyoung poll ? (WDC_PROBE_WAIT / WDCDELAY)
487 1.247 dyoung : (WDC_PROBE_WAIT * hz);
488 1.31 bouyer
489 1.31 bouyer /*
490 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
491 1.31 bouyer */
492 1.31 bouyer
493 1.174 bouyer s = splbio();
494 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
495 1.224 bouyer while (wdc_probe_count-- > 0) {
496 1.224 bouyer if (wdc->select)
497 1.224 bouyer wdc->select(chp,0);
498 1.107 dbj
499 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
500 1.224 bouyer 0, WDSD_IBM);
501 1.224 bouyer delay(10); /* 400ns delay */
502 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
503 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
504 1.137 bouyer
505 1.224 bouyer if (wdc->select)
506 1.224 bouyer wdc->select(chp,1);
507 1.219 perry
508 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
509 1.224 bouyer 0, WDSD_IBM | 0x10);
510 1.224 bouyer delay(10); /* 400ns delay */
511 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
512 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
513 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
514 1.224 bouyer break;
515 1.224 bouyer }
516 1.43 kenh
517 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
518 1.253 cube device_xname(chp->ch_atac->atac_dev),
519 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
520 1.43 kenh
521 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
522 1.43 kenh ret_value &= ~0x01;
523 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
524 1.43 kenh ret_value &= ~0x02;
525 1.125 mycroft /* Register writability test, drive 0. */
526 1.125 mycroft if (ret_value & 0x01) {
527 1.207 thorpej if (wdc->select)
528 1.169 thorpej wdc->select(chp,0);
529 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
530 1.157 fvdl 0, WDSD_IBM);
531 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
532 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
533 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
534 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
535 1.174 bouyer if (cl != 0x02) {
536 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
537 1.174 bouyer "got 0x%x != 0x02\n",
538 1.253 cube device_xname(chp->ch_atac->atac_dev),
539 1.174 bouyer chp->ch_channel, cl),
540 1.174 bouyer DEBUG_PROBE);
541 1.125 mycroft ret_value &= ~0x01;
542 1.174 bouyer }
543 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
544 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
545 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
546 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
547 1.174 bouyer if (cl != 0x01) {
548 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
549 1.174 bouyer "got 0x%x != 0x01\n",
550 1.253 cube device_xname(chp->ch_atac->atac_dev),
551 1.174 bouyer chp->ch_channel, cl),
552 1.174 bouyer DEBUG_PROBE);
553 1.125 mycroft ret_value &= ~0x01;
554 1.174 bouyer }
555 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
556 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
557 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
558 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
559 1.174 bouyer if (cl != 0x01) {
560 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
561 1.174 bouyer "got 0x%x != 0x01\n",
562 1.253 cube device_xname(chp->ch_atac->atac_dev),
563 1.174 bouyer chp->ch_channel, cl),
564 1.174 bouyer DEBUG_PROBE);
565 1.125 mycroft ret_value &= ~0x01;
566 1.174 bouyer }
567 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
568 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
569 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
570 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
571 1.174 bouyer if (cl != 0x02) {
572 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
573 1.174 bouyer "got 0x%x != 0x02\n",
574 1.253 cube device_xname(chp->ch_atac->atac_dev),
575 1.174 bouyer chp->ch_channel, cl),
576 1.174 bouyer DEBUG_PROBE);
577 1.125 mycroft ret_value &= ~0x01;
578 1.174 bouyer }
579 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
580 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
581 1.174 bouyer if (cl != 0x01) {
582 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
583 1.174 bouyer "got 0x%x != 0x01\n",
584 1.253 cube device_xname(chp->ch_atac->atac_dev),
585 1.174 bouyer chp->ch_channel, cl),
586 1.174 bouyer DEBUG_PROBE);
587 1.131 mycroft ret_value &= ~0x01;
588 1.174 bouyer }
589 1.125 mycroft }
590 1.125 mycroft /* Register writability test, drive 1. */
591 1.125 mycroft if (ret_value & 0x02) {
592 1.207 thorpej if (wdc->select)
593 1.169 thorpej wdc->select(chp,1);
594 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
595 1.157 fvdl 0, WDSD_IBM | 0x10);
596 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
597 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
598 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
599 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
600 1.174 bouyer if (cl != 0x02) {
601 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
602 1.174 bouyer "got 0x%x != 0x02\n",
603 1.253 cube device_xname(chp->ch_atac->atac_dev),
604 1.174 bouyer chp->ch_channel, cl),
605 1.174 bouyer DEBUG_PROBE);
606 1.125 mycroft ret_value &= ~0x02;
607 1.174 bouyer }
608 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
609 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
610 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
611 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
612 1.174 bouyer if (cl != 0x01) {
613 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
614 1.174 bouyer "got 0x%x != 0x01\n",
615 1.253 cube device_xname(chp->ch_atac->atac_dev),
616 1.174 bouyer chp->ch_channel, cl),
617 1.174 bouyer DEBUG_PROBE);
618 1.125 mycroft ret_value &= ~0x02;
619 1.174 bouyer }
620 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
621 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
622 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
623 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
624 1.174 bouyer if (cl != 0x01) {
625 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
626 1.174 bouyer "got 0x%x != 0x01\n",
627 1.253 cube device_xname(chp->ch_atac->atac_dev),
628 1.174 bouyer chp->ch_channel, cl),
629 1.174 bouyer DEBUG_PROBE);
630 1.125 mycroft ret_value &= ~0x02;
631 1.174 bouyer }
632 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
633 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
634 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
635 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
636 1.174 bouyer if (cl != 0x02) {
637 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
638 1.174 bouyer "got 0x%x != 0x02\n",
639 1.253 cube device_xname(chp->ch_atac->atac_dev),
640 1.174 bouyer chp->ch_channel, cl),
641 1.174 bouyer DEBUG_PROBE);
642 1.125 mycroft ret_value &= ~0x02;
643 1.174 bouyer }
644 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
645 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
646 1.174 bouyer if (cl != 0x01) {
647 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
648 1.174 bouyer "got 0x%x != 0x01\n",
649 1.253 cube device_xname(chp->ch_atac->atac_dev),
650 1.174 bouyer chp->ch_channel, cl),
651 1.174 bouyer DEBUG_PROBE);
652 1.131 mycroft ret_value &= ~0x02;
653 1.174 bouyer }
654 1.125 mycroft }
655 1.137 bouyer
656 1.174 bouyer if (ret_value == 0) {
657 1.174 bouyer splx(s);
658 1.137 bouyer return 0;
659 1.174 bouyer }
660 1.62 bouyer }
661 1.31 bouyer
662 1.174 bouyer
663 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
664 1.174 bouyer /*
665 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
666 1.174 bouyer * ATAPI device out there which don't react to the bus reset
667 1.174 bouyer */
668 1.174 bouyer if (ret_value & 0x01) {
669 1.207 thorpej if (wdc->select)
670 1.174 bouyer wdc->select(chp,0);
671 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
672 1.174 bouyer 0, WDSD_IBM);
673 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
674 1.174 bouyer ATAPI_SOFT_RESET);
675 1.174 bouyer }
676 1.174 bouyer if (ret_value & 0x02) {
677 1.207 thorpej if (wdc->select)
678 1.174 bouyer wdc->select(chp,0);
679 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
680 1.174 bouyer 0, WDSD_IBM | 0x10);
681 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
682 1.174 bouyer ATAPI_SOFT_RESET);
683 1.174 bouyer }
684 1.156 bouyer
685 1.175 bouyer delay(5000);
686 1.181 bouyer #endif
687 1.175 bouyer
688 1.225 bouyer wdc->reset(chp, RESET_POLL);
689 1.137 bouyer DELAY(2000);
690 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
691 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
692 1.156 bouyer splx(s);
693 1.137 bouyer
694 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
695 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
696 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
697 1.137 bouyer ret_value), DEBUG_PROBE);
698 1.12 cgd
699 1.137 bouyer /* if reset failed, there's nothing here */
700 1.137 bouyer if (ret_value == 0)
701 1.137 bouyer return 0;
702 1.67 bouyer
703 1.12 cgd /*
704 1.167 thorpej * Test presence of drives. First test register signatures looking
705 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
706 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
707 1.167 thorpej * later in attach routine.
708 1.12 cgd */
709 1.232 bouyer for (drive = 0; drive < chp->ch_ndrive; drive++) {
710 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
711 1.137 bouyer continue;
712 1.207 thorpej if (wdc->select)
713 1.169 thorpej wdc->select(chp,drive);
714 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
715 1.137 bouyer WDSD_IBM | (drive << 4));
716 1.137 bouyer delay(10); /* 400ns delay */
717 1.137 bouyer /* Save registers contents */
718 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
719 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
720 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
721 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
722 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
723 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
724 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
725 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
726 1.137 bouyer
727 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
728 1.137 bouyer "cl=0x%x ch=0x%x\n",
729 1.253 cube device_xname(chp->ch_atac->atac_dev),
730 1.169 thorpej chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
731 1.31 bouyer /*
732 1.137 bouyer * sc & sn are supposted to be 0x1 for ATAPI but in some cases
733 1.137 bouyer * we get wrong values here, so ignore it.
734 1.31 bouyer */
735 1.212 thorpej s = splbio();
736 1.137 bouyer if (cl == 0x14 && ch == 0xeb) {
737 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
738 1.137 bouyer } else {
739 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
740 1.223 bouyer if ((wdc->cap & WDC_CAPABILITY_PREATA) != 0)
741 1.137 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
742 1.137 bouyer }
743 1.212 thorpej splx(s);
744 1.31 bouyer }
745 1.219 perry return (ret_value);
746 1.137 bouyer }
747 1.31 bouyer
748 1.137 bouyer void
749 1.205 thorpej wdcattach(struct ata_channel *chp)
750 1.137 bouyer {
751 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
752 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
753 1.32 bouyer
754 1.232 bouyer KASSERT(chp->ch_ndrive > 0 && chp->ch_ndrive < 3);
755 1.205 thorpej
756 1.191 mycroft /* default data transfer methods */
757 1.210 thorpej if (wdc->datain_pio == NULL)
758 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
759 1.210 thorpej if (wdc->dataout_pio == NULL)
760 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
761 1.225 bouyer /* default reset method */
762 1.225 bouyer if (wdc->reset == NULL)
763 1.225 bouyer wdc->reset = wdc_do_reset;
764 1.191 mycroft
765 1.137 bouyer /* initialise global data */
766 1.208 thorpej if (atac->atac_bustype_ata == NULL)
767 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
768 1.207 thorpej if (atac->atac_probe == NULL)
769 1.207 thorpej atac->atac_probe = wdc_drvprobe;
770 1.208 thorpej #if NATAPIBUS > 0
771 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
772 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
773 1.208 thorpej #endif
774 1.198 thorpej
775 1.210 thorpej ata_channel_attach(chp);
776 1.74 enami }
777 1.74 enami
778 1.250 dyoung void
779 1.250 dyoung wdc_childdetached(device_t self, device_t child)
780 1.250 dyoung {
781 1.250 dyoung struct atac_softc *atac = device_private(self);
782 1.250 dyoung struct ata_channel *chp;
783 1.250 dyoung int i;
784 1.250 dyoung
785 1.250 dyoung for (i = 0; i < atac->atac_nchannels; i++) {
786 1.250 dyoung chp = atac->atac_channels[i];
787 1.250 dyoung if (child == chp->atabus) {
788 1.250 dyoung chp->atabus = NULL;
789 1.250 dyoung return;
790 1.250 dyoung }
791 1.250 dyoung }
792 1.250 dyoung }
793 1.250 dyoung
794 1.137 bouyer int
795 1.250 dyoung wdcdetach(device_t self, int flags)
796 1.137 bouyer {
797 1.250 dyoung struct atac_softc *atac = device_private(self);
798 1.205 thorpej struct ata_channel *chp;
799 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
800 1.137 bouyer int i, error = 0;
801 1.137 bouyer
802 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
803 1.207 thorpej chp = atac->atac_channels[i];
804 1.250 dyoung if (chp->atabus == NULL)
805 1.250 dyoung continue;
806 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
807 1.253 cube device_xname(atac->atac_dev), device_xname(chp->atabus)),
808 1.207 thorpej DEBUG_DETACH);
809 1.251 dyoung if ((error = config_detach(chp->atabus, flags)) != 0)
810 1.251 dyoung return error;
811 1.137 bouyer }
812 1.252 dyoung if (adapt->adapt_refcnt != 0)
813 1.252 dyoung return EBUSY;
814 1.251 dyoung return 0;
815 1.137 bouyer }
816 1.137 bouyer
817 1.31 bouyer /* restart an interrupted I/O */
818 1.31 bouyer void
819 1.163 thorpej wdcrestart(void *v)
820 1.31 bouyer {
821 1.205 thorpej struct ata_channel *chp = v;
822 1.31 bouyer int s;
823 1.2 bouyer
824 1.31 bouyer s = splbio();
825 1.202 thorpej atastart(chp);
826 1.31 bouyer splx(s);
827 1.2 bouyer }
828 1.219 perry
829 1.2 bouyer
830 1.31 bouyer /*
831 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
832 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
833 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
834 1.31 bouyer * the next chunk if so.
835 1.31 bouyer */
836 1.12 cgd int
837 1.163 thorpej wdcintr(void *arg)
838 1.12 cgd {
839 1.205 thorpej struct ata_channel *chp = arg;
840 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
841 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
842 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
843 1.165 thorpej struct ata_xfer *xfer;
844 1.76 bouyer int ret;
845 1.12 cgd
846 1.253 cube if (!device_is_active(atac->atac_dev)) {
847 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
848 1.80 enami DEBUG_INTR);
849 1.80 enami return (0);
850 1.80 enami }
851 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
852 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
853 1.113 bouyer /* try to clear the pending interrupt anyway */
854 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
855 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
856 1.80 enami return (0);
857 1.31 bouyer }
858 1.12 cgd
859 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
860 1.186 bouyer xfer = chp->ch_queue->active_xfer;
861 1.186 bouyer #ifdef DIAGNOSTIC
862 1.186 bouyer if (xfer == NULL)
863 1.186 bouyer panic("wdcintr: no xfer");
864 1.233 bouyer if (xfer->c_chp != chp) {
865 1.233 bouyer printf("channel %d expected %d\n", xfer->c_chp->ch_channel,
866 1.233 bouyer chp->ch_channel);
867 1.233 bouyer panic("wdcintr: wrong channel");
868 1.233 bouyer }
869 1.186 bouyer #endif
870 1.238 itohy #if NATA_DMA || NATA_PIOBM
871 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
872 1.169 thorpej wdc->dma_status =
873 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
874 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
875 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
876 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
877 1.84 bouyer return 0;
878 1.84 bouyer }
879 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
880 1.84 bouyer }
881 1.238 itohy #endif
882 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
883 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
884 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
885 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
886 1.76 bouyer return (ret);
887 1.12 cgd }
888 1.12 cgd
889 1.31 bouyer /* Put all disk in RESET state */
890 1.125 mycroft void
891 1.183 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags)
892 1.2 bouyer {
893 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
894 1.207 thorpej
895 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
896 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
897 1.253 cube drvp->drive), DEBUG_FUNCS);
898 1.182 bouyer
899 1.211 thorpej ata_reset_channel(chp, flags);
900 1.182 bouyer }
901 1.182 bouyer
902 1.183 bouyer void
903 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
904 1.182 bouyer {
905 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
906 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
907 1.238 itohy #if NATA_DMA || NATA_PIOBM
908 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
909 1.238 itohy #endif
910 1.182 bouyer
911 1.186 bouyer TAILQ_INIT(&reset_xfer);
912 1.184 bouyer
913 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
914 1.184 bouyer
915 1.186 bouyer /*
916 1.186 bouyer * if the current command if on an ATAPI device, issue a
917 1.186 bouyer * ATAPI_SOFT_RESET
918 1.186 bouyer */
919 1.186 bouyer xfer = chp->ch_queue->active_xfer;
920 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
921 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
922 1.186 bouyer if (flags & AT_WAIT)
923 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
924 1.219 perry else
925 1.186 bouyer delay(1000);
926 1.186 bouyer }
927 1.186 bouyer
928 1.184 bouyer /* reset the channel */
929 1.186 bouyer if (flags & AT_WAIT)
930 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
931 1.186 bouyer else
932 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
933 1.184 bouyer
934 1.184 bouyer /*
935 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
936 1.184 bouyer * to recover.
937 1.184 bouyer */
938 1.184 bouyer if (flags & AT_WAIT)
939 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
940 1.219 perry else
941 1.184 bouyer delay(1000);
942 1.182 bouyer /*
943 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
944 1.182 bouyer * the other channel if the current xfer is running on it.
945 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
946 1.182 bouyer */
947 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
948 1.186 bouyer /*
949 1.186 bouyer * move all xfers queued for this channel to the reset queue,
950 1.186 bouyer * and then process the current xfer and then the reset queue.
951 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
952 1.186 bouyer * may requeue commands.
953 1.186 bouyer */
954 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
955 1.186 bouyer xfer != NULL; xfer = next_xfer) {
956 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
957 1.186 bouyer if (xfer->c_chp != chp)
958 1.186 bouyer continue;
959 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
960 1.186 bouyer xfer, c_xferchain);
961 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
962 1.186 bouyer }
963 1.186 bouyer xfer = chp->ch_queue->active_xfer;
964 1.184 bouyer if (xfer) {
965 1.184 bouyer if (xfer->c_chp != chp)
966 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
967 1.184 bouyer else {
968 1.186 bouyer callout_stop(&chp->ch_callout);
969 1.238 itohy #if NATA_DMA || NATA_PIOBM
970 1.184 bouyer /*
971 1.184 bouyer * If we're waiting for DMA, stop the
972 1.184 bouyer * DMA engine
973 1.184 bouyer */
974 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
975 1.207 thorpej (*wdc->dma_finish)(
976 1.207 thorpej wdc->dma_arg,
977 1.184 bouyer chp->ch_channel,
978 1.184 bouyer xfer->c_drive,
979 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
980 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
981 1.184 bouyer }
982 1.238 itohy #endif
983 1.186 bouyer chp->ch_queue->active_xfer = NULL;
984 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
985 1.186 bouyer xfer->c_kill_xfer(
986 1.186 bouyer chp, xfer, KILL_RESET);
987 1.184 bouyer }
988 1.184 bouyer }
989 1.186 bouyer
990 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
991 1.183 bouyer xfer != NULL; xfer = next_xfer) {
992 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
993 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
994 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
995 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
996 1.182 bouyer }
997 1.182 bouyer }
998 1.31 bouyer }
999 1.12 cgd
1000 1.213 thorpej static int
1001 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
1002 1.31 bouyer {
1003 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1004 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1005 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1006 1.31 bouyer int drv_mask1, drv_mask2;
1007 1.225 bouyer
1008 1.225 bouyer wdc->reset(chp, poll);
1009 1.225 bouyer
1010 1.225 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
1011 1.225 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
1012 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1013 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1014 1.225 bouyer if (drv_mask2 != drv_mask1) {
1015 1.253 cube aprint_error("%s channel %d: reset failed for",
1016 1.253 cube device_xname(atac->atac_dev), chp->ch_channel);
1017 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1018 1.253 cube aprint_normal(" drive 0");
1019 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1020 1.253 cube aprint_normal(" drive 1");
1021 1.253 cube aprint_normal("\n");
1022 1.225 bouyer }
1023 1.225 bouyer bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
1024 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1025 1.225 bouyer }
1026 1.225 bouyer
1027 1.225 bouyer void
1028 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
1029 1.225 bouyer {
1030 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1031 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1032 1.156 bouyer int s = 0;
1033 1.2 bouyer
1034 1.225 bouyer if (poll != RESET_SLEEP)
1035 1.225 bouyer s = splbio();
1036 1.203 thorpej if (wdc->select)
1037 1.169 thorpej wdc->select(chp,0);
1038 1.157 fvdl /* master */
1039 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1040 1.131 mycroft delay(10); /* 400ns delay */
1041 1.225 bouyer /* assert SRST, wait for reset to complete */
1042 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1043 1.131 mycroft WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1044 1.131 mycroft delay(2000);
1045 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
1046 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1047 1.137 bouyer WDCTL_4BIT | WDCTL_IDS);
1048 1.131 mycroft delay(10); /* 400ns delay */
1049 1.156 bouyer if (poll != RESET_SLEEP) {
1050 1.233 bouyer /* ACK interrupt in case there is one pending left */
1051 1.203 thorpej if (wdc->irqack)
1052 1.169 thorpej wdc->irqack(chp);
1053 1.156 bouyer splx(s);
1054 1.156 bouyer }
1055 1.31 bouyer }
1056 1.31 bouyer
1057 1.31 bouyer static int
1058 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
1059 1.31 bouyer {
1060 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1061 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1062 1.137 bouyer int timeout, nloop;
1063 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1064 1.204 thorpej #ifdef ATADEBUG
1065 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1066 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1067 1.70 bouyer #endif
1068 1.137 bouyer
1069 1.137 bouyer if (poll)
1070 1.137 bouyer nloop = WDCNDELAY_RST;
1071 1.137 bouyer else
1072 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1073 1.31 bouyer /* wait for BSY to deassert */
1074 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1075 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1076 1.236 bouyer if (wdc->select)
1077 1.174 bouyer wdc->select(chp,0);
1078 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1079 1.174 bouyer 0, WDSD_IBM); /* master */
1080 1.174 bouyer delay(10);
1081 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1082 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1083 1.204 thorpej #ifdef ATADEBUG
1084 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1085 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1086 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1087 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1088 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1089 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1090 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1091 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1092 1.70 bouyer #endif
1093 1.174 bouyer }
1094 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1095 1.236 bouyer if (wdc->select)
1096 1.174 bouyer wdc->select(chp,1);
1097 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1098 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1099 1.174 bouyer delay(10);
1100 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1101 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1102 1.204 thorpej #ifdef ATADEBUG
1103 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1104 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1105 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1106 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1107 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1108 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1109 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1110 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1111 1.70 bouyer #endif
1112 1.174 bouyer }
1113 1.31 bouyer
1114 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1115 1.31 bouyer /* no master */
1116 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1117 1.31 bouyer /* No master, slave is ready, it's done */
1118 1.65 bouyer goto end;
1119 1.31 bouyer }
1120 1.231 bouyer if ((drv_mask & 0x02) == 0) {
1121 1.231 bouyer /* No master, no slave: it's done */
1122 1.231 bouyer goto end;
1123 1.231 bouyer }
1124 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1125 1.31 bouyer /* no slave */
1126 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1127 1.31 bouyer /* No slave, master is ready, it's done */
1128 1.65 bouyer goto end;
1129 1.31 bouyer }
1130 1.2 bouyer } else {
1131 1.31 bouyer /* Wait for both master and slave to be ready */
1132 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1133 1.65 bouyer goto end;
1134 1.2 bouyer }
1135 1.2 bouyer }
1136 1.137 bouyer if (poll)
1137 1.137 bouyer delay(WDCDELAY);
1138 1.137 bouyer else
1139 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1140 1.2 bouyer }
1141 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1142 1.31 bouyer if (st0 & WDCS_BSY)
1143 1.31 bouyer drv_mask &= ~0x01;
1144 1.31 bouyer if (st1 & WDCS_BSY)
1145 1.31 bouyer drv_mask &= ~0x02;
1146 1.65 bouyer end:
1147 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1148 1.70 bouyer "cl=0x%x ch=0x%x\n",
1149 1.253 cube device_xname(chp->ch_atac->atac_dev),
1150 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1151 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1152 1.70 bouyer "cl=0x%x ch=0x%x\n",
1153 1.253 cube device_xname(chp->ch_atac->atac_dev),
1154 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1155 1.70 bouyer
1156 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1157 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1158 1.149 bouyer st0, st1), DEBUG_PROBE);
1159 1.65 bouyer
1160 1.31 bouyer return drv_mask;
1161 1.2 bouyer }
1162 1.2 bouyer
1163 1.2 bouyer /*
1164 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1165 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1166 1.2 bouyer */
1167 1.167 thorpej static int
1168 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1169 1.2 bouyer {
1170 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1171 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1172 1.31 bouyer u_char status;
1173 1.222 christos int xtime = 0;
1174 1.60 abs
1175 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1176 1.253 cube device_xname(chp->ch_atac->atac_dev),
1177 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1178 1.31 bouyer chp->ch_error = 0;
1179 1.31 bouyer
1180 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1181 1.2 bouyer
1182 1.31 bouyer for (;;) {
1183 1.31 bouyer chp->ch_status = status =
1184 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1185 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1186 1.31 bouyer break;
1187 1.222 christos if (++xtime > timeout) {
1188 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1189 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1190 1.222 christos xtime, status,
1191 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1192 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1193 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1194 1.137 bouyer return(WDCWAIT_TOUT);
1195 1.31 bouyer }
1196 1.31 bouyer delay(WDCDELAY);
1197 1.2 bouyer }
1198 1.204 thorpej #ifdef ATADEBUG
1199 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1200 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1201 1.87 bouyer #endif
1202 1.31 bouyer if (status & WDCS_ERR)
1203 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1204 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1205 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1206 1.31 bouyer /* After autoconfig, there should be no long delays. */
1207 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1208 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1209 1.31 bouyer if (xfer == NULL)
1210 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1211 1.253 cube device_xname(chp->ch_atac->atac_dev),
1212 1.253 cube chp->ch_channel, WDCDELAY * xtime);
1213 1.219 perry else
1214 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1215 1.253 cube device_xname(chp->ch_atac->atac_dev),
1216 1.253 cube chp->ch_channel, xfer->c_drive,
1217 1.222 christos WDCDELAY * xtime);
1218 1.2 bouyer }
1219 1.2 bouyer #endif
1220 1.137 bouyer return(WDCWAIT_OK);
1221 1.137 bouyer }
1222 1.137 bouyer
1223 1.137 bouyer /*
1224 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1225 1.137 bouyer * thread if possible
1226 1.137 bouyer */
1227 1.137 bouyer int
1228 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1229 1.137 bouyer {
1230 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1231 1.137 bouyer
1232 1.137 bouyer if (timeout_hz == 0 ||
1233 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1234 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1235 1.137 bouyer else {
1236 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1237 1.137 bouyer if (error != 0) {
1238 1.256 bouyer if ((chp->ch_flags & ATACH_TH_RUN) ||
1239 1.256 bouyer (flags & AT_WAIT)) {
1240 1.137 bouyer /*
1241 1.147 bouyer * we're running in the channel thread
1242 1.147 bouyer * or some userland thread context
1243 1.137 bouyer */
1244 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1245 1.137 bouyer if (__wdcwait(chp, mask, bits,
1246 1.137 bouyer WDCDELAY_POLL) == 0) {
1247 1.137 bouyer error = 0;
1248 1.137 bouyer break;
1249 1.137 bouyer }
1250 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1251 1.137 bouyer }
1252 1.137 bouyer } else {
1253 1.137 bouyer /*
1254 1.256 bouyer * we're probably in interrupt context,
1255 1.137 bouyer * ask the thread to come back here
1256 1.137 bouyer */
1257 1.147 bouyer #ifdef DIAGNOSTIC
1258 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1259 1.148 bouyer panic("wdcwait: queue_freeze");
1260 1.147 bouyer #endif
1261 1.148 bouyer chp->ch_queue->queue_freeze++;
1262 1.170 thorpej wakeup(&chp->ch_thread);
1263 1.137 bouyer return(WDCWAIT_THR);
1264 1.137 bouyer }
1265 1.137 bouyer }
1266 1.137 bouyer }
1267 1.163 thorpej return (error);
1268 1.2 bouyer }
1269 1.2 bouyer
1270 1.137 bouyer
1271 1.238 itohy #if NATA_DMA
1272 1.84 bouyer /*
1273 1.84 bouyer * Busy-wait for DMA to complete
1274 1.84 bouyer */
1275 1.84 bouyer int
1276 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1277 1.84 bouyer {
1278 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1279 1.222 christos int xtime;
1280 1.169 thorpej
1281 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1282 1.169 thorpej wdc->dma_status =
1283 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1284 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1285 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1286 1.84 bouyer return 0;
1287 1.84 bouyer delay(WDCDELAY);
1288 1.84 bouyer }
1289 1.84 bouyer /* timeout, force a DMA halt */
1290 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1291 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1292 1.84 bouyer return 1;
1293 1.84 bouyer }
1294 1.238 itohy #endif
1295 1.84 bouyer
1296 1.31 bouyer void
1297 1.163 thorpej wdctimeout(void *arg)
1298 1.2 bouyer {
1299 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1300 1.238 itohy #if NATA_DMA || NATA_PIOBM
1301 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1302 1.238 itohy #endif
1303 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1304 1.31 bouyer int s;
1305 1.2 bouyer
1306 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1307 1.31 bouyer
1308 1.31 bouyer s = splbio();
1309 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1310 1.31 bouyer __wdcerror(chp, "lost interrupt");
1311 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1312 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1313 1.88 mrg xfer->c_bcount,
1314 1.88 mrg xfer->c_skip);
1315 1.238 itohy #if NATA_DMA || NATA_PIOBM
1316 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1317 1.169 thorpej wdc->dma_status =
1318 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1319 1.185 bouyer chp->ch_channel, xfer->c_drive,
1320 1.185 bouyer WDC_DMAEND_ABRT);
1321 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1322 1.84 bouyer }
1323 1.238 itohy #endif
1324 1.31 bouyer /*
1325 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1326 1.31 bouyer * it will do what's needed. Else, it will take the needed
1327 1.31 bouyer * action (reset the device).
1328 1.70 bouyer * Before that we need to reinstall the timeout callback,
1329 1.70 bouyer * in case it will miss another irq while in this transfer
1330 1.70 bouyer * We arbitray chose it to be 1s
1331 1.31 bouyer */
1332 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1333 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1334 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1335 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1336 1.31 bouyer } else
1337 1.31 bouyer __wdcerror(chp, "missing untimeout");
1338 1.31 bouyer splx(s);
1339 1.2 bouyer }
1340 1.2 bouyer
1341 1.2 bouyer int
1342 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1343 1.31 bouyer {
1344 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1345 1.165 thorpej struct ata_xfer *xfer;
1346 1.31 bouyer int s, ret;
1347 1.2 bouyer
1348 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1349 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1350 1.253 cube drvp->drive), DEBUG_FUNCS);
1351 1.2 bouyer
1352 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1353 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1354 1.198 thorpej ATAXF_NOSLEEP);
1355 1.31 bouyer if (xfer == NULL) {
1356 1.193 thorpej return ATACMD_TRY_AGAIN;
1357 1.31 bouyer }
1358 1.2 bouyer
1359 1.247 dyoung if (chp->ch_atac->atac_cap & ATAC_CAP_NOIRQ)
1360 1.192 thorpej ata_c->flags |= AT_POLL;
1361 1.192 thorpej if (ata_c->flags & AT_POLL)
1362 1.31 bouyer xfer->c_flags |= C_POLL;
1363 1.217 bouyer if (ata_c->flags & AT_WAIT)
1364 1.217 bouyer xfer->c_flags |= C_WAIT;
1365 1.165 thorpej xfer->c_drive = drvp->drive;
1366 1.192 thorpej xfer->c_databuf = ata_c->data;
1367 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1368 1.192 thorpej xfer->c_cmd = ata_c;
1369 1.31 bouyer xfer->c_start = __wdccommand_start;
1370 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1371 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1372 1.2 bouyer
1373 1.31 bouyer s = splbio();
1374 1.201 thorpej ata_exec_xfer(chp, xfer);
1375 1.31 bouyer #ifdef DIAGNOSTIC
1376 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1377 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1378 1.118 provos panic("wdc_exec_command: polled command not done");
1379 1.2 bouyer #endif
1380 1.192 thorpej if (ata_c->flags & AT_DONE) {
1381 1.193 thorpej ret = ATACMD_COMPLETE;
1382 1.31 bouyer } else {
1383 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1384 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1385 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1386 1.69 bouyer }
1387 1.193 thorpej ret = ATACMD_COMPLETE;
1388 1.31 bouyer } else {
1389 1.193 thorpej ret = ATACMD_QUEUED;
1390 1.2 bouyer }
1391 1.2 bouyer }
1392 1.31 bouyer splx(s);
1393 1.31 bouyer return ret;
1394 1.2 bouyer }
1395 1.2 bouyer
1396 1.167 thorpej static void
1397 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1398 1.219 perry {
1399 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1400 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1401 1.165 thorpej int drive = xfer->c_drive;
1402 1.230 bouyer int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
1403 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1404 1.31 bouyer
1405 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1406 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1407 1.253 cube xfer->c_drive),
1408 1.34 bouyer DEBUG_FUNCS);
1409 1.31 bouyer
1410 1.203 thorpej if (wdc->select)
1411 1.169 thorpej wdc->select(chp,drive);
1412 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1413 1.31 bouyer WDSD_IBM | (drive << 4));
1414 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1415 1.230 bouyer ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
1416 1.137 bouyer case WDCWAIT_OK:
1417 1.137 bouyer break;
1418 1.137 bouyer case WDCWAIT_TOUT:
1419 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1420 1.31 bouyer __wdccommand_done(chp, xfer);
1421 1.53 bouyer return;
1422 1.137 bouyer case WDCWAIT_THR:
1423 1.137 bouyer return;
1424 1.31 bouyer }
1425 1.192 thorpej if (ata_c->flags & AT_POLL) {
1426 1.135 bouyer /* polled command, disable interrupts */
1427 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1428 1.135 bouyer WDCTL_4BIT | WDCTL_IDS);
1429 1.135 bouyer }
1430 1.192 thorpej wdccommand(chp, drive, ata_c->r_command, ata_c->r_cyl, ata_c->r_head,
1431 1.192 thorpej ata_c->r_sector, ata_c->r_count, ata_c->r_features);
1432 1.139 bouyer
1433 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1434 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1435 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1436 1.81 thorpej wdctimeout, chp);
1437 1.31 bouyer return;
1438 1.2 bouyer }
1439 1.2 bouyer /*
1440 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1441 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1442 1.2 bouyer */
1443 1.134 mycroft delay(10); /* 400ns delay */
1444 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1445 1.2 bouyer }
1446 1.2 bouyer
1447 1.167 thorpej static int
1448 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1449 1.2 bouyer {
1450 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1451 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1452 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1453 1.192 thorpej int bcount = ata_c->bcount;
1454 1.192 thorpej char *data = ata_c->data;
1455 1.137 bouyer int wflags;
1456 1.226 bouyer int drive_flags;
1457 1.226 bouyer
1458 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1459 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1460 1.226 bouyer /*
1461 1.226 bouyer * The IDENTIFY data has been designed as an array of
1462 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1463 1.226 bouyer * Historically it's what we have always done so keeping it
1464 1.226 bouyer * here ensure binary backward compatibility.
1465 1.226 bouyer */
1466 1.229 tacha drive_flags = DRIVE_NOSTREAM |
1467 1.229 tacha chp->ch_drive[xfer->c_drive].drive_flags;
1468 1.226 bouyer } else {
1469 1.226 bouyer /*
1470 1.226 bouyer * Other data structure are opaque and should be transfered
1471 1.226 bouyer * as is.
1472 1.226 bouyer */
1473 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1474 1.226 bouyer }
1475 1.137 bouyer
1476 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1477 1.137 bouyer /* both wait and poll, we can tsleep here */
1478 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1479 1.137 bouyer } else {
1480 1.137 bouyer wflags = AT_POLL;
1481 1.137 bouyer }
1482 1.31 bouyer
1483 1.163 thorpej again:
1484 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1485 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1486 1.253 cube xfer->c_drive), DEBUG_INTR);
1487 1.137 bouyer /*
1488 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1489 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1490 1.137 bouyer * penalty for the extra regiter write is acceptable,
1491 1.137 bouyer * wdc_exec_command() isn't called often (mosly for autoconfig)
1492 1.137 bouyer */
1493 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1494 1.165 thorpej WDSD_IBM | (xfer->c_drive << 4));
1495 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1496 1.114 bouyer /*
1497 1.114 bouyer * We have completed a data xfer. The drive should now be
1498 1.114 bouyer * in its initial state
1499 1.114 bouyer */
1500 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1501 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1502 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1503 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1504 1.114 bouyer return 0; /* IRQ was not for us */
1505 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1506 1.114 bouyer }
1507 1.131 mycroft goto out;
1508 1.114 bouyer }
1509 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1510 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1511 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1512 1.63 bouyer return 0; /* IRQ was not for us */
1513 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1514 1.131 mycroft goto out;
1515 1.2 bouyer }
1516 1.203 thorpej if (wdc->irqack)
1517 1.169 thorpej wdc->irqack(chp);
1518 1.192 thorpej if (ata_c->flags & AT_READ) {
1519 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1520 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1521 1.131 mycroft goto out;
1522 1.131 mycroft }
1523 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1524 1.114 bouyer /* at this point the drive should be in its initial state */
1525 1.192 thorpej ata_c->flags |= AT_XFDONE;
1526 1.234 bouyer /*
1527 1.234 bouyer * XXX checking the status register again here cause some
1528 1.234 bouyer * hardware to timeout.
1529 1.234 bouyer */
1530 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1531 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1532 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1533 1.131 mycroft goto out;
1534 1.131 mycroft }
1535 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1536 1.192 thorpej ata_c->flags |= AT_XFDONE;
1537 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1538 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1539 1.114 bouyer callout_reset(&chp->ch_callout,
1540 1.243 bouyer mstohz(ata_c->timeout), wdctimeout, chp);
1541 1.114 bouyer return 1;
1542 1.114 bouyer } else {
1543 1.114 bouyer goto again;
1544 1.114 bouyer }
1545 1.2 bouyer }
1546 1.163 thorpej out:
1547 1.31 bouyer __wdccommand_done(chp, xfer);
1548 1.31 bouyer return 1;
1549 1.2 bouyer }
1550 1.2 bouyer
1551 1.167 thorpej static void
1552 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1553 1.2 bouyer {
1554 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1555 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1556 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1557 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1558 1.2 bouyer
1559 1.233 bouyer ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
1560 1.253 cube device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
1561 1.233 bouyer ata_c->flags), DEBUG_FUNCS);
1562 1.70 bouyer
1563 1.70 bouyer
1564 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1565 1.192 thorpej ata_c->flags |= AT_DF;
1566 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1567 1.192 thorpej ata_c->flags |= AT_ERROR;
1568 1.192 thorpej ata_c->r_error = chp->ch_error;
1569 1.31 bouyer }
1570 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1571 1.253 cube device_is_active(atac->atac_dev) &&
1572 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1573 1.205 thorpej ata_c->r_head = bus_space_read_1(wdr->cmd_iot,
1574 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0);
1575 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1576 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1577 1.205 thorpej ata_c->r_sector = bus_space_read_1(wdr->cmd_iot,
1578 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1579 1.221 fvdl ata_c->r_cyl = bus_space_read_1(wdr->cmd_iot,
1580 1.221 fvdl wdr->cmd_iohs[wd_cyl_hi], 0) << 8;
1581 1.205 thorpej ata_c->r_cyl |= bus_space_read_1(wdr->cmd_iot,
1582 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1583 1.205 thorpej ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1584 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1585 1.205 thorpej ata_c->r_features = bus_space_read_1(wdr->cmd_iot,
1586 1.205 thorpej wdr->cmd_iohs[wd_features], 0);
1587 1.135 bouyer }
1588 1.186 bouyer callout_stop(&chp->ch_callout);
1589 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1590 1.192 thorpej if (ata_c->flags & AT_POLL) {
1591 1.187 bouyer /* enable interrupts */
1592 1.205 thorpej bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1593 1.187 bouyer WDCTL_4BIT);
1594 1.187 bouyer delay(10); /* some drives need a little delay here */
1595 1.187 bouyer }
1596 1.187 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & DRIVE_WAITDRAIN) {
1597 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1598 1.187 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~DRIVE_WAITDRAIN;
1599 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1600 1.219 perry } else
1601 1.187 bouyer __wdccommand_done_end(chp, xfer);
1602 1.182 bouyer }
1603 1.219 perry
1604 1.182 bouyer static void
1605 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1606 1.182 bouyer {
1607 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1608 1.182 bouyer
1609 1.192 thorpej ata_c->flags |= AT_DONE;
1610 1.198 thorpej ata_free_xfer(chp, xfer);
1611 1.192 thorpej if (ata_c->flags & AT_WAIT)
1612 1.192 thorpej wakeup(ata_c);
1613 1.192 thorpej else if (ata_c->callback)
1614 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1615 1.202 thorpej atastart(chp);
1616 1.31 bouyer return;
1617 1.2 bouyer }
1618 1.2 bouyer
1619 1.182 bouyer static void
1620 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1621 1.182 bouyer int reason)
1622 1.182 bouyer {
1623 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1624 1.182 bouyer
1625 1.182 bouyer switch (reason) {
1626 1.182 bouyer case KILL_GONE:
1627 1.192 thorpej ata_c->flags |= AT_GONE;
1628 1.219 perry break;
1629 1.182 bouyer case KILL_RESET:
1630 1.192 thorpej ata_c->flags |= AT_RESET;
1631 1.182 bouyer break;
1632 1.182 bouyer default:
1633 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1634 1.182 bouyer reason);
1635 1.182 bouyer panic("__wdccommand_kill_xfer");
1636 1.182 bouyer }
1637 1.182 bouyer __wdccommand_done_end(chp, xfer);
1638 1.182 bouyer }
1639 1.182 bouyer
1640 1.2 bouyer /*
1641 1.31 bouyer * Send a command. The drive should be ready.
1642 1.2 bouyer * Assumes interrupts are blocked.
1643 1.2 bouyer */
1644 1.31 bouyer void
1645 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1646 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1647 1.178 thorpej u_int8_t features)
1648 1.31 bouyer {
1649 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1650 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1651 1.163 thorpej
1652 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1653 1.253 cube "sector=%d count=%d features=%d\n",
1654 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1655 1.253 cube command, cylin, head, sector, count, features), DEBUG_FUNCS);
1656 1.31 bouyer
1657 1.203 thorpej if (wdc->select)
1658 1.169 thorpej wdc->select(chp,drive);
1659 1.107 dbj
1660 1.31 bouyer /* Select drive, head, and addressing mode. */
1661 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1662 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1663 1.177 thorpej /* Load parameters into the wd_features register. */
1664 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1665 1.178 thorpej features);
1666 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1667 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1668 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1669 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1670 1.157 fvdl 0, cylin >> 8);
1671 1.108 christos
1672 1.108 christos /* Send command. */
1673 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1674 1.108 christos return;
1675 1.108 christos }
1676 1.108 christos
1677 1.108 christos /*
1678 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1679 1.108 christos * Assumes interrupts are blocked.
1680 1.108 christos */
1681 1.108 christos void
1682 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1683 1.163 thorpej u_int64_t blkno, u_int16_t count)
1684 1.108 christos {
1685 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1686 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1687 1.163 thorpej
1688 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1689 1.253 cube "count=%d\n", device_xname(chp->ch_atac->atac_dev),
1690 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1691 1.108 christos DEBUG_FUNCS);
1692 1.108 christos
1693 1.203 thorpej if (wdc->select)
1694 1.169 thorpej wdc->select(chp,drive);
1695 1.108 christos
1696 1.108 christos /* Select drive, head, and addressing mode. */
1697 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1698 1.108 christos (drive << 4) | WDSD_LBA);
1699 1.108 christos
1700 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1701 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1702 1.218 rearnsha 0);
1703 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1704 1.218 rearnsha 0, count);
1705 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1706 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1707 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1708 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1709 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1710 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1711 1.218 rearnsha } else {
1712 1.218 rearnsha /* previous */
1713 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1714 1.218 rearnsha 0);
1715 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1716 1.218 rearnsha 0, count >> 8);
1717 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1718 1.218 rearnsha 0, blkno >> 24);
1719 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1720 1.218 rearnsha 0, blkno >> 32);
1721 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1722 1.218 rearnsha 0, blkno >> 40);
1723 1.218 rearnsha
1724 1.218 rearnsha /* current */
1725 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1726 1.218 rearnsha 0);
1727 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0,
1728 1.218 rearnsha count);
1729 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo], 0,
1730 1.218 rearnsha blkno);
1731 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1732 1.218 rearnsha 0, blkno >> 8);
1733 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1734 1.218 rearnsha 0, blkno >> 16);
1735 1.218 rearnsha }
1736 1.2 bouyer
1737 1.31 bouyer /* Send command. */
1738 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1739 1.31 bouyer return;
1740 1.2 bouyer }
1741 1.2 bouyer
1742 1.2 bouyer /*
1743 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1744 1.31 bouyer * tested by the caller.
1745 1.2 bouyer */
1746 1.31 bouyer void
1747 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1748 1.2 bouyer {
1749 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1750 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1751 1.2 bouyer
1752 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1753 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1754 1.253 cube command), DEBUG_FUNCS);
1755 1.107 dbj
1756 1.203 thorpej if (wdc->select)
1757 1.169 thorpej wdc->select(chp,drive);
1758 1.2 bouyer
1759 1.31 bouyer /* Select drive. */
1760 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1761 1.31 bouyer WDSD_IBM | (drive << 4));
1762 1.2 bouyer
1763 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1764 1.31 bouyer }
1765 1.2 bouyer
1766 1.31 bouyer static void
1767 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1768 1.2 bouyer {
1769 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1770 1.217 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1771 1.88 mrg
1772 1.2 bouyer if (xfer == NULL)
1773 1.253 cube aprint_error("%s:%d: %s\n", device_xname(atac->atac_dev),
1774 1.253 cube chp->ch_channel, msg);
1775 1.2 bouyer else
1776 1.253 cube aprint_error("%s:%d:%d: %s\n", device_xname(atac->atac_dev),
1777 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1778 1.2 bouyer }
1779 1.2 bouyer
1780 1.219 perry /*
1781 1.2 bouyer * the bit bucket
1782 1.2 bouyer */
1783 1.2 bouyer void
1784 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1785 1.2 bouyer {
1786 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1787 1.2 bouyer
1788 1.12 cgd for (; size >= 2; size -= 2)
1789 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1790 1.12 cgd if (size)
1791 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1792 1.44 thorpej }
1793 1.44 thorpej
1794 1.213 thorpej static void
1795 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1796 1.190 mycroft {
1797 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1798 1.190 mycroft
1799 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1800 1.244 martin if ((uintptr_t)bf & 1)
1801 1.244 martin goto unaligned;
1802 1.244 martin if ((flags & DRIVE_CAP32) && ((uintptr_t)bf & 3))
1803 1.244 martin goto unaligned;
1804 1.244 martin #endif
1805 1.244 martin
1806 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1807 1.190 mycroft if (flags & DRIVE_CAP32) {
1808 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1809 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1810 1.222 christos bf = (char *)bf + (len & ~3);
1811 1.190 mycroft len &= 3;
1812 1.190 mycroft }
1813 1.190 mycroft if (len) {
1814 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1815 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1816 1.190 mycroft }
1817 1.190 mycroft } else {
1818 1.190 mycroft if (flags & DRIVE_CAP32) {
1819 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1820 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1821 1.222 christos bf = (char *)bf + (len & ~3);
1822 1.190 mycroft len &= 3;
1823 1.190 mycroft }
1824 1.190 mycroft if (len) {
1825 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1826 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1827 1.190 mycroft }
1828 1.190 mycroft }
1829 1.244 martin return;
1830 1.244 martin
1831 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1832 1.244 martin unaligned:
1833 1.245 bouyer if (flags & DRIVE_NOSTREAM) {
1834 1.245 bouyer if (flags & DRIVE_CAP32) {
1835 1.245 bouyer while (len > 3) {
1836 1.245 bouyer uint32_t val;
1837 1.245 bouyer
1838 1.245 bouyer val = bus_space_read_4(wdr->data32iot,
1839 1.245 bouyer wdr->data32ioh, 0);
1840 1.245 bouyer memcpy(bf, &val, 4);
1841 1.245 bouyer bf = (char *)bf + 4;
1842 1.245 bouyer len -= 4;
1843 1.245 bouyer }
1844 1.245 bouyer }
1845 1.245 bouyer while (len > 1) {
1846 1.245 bouyer uint16_t val;
1847 1.245 bouyer
1848 1.245 bouyer val = bus_space_read_2(wdr->cmd_iot,
1849 1.245 bouyer wdr->cmd_iohs[wd_data], 0);
1850 1.245 bouyer memcpy(bf, &val, 2);
1851 1.245 bouyer bf = (char *)bf + 2;
1852 1.245 bouyer len -= 2;
1853 1.245 bouyer }
1854 1.245 bouyer } else {
1855 1.245 bouyer if (flags & DRIVE_CAP32) {
1856 1.245 bouyer while (len > 3) {
1857 1.245 bouyer uint32_t val;
1858 1.244 martin
1859 1.245 bouyer val = bus_space_read_stream_4(wdr->data32iot,
1860 1.245 bouyer wdr->data32ioh, 0);
1861 1.245 bouyer memcpy(bf, &val, 4);
1862 1.245 bouyer bf = (char *)bf + 4;
1863 1.245 bouyer len -= 4;
1864 1.245 bouyer }
1865 1.245 bouyer }
1866 1.245 bouyer while (len > 1) {
1867 1.245 bouyer uint16_t val;
1868 1.245 bouyer
1869 1.245 bouyer val = bus_space_read_stream_2(wdr->cmd_iot,
1870 1.244 martin wdr->cmd_iohs[wd_data], 0);
1871 1.245 bouyer memcpy(bf, &val, 2);
1872 1.245 bouyer bf = (char *)bf + 2;
1873 1.245 bouyer len -= 2;
1874 1.244 martin }
1875 1.244 martin }
1876 1.244 martin #endif
1877 1.190 mycroft }
1878 1.190 mycroft
1879 1.213 thorpej static void
1880 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1881 1.190 mycroft {
1882 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1883 1.190 mycroft
1884 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1885 1.244 martin if ((uintptr_t)bf & 1)
1886 1.244 martin goto unaligned;
1887 1.244 martin if ((flags & DRIVE_CAP32) && ((uintptr_t)bf & 3))
1888 1.244 martin goto unaligned;
1889 1.244 martin #endif
1890 1.244 martin
1891 1.190 mycroft if (flags & DRIVE_NOSTREAM) {
1892 1.190 mycroft if (flags & DRIVE_CAP32) {
1893 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1894 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1895 1.222 christos bf = (char *)bf + (len & ~3);
1896 1.190 mycroft len &= 3;
1897 1.190 mycroft }
1898 1.190 mycroft if (len) {
1899 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
1900 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1901 1.190 mycroft }
1902 1.190 mycroft } else {
1903 1.190 mycroft if (flags & DRIVE_CAP32) {
1904 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
1905 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1906 1.222 christos bf = (char *)bf + (len & ~3);
1907 1.190 mycroft len &= 3;
1908 1.190 mycroft }
1909 1.190 mycroft if (len) {
1910 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
1911 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1912 1.190 mycroft }
1913 1.190 mycroft }
1914 1.244 martin return;
1915 1.244 martin
1916 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1917 1.244 martin unaligned:
1918 1.245 bouyer if (flags & DRIVE_NOSTREAM) {
1919 1.245 bouyer if (flags & DRIVE_CAP32) {
1920 1.245 bouyer while (len > 3) {
1921 1.245 bouyer uint32_t val;
1922 1.244 martin
1923 1.245 bouyer memcpy(&val, bf, 4);
1924 1.245 bouyer bus_space_write_4(wdr->data32iot,
1925 1.245 bouyer wdr->data32ioh, 0, val);
1926 1.245 bouyer bf = (char *)bf + 4;
1927 1.245 bouyer len -= 4;
1928 1.245 bouyer }
1929 1.245 bouyer }
1930 1.245 bouyer while (len > 1) {
1931 1.245 bouyer uint16_t val;
1932 1.245 bouyer
1933 1.245 bouyer memcpy(&val, bf, 2);
1934 1.245 bouyer bus_space_write_2(wdr->cmd_iot,
1935 1.244 martin wdr->cmd_iohs[wd_data], 0, val);
1936 1.245 bouyer bf = (char *)bf + 2;
1937 1.245 bouyer len -= 2;
1938 1.244 martin }
1939 1.245 bouyer } else {
1940 1.245 bouyer if (flags & DRIVE_CAP32) {
1941 1.245 bouyer while (len > 3) {
1942 1.245 bouyer uint32_t val;
1943 1.245 bouyer
1944 1.245 bouyer memcpy(&val, bf, 4);
1945 1.245 bouyer bus_space_write_stream_4(wdr->data32iot,
1946 1.245 bouyer wdr->data32ioh, 0, val);
1947 1.245 bouyer bf = (char *)bf + 4;
1948 1.245 bouyer len -= 4;
1949 1.245 bouyer }
1950 1.245 bouyer }
1951 1.245 bouyer while (len > 1) {
1952 1.245 bouyer uint16_t val;
1953 1.244 martin
1954 1.245 bouyer memcpy(&val, bf, 2);
1955 1.245 bouyer bus_space_write_stream_2(wdr->cmd_iot,
1956 1.245 bouyer wdr->cmd_iohs[wd_data], 0, val);
1957 1.245 bouyer bf = (char *)bf + 2;
1958 1.245 bouyer len -= 2;
1959 1.245 bouyer }
1960 1.244 martin }
1961 1.244 martin #endif
1962 1.190 mycroft }
1963