wdc.c revision 1.275 1 1.275 rkujawa /* $NetBSD: wdc.c,v 1.275 2012/11/19 22:22:56 rkujawa Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer *
15 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.31 bouyer */
26 1.2 bouyer
27 1.27 mycroft /*-
28 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
29 1.27 mycroft * All rights reserved.
30 1.2 bouyer *
31 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
32 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
33 1.12 cgd *
34 1.2 bouyer * Redistribution and use in source and binary forms, with or without
35 1.2 bouyer * modification, are permitted provided that the following conditions
36 1.2 bouyer * are met:
37 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
38 1.2 bouyer * notice, this list of conditions and the following disclaimer.
39 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
40 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
41 1.2 bouyer * documentation and/or other materials provided with the distribution.
42 1.2 bouyer *
43 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
44 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
45 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
46 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
47 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
48 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
49 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
50 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
51 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
52 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
53 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
54 1.2 bouyer */
55 1.2 bouyer
56 1.12 cgd /*
57 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
58 1.12 cgd */
59 1.100 lukem
60 1.100 lukem #include <sys/cdefs.h>
61 1.275 rkujawa __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.275 2012/11/19 22:22:56 rkujawa Exp $");
62 1.12 cgd
63 1.247 dyoung #include "opt_ata.h"
64 1.263 bouyer #include "opt_wdc.h"
65 1.31 bouyer
66 1.2 bouyer #include <sys/param.h>
67 1.2 bouyer #include <sys/systm.h>
68 1.2 bouyer #include <sys/kernel.h>
69 1.2 bouyer #include <sys/conf.h>
70 1.2 bouyer #include <sys/buf.h>
71 1.31 bouyer #include <sys/device.h>
72 1.2 bouyer #include <sys/malloc.h>
73 1.2 bouyer #include <sys/syslog.h>
74 1.2 bouyer #include <sys/proc.h>
75 1.2 bouyer
76 1.249 ad #include <sys/intr.h>
77 1.249 ad #include <sys/bus.h>
78 1.2 bouyer
79 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
80 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
81 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
82 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
83 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
84 1.246 sborrill #define bus_space_read_stream_2 bus_space_read_2
85 1.246 sborrill #define bus_space_read_stream_4 bus_space_read_4
86 1.246 sborrill #define bus_space_write_stream_2 bus_space_write_2
87 1.246 sborrill #define bus_space_write_stream_4 bus_space_write_4
88 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
89 1.16 sakamoto
90 1.103 bouyer #include <dev/ata/atavar.h>
91 1.31 bouyer #include <dev/ata/atareg.h>
92 1.239 bouyer #include <dev/ata/satareg.h>
93 1.239 bouyer #include <dev/ata/satavar.h>
94 1.12 cgd #include <dev/ic/wdcreg.h>
95 1.12 cgd #include <dev/ic/wdcvar.h>
96 1.31 bouyer
97 1.137 bouyer #include "locators.h"
98 1.137 bouyer
99 1.2 bouyer #include "atapibus.h"
100 1.106 bouyer #include "wd.h"
101 1.240 bouyer #include "sata.h"
102 1.2 bouyer
103 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
104 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
105 1.2 bouyer #if 0
106 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
107 1.2 bouyer #define WDCNDELAY_DEBUG 50
108 1.2 bouyer #endif
109 1.2 bouyer
110 1.137 bouyer /* When polling wait that much and then tsleep for 1/hz seconds */
111 1.219 perry #define WDCDELAY_POLL 1 /* ms */
112 1.137 bouyer
113 1.137 bouyer /* timeout for the control commands */
114 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
115 1.137 bouyer
116 1.224 bouyer /*
117 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
118 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
119 1.261 snj * wait that much at boot time, and 5s seems to be enough.
120 1.224 bouyer */
121 1.224 bouyer #define WDC_PROBE_WAIT 5
122 1.224 bouyer
123 1.224 bouyer
124 1.106 bouyer #if NWD > 0
125 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
126 1.106 bouyer #else
127 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
128 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
129 1.106 bouyer SCSIPI_BUSTYPE_ATA,
130 1.214 enami NULL, /* wdc_ata_bio */
131 1.214 enami NULL, /* wdc_reset_drive */
132 1.214 enami wdc_reset_channel,
133 1.214 enami wdc_exec_command,
134 1.214 enami NULL, /* ata_get_params */
135 1.214 enami NULL, /* wdc_ata_addref */
136 1.214 enami NULL, /* wdc_ata_delref */
137 1.214 enami NULL /* ata_kill_pending */
138 1.106 bouyer };
139 1.106 bouyer #endif
140 1.102 bouyer
141 1.213 thorpej /* Flags to wdcreset(). */
142 1.213 thorpej #define RESET_POLL 1
143 1.213 thorpej #define RESET_SLEEP 0 /* wdcreset() will use tsleep() */
144 1.213 thorpej
145 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
146 1.213 thorpej static int wdcreset(struct ata_channel *, int);
147 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
148 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
149 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
150 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
151 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
152 1.182 bouyer struct ata_xfer *, int);
153 1.205 thorpej static void __wdccommand_start(struct ata_channel *, struct ata_xfer *);
154 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
155 1.205 thorpej static int __wdcwait(struct ata_channel *, int, int, int);
156 1.31 bouyer
157 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
158 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
159 1.31 bouyer #define DEBUG_INTR 0x01
160 1.31 bouyer #define DEBUG_XFERS 0x02
161 1.31 bouyer #define DEBUG_STATUS 0x04
162 1.31 bouyer #define DEBUG_FUNCS 0x08
163 1.31 bouyer #define DEBUG_PROBE 0x10
164 1.74 enami #define DEBUG_DETACH 0x20
165 1.87 bouyer #define DEBUG_DELAY 0x40
166 1.204 thorpej #ifdef ATADEBUG
167 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
168 1.31 bouyer int wdc_nxfer = 0;
169 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
170 1.2 bouyer #else
171 1.204 thorpej #define ATADEBUG_PRINT(args, level)
172 1.2 bouyer #endif
173 1.2 bouyer
174 1.162 thorpej /*
175 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
176 1.176 thorpej */
177 1.176 thorpej void
178 1.205 thorpej wdc_init_shadow_regs(struct ata_channel *chp)
179 1.176 thorpej {
180 1.206 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
181 1.176 thorpej
182 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
183 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
184 1.205 thorpej }
185 1.205 thorpej
186 1.205 thorpej /*
187 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
188 1.205 thorpej */
189 1.205 thorpej void
190 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
191 1.205 thorpej {
192 1.205 thorpej
193 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
194 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
195 1.176 thorpej }
196 1.176 thorpej
197 1.240 bouyer #if NSATA > 0
198 1.239 bouyer /*
199 1.239 bouyer * probe drives on SATA controllers with standard SATA registers:
200 1.239 bouyer * bring the PHYs online, read the drive signature and set drive flags
201 1.239 bouyer * appropriately.
202 1.239 bouyer */
203 1.239 bouyer void
204 1.239 bouyer wdc_sataprobe(struct ata_channel *chp)
205 1.239 bouyer {
206 1.239 bouyer struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
207 1.258 sborrill uint8_t st = 0, sc, sn, cl, ch;
208 1.239 bouyer int i, s;
209 1.239 bouyer
210 1.274 bouyer KASSERT(chp->ch_ndrives == 0 || chp->ch_drive != NULL);
211 1.239 bouyer
212 1.242 bouyer /* reset the PHY and bring online */
213 1.242 bouyer switch (sata_reset_interface(chp, wdr->sata_iot, wdr->sata_control,
214 1.242 bouyer wdr->sata_status)) {
215 1.239 bouyer case SStatus_DET_DEV:
216 1.258 sborrill /* wait 5s for BSY to clear */
217 1.258 sborrill for (i = 0; i < WDC_PROBE_WAIT * hz; i++) {
218 1.258 sborrill bus_space_write_1(wdr->cmd_iot,
219 1.258 sborrill wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
220 1.258 sborrill delay(10); /* 400ns delay */
221 1.258 sborrill st = bus_space_read_1(wdr->cmd_iot,
222 1.258 sborrill wdr->cmd_iohs[wd_status], 0);
223 1.258 sborrill if ((st & WDCS_BSY) == 0)
224 1.258 sborrill break;
225 1.258 sborrill tsleep(&chp, PRIBIO, "sataprb", 1);
226 1.258 sborrill }
227 1.258 sborrill if (i == WDC_PROBE_WAIT * hz)
228 1.258 sborrill aprint_error_dev(chp->ch_atac->atac_dev,
229 1.258 sborrill "BSY never cleared, status 0x%02x\n", st);
230 1.258 sborrill sc = bus_space_read_1(wdr->cmd_iot,
231 1.239 bouyer wdr->cmd_iohs[wd_seccnt], 0);
232 1.258 sborrill sn = bus_space_read_1(wdr->cmd_iot,
233 1.239 bouyer wdr->cmd_iohs[wd_sector], 0);
234 1.258 sborrill cl = bus_space_read_1(wdr->cmd_iot,
235 1.239 bouyer wdr->cmd_iohs[wd_cyl_lo], 0);
236 1.258 sborrill ch = bus_space_read_1(wdr->cmd_iot,
237 1.239 bouyer wdr->cmd_iohs[wd_cyl_hi], 0);
238 1.258 sborrill ATADEBUG_PRINT(("%s: port %d: sc=0x%x sn=0x%x "
239 1.239 bouyer "cl=0x%x ch=0x%x\n",
240 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
241 1.258 sborrill sc, sn, cl, ch), DEBUG_PROBE);
242 1.274 bouyer if (atabus_alloc_drives(chp, 1) != 0)
243 1.274 bouyer return;
244 1.239 bouyer /*
245 1.258 sborrill * sc and sn are supposed to be 0x1 for ATAPI, but in some
246 1.239 bouyer * cases we get wrong values here, so ignore it.
247 1.239 bouyer */
248 1.239 bouyer s = splbio();
249 1.239 bouyer if (cl == 0x14 && ch == 0xeb)
250 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATAPI;
251 1.239 bouyer else
252 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATA;
253 1.239 bouyer splx(s);
254 1.239 bouyer
255 1.241 bouyer /*
256 1.241 bouyer * issue a reset in case only the interface part of the drive
257 1.241 bouyer * is up
258 1.241 bouyer */
259 1.241 bouyer if (wdcreset(chp, RESET_SLEEP) != 0)
260 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_NONE;
261 1.239 bouyer break;
262 1.239 bouyer
263 1.239 bouyer default:
264 1.242 bouyer break;
265 1.239 bouyer }
266 1.239 bouyer }
267 1.240 bouyer #endif /* NSATA > 0 */
268 1.239 bouyer
269 1.239 bouyer
270 1.162 thorpej /* Test to see controller with at last one attached drive is there.
271 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
272 1.162 thorpej * 0x02 for drive 1).
273 1.162 thorpej * Logic:
274 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
275 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
276 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
277 1.162 thorpej * If no drive at all -> return.
278 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
279 1.162 thorpej * If timeout -> return.
280 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
281 1.162 thorpej * - try an ATA command on the master.
282 1.162 thorpej */
283 1.137 bouyer
284 1.239 bouyer void
285 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
286 1.137 bouyer {
287 1.257 pooka struct ataparams params; /* XXX: large struct */
288 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
289 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
290 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
291 1.145 christos u_int8_t st0 = 0, st1 = 0;
292 1.232 bouyer int i, j, error, s;
293 1.137 bouyer
294 1.274 bouyer if (atabus_alloc_drives(chp, wdc->wdc_maxdrives) != 0)
295 1.274 bouyer return;
296 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
297 1.164 thorpej /* No drives, abort the attach here. */
298 1.274 bouyer atabus_free_drives(chp);
299 1.164 thorpej return;
300 1.161 thorpej }
301 1.137 bouyer
302 1.263 bouyer s = splbio();
303 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
304 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
305 1.263 bouyer /*
306 1.263 bouyer * select drive 1 first, so that master is selected on
307 1.263 bouyer * exit from the loop
308 1.263 bouyer */
309 1.274 bouyer if (chp->ch_ndrives > 1 &&
310 1.274 bouyer chp->ch_drive[1].drive_type == ATA_DRIVET_ATA) {
311 1.263 bouyer if (wdc->select)
312 1.263 bouyer wdc->select(chp,1);
313 1.263 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
314 1.263 bouyer 0, WDSD_IBM | 0x10);
315 1.263 bouyer delay(10); /* 400ns delay */
316 1.263 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
317 1.263 bouyer wdr->cmd_iohs[wd_status], 0);
318 1.263 bouyer }
319 1.274 bouyer if (chp->ch_drive[0].drive_type == ATA_DRIVET_ATA) {
320 1.207 thorpej if (wdc->select)
321 1.174 bouyer wdc->select(chp,0);
322 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
323 1.174 bouyer 0, WDSD_IBM);
324 1.174 bouyer delay(10); /* 400ns delay */
325 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
326 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
327 1.174 bouyer }
328 1.219 perry
329 1.219 perry
330 1.274 bouyer if ((chp->ch_drive[0].drive_type != ATA_DRIVET_ATA ||
331 1.274 bouyer (st0 & WDCS_DRDY)) &&
332 1.274 bouyer (chp->ch_ndrives < 2 ||
333 1.274 bouyer chp->ch_drive[1].drive_type != ATA_DRIVET_ATA ||
334 1.274 bouyer (st1 & WDCS_DRDY)))
335 1.137 bouyer break;
336 1.263 bouyer #ifdef WDC_NO_IDS
337 1.263 bouyer /* cannot tsleep here (can't enable IPL_BIO interrups),
338 1.263 bouyer * delay instead
339 1.263 bouyer */
340 1.263 bouyer delay(1000000 / hz);
341 1.263 bouyer #else
342 1.164 thorpej tsleep(¶ms, PRIBIO, "atadrdy", 1);
343 1.265 bouyer #endif
344 1.264 christos }
345 1.274 bouyer if ((st0 & WDCS_DRDY) == 0 &&
346 1.274 bouyer chp->ch_drive[0].drive_type != ATA_DRIVET_ATAPI)
347 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_NONE;
348 1.274 bouyer if (chp->ch_ndrives > 1 && (st1 & WDCS_DRDY) == 0 &&
349 1.274 bouyer chp->ch_drive[1].drive_type != ATA_DRIVET_ATAPI)
350 1.274 bouyer chp->ch_drive[1].drive_type = ATA_DRIVET_NONE;
351 1.212 thorpej splx(s);
352 1.137 bouyer
353 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
354 1.253 cube device_xname(atac->atac_dev),
355 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
356 1.137 bouyer
357 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
358 1.137 bouyer delay(5000);
359 1.137 bouyer
360 1.274 bouyer for (i = 0; i < chp->ch_ndrives; i++) {
361 1.238 itohy #if NATA_DMA
362 1.137 bouyer /*
363 1.137 bouyer * Init error counter so that an error withing the first xfers
364 1.137 bouyer * will trigger a downgrade
365 1.137 bouyer */
366 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
367 1.238 itohy #endif
368 1.137 bouyer
369 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
370 1.207 thorpej if ((atac->atac_cap &
371 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
372 1.212 thorpej s = splbio();
373 1.274 bouyer chp->ch_drive[i].drive_flags |= ATA_DRIVE_CAP32;
374 1.212 thorpej splx(s);
375 1.212 thorpej }
376 1.274 bouyer if (chp->ch_drive[i].drive_type == ATA_DRIVET_NONE)
377 1.137 bouyer continue;
378 1.137 bouyer
379 1.144 briggs /* Shortcut in case we've been shutdown */
380 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
381 1.164 thorpej return;
382 1.144 briggs
383 1.216 bouyer /*
384 1.216 bouyer * Issue an identify, to try to detect ghosts.
385 1.216 bouyer * Note that we can't use interrupts here, because if there
386 1.216 bouyer * is no devices, we will get a command aborted without
387 1.216 bouyer * interrupts.
388 1.216 bouyer */
389 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
390 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
391 1.137 bouyer if (error != CMD_OK) {
392 1.164 thorpej tsleep(¶ms, PRIBIO, "atacnf", mstohz(1000));
393 1.144 briggs
394 1.144 briggs /* Shortcut in case we've been shutdown */
395 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
396 1.164 thorpej return;
397 1.144 briggs
398 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
399 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
400 1.137 bouyer }
401 1.274 bouyer if (error != CMD_OK) {
402 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
403 1.253 cube device_xname(atac->atac_dev),
404 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
405 1.274 bouyer s = splbio();
406 1.274 bouyer if (chp->ch_drive[i].drive_type != ATA_DRIVET_ATA ||
407 1.274 bouyer (wdc->cap & WDC_CAPABILITY_PREATA) == 0) {
408 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
409 1.137 bouyer continue;
410 1.274 bouyer }
411 1.274 bouyer splx(s);
412 1.137 bouyer /*
413 1.137 bouyer * Pre-ATA drive ?
414 1.137 bouyer * Test registers writability (Error register not
415 1.137 bouyer * writable, but cyllo is), then try an ATA command.
416 1.137 bouyer */
417 1.203 thorpej if (wdc->select)
418 1.169 thorpej wdc->select(chp,i);
419 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
420 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
421 1.137 bouyer delay(10); /* 400ns delay */
422 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
423 1.157 fvdl 0, 0x58);
424 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
425 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
426 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
427 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
428 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
429 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
430 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
431 1.137 bouyer "writability failed\n",
432 1.253 cube device_xname(atac->atac_dev),
433 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
434 1.212 thorpej s = splbio();
435 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
436 1.212 thorpej splx(s);
437 1.155 bouyer continue;
438 1.137 bouyer }
439 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
440 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
441 1.253 cube device_xname(atac->atac_dev),
442 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
443 1.212 thorpej s = splbio();
444 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
445 1.212 thorpej splx(s);
446 1.137 bouyer continue;
447 1.137 bouyer }
448 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
449 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
450 1.137 bouyer delay(10); /* 400ns delay */
451 1.166 thorpej if (wdc_wait_for_ready(chp, 10000, 0) == WDCWAIT_TOUT) {
452 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
453 1.253 cube device_xname(atac->atac_dev),
454 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
455 1.212 thorpej s = splbio();
456 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
457 1.212 thorpej splx(s);
458 1.155 bouyer } else {
459 1.212 thorpej s = splbio();
460 1.274 bouyer for (j = 0; j < chp->ch_ndrives; j++) {
461 1.274 bouyer if (chp->ch_drive[i].drive_type !=
462 1.274 bouyer ATA_DRIVET_NONE) {
463 1.274 bouyer chp->ch_drive[j].drive_type =
464 1.274 bouyer ATA_DRIVET_OLD;
465 1.274 bouyer }
466 1.274 bouyer }
467 1.212 thorpej splx(s);
468 1.137 bouyer }
469 1.137 bouyer }
470 1.137 bouyer }
471 1.164 thorpej }
472 1.164 thorpej
473 1.2 bouyer int
474 1.205 thorpej wdcprobe(struct ata_channel *chp)
475 1.12 cgd {
476 1.228 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
477 1.227 bouyer /* default reset method */
478 1.227 bouyer if (wdc->reset == NULL)
479 1.227 bouyer wdc->reset = wdc_do_reset;
480 1.163 thorpej
481 1.163 thorpej return (wdcprobe1(chp, 1));
482 1.137 bouyer }
483 1.137 bouyer
484 1.167 thorpej static int
485 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
486 1.137 bouyer {
487 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
488 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
489 1.224 bouyer u_int8_t st0 = 0, st1 = 0, sc, sn, cl, ch;
490 1.31 bouyer u_int8_t ret_value = 0x03;
491 1.31 bouyer u_int8_t drive;
492 1.156 bouyer int s;
493 1.247 dyoung /* XXX if poll, wdc_probe_count is 0. */
494 1.224 bouyer int wdc_probe_count =
495 1.247 dyoung poll ? (WDC_PROBE_WAIT / WDCDELAY)
496 1.247 dyoung : (WDC_PROBE_WAIT * hz);
497 1.31 bouyer
498 1.31 bouyer /*
499 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
500 1.31 bouyer */
501 1.31 bouyer
502 1.174 bouyer s = splbio();
503 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
504 1.224 bouyer while (wdc_probe_count-- > 0) {
505 1.224 bouyer if (wdc->select)
506 1.224 bouyer wdc->select(chp,0);
507 1.107 dbj
508 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
509 1.224 bouyer 0, WDSD_IBM);
510 1.224 bouyer delay(10); /* 400ns delay */
511 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
512 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
513 1.137 bouyer
514 1.224 bouyer if (wdc->select)
515 1.224 bouyer wdc->select(chp,1);
516 1.219 perry
517 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
518 1.224 bouyer 0, WDSD_IBM | 0x10);
519 1.224 bouyer delay(10); /* 400ns delay */
520 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
521 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
522 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
523 1.224 bouyer break;
524 1.224 bouyer }
525 1.43 kenh
526 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
527 1.253 cube device_xname(chp->ch_atac->atac_dev),
528 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
529 1.43 kenh
530 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
531 1.43 kenh ret_value &= ~0x01;
532 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
533 1.43 kenh ret_value &= ~0x02;
534 1.125 mycroft /* Register writability test, drive 0. */
535 1.125 mycroft if (ret_value & 0x01) {
536 1.207 thorpej if (wdc->select)
537 1.169 thorpej wdc->select(chp,0);
538 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
539 1.157 fvdl 0, WDSD_IBM);
540 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
541 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
542 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
543 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
544 1.174 bouyer if (cl != 0x02) {
545 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
546 1.174 bouyer "got 0x%x != 0x02\n",
547 1.253 cube device_xname(chp->ch_atac->atac_dev),
548 1.174 bouyer chp->ch_channel, cl),
549 1.174 bouyer DEBUG_PROBE);
550 1.125 mycroft ret_value &= ~0x01;
551 1.174 bouyer }
552 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
553 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
554 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
555 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
556 1.174 bouyer if (cl != 0x01) {
557 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
558 1.174 bouyer "got 0x%x != 0x01\n",
559 1.253 cube device_xname(chp->ch_atac->atac_dev),
560 1.174 bouyer chp->ch_channel, cl),
561 1.174 bouyer DEBUG_PROBE);
562 1.125 mycroft ret_value &= ~0x01;
563 1.174 bouyer }
564 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
565 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
566 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
567 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
568 1.174 bouyer if (cl != 0x01) {
569 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
570 1.174 bouyer "got 0x%x != 0x01\n",
571 1.253 cube device_xname(chp->ch_atac->atac_dev),
572 1.174 bouyer chp->ch_channel, cl),
573 1.174 bouyer DEBUG_PROBE);
574 1.125 mycroft ret_value &= ~0x01;
575 1.174 bouyer }
576 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
577 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
578 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
579 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
580 1.174 bouyer if (cl != 0x02) {
581 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
582 1.174 bouyer "got 0x%x != 0x02\n",
583 1.253 cube device_xname(chp->ch_atac->atac_dev),
584 1.174 bouyer chp->ch_channel, cl),
585 1.174 bouyer DEBUG_PROBE);
586 1.125 mycroft ret_value &= ~0x01;
587 1.174 bouyer }
588 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
589 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
590 1.174 bouyer if (cl != 0x01) {
591 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
592 1.174 bouyer "got 0x%x != 0x01\n",
593 1.253 cube device_xname(chp->ch_atac->atac_dev),
594 1.174 bouyer chp->ch_channel, cl),
595 1.174 bouyer DEBUG_PROBE);
596 1.131 mycroft ret_value &= ~0x01;
597 1.174 bouyer }
598 1.125 mycroft }
599 1.125 mycroft /* Register writability test, drive 1. */
600 1.125 mycroft if (ret_value & 0x02) {
601 1.207 thorpej if (wdc->select)
602 1.169 thorpej wdc->select(chp,1);
603 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
604 1.157 fvdl 0, WDSD_IBM | 0x10);
605 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
606 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
607 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
608 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
609 1.174 bouyer if (cl != 0x02) {
610 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
611 1.174 bouyer "got 0x%x != 0x02\n",
612 1.253 cube device_xname(chp->ch_atac->atac_dev),
613 1.174 bouyer chp->ch_channel, cl),
614 1.174 bouyer DEBUG_PROBE);
615 1.125 mycroft ret_value &= ~0x02;
616 1.174 bouyer }
617 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
618 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
619 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
620 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
621 1.174 bouyer if (cl != 0x01) {
622 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
623 1.174 bouyer "got 0x%x != 0x01\n",
624 1.253 cube device_xname(chp->ch_atac->atac_dev),
625 1.174 bouyer chp->ch_channel, cl),
626 1.174 bouyer DEBUG_PROBE);
627 1.125 mycroft ret_value &= ~0x02;
628 1.174 bouyer }
629 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
630 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
631 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
632 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
633 1.174 bouyer if (cl != 0x01) {
634 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
635 1.174 bouyer "got 0x%x != 0x01\n",
636 1.253 cube device_xname(chp->ch_atac->atac_dev),
637 1.174 bouyer chp->ch_channel, cl),
638 1.174 bouyer DEBUG_PROBE);
639 1.125 mycroft ret_value &= ~0x02;
640 1.174 bouyer }
641 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
642 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
643 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
644 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
645 1.174 bouyer if (cl != 0x02) {
646 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
647 1.174 bouyer "got 0x%x != 0x02\n",
648 1.253 cube device_xname(chp->ch_atac->atac_dev),
649 1.174 bouyer chp->ch_channel, cl),
650 1.174 bouyer DEBUG_PROBE);
651 1.125 mycroft ret_value &= ~0x02;
652 1.174 bouyer }
653 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
654 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
655 1.174 bouyer if (cl != 0x01) {
656 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
657 1.174 bouyer "got 0x%x != 0x01\n",
658 1.253 cube device_xname(chp->ch_atac->atac_dev),
659 1.174 bouyer chp->ch_channel, cl),
660 1.174 bouyer DEBUG_PROBE);
661 1.131 mycroft ret_value &= ~0x02;
662 1.174 bouyer }
663 1.125 mycroft }
664 1.137 bouyer
665 1.174 bouyer if (ret_value == 0) {
666 1.174 bouyer splx(s);
667 1.137 bouyer return 0;
668 1.174 bouyer }
669 1.62 bouyer }
670 1.31 bouyer
671 1.174 bouyer
672 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
673 1.174 bouyer /*
674 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
675 1.174 bouyer * ATAPI device out there which don't react to the bus reset
676 1.174 bouyer */
677 1.174 bouyer if (ret_value & 0x01) {
678 1.207 thorpej if (wdc->select)
679 1.174 bouyer wdc->select(chp,0);
680 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
681 1.174 bouyer 0, WDSD_IBM);
682 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
683 1.174 bouyer ATAPI_SOFT_RESET);
684 1.174 bouyer }
685 1.174 bouyer if (ret_value & 0x02) {
686 1.207 thorpej if (wdc->select)
687 1.174 bouyer wdc->select(chp,0);
688 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
689 1.174 bouyer 0, WDSD_IBM | 0x10);
690 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
691 1.174 bouyer ATAPI_SOFT_RESET);
692 1.174 bouyer }
693 1.156 bouyer
694 1.175 bouyer delay(5000);
695 1.181 bouyer #endif
696 1.175 bouyer
697 1.225 bouyer wdc->reset(chp, RESET_POLL);
698 1.137 bouyer DELAY(2000);
699 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
700 1.275 rkujawa
701 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
702 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
703 1.275 rkujawa WDCTL_4BIT);
704 1.275 rkujawa
705 1.263 bouyer #ifdef WDC_NO_IDS
706 1.263 bouyer ret_value = __wdcwait_reset(chp, ret_value, RESET_POLL);
707 1.263 bouyer #else
708 1.156 bouyer splx(s);
709 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
710 1.263 bouyer s = splbio();
711 1.263 bouyer #endif
712 1.204 thorpej ATADEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
713 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
714 1.137 bouyer ret_value), DEBUG_PROBE);
715 1.12 cgd
716 1.137 bouyer /* if reset failed, there's nothing here */
717 1.263 bouyer if (ret_value == 0) {
718 1.263 bouyer splx(s);
719 1.137 bouyer return 0;
720 1.263 bouyer }
721 1.67 bouyer
722 1.12 cgd /*
723 1.167 thorpej * Test presence of drives. First test register signatures looking
724 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
725 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
726 1.167 thorpej * later in attach routine.
727 1.12 cgd */
728 1.274 bouyer for (drive = 0; drive < wdc->wdc_maxdrives; drive++) {
729 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
730 1.137 bouyer continue;
731 1.207 thorpej if (wdc->select)
732 1.169 thorpej wdc->select(chp,drive);
733 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
734 1.137 bouyer WDSD_IBM | (drive << 4));
735 1.137 bouyer delay(10); /* 400ns delay */
736 1.137 bouyer /* Save registers contents */
737 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
738 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
739 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
740 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
741 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
742 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
743 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
744 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
745 1.137 bouyer
746 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
747 1.137 bouyer "cl=0x%x ch=0x%x\n",
748 1.253 cube device_xname(chp->ch_atac->atac_dev),
749 1.266 jakllsch chp->ch_channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
750 1.31 bouyer /*
751 1.266 jakllsch * sc & sn are supposed to be 0x1 for ATAPI but in some cases
752 1.137 bouyer * we get wrong values here, so ignore it.
753 1.31 bouyer */
754 1.274 bouyer if (chp->ch_drive != NULL) {
755 1.274 bouyer if (cl == 0x14 && ch == 0xeb) {
756 1.274 bouyer chp->ch_drive[drive].drive_type = ATA_DRIVET_ATAPI;
757 1.274 bouyer } else {
758 1.274 bouyer chp->ch_drive[drive].drive_type = ATA_DRIVET_ATA;
759 1.274 bouyer }
760 1.137 bouyer }
761 1.31 bouyer }
762 1.263 bouyer /*
763 1.263 bouyer * Select an existing drive before lowering spl, some WDC_NO_IDS
764 1.263 bouyer * devices incorrectly assert IRQ on nonexistent slave
765 1.263 bouyer */
766 1.263 bouyer if (ret_value & 0x01) {
767 1.263 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
768 1.263 bouyer WDSD_IBM);
769 1.263 bouyer (void)bus_space_read_1(wdr->cmd_iot,
770 1.263 bouyer wdr->cmd_iohs[wd_status], 0);
771 1.263 bouyer }
772 1.263 bouyer splx(s);
773 1.219 perry return (ret_value);
774 1.137 bouyer }
775 1.31 bouyer
776 1.137 bouyer void
777 1.205 thorpej wdcattach(struct ata_channel *chp)
778 1.137 bouyer {
779 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
780 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
781 1.32 bouyer
782 1.274 bouyer KASSERT(wdc->wdc_maxdrives > 0 && wdc->wdc_maxdrives <= WDC_MAXDRIVES);
783 1.205 thorpej
784 1.191 mycroft /* default data transfer methods */
785 1.210 thorpej if (wdc->datain_pio == NULL)
786 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
787 1.210 thorpej if (wdc->dataout_pio == NULL)
788 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
789 1.225 bouyer /* default reset method */
790 1.225 bouyer if (wdc->reset == NULL)
791 1.225 bouyer wdc->reset = wdc_do_reset;
792 1.191 mycroft
793 1.137 bouyer /* initialise global data */
794 1.208 thorpej if (atac->atac_bustype_ata == NULL)
795 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
796 1.207 thorpej if (atac->atac_probe == NULL)
797 1.207 thorpej atac->atac_probe = wdc_drvprobe;
798 1.208 thorpej #if NATAPIBUS > 0
799 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
800 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
801 1.208 thorpej #endif
802 1.198 thorpej
803 1.210 thorpej ata_channel_attach(chp);
804 1.74 enami }
805 1.74 enami
806 1.250 dyoung void
807 1.250 dyoung wdc_childdetached(device_t self, device_t child)
808 1.250 dyoung {
809 1.250 dyoung struct atac_softc *atac = device_private(self);
810 1.250 dyoung struct ata_channel *chp;
811 1.250 dyoung int i;
812 1.250 dyoung
813 1.250 dyoung for (i = 0; i < atac->atac_nchannels; i++) {
814 1.250 dyoung chp = atac->atac_channels[i];
815 1.250 dyoung if (child == chp->atabus) {
816 1.250 dyoung chp->atabus = NULL;
817 1.250 dyoung return;
818 1.250 dyoung }
819 1.250 dyoung }
820 1.250 dyoung }
821 1.250 dyoung
822 1.137 bouyer int
823 1.250 dyoung wdcdetach(device_t self, int flags)
824 1.137 bouyer {
825 1.250 dyoung struct atac_softc *atac = device_private(self);
826 1.205 thorpej struct ata_channel *chp;
827 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
828 1.137 bouyer int i, error = 0;
829 1.137 bouyer
830 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
831 1.207 thorpej chp = atac->atac_channels[i];
832 1.250 dyoung if (chp->atabus == NULL)
833 1.250 dyoung continue;
834 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
835 1.253 cube device_xname(atac->atac_dev), device_xname(chp->atabus)),
836 1.207 thorpej DEBUG_DETACH);
837 1.251 dyoung if ((error = config_detach(chp->atabus, flags)) != 0)
838 1.251 dyoung return error;
839 1.137 bouyer }
840 1.252 dyoung if (adapt->adapt_refcnt != 0)
841 1.252 dyoung return EBUSY;
842 1.251 dyoung return 0;
843 1.137 bouyer }
844 1.137 bouyer
845 1.31 bouyer /* restart an interrupted I/O */
846 1.31 bouyer void
847 1.163 thorpej wdcrestart(void *v)
848 1.31 bouyer {
849 1.205 thorpej struct ata_channel *chp = v;
850 1.31 bouyer int s;
851 1.2 bouyer
852 1.31 bouyer s = splbio();
853 1.202 thorpej atastart(chp);
854 1.31 bouyer splx(s);
855 1.2 bouyer }
856 1.219 perry
857 1.2 bouyer
858 1.31 bouyer /*
859 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
860 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
861 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
862 1.31 bouyer * the next chunk if so.
863 1.31 bouyer */
864 1.12 cgd int
865 1.163 thorpej wdcintr(void *arg)
866 1.12 cgd {
867 1.205 thorpej struct ata_channel *chp = arg;
868 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
869 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
870 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
871 1.165 thorpej struct ata_xfer *xfer;
872 1.76 bouyer int ret;
873 1.12 cgd
874 1.253 cube if (!device_is_active(atac->atac_dev)) {
875 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
876 1.80 enami DEBUG_INTR);
877 1.80 enami return (0);
878 1.80 enami }
879 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
880 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
881 1.113 bouyer /* try to clear the pending interrupt anyway */
882 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
883 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
884 1.80 enami return (0);
885 1.31 bouyer }
886 1.12 cgd
887 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
888 1.186 bouyer xfer = chp->ch_queue->active_xfer;
889 1.186 bouyer #ifdef DIAGNOSTIC
890 1.186 bouyer if (xfer == NULL)
891 1.186 bouyer panic("wdcintr: no xfer");
892 1.233 bouyer if (xfer->c_chp != chp) {
893 1.233 bouyer printf("channel %d expected %d\n", xfer->c_chp->ch_channel,
894 1.233 bouyer chp->ch_channel);
895 1.233 bouyer panic("wdcintr: wrong channel");
896 1.233 bouyer }
897 1.186 bouyer #endif
898 1.238 itohy #if NATA_DMA || NATA_PIOBM
899 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
900 1.169 thorpej wdc->dma_status =
901 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
902 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
903 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
904 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
905 1.84 bouyer return 0;
906 1.84 bouyer }
907 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
908 1.84 bouyer }
909 1.238 itohy #endif
910 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
911 1.262 jakllsch KASSERT(xfer->c_intr != NULL);
912 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
913 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
914 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT;
915 1.76 bouyer return (ret);
916 1.12 cgd }
917 1.12 cgd
918 1.31 bouyer /* Put all disk in RESET state */
919 1.125 mycroft void
920 1.274 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags, uint32_t *sigp)
921 1.2 bouyer {
922 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
923 1.207 thorpej
924 1.274 bouyer KASSERT(sigp == NULL);
925 1.274 bouyer
926 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
927 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
928 1.253 cube drvp->drive), DEBUG_FUNCS);
929 1.182 bouyer
930 1.211 thorpej ata_reset_channel(chp, flags);
931 1.182 bouyer }
932 1.182 bouyer
933 1.183 bouyer void
934 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
935 1.182 bouyer {
936 1.186 bouyer TAILQ_HEAD(, ata_xfer) reset_xfer;
937 1.183 bouyer struct ata_xfer *xfer, *next_xfer;
938 1.238 itohy #if NATA_DMA || NATA_PIOBM
939 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
940 1.238 itohy #endif
941 1.186 bouyer TAILQ_INIT(&reset_xfer);
942 1.184 bouyer
943 1.211 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
944 1.184 bouyer
945 1.186 bouyer /*
946 1.186 bouyer * if the current command if on an ATAPI device, issue a
947 1.186 bouyer * ATAPI_SOFT_RESET
948 1.186 bouyer */
949 1.186 bouyer xfer = chp->ch_queue->active_xfer;
950 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
951 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
952 1.186 bouyer if (flags & AT_WAIT)
953 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
954 1.219 perry else
955 1.186 bouyer delay(1000);
956 1.186 bouyer }
957 1.186 bouyer
958 1.184 bouyer /* reset the channel */
959 1.186 bouyer if (flags & AT_WAIT)
960 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
961 1.186 bouyer else
962 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
963 1.184 bouyer
964 1.184 bouyer /*
965 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
966 1.184 bouyer * to recover.
967 1.184 bouyer */
968 1.184 bouyer if (flags & AT_WAIT)
969 1.186 bouyer tsleep(&flags, PRIBIO, "atardl", mstohz(1) + 1);
970 1.219 perry else
971 1.184 bouyer delay(1000);
972 1.182 bouyer /*
973 1.182 bouyer * look for pending xfers. If we have a shared queue, we'll also reset
974 1.182 bouyer * the other channel if the current xfer is running on it.
975 1.184 bouyer * Then we'll dequeue only the xfers for this channel.
976 1.182 bouyer */
977 1.182 bouyer if ((flags & AT_RST_NOCMD) == 0) {
978 1.186 bouyer /*
979 1.186 bouyer * move all xfers queued for this channel to the reset queue,
980 1.186 bouyer * and then process the current xfer and then the reset queue.
981 1.186 bouyer * We have to use a temporary queue because c_kill_xfer()
982 1.186 bouyer * may requeue commands.
983 1.186 bouyer */
984 1.186 bouyer for (xfer = TAILQ_FIRST(&chp->ch_queue->queue_xfer);
985 1.186 bouyer xfer != NULL; xfer = next_xfer) {
986 1.186 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
987 1.186 bouyer if (xfer->c_chp != chp)
988 1.186 bouyer continue;
989 1.186 bouyer TAILQ_REMOVE(&chp->ch_queue->queue_xfer,
990 1.186 bouyer xfer, c_xferchain);
991 1.186 bouyer TAILQ_INSERT_TAIL(&reset_xfer, xfer, c_xferchain);
992 1.186 bouyer }
993 1.186 bouyer xfer = chp->ch_queue->active_xfer;
994 1.184 bouyer if (xfer) {
995 1.184 bouyer if (xfer->c_chp != chp)
996 1.211 thorpej ata_reset_channel(xfer->c_chp, flags);
997 1.184 bouyer else {
998 1.186 bouyer callout_stop(&chp->ch_callout);
999 1.238 itohy #if NATA_DMA || NATA_PIOBM
1000 1.184 bouyer /*
1001 1.184 bouyer * If we're waiting for DMA, stop the
1002 1.184 bouyer * DMA engine
1003 1.184 bouyer */
1004 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1005 1.207 thorpej (*wdc->dma_finish)(
1006 1.207 thorpej wdc->dma_arg,
1007 1.184 bouyer chp->ch_channel,
1008 1.184 bouyer xfer->c_drive,
1009 1.185 bouyer WDC_DMAEND_ABRT_QUIET);
1010 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1011 1.184 bouyer }
1012 1.238 itohy #endif
1013 1.186 bouyer chp->ch_queue->active_xfer = NULL;
1014 1.186 bouyer if ((flags & AT_RST_EMERG) == 0)
1015 1.186 bouyer xfer->c_kill_xfer(
1016 1.186 bouyer chp, xfer, KILL_RESET);
1017 1.184 bouyer }
1018 1.184 bouyer }
1019 1.186 bouyer
1020 1.186 bouyer for (xfer = TAILQ_FIRST(&reset_xfer);
1021 1.183 bouyer xfer != NULL; xfer = next_xfer) {
1022 1.183 bouyer next_xfer = TAILQ_NEXT(xfer, c_xferchain);
1023 1.186 bouyer TAILQ_REMOVE(&reset_xfer, xfer, c_xferchain);
1024 1.182 bouyer if ((flags & AT_RST_EMERG) == 0)
1025 1.182 bouyer xfer->c_kill_xfer(chp, xfer, KILL_RESET);
1026 1.182 bouyer }
1027 1.182 bouyer }
1028 1.31 bouyer }
1029 1.12 cgd
1030 1.213 thorpej static int
1031 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
1032 1.31 bouyer {
1033 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1034 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1035 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1036 1.31 bouyer int drv_mask1, drv_mask2;
1037 1.225 bouyer
1038 1.263 bouyer #ifdef WDC_NO_IDS
1039 1.263 bouyer poll = RESET_POLL;
1040 1.263 bouyer #endif
1041 1.225 bouyer wdc->reset(chp, poll);
1042 1.225 bouyer
1043 1.274 bouyer drv_mask1 = (chp->ch_drive[0].drive_type != ATA_DRIVET_NONE) ? 0x01:0x00;
1044 1.274 bouyer if (chp->ch_ndrives > 1)
1045 1.274 bouyer drv_mask1 |=
1046 1.274 bouyer (chp->ch_drive[1].drive_type != ATA_DRIVET_NONE) ? 0x02:0x00;
1047 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1048 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1049 1.225 bouyer if (drv_mask2 != drv_mask1) {
1050 1.253 cube aprint_error("%s channel %d: reset failed for",
1051 1.253 cube device_xname(atac->atac_dev), chp->ch_channel);
1052 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1053 1.253 cube aprint_normal(" drive 0");
1054 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1055 1.253 cube aprint_normal(" drive 1");
1056 1.253 cube aprint_normal("\n");
1057 1.225 bouyer }
1058 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1059 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1060 1.275 rkujawa WDCTL_4BIT);
1061 1.275 rkujawa
1062 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1063 1.225 bouyer }
1064 1.225 bouyer
1065 1.225 bouyer void
1066 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
1067 1.225 bouyer {
1068 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1069 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1070 1.156 bouyer int s = 0;
1071 1.2 bouyer
1072 1.225 bouyer if (poll != RESET_SLEEP)
1073 1.225 bouyer s = splbio();
1074 1.203 thorpej if (wdc->select)
1075 1.169 thorpej wdc->select(chp,0);
1076 1.157 fvdl /* master */
1077 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1078 1.131 mycroft delay(10); /* 400ns delay */
1079 1.225 bouyer /* assert SRST, wait for reset to complete */
1080 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1081 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1082 1.275 rkujawa WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1083 1.275 rkujawa delay(2000);
1084 1.275 rkujawa }
1085 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
1086 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1087 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1088 1.275 rkujawa WDCTL_4BIT | WDCTL_IDS);
1089 1.131 mycroft delay(10); /* 400ns delay */
1090 1.156 bouyer if (poll != RESET_SLEEP) {
1091 1.233 bouyer /* ACK interrupt in case there is one pending left */
1092 1.203 thorpej if (wdc->irqack)
1093 1.169 thorpej wdc->irqack(chp);
1094 1.156 bouyer splx(s);
1095 1.156 bouyer }
1096 1.31 bouyer }
1097 1.31 bouyer
1098 1.31 bouyer static int
1099 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
1100 1.31 bouyer {
1101 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1102 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1103 1.137 bouyer int timeout, nloop;
1104 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1105 1.204 thorpej #ifdef ATADEBUG
1106 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1107 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1108 1.70 bouyer #endif
1109 1.137 bouyer if (poll)
1110 1.137 bouyer nloop = WDCNDELAY_RST;
1111 1.137 bouyer else
1112 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1113 1.31 bouyer /* wait for BSY to deassert */
1114 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1115 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1116 1.236 bouyer if (wdc->select)
1117 1.174 bouyer wdc->select(chp,0);
1118 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1119 1.174 bouyer 0, WDSD_IBM); /* master */
1120 1.174 bouyer delay(10);
1121 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1122 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1123 1.204 thorpej #ifdef ATADEBUG
1124 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1125 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1126 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1127 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1128 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1129 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1130 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1131 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1132 1.70 bouyer #endif
1133 1.174 bouyer }
1134 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1135 1.236 bouyer if (wdc->select)
1136 1.174 bouyer wdc->select(chp,1);
1137 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1138 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1139 1.174 bouyer delay(10);
1140 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1141 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1142 1.204 thorpej #ifdef ATADEBUG
1143 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1144 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1145 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1146 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1147 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1148 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1149 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1150 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1151 1.70 bouyer #endif
1152 1.174 bouyer }
1153 1.31 bouyer
1154 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1155 1.31 bouyer /* no master */
1156 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1157 1.31 bouyer /* No master, slave is ready, it's done */
1158 1.65 bouyer goto end;
1159 1.31 bouyer }
1160 1.231 bouyer if ((drv_mask & 0x02) == 0) {
1161 1.231 bouyer /* No master, no slave: it's done */
1162 1.231 bouyer goto end;
1163 1.231 bouyer }
1164 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1165 1.31 bouyer /* no slave */
1166 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1167 1.31 bouyer /* No slave, master is ready, it's done */
1168 1.65 bouyer goto end;
1169 1.31 bouyer }
1170 1.2 bouyer } else {
1171 1.31 bouyer /* Wait for both master and slave to be ready */
1172 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1173 1.65 bouyer goto end;
1174 1.2 bouyer }
1175 1.2 bouyer }
1176 1.137 bouyer if (poll)
1177 1.137 bouyer delay(WDCDELAY);
1178 1.137 bouyer else
1179 1.137 bouyer tsleep(&nloop, PRIBIO, "atarst", 1);
1180 1.2 bouyer }
1181 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1182 1.31 bouyer if (st0 & WDCS_BSY)
1183 1.31 bouyer drv_mask &= ~0x01;
1184 1.31 bouyer if (st1 & WDCS_BSY)
1185 1.31 bouyer drv_mask &= ~0x02;
1186 1.65 bouyer end:
1187 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1188 1.70 bouyer "cl=0x%x ch=0x%x\n",
1189 1.253 cube device_xname(chp->ch_atac->atac_dev),
1190 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1191 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1192 1.70 bouyer "cl=0x%x ch=0x%x\n",
1193 1.253 cube device_xname(chp->ch_atac->atac_dev),
1194 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1195 1.70 bouyer
1196 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1197 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1198 1.149 bouyer st0, st1), DEBUG_PROBE);
1199 1.65 bouyer
1200 1.31 bouyer return drv_mask;
1201 1.2 bouyer }
1202 1.2 bouyer
1203 1.2 bouyer /*
1204 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1205 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1206 1.2 bouyer */
1207 1.167 thorpej static int
1208 1.205 thorpej __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout)
1209 1.2 bouyer {
1210 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1211 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1212 1.31 bouyer u_char status;
1213 1.222 christos int xtime = 0;
1214 1.60 abs
1215 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1216 1.253 cube device_xname(chp->ch_atac->atac_dev),
1217 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1218 1.31 bouyer chp->ch_error = 0;
1219 1.31 bouyer
1220 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1221 1.2 bouyer
1222 1.31 bouyer for (;;) {
1223 1.31 bouyer chp->ch_status = status =
1224 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1225 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1226 1.31 bouyer break;
1227 1.222 christos if (++xtime > timeout) {
1228 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1229 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1230 1.222 christos xtime, status,
1231 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1232 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1233 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1234 1.137 bouyer return(WDCWAIT_TOUT);
1235 1.31 bouyer }
1236 1.31 bouyer delay(WDCDELAY);
1237 1.2 bouyer }
1238 1.204 thorpej #ifdef ATADEBUG
1239 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1240 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1241 1.87 bouyer #endif
1242 1.31 bouyer if (status & WDCS_ERR)
1243 1.205 thorpej chp->ch_error = bus_space_read_1(wdr->cmd_iot,
1244 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1245 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1246 1.31 bouyer /* After autoconfig, there should be no long delays. */
1247 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1248 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1249 1.31 bouyer if (xfer == NULL)
1250 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1251 1.253 cube device_xname(chp->ch_atac->atac_dev),
1252 1.253 cube chp->ch_channel, WDCDELAY * xtime);
1253 1.219 perry else
1254 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1255 1.253 cube device_xname(chp->ch_atac->atac_dev),
1256 1.253 cube chp->ch_channel, xfer->c_drive,
1257 1.222 christos WDCDELAY * xtime);
1258 1.2 bouyer }
1259 1.2 bouyer #endif
1260 1.137 bouyer return(WDCWAIT_OK);
1261 1.137 bouyer }
1262 1.137 bouyer
1263 1.137 bouyer /*
1264 1.137 bouyer * Call __wdcwait(), polling using tsleep() or waking up the kernel
1265 1.137 bouyer * thread if possible
1266 1.137 bouyer */
1267 1.137 bouyer int
1268 1.205 thorpej wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags)
1269 1.137 bouyer {
1270 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1271 1.137 bouyer
1272 1.137 bouyer if (timeout_hz == 0 ||
1273 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1274 1.137 bouyer error = __wdcwait(chp, mask, bits, timeout);
1275 1.137 bouyer else {
1276 1.137 bouyer error = __wdcwait(chp, mask, bits, WDCDELAY_POLL);
1277 1.137 bouyer if (error != 0) {
1278 1.256 bouyer if ((chp->ch_flags & ATACH_TH_RUN) ||
1279 1.256 bouyer (flags & AT_WAIT)) {
1280 1.137 bouyer /*
1281 1.147 bouyer * we're running in the channel thread
1282 1.147 bouyer * or some userland thread context
1283 1.137 bouyer */
1284 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1285 1.137 bouyer if (__wdcwait(chp, mask, bits,
1286 1.137 bouyer WDCDELAY_POLL) == 0) {
1287 1.137 bouyer error = 0;
1288 1.137 bouyer break;
1289 1.137 bouyer }
1290 1.137 bouyer tsleep(&chp, PRIBIO, "atapoll", 1);
1291 1.137 bouyer }
1292 1.137 bouyer } else {
1293 1.137 bouyer /*
1294 1.256 bouyer * we're probably in interrupt context,
1295 1.137 bouyer * ask the thread to come back here
1296 1.137 bouyer */
1297 1.147 bouyer #ifdef DIAGNOSTIC
1298 1.148 bouyer if (chp->ch_queue->queue_freeze > 0)
1299 1.148 bouyer panic("wdcwait: queue_freeze");
1300 1.147 bouyer #endif
1301 1.148 bouyer chp->ch_queue->queue_freeze++;
1302 1.170 thorpej wakeup(&chp->ch_thread);
1303 1.137 bouyer return(WDCWAIT_THR);
1304 1.137 bouyer }
1305 1.137 bouyer }
1306 1.137 bouyer }
1307 1.163 thorpej return (error);
1308 1.2 bouyer }
1309 1.2 bouyer
1310 1.137 bouyer
1311 1.238 itohy #if NATA_DMA
1312 1.84 bouyer /*
1313 1.84 bouyer * Busy-wait for DMA to complete
1314 1.84 bouyer */
1315 1.84 bouyer int
1316 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1317 1.84 bouyer {
1318 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1319 1.222 christos int xtime;
1320 1.169 thorpej
1321 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1322 1.169 thorpej wdc->dma_status =
1323 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1324 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1325 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1326 1.84 bouyer return 0;
1327 1.84 bouyer delay(WDCDELAY);
1328 1.84 bouyer }
1329 1.84 bouyer /* timeout, force a DMA halt */
1330 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1331 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1332 1.84 bouyer return 1;
1333 1.84 bouyer }
1334 1.238 itohy #endif
1335 1.84 bouyer
1336 1.31 bouyer void
1337 1.163 thorpej wdctimeout(void *arg)
1338 1.2 bouyer {
1339 1.205 thorpej struct ata_channel *chp = (struct ata_channel *)arg;
1340 1.238 itohy #if NATA_DMA || NATA_PIOBM
1341 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1342 1.238 itohy #endif
1343 1.186 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1344 1.31 bouyer int s;
1345 1.2 bouyer
1346 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1347 1.31 bouyer
1348 1.31 bouyer s = splbio();
1349 1.205 thorpej if ((chp->ch_flags & ATACH_IRQ_WAIT) != 0) {
1350 1.31 bouyer __wdcerror(chp, "lost interrupt");
1351 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1352 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1353 1.88 mrg xfer->c_bcount,
1354 1.88 mrg xfer->c_skip);
1355 1.238 itohy #if NATA_DMA || NATA_PIOBM
1356 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
1357 1.169 thorpej wdc->dma_status =
1358 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1359 1.185 bouyer chp->ch_channel, xfer->c_drive,
1360 1.185 bouyer WDC_DMAEND_ABRT);
1361 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
1362 1.84 bouyer }
1363 1.238 itohy #endif
1364 1.31 bouyer /*
1365 1.119 drochner * Call the interrupt routine. If we just missed an interrupt,
1366 1.31 bouyer * it will do what's needed. Else, it will take the needed
1367 1.31 bouyer * action (reset the device).
1368 1.70 bouyer * Before that we need to reinstall the timeout callback,
1369 1.70 bouyer * in case it will miss another irq while in this transfer
1370 1.70 bouyer * We arbitray chose it to be 1s
1371 1.31 bouyer */
1372 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
1373 1.31 bouyer xfer->c_flags |= C_TIMEOU;
1374 1.205 thorpej chp->ch_flags &= ~ATACH_IRQ_WAIT;
1375 1.262 jakllsch KASSERT(xfer->c_intr != NULL);
1376 1.66 bouyer xfer->c_intr(chp, xfer, 1);
1377 1.31 bouyer } else
1378 1.31 bouyer __wdcerror(chp, "missing untimeout");
1379 1.31 bouyer splx(s);
1380 1.2 bouyer }
1381 1.2 bouyer
1382 1.2 bouyer int
1383 1.192 thorpej wdc_exec_command(struct ata_drive_datas *drvp, struct ata_command *ata_c)
1384 1.31 bouyer {
1385 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1386 1.165 thorpej struct ata_xfer *xfer;
1387 1.31 bouyer int s, ret;
1388 1.2 bouyer
1389 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1390 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1391 1.253 cube drvp->drive), DEBUG_FUNCS);
1392 1.2 bouyer
1393 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1394 1.198 thorpej xfer = ata_get_xfer(ata_c->flags & AT_WAIT ? ATAXF_CANSLEEP :
1395 1.198 thorpej ATAXF_NOSLEEP);
1396 1.31 bouyer if (xfer == NULL) {
1397 1.193 thorpej return ATACMD_TRY_AGAIN;
1398 1.31 bouyer }
1399 1.2 bouyer
1400 1.247 dyoung if (chp->ch_atac->atac_cap & ATAC_CAP_NOIRQ)
1401 1.192 thorpej ata_c->flags |= AT_POLL;
1402 1.192 thorpej if (ata_c->flags & AT_POLL)
1403 1.31 bouyer xfer->c_flags |= C_POLL;
1404 1.217 bouyer if (ata_c->flags & AT_WAIT)
1405 1.217 bouyer xfer->c_flags |= C_WAIT;
1406 1.165 thorpej xfer->c_drive = drvp->drive;
1407 1.192 thorpej xfer->c_databuf = ata_c->data;
1408 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1409 1.192 thorpej xfer->c_cmd = ata_c;
1410 1.31 bouyer xfer->c_start = __wdccommand_start;
1411 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1412 1.182 bouyer xfer->c_kill_xfer = __wdccommand_kill_xfer;
1413 1.2 bouyer
1414 1.31 bouyer s = splbio();
1415 1.201 thorpej ata_exec_xfer(chp, xfer);
1416 1.31 bouyer #ifdef DIAGNOSTIC
1417 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1418 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1419 1.118 provos panic("wdc_exec_command: polled command not done");
1420 1.2 bouyer #endif
1421 1.192 thorpej if (ata_c->flags & AT_DONE) {
1422 1.193 thorpej ret = ATACMD_COMPLETE;
1423 1.31 bouyer } else {
1424 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1425 1.192 thorpej while ((ata_c->flags & AT_DONE) == 0) {
1426 1.192 thorpej tsleep(ata_c, PRIBIO, "wdccmd", 0);
1427 1.69 bouyer }
1428 1.193 thorpej ret = ATACMD_COMPLETE;
1429 1.31 bouyer } else {
1430 1.193 thorpej ret = ATACMD_QUEUED;
1431 1.2 bouyer }
1432 1.2 bouyer }
1433 1.31 bouyer splx(s);
1434 1.31 bouyer return ret;
1435 1.2 bouyer }
1436 1.2 bouyer
1437 1.167 thorpej static void
1438 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1439 1.219 perry {
1440 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1441 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1442 1.165 thorpej int drive = xfer->c_drive;
1443 1.230 bouyer int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
1444 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1445 1.31 bouyer
1446 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1447 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1448 1.253 cube xfer->c_drive),
1449 1.34 bouyer DEBUG_FUNCS);
1450 1.31 bouyer
1451 1.203 thorpej if (wdc->select)
1452 1.169 thorpej wdc->select(chp,drive);
1453 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1454 1.31 bouyer WDSD_IBM | (drive << 4));
1455 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1456 1.230 bouyer ata_c->r_st_bmask, ata_c->timeout, wait_flags)) {
1457 1.137 bouyer case WDCWAIT_OK:
1458 1.137 bouyer break;
1459 1.137 bouyer case WDCWAIT_TOUT:
1460 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1461 1.31 bouyer __wdccommand_done(chp, xfer);
1462 1.53 bouyer return;
1463 1.137 bouyer case WDCWAIT_THR:
1464 1.137 bouyer return;
1465 1.31 bouyer }
1466 1.192 thorpej if (ata_c->flags & AT_POLL) {
1467 1.135 bouyer /* polled command, disable interrupts */
1468 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1469 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh,
1470 1.275 rkujawa wd_aux_ctlr, WDCTL_4BIT | WDCTL_IDS);
1471 1.135 bouyer }
1472 1.268 jakllsch if ((ata_c->flags & AT_LBA48) != 0) {
1473 1.268 jakllsch wdccommandext(chp, drive, ata_c->r_command,
1474 1.268 jakllsch ata_c->r_lba, ata_c->r_count, ata_c->r_features);
1475 1.268 jakllsch } else {
1476 1.268 jakllsch wdccommand(chp, drive, ata_c->r_command,
1477 1.268 jakllsch (ata_c->r_lba >> 8) & 0xffff,
1478 1.268 jakllsch WDSD_IBM | (drive << 4) |
1479 1.268 jakllsch (((ata_c->flags & AT_LBA) != 0) ? WDSD_LBA : 0) |
1480 1.268 jakllsch ((ata_c->r_lba >> 24) & 0x0f),
1481 1.268 jakllsch ata_c->r_lba & 0xff,
1482 1.268 jakllsch ata_c->r_count & 0xff,
1483 1.268 jakllsch ata_c->r_features & 0xff);
1484 1.268 jakllsch }
1485 1.139 bouyer
1486 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1487 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1488 1.192 thorpej callout_reset(&chp->ch_callout, ata_c->timeout / 1000 * hz,
1489 1.81 thorpej wdctimeout, chp);
1490 1.31 bouyer return;
1491 1.2 bouyer }
1492 1.2 bouyer /*
1493 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1494 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1495 1.2 bouyer */
1496 1.134 mycroft delay(10); /* 400ns delay */
1497 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1498 1.2 bouyer }
1499 1.2 bouyer
1500 1.167 thorpej static int
1501 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1502 1.2 bouyer {
1503 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1504 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1505 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1506 1.192 thorpej int bcount = ata_c->bcount;
1507 1.192 thorpej char *data = ata_c->data;
1508 1.137 bouyer int wflags;
1509 1.226 bouyer int drive_flags;
1510 1.226 bouyer
1511 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1512 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1513 1.226 bouyer /*
1514 1.226 bouyer * The IDENTIFY data has been designed as an array of
1515 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1516 1.226 bouyer * Historically it's what we have always done so keeping it
1517 1.226 bouyer * here ensure binary backward compatibility.
1518 1.226 bouyer */
1519 1.274 bouyer drive_flags = ATA_DRIVE_NOSTREAM |
1520 1.229 tacha chp->ch_drive[xfer->c_drive].drive_flags;
1521 1.226 bouyer } else {
1522 1.226 bouyer /*
1523 1.226 bouyer * Other data structure are opaque and should be transfered
1524 1.226 bouyer * as is.
1525 1.226 bouyer */
1526 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1527 1.226 bouyer }
1528 1.137 bouyer
1529 1.265 bouyer #ifdef WDC_NO_IDS
1530 1.265 bouyer wflags = AT_POLL;
1531 1.265 bouyer #else
1532 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1533 1.137 bouyer /* both wait and poll, we can tsleep here */
1534 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1535 1.265 bouyer } else {
1536 1.265 bouyer wflags = AT_POLL;
1537 1.265 bouyer }
1538 1.264 christos #endif
1539 1.31 bouyer
1540 1.163 thorpej again:
1541 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1542 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1543 1.253 cube xfer->c_drive), DEBUG_INTR);
1544 1.137 bouyer /*
1545 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1546 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1547 1.266 jakllsch * penalty for the extra register write is acceptable,
1548 1.266 jakllsch * wdc_exec_command() isn't called often (mostly for autoconfig)
1549 1.137 bouyer */
1550 1.268 jakllsch if ((xfer->c_flags & C_ATAPI) != 0) {
1551 1.268 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1552 1.268 jakllsch WDSD_IBM | (xfer->c_drive << 4));
1553 1.268 jakllsch }
1554 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1555 1.114 bouyer /*
1556 1.114 bouyer * We have completed a data xfer. The drive should now be
1557 1.114 bouyer * in its initial state
1558 1.114 bouyer */
1559 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1560 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1561 1.137 bouyer wflags) == WDCWAIT_TOUT) {
1562 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1563 1.114 bouyer return 0; /* IRQ was not for us */
1564 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1565 1.114 bouyer }
1566 1.131 mycroft goto out;
1567 1.114 bouyer }
1568 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1569 1.192 thorpej (irq == 0) ? ata_c->timeout : 0, wflags) == WDCWAIT_TOUT) {
1570 1.219 perry if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1571 1.63 bouyer return 0; /* IRQ was not for us */
1572 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1573 1.131 mycroft goto out;
1574 1.2 bouyer }
1575 1.203 thorpej if (wdc->irqack)
1576 1.169 thorpej wdc->irqack(chp);
1577 1.192 thorpej if (ata_c->flags & AT_READ) {
1578 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1579 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1580 1.131 mycroft goto out;
1581 1.131 mycroft }
1582 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1583 1.114 bouyer /* at this point the drive should be in its initial state */
1584 1.192 thorpej ata_c->flags |= AT_XFDONE;
1585 1.234 bouyer /*
1586 1.234 bouyer * XXX checking the status register again here cause some
1587 1.234 bouyer * hardware to timeout.
1588 1.234 bouyer */
1589 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1590 1.131 mycroft if ((chp->ch_status & WDCS_DRQ) == 0) {
1591 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1592 1.131 mycroft goto out;
1593 1.131 mycroft }
1594 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1595 1.192 thorpej ata_c->flags |= AT_XFDONE;
1596 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1597 1.205 thorpej chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1598 1.114 bouyer callout_reset(&chp->ch_callout,
1599 1.243 bouyer mstohz(ata_c->timeout), wdctimeout, chp);
1600 1.114 bouyer return 1;
1601 1.114 bouyer } else {
1602 1.114 bouyer goto again;
1603 1.114 bouyer }
1604 1.2 bouyer }
1605 1.163 thorpej out:
1606 1.31 bouyer __wdccommand_done(chp, xfer);
1607 1.31 bouyer return 1;
1608 1.2 bouyer }
1609 1.2 bouyer
1610 1.167 thorpej static void
1611 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1612 1.2 bouyer {
1613 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1614 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1615 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1616 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1617 1.2 bouyer
1618 1.233 bouyer ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
1619 1.253 cube device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
1620 1.233 bouyer ata_c->flags), DEBUG_FUNCS);
1621 1.70 bouyer
1622 1.70 bouyer
1623 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1624 1.192 thorpej ata_c->flags |= AT_DF;
1625 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1626 1.192 thorpej ata_c->flags |= AT_ERROR;
1627 1.192 thorpej ata_c->r_error = chp->ch_error;
1628 1.31 bouyer }
1629 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1630 1.253 cube device_is_active(atac->atac_dev) &&
1631 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1632 1.268 jakllsch ata_c->r_status = bus_space_read_1(wdr->cmd_iot,
1633 1.268 jakllsch wdr->cmd_iohs[wd_status], 0);
1634 1.268 jakllsch ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1635 1.268 jakllsch wdr->cmd_iohs[wd_error], 0);
1636 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1637 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1638 1.268 jakllsch ata_c->r_lba = (uint64_t)bus_space_read_1(wdr->cmd_iot,
1639 1.268 jakllsch wdr->cmd_iohs[wd_sector], 0) << 0;
1640 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1641 1.268 jakllsch wdr->cmd_iohs[wd_cyl_lo], 0) << 8;
1642 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1643 1.268 jakllsch wdr->cmd_iohs[wd_cyl_hi], 0) << 16;
1644 1.268 jakllsch ata_c->r_device = bus_space_read_1(wdr->cmd_iot,
1645 1.268 jakllsch wdr->cmd_iohs[wd_sdh], 0);
1646 1.268 jakllsch
1647 1.268 jakllsch if ((ata_c->flags & AT_LBA48) != 0) {
1648 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1649 1.275 rkujawa if ((ata_c->flags & AT_POLL) != 0)
1650 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1651 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1652 1.275 rkujawa WDCTL_HOB|WDCTL_4BIT|WDCTL_IDS);
1653 1.275 rkujawa else
1654 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1655 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1656 1.275 rkujawa WDCTL_HOB|WDCTL_4BIT);
1657 1.275 rkujawa }
1658 1.268 jakllsch ata_c->r_count |= bus_space_read_1(wdr->cmd_iot,
1659 1.268 jakllsch wdr->cmd_iohs[wd_seccnt], 0) << 8;
1660 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1661 1.268 jakllsch wdr->cmd_iohs[wd_sector], 0) << 24;
1662 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1663 1.268 jakllsch wdr->cmd_iohs[wd_cyl_lo], 0) << 32;
1664 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1665 1.268 jakllsch wdr->cmd_iohs[wd_cyl_hi], 0) << 40;
1666 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1667 1.275 rkujawa if ((ata_c->flags & AT_POLL) != 0)
1668 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1669 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1670 1.275 rkujawa WDCTL_4BIT|WDCTL_IDS);
1671 1.275 rkujawa else
1672 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1673 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1674 1.275 rkujawa WDCTL_4BIT);
1675 1.275 rkujawa }
1676 1.268 jakllsch } else {
1677 1.268 jakllsch ata_c->r_lba |=
1678 1.268 jakllsch (uint64_t)(ata_c->r_device & 0x0f) << 24;
1679 1.268 jakllsch }
1680 1.268 jakllsch ata_c->r_device &= 0xf0;
1681 1.135 bouyer }
1682 1.186 bouyer callout_stop(&chp->ch_callout);
1683 1.187 bouyer chp->ch_queue->active_xfer = NULL;
1684 1.192 thorpej if (ata_c->flags & AT_POLL) {
1685 1.187 bouyer /* enable interrupts */
1686 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1687 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh,
1688 1.275 rkujawa wd_aux_ctlr, WDCTL_4BIT);
1689 1.187 bouyer delay(10); /* some drives need a little delay here */
1690 1.187 bouyer }
1691 1.274 bouyer if (chp->ch_drive[xfer->c_drive].drive_flags & ATA_DRIVE_WAITDRAIN) {
1692 1.187 bouyer __wdccommand_kill_xfer(chp, xfer, KILL_GONE);
1693 1.274 bouyer chp->ch_drive[xfer->c_drive].drive_flags &= ~ATA_DRIVE_WAITDRAIN;
1694 1.187 bouyer wakeup(&chp->ch_queue->active_xfer);
1695 1.219 perry } else
1696 1.187 bouyer __wdccommand_done_end(chp, xfer);
1697 1.182 bouyer }
1698 1.219 perry
1699 1.182 bouyer static void
1700 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1701 1.182 bouyer {
1702 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1703 1.182 bouyer
1704 1.192 thorpej ata_c->flags |= AT_DONE;
1705 1.198 thorpej ata_free_xfer(chp, xfer);
1706 1.192 thorpej if (ata_c->flags & AT_WAIT)
1707 1.192 thorpej wakeup(ata_c);
1708 1.192 thorpej else if (ata_c->callback)
1709 1.192 thorpej ata_c->callback(ata_c->callback_arg);
1710 1.202 thorpej atastart(chp);
1711 1.31 bouyer return;
1712 1.2 bouyer }
1713 1.2 bouyer
1714 1.182 bouyer static void
1715 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1716 1.182 bouyer int reason)
1717 1.182 bouyer {
1718 1.192 thorpej struct ata_command *ata_c = xfer->c_cmd;
1719 1.182 bouyer
1720 1.182 bouyer switch (reason) {
1721 1.182 bouyer case KILL_GONE:
1722 1.192 thorpej ata_c->flags |= AT_GONE;
1723 1.219 perry break;
1724 1.182 bouyer case KILL_RESET:
1725 1.192 thorpej ata_c->flags |= AT_RESET;
1726 1.182 bouyer break;
1727 1.182 bouyer default:
1728 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1729 1.182 bouyer reason);
1730 1.182 bouyer panic("__wdccommand_kill_xfer");
1731 1.182 bouyer }
1732 1.182 bouyer __wdccommand_done_end(chp, xfer);
1733 1.182 bouyer }
1734 1.182 bouyer
1735 1.2 bouyer /*
1736 1.31 bouyer * Send a command. The drive should be ready.
1737 1.2 bouyer * Assumes interrupts are blocked.
1738 1.2 bouyer */
1739 1.31 bouyer void
1740 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1741 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1742 1.178 thorpej u_int8_t features)
1743 1.31 bouyer {
1744 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1745 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1746 1.163 thorpej
1747 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1748 1.253 cube "sector=%d count=%d features=%d\n",
1749 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1750 1.253 cube command, cylin, head, sector, count, features), DEBUG_FUNCS);
1751 1.31 bouyer
1752 1.203 thorpej if (wdc->select)
1753 1.169 thorpej wdc->select(chp,drive);
1754 1.107 dbj
1755 1.31 bouyer /* Select drive, head, and addressing mode. */
1756 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1757 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1758 1.177 thorpej /* Load parameters into the wd_features register. */
1759 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1760 1.178 thorpej features);
1761 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1762 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1763 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1764 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1765 1.157 fvdl 0, cylin >> 8);
1766 1.108 christos
1767 1.108 christos /* Send command. */
1768 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1769 1.108 christos return;
1770 1.108 christos }
1771 1.108 christos
1772 1.108 christos /*
1773 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1774 1.108 christos * Assumes interrupts are blocked.
1775 1.108 christos */
1776 1.108 christos void
1777 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1778 1.267 jakllsch u_int64_t blkno, u_int16_t count, u_int16_t features)
1779 1.108 christos {
1780 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1781 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1782 1.163 thorpej
1783 1.204 thorpej ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%x blkno=%d "
1784 1.253 cube "count=%d\n", device_xname(chp->ch_atac->atac_dev),
1785 1.169 thorpej chp->ch_channel, drive, command, (u_int32_t) blkno, count),
1786 1.108 christos DEBUG_FUNCS);
1787 1.108 christos
1788 1.203 thorpej if (wdc->select)
1789 1.169 thorpej wdc->select(chp,drive);
1790 1.108 christos
1791 1.108 christos /* Select drive, head, and addressing mode. */
1792 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1793 1.108 christos (drive << 4) | WDSD_LBA);
1794 1.108 christos
1795 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1796 1.267 jakllsch bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1797 1.267 jakllsch 0, features);
1798 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1799 1.218 rearnsha 0, count);
1800 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1801 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1802 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1803 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1804 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1805 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1806 1.218 rearnsha } else {
1807 1.218 rearnsha /* previous */
1808 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1809 1.267 jakllsch 0, features >> 8);
1810 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1811 1.218 rearnsha 0, count >> 8);
1812 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1813 1.218 rearnsha 0, blkno >> 24);
1814 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1815 1.218 rearnsha 0, blkno >> 32);
1816 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1817 1.218 rearnsha 0, blkno >> 40);
1818 1.218 rearnsha
1819 1.218 rearnsha /* current */
1820 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1821 1.267 jakllsch 0, features);
1822 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1823 1.267 jakllsch 0, count);
1824 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1825 1.267 jakllsch 0, blkno);
1826 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1827 1.218 rearnsha 0, blkno >> 8);
1828 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1829 1.218 rearnsha 0, blkno >> 16);
1830 1.218 rearnsha }
1831 1.2 bouyer
1832 1.31 bouyer /* Send command. */
1833 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1834 1.31 bouyer return;
1835 1.2 bouyer }
1836 1.2 bouyer
1837 1.2 bouyer /*
1838 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1839 1.31 bouyer * tested by the caller.
1840 1.2 bouyer */
1841 1.31 bouyer void
1842 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1843 1.2 bouyer {
1844 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1845 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1846 1.2 bouyer
1847 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1848 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1849 1.253 cube command), DEBUG_FUNCS);
1850 1.107 dbj
1851 1.203 thorpej if (wdc->select)
1852 1.169 thorpej wdc->select(chp,drive);
1853 1.2 bouyer
1854 1.31 bouyer /* Select drive. */
1855 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1856 1.31 bouyer WDSD_IBM | (drive << 4));
1857 1.2 bouyer
1858 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1859 1.31 bouyer }
1860 1.2 bouyer
1861 1.31 bouyer static void
1862 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1863 1.2 bouyer {
1864 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1865 1.217 bouyer struct ata_xfer *xfer = chp->ch_queue->active_xfer;
1866 1.88 mrg
1867 1.2 bouyer if (xfer == NULL)
1868 1.253 cube aprint_error("%s:%d: %s\n", device_xname(atac->atac_dev),
1869 1.253 cube chp->ch_channel, msg);
1870 1.2 bouyer else
1871 1.253 cube aprint_error("%s:%d:%d: %s\n", device_xname(atac->atac_dev),
1872 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1873 1.2 bouyer }
1874 1.2 bouyer
1875 1.219 perry /*
1876 1.2 bouyer * the bit bucket
1877 1.2 bouyer */
1878 1.2 bouyer void
1879 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1880 1.2 bouyer {
1881 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1882 1.2 bouyer
1883 1.12 cgd for (; size >= 2; size -= 2)
1884 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1885 1.12 cgd if (size)
1886 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1887 1.44 thorpej }
1888 1.44 thorpej
1889 1.213 thorpej static void
1890 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1891 1.190 mycroft {
1892 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1893 1.190 mycroft
1894 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1895 1.244 martin if ((uintptr_t)bf & 1)
1896 1.244 martin goto unaligned;
1897 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && ((uintptr_t)bf & 3))
1898 1.244 martin goto unaligned;
1899 1.244 martin #endif
1900 1.244 martin
1901 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
1902 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && len > 3) {
1903 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1904 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1905 1.222 christos bf = (char *)bf + (len & ~3);
1906 1.190 mycroft len &= 3;
1907 1.190 mycroft }
1908 1.273 christos if (len > 1) {
1909 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1910 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1911 1.273 christos bf = (char *)bf + (len & ~1);
1912 1.273 christos len &= 1;
1913 1.190 mycroft }
1914 1.190 mycroft } else {
1915 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && len > 3) {
1916 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1917 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1918 1.222 christos bf = (char *)bf + (len & ~3);
1919 1.190 mycroft len &= 3;
1920 1.190 mycroft }
1921 1.273 christos if (len > 1) {
1922 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1923 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1924 1.273 christos bf = (char *)bf + (len & ~1);
1925 1.273 christos len &= 1;
1926 1.190 mycroft }
1927 1.190 mycroft }
1928 1.273 christos if (len)
1929 1.273 christos *((uint8_t *)bf) = bus_space_read_1(wdr->cmd_iot,
1930 1.273 christos wdr->cmd_iohs[wd_data], 0);
1931 1.244 martin return;
1932 1.244 martin
1933 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1934 1.244 martin unaligned:
1935 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
1936 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
1937 1.245 bouyer while (len > 3) {
1938 1.245 bouyer uint32_t val;
1939 1.245 bouyer
1940 1.245 bouyer val = bus_space_read_4(wdr->data32iot,
1941 1.245 bouyer wdr->data32ioh, 0);
1942 1.245 bouyer memcpy(bf, &val, 4);
1943 1.245 bouyer bf = (char *)bf + 4;
1944 1.245 bouyer len -= 4;
1945 1.245 bouyer }
1946 1.245 bouyer }
1947 1.245 bouyer while (len > 1) {
1948 1.245 bouyer uint16_t val;
1949 1.245 bouyer
1950 1.245 bouyer val = bus_space_read_2(wdr->cmd_iot,
1951 1.245 bouyer wdr->cmd_iohs[wd_data], 0);
1952 1.245 bouyer memcpy(bf, &val, 2);
1953 1.245 bouyer bf = (char *)bf + 2;
1954 1.245 bouyer len -= 2;
1955 1.245 bouyer }
1956 1.245 bouyer } else {
1957 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
1958 1.245 bouyer while (len > 3) {
1959 1.245 bouyer uint32_t val;
1960 1.244 martin
1961 1.245 bouyer val = bus_space_read_stream_4(wdr->data32iot,
1962 1.245 bouyer wdr->data32ioh, 0);
1963 1.245 bouyer memcpy(bf, &val, 4);
1964 1.245 bouyer bf = (char *)bf + 4;
1965 1.245 bouyer len -= 4;
1966 1.245 bouyer }
1967 1.245 bouyer }
1968 1.245 bouyer while (len > 1) {
1969 1.245 bouyer uint16_t val;
1970 1.245 bouyer
1971 1.245 bouyer val = bus_space_read_stream_2(wdr->cmd_iot,
1972 1.244 martin wdr->cmd_iohs[wd_data], 0);
1973 1.245 bouyer memcpy(bf, &val, 2);
1974 1.245 bouyer bf = (char *)bf + 2;
1975 1.245 bouyer len -= 2;
1976 1.244 martin }
1977 1.244 martin }
1978 1.244 martin #endif
1979 1.190 mycroft }
1980 1.190 mycroft
1981 1.213 thorpej static void
1982 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1983 1.190 mycroft {
1984 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1985 1.190 mycroft
1986 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1987 1.244 martin if ((uintptr_t)bf & 1)
1988 1.244 martin goto unaligned;
1989 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && ((uintptr_t)bf & 3))
1990 1.244 martin goto unaligned;
1991 1.244 martin #endif
1992 1.244 martin
1993 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
1994 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
1995 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
1996 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1997 1.222 christos bf = (char *)bf + (len & ~3);
1998 1.190 mycroft len &= 3;
1999 1.190 mycroft }
2000 1.190 mycroft if (len) {
2001 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
2002 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
2003 1.190 mycroft }
2004 1.190 mycroft } else {
2005 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2006 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
2007 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
2008 1.222 christos bf = (char *)bf + (len & ~3);
2009 1.190 mycroft len &= 3;
2010 1.190 mycroft }
2011 1.190 mycroft if (len) {
2012 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
2013 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
2014 1.190 mycroft }
2015 1.190 mycroft }
2016 1.244 martin return;
2017 1.244 martin
2018 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
2019 1.244 martin unaligned:
2020 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
2021 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2022 1.245 bouyer while (len > 3) {
2023 1.245 bouyer uint32_t val;
2024 1.244 martin
2025 1.245 bouyer memcpy(&val, bf, 4);
2026 1.245 bouyer bus_space_write_4(wdr->data32iot,
2027 1.245 bouyer wdr->data32ioh, 0, val);
2028 1.245 bouyer bf = (char *)bf + 4;
2029 1.245 bouyer len -= 4;
2030 1.245 bouyer }
2031 1.245 bouyer }
2032 1.245 bouyer while (len > 1) {
2033 1.245 bouyer uint16_t val;
2034 1.245 bouyer
2035 1.245 bouyer memcpy(&val, bf, 2);
2036 1.245 bouyer bus_space_write_2(wdr->cmd_iot,
2037 1.244 martin wdr->cmd_iohs[wd_data], 0, val);
2038 1.245 bouyer bf = (char *)bf + 2;
2039 1.245 bouyer len -= 2;
2040 1.244 martin }
2041 1.245 bouyer } else {
2042 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2043 1.245 bouyer while (len > 3) {
2044 1.245 bouyer uint32_t val;
2045 1.245 bouyer
2046 1.245 bouyer memcpy(&val, bf, 4);
2047 1.245 bouyer bus_space_write_stream_4(wdr->data32iot,
2048 1.245 bouyer wdr->data32ioh, 0, val);
2049 1.245 bouyer bf = (char *)bf + 4;
2050 1.245 bouyer len -= 4;
2051 1.245 bouyer }
2052 1.245 bouyer }
2053 1.245 bouyer while (len > 1) {
2054 1.245 bouyer uint16_t val;
2055 1.244 martin
2056 1.245 bouyer memcpy(&val, bf, 2);
2057 1.245 bouyer bus_space_write_stream_2(wdr->cmd_iot,
2058 1.245 bouyer wdr->cmd_iohs[wd_data], 0, val);
2059 1.245 bouyer bf = (char *)bf + 2;
2060 1.245 bouyer len -= 2;
2061 1.245 bouyer }
2062 1.244 martin }
2063 1.244 martin #endif
2064 1.190 mycroft }
2065