wdc.c revision 1.291 1 1.291 maya /* $NetBSD: wdc.c,v 1.291 2018/10/27 05:38:08 maya Exp $ */
2 1.31 bouyer
3 1.31 bouyer /*
4 1.137 bouyer * Copyright (c) 1998, 2001, 2003 Manuel Bouyer. All rights reserved.
5 1.31 bouyer *
6 1.31 bouyer * Redistribution and use in source and binary forms, with or without
7 1.31 bouyer * modification, are permitted provided that the following conditions
8 1.31 bouyer * are met:
9 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
10 1.31 bouyer * notice, this list of conditions and the following disclaimer.
11 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
12 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
13 1.31 bouyer * documentation and/or other materials provided with the distribution.
14 1.31 bouyer *
15 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
16 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
17 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
18 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
19 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
20 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
21 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
22 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
23 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
24 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
25 1.31 bouyer */
26 1.2 bouyer
27 1.27 mycroft /*-
28 1.220 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
29 1.27 mycroft * All rights reserved.
30 1.2 bouyer *
31 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
32 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
33 1.12 cgd *
34 1.2 bouyer * Redistribution and use in source and binary forms, with or without
35 1.2 bouyer * modification, are permitted provided that the following conditions
36 1.2 bouyer * are met:
37 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
38 1.2 bouyer * notice, this list of conditions and the following disclaimer.
39 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
40 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
41 1.2 bouyer * documentation and/or other materials provided with the distribution.
42 1.2 bouyer *
43 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
44 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
45 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
46 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
47 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
48 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
49 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
50 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
51 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
52 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
53 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
54 1.2 bouyer */
55 1.2 bouyer
56 1.12 cgd /*
57 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
58 1.12 cgd */
59 1.100 lukem
60 1.100 lukem #include <sys/cdefs.h>
61 1.291 maya __KERNEL_RCSID(0, "$NetBSD: wdc.c,v 1.291 2018/10/27 05:38:08 maya Exp $");
62 1.12 cgd
63 1.247 dyoung #include "opt_ata.h"
64 1.263 bouyer #include "opt_wdc.h"
65 1.31 bouyer
66 1.2 bouyer #include <sys/param.h>
67 1.2 bouyer #include <sys/systm.h>
68 1.2 bouyer #include <sys/kernel.h>
69 1.2 bouyer #include <sys/conf.h>
70 1.2 bouyer #include <sys/buf.h>
71 1.31 bouyer #include <sys/device.h>
72 1.2 bouyer #include <sys/malloc.h>
73 1.2 bouyer #include <sys/syslog.h>
74 1.2 bouyer #include <sys/proc.h>
75 1.2 bouyer
76 1.249 ad #include <sys/intr.h>
77 1.249 ad #include <sys/bus.h>
78 1.2 bouyer
79 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
80 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
81 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
82 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
83 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
84 1.246 sborrill #define bus_space_read_stream_2 bus_space_read_2
85 1.246 sborrill #define bus_space_read_stream_4 bus_space_read_4
86 1.246 sborrill #define bus_space_write_stream_2 bus_space_write_2
87 1.246 sborrill #define bus_space_write_stream_4 bus_space_write_4
88 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
89 1.16 sakamoto
90 1.103 bouyer #include <dev/ata/atavar.h>
91 1.31 bouyer #include <dev/ata/atareg.h>
92 1.239 bouyer #include <dev/ata/satareg.h>
93 1.239 bouyer #include <dev/ata/satavar.h>
94 1.12 cgd #include <dev/ic/wdcreg.h>
95 1.12 cgd #include <dev/ic/wdcvar.h>
96 1.31 bouyer
97 1.137 bouyer #include "locators.h"
98 1.137 bouyer
99 1.2 bouyer #include "atapibus.h"
100 1.106 bouyer #include "wd.h"
101 1.240 bouyer #include "sata.h"
102 1.2 bouyer
103 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
104 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
105 1.2 bouyer #if 0
106 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
107 1.2 bouyer #define WDCNDELAY_DEBUG 50
108 1.2 bouyer #endif
109 1.2 bouyer
110 1.284 jdolecek /* When polling wait that much and then kpause for 1/hz seconds */
111 1.219 perry #define WDCDELAY_POLL 1 /* ms */
112 1.137 bouyer
113 1.137 bouyer /* timeout for the control commands */
114 1.137 bouyer #define WDC_CTRL_DELAY 10000 /* 10s, for the recall command */
115 1.137 bouyer
116 1.224 bouyer /*
117 1.224 bouyer * timeout when waiting for BSY to deassert when probing.
118 1.224 bouyer * set to 5s. From the standards this could be up to 31, but we can't
119 1.261 snj * wait that much at boot time, and 5s seems to be enough.
120 1.224 bouyer */
121 1.224 bouyer #define WDC_PROBE_WAIT 5
122 1.224 bouyer
123 1.224 bouyer
124 1.106 bouyer #if NWD > 0
125 1.103 bouyer extern const struct ata_bustype wdc_ata_bustype; /* in ata_wdc.c */
126 1.106 bouyer #else
127 1.106 bouyer /* A fake one, the autoconfig will print "wd at foo ... not configured */
128 1.106 bouyer const struct ata_bustype wdc_ata_bustype = {
129 1.291 maya .bustype_type = SCSIPI_BUSTYPE_ATA,
130 1.290 maya .ata_bio = NULL,
131 1.291 maya .ata_reset_drive = NULL,
132 1.290 maya .ata_reset_channel = wdc_reset_channel,
133 1.290 maya .ata_exec_command = wdc_exec_command,
134 1.290 maya .ata_get_params = NULL,
135 1.290 maya .ata_addref = NULL,
136 1.290 maya .ata_delref = NULL,
137 1.290 maya .ata_killpending = NULL,
138 1.290 maya .ata_recovery = NULL,
139 1.106 bouyer };
140 1.106 bouyer #endif
141 1.102 bouyer
142 1.213 thorpej /* Flags to wdcreset(). */
143 1.213 thorpej #define RESET_POLL 1
144 1.284 jdolecek #define RESET_SLEEP 0 /* wdcreset() will use kpause() */
145 1.213 thorpej
146 1.213 thorpej static int wdcprobe1(struct ata_channel *, int);
147 1.213 thorpej static int wdcreset(struct ata_channel *, int);
148 1.222 christos static void __wdcerror(struct ata_channel *, const char *);
149 1.205 thorpej static int __wdcwait_reset(struct ata_channel *, int, int);
150 1.205 thorpej static void __wdccommand_done(struct ata_channel *, struct ata_xfer *);
151 1.284 jdolecek static void __wdccommand_poll(struct ata_channel *, struct ata_xfer *);
152 1.205 thorpej static void __wdccommand_done_end(struct ata_channel *, struct ata_xfer *);
153 1.205 thorpej static void __wdccommand_kill_xfer(struct ata_channel *,
154 1.182 bouyer struct ata_xfer *, int);
155 1.284 jdolecek static int __wdccommand_start(struct ata_channel *, struct ata_xfer *);
156 1.205 thorpej static int __wdccommand_intr(struct ata_channel *, struct ata_xfer *, int);
157 1.284 jdolecek static int __wdcwait(struct ata_channel *, int, int, int, int *);
158 1.31 bouyer
159 1.213 thorpej static void wdc_datain_pio(struct ata_channel *, int, void *, size_t);
160 1.213 thorpej static void wdc_dataout_pio(struct ata_channel *, int, void *, size_t);
161 1.31 bouyer #define DEBUG_INTR 0x01
162 1.31 bouyer #define DEBUG_XFERS 0x02
163 1.31 bouyer #define DEBUG_STATUS 0x04
164 1.31 bouyer #define DEBUG_FUNCS 0x08
165 1.31 bouyer #define DEBUG_PROBE 0x10
166 1.74 enami #define DEBUG_DETACH 0x20
167 1.87 bouyer #define DEBUG_DELAY 0x40
168 1.204 thorpej #ifdef ATADEBUG
169 1.204 thorpej extern int atadebug_mask; /* init'ed in ata.c */
170 1.31 bouyer int wdc_nxfer = 0;
171 1.204 thorpej #define ATADEBUG_PRINT(args, level) if (atadebug_mask & (level)) printf args
172 1.2 bouyer #else
173 1.204 thorpej #define ATADEBUG_PRINT(args, level)
174 1.2 bouyer #endif
175 1.2 bouyer
176 1.162 thorpej /*
177 1.176 thorpej * Initialize the "shadow register" handles for a standard wdc controller.
178 1.176 thorpej */
179 1.176 thorpej void
180 1.284 jdolecek wdc_init_shadow_regs(struct wdc_regs *wdr)
181 1.176 thorpej {
182 1.205 thorpej wdr->cmd_iohs[wd_status] = wdr->cmd_iohs[wd_command];
183 1.205 thorpej wdr->cmd_iohs[wd_features] = wdr->cmd_iohs[wd_error];
184 1.205 thorpej }
185 1.205 thorpej
186 1.205 thorpej /*
187 1.205 thorpej * Allocate a wdc_regs array, based on the number of channels.
188 1.205 thorpej */
189 1.205 thorpej void
190 1.205 thorpej wdc_allocate_regs(struct wdc_softc *wdc)
191 1.205 thorpej {
192 1.205 thorpej
193 1.207 thorpej wdc->regs = malloc(wdc->sc_atac.atac_nchannels *
194 1.207 thorpej sizeof(struct wdc_regs), M_DEVBUF, M_WAITOK);
195 1.176 thorpej }
196 1.176 thorpej
197 1.240 bouyer #if NSATA > 0
198 1.239 bouyer /*
199 1.239 bouyer * probe drives on SATA controllers with standard SATA registers:
200 1.239 bouyer * bring the PHYs online, read the drive signature and set drive flags
201 1.239 bouyer * appropriately.
202 1.239 bouyer */
203 1.239 bouyer void
204 1.239 bouyer wdc_sataprobe(struct ata_channel *chp)
205 1.239 bouyer {
206 1.239 bouyer struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
207 1.279 martin uint8_t st = 0, sc __unused, sn __unused, cl, ch;
208 1.284 jdolecek int i;
209 1.239 bouyer
210 1.274 bouyer KASSERT(chp->ch_ndrives == 0 || chp->ch_drive != NULL);
211 1.239 bouyer
212 1.284 jdolecek /* do this before we take lock */
213 1.284 jdolecek
214 1.284 jdolecek ata_channel_lock(chp);
215 1.284 jdolecek
216 1.242 bouyer /* reset the PHY and bring online */
217 1.242 bouyer switch (sata_reset_interface(chp, wdr->sata_iot, wdr->sata_control,
218 1.278 bouyer wdr->sata_status, AT_WAIT)) {
219 1.239 bouyer case SStatus_DET_DEV:
220 1.258 sborrill /* wait 5s for BSY to clear */
221 1.258 sborrill for (i = 0; i < WDC_PROBE_WAIT * hz; i++) {
222 1.258 sborrill bus_space_write_1(wdr->cmd_iot,
223 1.258 sborrill wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
224 1.258 sborrill delay(10); /* 400ns delay */
225 1.258 sborrill st = bus_space_read_1(wdr->cmd_iot,
226 1.258 sborrill wdr->cmd_iohs[wd_status], 0);
227 1.258 sborrill if ((st & WDCS_BSY) == 0)
228 1.258 sborrill break;
229 1.284 jdolecek ata_delay(chp, 1, "sataprb", AT_WAIT);
230 1.258 sborrill }
231 1.258 sborrill if (i == WDC_PROBE_WAIT * hz)
232 1.258 sborrill aprint_error_dev(chp->ch_atac->atac_dev,
233 1.258 sborrill "BSY never cleared, status 0x%02x\n", st);
234 1.258 sborrill sc = bus_space_read_1(wdr->cmd_iot,
235 1.239 bouyer wdr->cmd_iohs[wd_seccnt], 0);
236 1.258 sborrill sn = bus_space_read_1(wdr->cmd_iot,
237 1.239 bouyer wdr->cmd_iohs[wd_sector], 0);
238 1.258 sborrill cl = bus_space_read_1(wdr->cmd_iot,
239 1.239 bouyer wdr->cmd_iohs[wd_cyl_lo], 0);
240 1.258 sborrill ch = bus_space_read_1(wdr->cmd_iot,
241 1.239 bouyer wdr->cmd_iohs[wd_cyl_hi], 0);
242 1.258 sborrill ATADEBUG_PRINT(("%s: port %d: sc=0x%x sn=0x%x "
243 1.239 bouyer "cl=0x%x ch=0x%x\n",
244 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
245 1.258 sborrill sc, sn, cl, ch), DEBUG_PROBE);
246 1.274 bouyer if (atabus_alloc_drives(chp, 1) != 0)
247 1.274 bouyer return;
248 1.239 bouyer /*
249 1.258 sborrill * sc and sn are supposed to be 0x1 for ATAPI, but in some
250 1.239 bouyer * cases we get wrong values here, so ignore it.
251 1.239 bouyer */
252 1.239 bouyer if (cl == 0x14 && ch == 0xeb)
253 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATAPI;
254 1.239 bouyer else
255 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_ATA;
256 1.239 bouyer
257 1.241 bouyer /*
258 1.241 bouyer * issue a reset in case only the interface part of the drive
259 1.241 bouyer * is up
260 1.241 bouyer */
261 1.241 bouyer if (wdcreset(chp, RESET_SLEEP) != 0)
262 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_NONE;
263 1.239 bouyer break;
264 1.239 bouyer
265 1.239 bouyer default:
266 1.242 bouyer break;
267 1.239 bouyer }
268 1.284 jdolecek
269 1.284 jdolecek ata_channel_unlock(chp);
270 1.239 bouyer }
271 1.240 bouyer #endif /* NSATA > 0 */
272 1.239 bouyer
273 1.239 bouyer
274 1.162 thorpej /* Test to see controller with at last one attached drive is there.
275 1.162 thorpej * Returns a bit for each possible drive found (0x01 for drive 0,
276 1.162 thorpej * 0x02 for drive 1).
277 1.162 thorpej * Logic:
278 1.162 thorpej * - If a status register is at 0xff, assume there is no drive here
279 1.162 thorpej * (ISA has pull-up resistors). Similarly if the status register has
280 1.162 thorpej * the value we last wrote to the bus (for IDE interfaces without pullups).
281 1.162 thorpej * If no drive at all -> return.
282 1.162 thorpej * - reset the controller, wait for it to complete (may take up to 31s !).
283 1.162 thorpej * If timeout -> return.
284 1.162 thorpej * - test ATA/ATAPI signatures. If at last one drive found -> return.
285 1.162 thorpej * - try an ATA command on the master.
286 1.162 thorpej */
287 1.137 bouyer
288 1.239 bouyer void
289 1.205 thorpej wdc_drvprobe(struct ata_channel *chp)
290 1.137 bouyer {
291 1.257 pooka struct ataparams params; /* XXX: large struct */
292 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
293 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
294 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
295 1.145 christos u_int8_t st0 = 0, st1 = 0;
296 1.284 jdolecek int i, j, error, tfd;
297 1.137 bouyer
298 1.274 bouyer if (atabus_alloc_drives(chp, wdc->wdc_maxdrives) != 0)
299 1.274 bouyer return;
300 1.164 thorpej if (wdcprobe1(chp, 0) == 0) {
301 1.164 thorpej /* No drives, abort the attach here. */
302 1.274 bouyer atabus_free_drives(chp);
303 1.164 thorpej return;
304 1.161 thorpej }
305 1.137 bouyer
306 1.284 jdolecek ata_channel_lock(chp);
307 1.137 bouyer /* for ATA/OLD drives, wait for DRDY, 3s timeout */
308 1.137 bouyer for (i = 0; i < mstohz(3000); i++) {
309 1.263 bouyer /*
310 1.263 bouyer * select drive 1 first, so that master is selected on
311 1.263 bouyer * exit from the loop
312 1.263 bouyer */
313 1.274 bouyer if (chp->ch_ndrives > 1 &&
314 1.274 bouyer chp->ch_drive[1].drive_type == ATA_DRIVET_ATA) {
315 1.263 bouyer if (wdc->select)
316 1.263 bouyer wdc->select(chp,1);
317 1.263 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
318 1.263 bouyer 0, WDSD_IBM | 0x10);
319 1.263 bouyer delay(10); /* 400ns delay */
320 1.263 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
321 1.263 bouyer wdr->cmd_iohs[wd_status], 0);
322 1.263 bouyer }
323 1.274 bouyer if (chp->ch_drive[0].drive_type == ATA_DRIVET_ATA) {
324 1.207 thorpej if (wdc->select)
325 1.174 bouyer wdc->select(chp,0);
326 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
327 1.174 bouyer 0, WDSD_IBM);
328 1.174 bouyer delay(10); /* 400ns delay */
329 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
330 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
331 1.174 bouyer }
332 1.219 perry
333 1.219 perry
334 1.274 bouyer if ((chp->ch_drive[0].drive_type != ATA_DRIVET_ATA ||
335 1.274 bouyer (st0 & WDCS_DRDY)) &&
336 1.274 bouyer (chp->ch_ndrives < 2 ||
337 1.274 bouyer chp->ch_drive[1].drive_type != ATA_DRIVET_ATA ||
338 1.274 bouyer (st1 & WDCS_DRDY)))
339 1.137 bouyer break;
340 1.263 bouyer #ifdef WDC_NO_IDS
341 1.284 jdolecek /* cannot kpause here (can't enable IPL_BIO interrups),
342 1.263 bouyer * delay instead
343 1.263 bouyer */
344 1.263 bouyer delay(1000000 / hz);
345 1.263 bouyer #else
346 1.284 jdolecek ata_delay(chp, 1, "atadrdy", AT_WAIT);
347 1.265 bouyer #endif
348 1.264 christos }
349 1.274 bouyer if ((st0 & WDCS_DRDY) == 0 &&
350 1.274 bouyer chp->ch_drive[0].drive_type != ATA_DRIVET_ATAPI)
351 1.274 bouyer chp->ch_drive[0].drive_type = ATA_DRIVET_NONE;
352 1.274 bouyer if (chp->ch_ndrives > 1 && (st1 & WDCS_DRDY) == 0 &&
353 1.274 bouyer chp->ch_drive[1].drive_type != ATA_DRIVET_ATAPI)
354 1.274 bouyer chp->ch_drive[1].drive_type = ATA_DRIVET_NONE;
355 1.284 jdolecek ata_channel_unlock(chp);
356 1.137 bouyer
357 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wait DRDY st0 0x%x st1 0x%x\n",
358 1.253 cube device_xname(atac->atac_dev),
359 1.169 thorpej chp->ch_channel, st0, st1), DEBUG_PROBE);
360 1.137 bouyer
361 1.137 bouyer /* Wait a bit, some devices are weird just after a reset. */
362 1.137 bouyer delay(5000);
363 1.137 bouyer
364 1.274 bouyer for (i = 0; i < chp->ch_ndrives; i++) {
365 1.238 itohy #if NATA_DMA
366 1.137 bouyer /*
367 1.282 skrll * Init error counter so that an error within the first xfers
368 1.137 bouyer * will trigger a downgrade
369 1.137 bouyer */
370 1.137 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
371 1.238 itohy #endif
372 1.137 bouyer
373 1.137 bouyer /* If controller can't do 16bit flag the drives as 32bit */
374 1.207 thorpej if ((atac->atac_cap &
375 1.212 thorpej (ATAC_CAP_DATA16 | ATAC_CAP_DATA32)) == ATAC_CAP_DATA32) {
376 1.284 jdolecek ata_channel_lock(chp);
377 1.274 bouyer chp->ch_drive[i].drive_flags |= ATA_DRIVE_CAP32;
378 1.284 jdolecek ata_channel_unlock(chp);
379 1.212 thorpej }
380 1.274 bouyer if (chp->ch_drive[i].drive_type == ATA_DRIVET_NONE)
381 1.137 bouyer continue;
382 1.137 bouyer
383 1.144 briggs /* Shortcut in case we've been shutdown */
384 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
385 1.164 thorpej return;
386 1.144 briggs
387 1.216 bouyer /*
388 1.216 bouyer * Issue an identify, to try to detect ghosts.
389 1.216 bouyer * Note that we can't use interrupts here, because if there
390 1.216 bouyer * is no devices, we will get a command aborted without
391 1.216 bouyer * interrupts.
392 1.216 bouyer */
393 1.216 bouyer error = ata_get_params(&chp->ch_drive[i],
394 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
395 1.137 bouyer if (error != CMD_OK) {
396 1.284 jdolecek ata_channel_lock(chp);
397 1.284 jdolecek ata_delay(chp, 1000, "atacnf", AT_WAIT);
398 1.284 jdolecek ata_channel_unlock(chp);
399 1.144 briggs
400 1.144 briggs /* Shortcut in case we've been shutdown */
401 1.205 thorpej if (chp->ch_flags & ATACH_SHUTDOWN)
402 1.164 thorpej return;
403 1.144 briggs
404 1.137 bouyer error = ata_get_params(&chp->ch_drive[i],
405 1.216 bouyer AT_WAIT | AT_POLL, ¶ms);
406 1.137 bouyer }
407 1.274 bouyer if (error != CMD_OK) {
408 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
409 1.253 cube device_xname(atac->atac_dev),
410 1.169 thorpej chp->ch_channel, i, error), DEBUG_PROBE);
411 1.284 jdolecek ata_channel_lock(chp);
412 1.274 bouyer if (chp->ch_drive[i].drive_type != ATA_DRIVET_ATA ||
413 1.274 bouyer (wdc->cap & WDC_CAPABILITY_PREATA) == 0) {
414 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
415 1.284 jdolecek ata_channel_unlock(chp);
416 1.137 bouyer continue;
417 1.274 bouyer }
418 1.137 bouyer /*
419 1.137 bouyer * Pre-ATA drive ?
420 1.137 bouyer * Test registers writability (Error register not
421 1.137 bouyer * writable, but cyllo is), then try an ATA command.
422 1.137 bouyer */
423 1.203 thorpej if (wdc->select)
424 1.169 thorpej wdc->select(chp,i);
425 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
426 1.205 thorpej wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM | (i << 4));
427 1.137 bouyer delay(10); /* 400ns delay */
428 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error],
429 1.157 fvdl 0, 0x58);
430 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
431 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0xa5);
432 1.205 thorpej if (bus_space_read_1(wdr->cmd_iot,
433 1.205 thorpej wdr->cmd_iohs[wd_error], 0) == 0x58 ||
434 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
435 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0) != 0xa5) {
436 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: register "
437 1.137 bouyer "writability failed\n",
438 1.253 cube device_xname(atac->atac_dev),
439 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
440 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
441 1.284 jdolecek ata_channel_unlock(chp);
442 1.155 bouyer continue;
443 1.137 bouyer }
444 1.284 jdolecek if (wdc_wait_for_ready(chp, 10000, 0, &tfd) ==
445 1.284 jdolecek WDCWAIT_TOUT) {
446 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: not ready\n",
447 1.253 cube device_xname(atac->atac_dev),
448 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
449 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
450 1.284 jdolecek ata_channel_unlock(chp);
451 1.137 bouyer continue;
452 1.137 bouyer }
453 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
454 1.205 thorpej wdr->cmd_iohs[wd_command], 0, WDCC_RECAL);
455 1.137 bouyer delay(10); /* 400ns delay */
456 1.284 jdolecek if (wdc_wait_for_ready(chp, 10000, 0, &tfd) ==
457 1.284 jdolecek WDCWAIT_TOUT) {
458 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
459 1.253 cube device_xname(atac->atac_dev),
460 1.169 thorpej chp->ch_channel, i), DEBUG_PROBE);
461 1.274 bouyer chp->ch_drive[i].drive_type = ATA_DRIVET_NONE;
462 1.284 jdolecek ata_channel_unlock(chp);
463 1.155 bouyer } else {
464 1.274 bouyer for (j = 0; j < chp->ch_ndrives; j++) {
465 1.274 bouyer if (chp->ch_drive[i].drive_type !=
466 1.274 bouyer ATA_DRIVET_NONE) {
467 1.274 bouyer chp->ch_drive[j].drive_type =
468 1.274 bouyer ATA_DRIVET_OLD;
469 1.274 bouyer }
470 1.274 bouyer }
471 1.284 jdolecek ata_channel_unlock(chp);
472 1.137 bouyer }
473 1.137 bouyer }
474 1.137 bouyer }
475 1.164 thorpej }
476 1.164 thorpej
477 1.2 bouyer int
478 1.284 jdolecek wdcprobe(struct wdc_regs *wdr)
479 1.12 cgd {
480 1.284 jdolecek struct wdc_softc wdc;
481 1.284 jdolecek struct ata_channel ch;
482 1.284 jdolecek int rv;
483 1.284 jdolecek
484 1.284 jdolecek memset(&wdc, 0, sizeof(wdc));
485 1.284 jdolecek memset(&ch, 0, sizeof(ch));
486 1.284 jdolecek ata_channel_init(&ch);
487 1.284 jdolecek ch.ch_atac = &wdc.sc_atac;
488 1.284 jdolecek wdc.regs = wdr;
489 1.284 jdolecek
490 1.227 bouyer /* default reset method */
491 1.284 jdolecek if (wdc.reset == NULL)
492 1.284 jdolecek wdc.reset = wdc_do_reset;
493 1.284 jdolecek
494 1.284 jdolecek rv = wdcprobe1(&ch, 1);
495 1.284 jdolecek
496 1.284 jdolecek ata_channel_destroy(&ch);
497 1.163 thorpej
498 1.284 jdolecek return rv;
499 1.137 bouyer }
500 1.137 bouyer
501 1.167 thorpej static int
502 1.205 thorpej wdcprobe1(struct ata_channel *chp, int poll)
503 1.137 bouyer {
504 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
505 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
506 1.279 martin u_int8_t st0 = 0, st1 = 0, sc __unused, sn __unused, cl, ch;
507 1.31 bouyer u_int8_t ret_value = 0x03;
508 1.31 bouyer u_int8_t drive;
509 1.247 dyoung /* XXX if poll, wdc_probe_count is 0. */
510 1.224 bouyer int wdc_probe_count =
511 1.247 dyoung poll ? (WDC_PROBE_WAIT / WDCDELAY)
512 1.247 dyoung : (WDC_PROBE_WAIT * hz);
513 1.31 bouyer
514 1.31 bouyer /*
515 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
516 1.31 bouyer */
517 1.31 bouyer
518 1.284 jdolecek ata_channel_lock(chp);
519 1.207 thorpej if ((wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
520 1.224 bouyer while (wdc_probe_count-- > 0) {
521 1.224 bouyer if (wdc->select)
522 1.224 bouyer wdc->select(chp,0);
523 1.107 dbj
524 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
525 1.224 bouyer 0, WDSD_IBM);
526 1.224 bouyer delay(10); /* 400ns delay */
527 1.224 bouyer st0 = bus_space_read_1(wdr->cmd_iot,
528 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
529 1.137 bouyer
530 1.224 bouyer if (wdc->select)
531 1.224 bouyer wdc->select(chp,1);
532 1.219 perry
533 1.224 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
534 1.224 bouyer 0, WDSD_IBM | 0x10);
535 1.224 bouyer delay(10); /* 400ns delay */
536 1.224 bouyer st1 = bus_space_read_1(wdr->cmd_iot,
537 1.224 bouyer wdr->cmd_iohs[wd_status], 0);
538 1.224 bouyer if ((st0 & WDCS_BSY) == 0)
539 1.224 bouyer break;
540 1.224 bouyer }
541 1.43 kenh
542 1.204 thorpej ATADEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
543 1.280 msaitoh __func__, chp->ch_channel, st0, st1), DEBUG_PROBE);
544 1.43 kenh
545 1.142 bouyer if (st0 == 0xff || st0 == WDSD_IBM)
546 1.43 kenh ret_value &= ~0x01;
547 1.142 bouyer if (st1 == 0xff || st1 == (WDSD_IBM | 0x10))
548 1.43 kenh ret_value &= ~0x02;
549 1.125 mycroft /* Register writability test, drive 0. */
550 1.125 mycroft if (ret_value & 0x01) {
551 1.207 thorpej if (wdc->select)
552 1.169 thorpej wdc->select(chp,0);
553 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
554 1.157 fvdl 0, WDSD_IBM);
555 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
556 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
557 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
558 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
559 1.174 bouyer if (cl != 0x02) {
560 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
561 1.174 bouyer "got 0x%x != 0x02\n",
562 1.280 msaitoh __func__, chp->ch_channel, cl),
563 1.174 bouyer DEBUG_PROBE);
564 1.125 mycroft ret_value &= ~0x01;
565 1.174 bouyer }
566 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
567 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
568 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
569 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
570 1.174 bouyer if (cl != 0x01) {
571 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo: "
572 1.174 bouyer "got 0x%x != 0x01\n",
573 1.280 msaitoh __func__, chp->ch_channel, cl),
574 1.174 bouyer DEBUG_PROBE);
575 1.125 mycroft ret_value &= ~0x01;
576 1.174 bouyer }
577 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
578 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
579 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
580 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
581 1.174 bouyer if (cl != 0x01) {
582 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
583 1.174 bouyer "got 0x%x != 0x01\n",
584 1.280 msaitoh __func__, chp->ch_channel, cl),
585 1.174 bouyer DEBUG_PROBE);
586 1.125 mycroft ret_value &= ~0x01;
587 1.174 bouyer }
588 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
589 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
590 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
591 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
592 1.174 bouyer if (cl != 0x02) {
593 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_sector: "
594 1.174 bouyer "got 0x%x != 0x02\n",
595 1.280 msaitoh __func__, chp->ch_channel, cl),
596 1.174 bouyer DEBUG_PROBE);
597 1.125 mycroft ret_value &= ~0x01;
598 1.174 bouyer }
599 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
600 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
601 1.174 bouyer if (cl != 0x01) {
602 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 0 wd_cyl_lo(2): "
603 1.174 bouyer "got 0x%x != 0x01\n",
604 1.280 msaitoh __func__, chp->ch_channel, cl),
605 1.174 bouyer DEBUG_PROBE);
606 1.131 mycroft ret_value &= ~0x01;
607 1.174 bouyer }
608 1.125 mycroft }
609 1.125 mycroft /* Register writability test, drive 1. */
610 1.125 mycroft if (ret_value & 0x02) {
611 1.207 thorpej if (wdc->select)
612 1.169 thorpej wdc->select(chp,1);
613 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
614 1.157 fvdl 0, WDSD_IBM | 0x10);
615 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
616 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x02);
617 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
618 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
619 1.174 bouyer if (cl != 0x02) {
620 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
621 1.174 bouyer "got 0x%x != 0x02\n",
622 1.280 msaitoh __func__, chp->ch_channel, cl),
623 1.174 bouyer DEBUG_PROBE);
624 1.125 mycroft ret_value &= ~0x02;
625 1.174 bouyer }
626 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
627 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0, 0x01);
628 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
629 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
630 1.174 bouyer if (cl != 0x01) {
631 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo: "
632 1.174 bouyer "got 0x%x != 0x01\n",
633 1.280 msaitoh __func__, chp->ch_channel, cl),
634 1.174 bouyer DEBUG_PROBE);
635 1.125 mycroft ret_value &= ~0x02;
636 1.174 bouyer }
637 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
638 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x01);
639 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
640 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
641 1.174 bouyer if (cl != 0x01) {
642 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
643 1.174 bouyer "got 0x%x != 0x01\n",
644 1.280 msaitoh __func__, chp->ch_channel, cl),
645 1.174 bouyer DEBUG_PROBE);
646 1.125 mycroft ret_value &= ~0x02;
647 1.174 bouyer }
648 1.205 thorpej bus_space_write_1(wdr->cmd_iot,
649 1.205 thorpej wdr->cmd_iohs[wd_sector], 0, 0x02);
650 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
651 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
652 1.174 bouyer if (cl != 0x02) {
653 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_sector: "
654 1.174 bouyer "got 0x%x != 0x02\n",
655 1.280 msaitoh __func__, chp->ch_channel, cl),
656 1.174 bouyer DEBUG_PROBE);
657 1.125 mycroft ret_value &= ~0x02;
658 1.174 bouyer }
659 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
660 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
661 1.174 bouyer if (cl != 0x01) {
662 1.204 thorpej ATADEBUG_PRINT(("%s:%d drive 1 wd_cyl_lo(2): "
663 1.174 bouyer "got 0x%x != 0x01\n",
664 1.280 msaitoh __func__, chp->ch_channel, cl),
665 1.174 bouyer DEBUG_PROBE);
666 1.131 mycroft ret_value &= ~0x02;
667 1.174 bouyer }
668 1.125 mycroft }
669 1.137 bouyer
670 1.174 bouyer if (ret_value == 0) {
671 1.284 jdolecek ata_channel_unlock(chp);
672 1.137 bouyer return 0;
673 1.174 bouyer }
674 1.62 bouyer }
675 1.31 bouyer
676 1.181 bouyer #if 0 /* XXX this break some ATA or ATAPI devices */
677 1.174 bouyer /*
678 1.174 bouyer * reset bus. Also send an ATAPI_RESET to devices, in case there are
679 1.174 bouyer * ATAPI device out there which don't react to the bus reset
680 1.174 bouyer */
681 1.174 bouyer if (ret_value & 0x01) {
682 1.207 thorpej if (wdc->select)
683 1.174 bouyer wdc->select(chp,0);
684 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
685 1.174 bouyer 0, WDSD_IBM);
686 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
687 1.174 bouyer ATAPI_SOFT_RESET);
688 1.174 bouyer }
689 1.174 bouyer if (ret_value & 0x02) {
690 1.207 thorpej if (wdc->select)
691 1.174 bouyer wdc->select(chp,0);
692 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
693 1.174 bouyer 0, WDSD_IBM | 0x10);
694 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0,
695 1.174 bouyer ATAPI_SOFT_RESET);
696 1.174 bouyer }
697 1.156 bouyer
698 1.175 bouyer delay(5000);
699 1.181 bouyer #endif
700 1.175 bouyer
701 1.225 bouyer wdc->reset(chp, RESET_POLL);
702 1.137 bouyer DELAY(2000);
703 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
704 1.275 rkujawa
705 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
706 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
707 1.275 rkujawa WDCTL_4BIT);
708 1.275 rkujawa
709 1.263 bouyer #ifdef WDC_NO_IDS
710 1.263 bouyer ret_value = __wdcwait_reset(chp, ret_value, RESET_POLL);
711 1.263 bouyer #else
712 1.137 bouyer ret_value = __wdcwait_reset(chp, ret_value, poll);
713 1.263 bouyer #endif
714 1.283 msaitoh ATADEBUG_PRINT(("%s:%d: after reset, ret_value=%#x\n",
715 1.280 msaitoh __func__, chp->ch_channel, ret_value), DEBUG_PROBE);
716 1.12 cgd
717 1.137 bouyer /* if reset failed, there's nothing here */
718 1.263 bouyer if (ret_value == 0) {
719 1.284 jdolecek ata_channel_unlock(chp);
720 1.137 bouyer return 0;
721 1.263 bouyer }
722 1.67 bouyer
723 1.12 cgd /*
724 1.167 thorpej * Test presence of drives. First test register signatures looking
725 1.167 thorpej * for ATAPI devices. If it's not an ATAPI and reset said there may
726 1.167 thorpej * be something here assume it's ATA or OLD. Ghost will be killed
727 1.167 thorpej * later in attach routine.
728 1.12 cgd */
729 1.274 bouyer for (drive = 0; drive < wdc->wdc_maxdrives; drive++) {
730 1.137 bouyer if ((ret_value & (0x01 << drive)) == 0)
731 1.137 bouyer continue;
732 1.207 thorpej if (wdc->select)
733 1.169 thorpej wdc->select(chp,drive);
734 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
735 1.137 bouyer WDSD_IBM | (drive << 4));
736 1.137 bouyer delay(10); /* 400ns delay */
737 1.137 bouyer /* Save registers contents */
738 1.205 thorpej sc = bus_space_read_1(wdr->cmd_iot,
739 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
740 1.205 thorpej sn = bus_space_read_1(wdr->cmd_iot,
741 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
742 1.205 thorpej cl = bus_space_read_1(wdr->cmd_iot,
743 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
744 1.205 thorpej ch = bus_space_read_1(wdr->cmd_iot,
745 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
746 1.137 bouyer
747 1.204 thorpej ATADEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
748 1.280 msaitoh "cl=0x%x ch=0x%x\n", __func__, chp->ch_channel, drive, sc,
749 1.280 msaitoh sn, cl, ch), DEBUG_PROBE);
750 1.31 bouyer /*
751 1.266 jakllsch * sc & sn are supposed to be 0x1 for ATAPI but in some cases
752 1.137 bouyer * we get wrong values here, so ignore it.
753 1.31 bouyer */
754 1.274 bouyer if (chp->ch_drive != NULL) {
755 1.274 bouyer if (cl == 0x14 && ch == 0xeb) {
756 1.274 bouyer chp->ch_drive[drive].drive_type = ATA_DRIVET_ATAPI;
757 1.274 bouyer } else {
758 1.274 bouyer chp->ch_drive[drive].drive_type = ATA_DRIVET_ATA;
759 1.274 bouyer }
760 1.137 bouyer }
761 1.31 bouyer }
762 1.263 bouyer /*
763 1.263 bouyer * Select an existing drive before lowering spl, some WDC_NO_IDS
764 1.263 bouyer * devices incorrectly assert IRQ on nonexistent slave
765 1.263 bouyer */
766 1.263 bouyer if (ret_value & 0x01) {
767 1.263 bouyer bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
768 1.263 bouyer WDSD_IBM);
769 1.263 bouyer (void)bus_space_read_1(wdr->cmd_iot,
770 1.263 bouyer wdr->cmd_iohs[wd_status], 0);
771 1.263 bouyer }
772 1.284 jdolecek ata_channel_unlock(chp);
773 1.219 perry return (ret_value);
774 1.137 bouyer }
775 1.31 bouyer
776 1.137 bouyer void
777 1.205 thorpej wdcattach(struct ata_channel *chp)
778 1.137 bouyer {
779 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
780 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
781 1.32 bouyer
782 1.274 bouyer KASSERT(wdc->wdc_maxdrives > 0 && wdc->wdc_maxdrives <= WDC_MAXDRIVES);
783 1.205 thorpej
784 1.191 mycroft /* default data transfer methods */
785 1.210 thorpej if (wdc->datain_pio == NULL)
786 1.191 mycroft wdc->datain_pio = wdc_datain_pio;
787 1.210 thorpej if (wdc->dataout_pio == NULL)
788 1.191 mycroft wdc->dataout_pio = wdc_dataout_pio;
789 1.225 bouyer /* default reset method */
790 1.225 bouyer if (wdc->reset == NULL)
791 1.225 bouyer wdc->reset = wdc_do_reset;
792 1.191 mycroft
793 1.137 bouyer /* initialise global data */
794 1.208 thorpej if (atac->atac_bustype_ata == NULL)
795 1.208 thorpej atac->atac_bustype_ata = &wdc_ata_bustype;
796 1.207 thorpej if (atac->atac_probe == NULL)
797 1.207 thorpej atac->atac_probe = wdc_drvprobe;
798 1.208 thorpej #if NATAPIBUS > 0
799 1.208 thorpej if (atac->atac_atapibus_attach == NULL)
800 1.208 thorpej atac->atac_atapibus_attach = wdc_atapibus_attach;
801 1.208 thorpej #endif
802 1.198 thorpej
803 1.210 thorpej ata_channel_attach(chp);
804 1.74 enami }
805 1.74 enami
806 1.250 dyoung void
807 1.250 dyoung wdc_childdetached(device_t self, device_t child)
808 1.250 dyoung {
809 1.250 dyoung struct atac_softc *atac = device_private(self);
810 1.250 dyoung struct ata_channel *chp;
811 1.250 dyoung int i;
812 1.250 dyoung
813 1.250 dyoung for (i = 0; i < atac->atac_nchannels; i++) {
814 1.250 dyoung chp = atac->atac_channels[i];
815 1.250 dyoung if (child == chp->atabus) {
816 1.250 dyoung chp->atabus = NULL;
817 1.250 dyoung return;
818 1.250 dyoung }
819 1.250 dyoung }
820 1.250 dyoung }
821 1.250 dyoung
822 1.137 bouyer int
823 1.250 dyoung wdcdetach(device_t self, int flags)
824 1.137 bouyer {
825 1.250 dyoung struct atac_softc *atac = device_private(self);
826 1.205 thorpej struct ata_channel *chp;
827 1.207 thorpej struct scsipi_adapter *adapt = &atac->atac_atapi_adapter._generic;
828 1.137 bouyer int i, error = 0;
829 1.137 bouyer
830 1.207 thorpej for (i = 0; i < atac->atac_nchannels; i++) {
831 1.207 thorpej chp = atac->atac_channels[i];
832 1.250 dyoung if (chp->atabus == NULL)
833 1.250 dyoung continue;
834 1.204 thorpej ATADEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
835 1.253 cube device_xname(atac->atac_dev), device_xname(chp->atabus)),
836 1.207 thorpej DEBUG_DETACH);
837 1.251 dyoung if ((error = config_detach(chp->atabus, flags)) != 0)
838 1.251 dyoung return error;
839 1.284 jdolecek ata_channel_detach(chp);
840 1.137 bouyer }
841 1.252 dyoung if (adapt->adapt_refcnt != 0)
842 1.252 dyoung return EBUSY;
843 1.251 dyoung return 0;
844 1.137 bouyer }
845 1.137 bouyer
846 1.31 bouyer /* restart an interrupted I/O */
847 1.31 bouyer void
848 1.163 thorpej wdcrestart(void *v)
849 1.31 bouyer {
850 1.205 thorpej struct ata_channel *chp = v;
851 1.31 bouyer int s;
852 1.2 bouyer
853 1.31 bouyer s = splbio();
854 1.202 thorpej atastart(chp);
855 1.31 bouyer splx(s);
856 1.2 bouyer }
857 1.219 perry
858 1.2 bouyer
859 1.31 bouyer /*
860 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
861 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
862 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
863 1.31 bouyer * the next chunk if so.
864 1.31 bouyer */
865 1.12 cgd int
866 1.163 thorpej wdcintr(void *arg)
867 1.12 cgd {
868 1.205 thorpej struct ata_channel *chp = arg;
869 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
870 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
871 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
872 1.165 thorpej struct ata_xfer *xfer;
873 1.76 bouyer int ret;
874 1.12 cgd
875 1.253 cube if (!device_is_active(atac->atac_dev)) {
876 1.204 thorpej ATADEBUG_PRINT(("wdcintr: deactivated controller\n"),
877 1.80 enami DEBUG_INTR);
878 1.80 enami return (0);
879 1.80 enami }
880 1.284 jdolecek
881 1.287 jdolecek if ((chp->ch_flags & ATACH_IRQ_WAIT) == 0) {
882 1.287 jdolecek ATADEBUG_PRINT(("wdcintr: irq not expected\n"), DEBUG_INTR);
883 1.287 jdolecek goto ignore;
884 1.287 jdolecek }
885 1.287 jdolecek
886 1.284 jdolecek xfer = ata_queue_get_active_xfer(chp);
887 1.284 jdolecek if (xfer == NULL) {
888 1.204 thorpej ATADEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
889 1.285 jdolecek ignore:
890 1.113 bouyer /* try to clear the pending interrupt anyway */
891 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot,
892 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
893 1.80 enami return (0);
894 1.31 bouyer }
895 1.12 cgd
896 1.285 jdolecek /*
897 1.286 jdolecek * On some controllers (e.g. some PCI-IDE) setting the WDCTL_IDS bit
898 1.285 jdolecek * actually has no effect, and interrupt is triggered regardless.
899 1.285 jdolecek * Ignore polled commands here, they are processed separately.
900 1.285 jdolecek */
901 1.285 jdolecek if (ISSET(xfer->c_flags, C_POLL)) {
902 1.285 jdolecek ATADEBUG_PRINT(("%s: polled xfer ignored\n", __func__),
903 1.285 jdolecek DEBUG_INTR);
904 1.285 jdolecek goto ignore;
905 1.285 jdolecek }
906 1.285 jdolecek
907 1.204 thorpej ATADEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
908 1.284 jdolecek KASSERT(xfer != NULL);
909 1.284 jdolecek
910 1.238 itohy #if NATA_DMA || NATA_PIOBM
911 1.205 thorpej if (chp->ch_flags & ATACH_DMA_WAIT) {
912 1.169 thorpej wdc->dma_status =
913 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
914 1.185 bouyer xfer->c_drive, WDC_DMAEND_END);
915 1.169 thorpej if (wdc->dma_status & WDC_DMAST_NOIRQ) {
916 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
917 1.84 bouyer return 0;
918 1.84 bouyer }
919 1.205 thorpej chp->ch_flags &= ~ATACH_DMA_WAIT;
920 1.84 bouyer }
921 1.238 itohy #endif
922 1.287 jdolecek chp->ch_flags &= ~ATACH_IRQ_WAIT;
923 1.289 jdolecek KASSERT(xfer->ops != NULL && xfer->ops->c_intr != NULL);
924 1.289 jdolecek ret = xfer->ops->c_intr(chp, xfer, 1);
925 1.287 jdolecek if (ret == 0) /* irq was not for us, still waiting for irq */
926 1.287 jdolecek chp->ch_flags |= ATACH_IRQ_WAIT;
927 1.76 bouyer return (ret);
928 1.12 cgd }
929 1.12 cgd
930 1.31 bouyer /* Put all disk in RESET state */
931 1.125 mycroft void
932 1.274 bouyer wdc_reset_drive(struct ata_drive_datas *drvp, int flags, uint32_t *sigp)
933 1.2 bouyer {
934 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
935 1.207 thorpej
936 1.289 jdolecek ata_channel_lock_owned(chp);
937 1.289 jdolecek
938 1.274 bouyer KASSERT(sigp == NULL);
939 1.274 bouyer
940 1.211 thorpej ATADEBUG_PRINT(("wdc_reset_drive %s:%d for drive %d\n",
941 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
942 1.253 cube drvp->drive), DEBUG_FUNCS);
943 1.182 bouyer
944 1.289 jdolecek ata_thread_run(chp, flags, ATACH_TH_RESET, ATACH_NODRIVE);
945 1.182 bouyer }
946 1.182 bouyer
947 1.183 bouyer void
948 1.205 thorpej wdc_reset_channel(struct ata_channel *chp, int flags)
949 1.182 bouyer {
950 1.284 jdolecek struct ata_xfer *xfer;
951 1.289 jdolecek
952 1.289 jdolecek ata_channel_lock_owned(chp);
953 1.289 jdolecek
954 1.238 itohy #if NATA_DMA || NATA_PIOBM
955 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
956 1.238 itohy #endif
957 1.184 bouyer
958 1.287 jdolecek chp->ch_flags &= ~ATACH_IRQ_WAIT;
959 1.287 jdolecek
960 1.186 bouyer /*
961 1.284 jdolecek * if the current command is on an ATAPI device, issue a
962 1.186 bouyer * ATAPI_SOFT_RESET
963 1.186 bouyer */
964 1.289 jdolecek xfer = ata_queue_get_active_xfer_locked(chp);
965 1.284 jdolecek
966 1.186 bouyer if (xfer && xfer->c_chp == chp && (xfer->c_flags & C_ATAPI)) {
967 1.186 bouyer wdccommandshort(chp, xfer->c_drive, ATAPI_SOFT_RESET);
968 1.284 jdolecek ata_delay(chp, 1000, "atardl", flags);
969 1.186 bouyer }
970 1.186 bouyer
971 1.184 bouyer /* reset the channel */
972 1.186 bouyer if (flags & AT_WAIT)
973 1.186 bouyer (void) wdcreset(chp, RESET_SLEEP);
974 1.186 bouyer else
975 1.184 bouyer (void) wdcreset(chp, RESET_POLL);
976 1.184 bouyer
977 1.184 bouyer /*
978 1.186 bouyer * wait a bit after reset; in case the DMA engines needs some time
979 1.184 bouyer * to recover.
980 1.184 bouyer */
981 1.284 jdolecek ata_delay(chp, 1000, "atardl", flags);
982 1.284 jdolecek
983 1.182 bouyer /*
984 1.284 jdolecek * Look for pending xfers. If we have a shared queue, we'll also reset
985 1.182 bouyer * the other channel if the current xfer is running on it.
986 1.284 jdolecek * Then we'll kill the eventual active transfer explicitely, so that
987 1.284 jdolecek * it is queued for retry immediatelly without waiting for I/O timeout.
988 1.182 bouyer */
989 1.284 jdolecek if (xfer) {
990 1.284 jdolecek if (xfer->c_chp != chp) {
991 1.289 jdolecek ata_thread_run(xfer->c_chp, flags, ATACH_TH_RESET,
992 1.289 jdolecek ATACH_NODRIVE);
993 1.284 jdolecek } else {
994 1.238 itohy #if NATA_DMA || NATA_PIOBM
995 1.284 jdolecek /*
996 1.284 jdolecek * If we're waiting for DMA, stop the
997 1.284 jdolecek * DMA engine
998 1.284 jdolecek */
999 1.284 jdolecek if (chp->ch_flags & ATACH_DMA_WAIT) {
1000 1.284 jdolecek (*wdc->dma_finish)(wdc->dma_arg,
1001 1.284 jdolecek chp->ch_channel, xfer->c_drive,
1002 1.284 jdolecek WDC_DMAEND_ABRT_QUIET);
1003 1.284 jdolecek chp->ch_flags &= ~ATACH_DMA_WAIT;
1004 1.284 jdolecek }
1005 1.238 itohy #endif
1006 1.184 bouyer }
1007 1.284 jdolecek }
1008 1.186 bouyer
1009 1.284 jdolecek ata_kill_active(chp, KILL_RESET, flags);
1010 1.31 bouyer }
1011 1.12 cgd
1012 1.213 thorpej static int
1013 1.205 thorpej wdcreset(struct ata_channel *chp, int poll)
1014 1.31 bouyer {
1015 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1016 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1017 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1018 1.31 bouyer int drv_mask1, drv_mask2;
1019 1.225 bouyer
1020 1.284 jdolecek ata_channel_lock_owned(chp);
1021 1.284 jdolecek
1022 1.263 bouyer #ifdef WDC_NO_IDS
1023 1.263 bouyer poll = RESET_POLL;
1024 1.263 bouyer #endif
1025 1.225 bouyer wdc->reset(chp, poll);
1026 1.225 bouyer
1027 1.281 msaitoh drv_mask1 = (chp->ch_drive[0].drive_type != ATA_DRIVET_NONE)
1028 1.281 msaitoh ? 0x01 : 0x00;
1029 1.274 bouyer if (chp->ch_ndrives > 1)
1030 1.281 msaitoh drv_mask1 |= (chp->ch_drive[1].drive_type != ATA_DRIVET_NONE)
1031 1.281 msaitoh ? 0x02 : 0x00;
1032 1.225 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1,
1033 1.225 bouyer (poll == RESET_SLEEP) ? 0 : 1);
1034 1.225 bouyer if (drv_mask2 != drv_mask1) {
1035 1.253 cube aprint_error("%s channel %d: reset failed for",
1036 1.253 cube device_xname(atac->atac_dev), chp->ch_channel);
1037 1.225 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
1038 1.253 cube aprint_normal(" drive 0");
1039 1.225 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
1040 1.253 cube aprint_normal(" drive 1");
1041 1.253 cube aprint_normal("\n");
1042 1.225 bouyer }
1043 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1044 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1045 1.275 rkujawa WDCTL_4BIT);
1046 1.275 rkujawa
1047 1.225 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
1048 1.225 bouyer }
1049 1.225 bouyer
1050 1.225 bouyer void
1051 1.225 bouyer wdc_do_reset(struct ata_channel *chp, int poll)
1052 1.225 bouyer {
1053 1.225 bouyer struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1054 1.225 bouyer struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1055 1.156 bouyer int s = 0;
1056 1.2 bouyer
1057 1.225 bouyer if (poll != RESET_SLEEP)
1058 1.225 bouyer s = splbio();
1059 1.203 thorpej if (wdc->select)
1060 1.169 thorpej wdc->select(chp,0);
1061 1.157 fvdl /* master */
1062 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0, WDSD_IBM);
1063 1.131 mycroft delay(10); /* 400ns delay */
1064 1.225 bouyer /* assert SRST, wait for reset to complete */
1065 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1066 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1067 1.275 rkujawa WDCTL_RST | WDCTL_IDS | WDCTL_4BIT);
1068 1.275 rkujawa delay(2000);
1069 1.275 rkujawa }
1070 1.205 thorpej (void) bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_error], 0);
1071 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1072 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh, wd_aux_ctlr,
1073 1.275 rkujawa WDCTL_4BIT | WDCTL_IDS);
1074 1.131 mycroft delay(10); /* 400ns delay */
1075 1.156 bouyer if (poll != RESET_SLEEP) {
1076 1.233 bouyer /* ACK interrupt in case there is one pending left */
1077 1.203 thorpej if (wdc->irqack)
1078 1.169 thorpej wdc->irqack(chp);
1079 1.156 bouyer splx(s);
1080 1.156 bouyer }
1081 1.31 bouyer }
1082 1.31 bouyer
1083 1.31 bouyer static int
1084 1.205 thorpej __wdcwait_reset(struct ata_channel *chp, int drv_mask, int poll)
1085 1.31 bouyer {
1086 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1087 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1088 1.137 bouyer int timeout, nloop;
1089 1.284 jdolecek int wflags = poll ? AT_POLL : AT_WAIT;
1090 1.149 bouyer u_int8_t st0 = 0, st1 = 0;
1091 1.204 thorpej #ifdef ATADEBUG
1092 1.146 christos u_int8_t sc0 = 0, sn0 = 0, cl0 = 0, ch0 = 0;
1093 1.146 christos u_int8_t sc1 = 0, sn1 = 0, cl1 = 0, ch1 = 0;
1094 1.70 bouyer #endif
1095 1.137 bouyer if (poll)
1096 1.137 bouyer nloop = WDCNDELAY_RST;
1097 1.137 bouyer else
1098 1.137 bouyer nloop = WDC_RESET_WAIT * hz / 1000;
1099 1.31 bouyer /* wait for BSY to deassert */
1100 1.137 bouyer for (timeout = 0; timeout < nloop; timeout++) {
1101 1.174 bouyer if ((drv_mask & 0x01) != 0) {
1102 1.236 bouyer if (wdc->select)
1103 1.174 bouyer wdc->select(chp,0);
1104 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1105 1.174 bouyer 0, WDSD_IBM); /* master */
1106 1.174 bouyer delay(10);
1107 1.205 thorpej st0 = bus_space_read_1(wdr->cmd_iot,
1108 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1109 1.204 thorpej #ifdef ATADEBUG
1110 1.205 thorpej sc0 = bus_space_read_1(wdr->cmd_iot,
1111 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1112 1.205 thorpej sn0 = bus_space_read_1(wdr->cmd_iot,
1113 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1114 1.205 thorpej cl0 = bus_space_read_1(wdr->cmd_iot,
1115 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1116 1.205 thorpej ch0 = bus_space_read_1(wdr->cmd_iot,
1117 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1118 1.70 bouyer #endif
1119 1.174 bouyer }
1120 1.174 bouyer if ((drv_mask & 0x02) != 0) {
1121 1.236 bouyer if (wdc->select)
1122 1.174 bouyer wdc->select(chp,1);
1123 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh],
1124 1.174 bouyer 0, WDSD_IBM | 0x10); /* slave */
1125 1.174 bouyer delay(10);
1126 1.205 thorpej st1 = bus_space_read_1(wdr->cmd_iot,
1127 1.205 thorpej wdr->cmd_iohs[wd_status], 0);
1128 1.204 thorpej #ifdef ATADEBUG
1129 1.205 thorpej sc1 = bus_space_read_1(wdr->cmd_iot,
1130 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1131 1.205 thorpej sn1 = bus_space_read_1(wdr->cmd_iot,
1132 1.205 thorpej wdr->cmd_iohs[wd_sector], 0);
1133 1.205 thorpej cl1 = bus_space_read_1(wdr->cmd_iot,
1134 1.205 thorpej wdr->cmd_iohs[wd_cyl_lo], 0);
1135 1.205 thorpej ch1 = bus_space_read_1(wdr->cmd_iot,
1136 1.205 thorpej wdr->cmd_iohs[wd_cyl_hi], 0);
1137 1.70 bouyer #endif
1138 1.174 bouyer }
1139 1.31 bouyer
1140 1.31 bouyer if ((drv_mask & 0x01) == 0) {
1141 1.31 bouyer /* no master */
1142 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
1143 1.31 bouyer /* No master, slave is ready, it's done */
1144 1.65 bouyer goto end;
1145 1.31 bouyer }
1146 1.231 bouyer if ((drv_mask & 0x02) == 0) {
1147 1.231 bouyer /* No master, no slave: it's done */
1148 1.231 bouyer goto end;
1149 1.231 bouyer }
1150 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
1151 1.31 bouyer /* no slave */
1152 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
1153 1.31 bouyer /* No slave, master is ready, it's done */
1154 1.65 bouyer goto end;
1155 1.31 bouyer }
1156 1.2 bouyer } else {
1157 1.31 bouyer /* Wait for both master and slave to be ready */
1158 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
1159 1.65 bouyer goto end;
1160 1.2 bouyer }
1161 1.2 bouyer }
1162 1.284 jdolecek ata_delay(chp, WDCDELAY, "atarst", wflags);
1163 1.2 bouyer }
1164 1.116 wiz /* Reset timed out. Maybe it's because drv_mask was not right */
1165 1.31 bouyer if (st0 & WDCS_BSY)
1166 1.31 bouyer drv_mask &= ~0x01;
1167 1.31 bouyer if (st1 & WDCS_BSY)
1168 1.31 bouyer drv_mask &= ~0x02;
1169 1.65 bouyer end:
1170 1.204 thorpej ATADEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
1171 1.70 bouyer "cl=0x%x ch=0x%x\n",
1172 1.253 cube device_xname(chp->ch_atac->atac_dev),
1173 1.169 thorpej chp->ch_channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
1174 1.204 thorpej ATADEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
1175 1.70 bouyer "cl=0x%x ch=0x%x\n",
1176 1.253 cube device_xname(chp->ch_atac->atac_dev),
1177 1.169 thorpej chp->ch_channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
1178 1.70 bouyer
1179 1.204 thorpej ATADEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x st1=0x%x\n",
1180 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1181 1.149 bouyer st0, st1), DEBUG_PROBE);
1182 1.65 bouyer
1183 1.31 bouyer return drv_mask;
1184 1.2 bouyer }
1185 1.2 bouyer
1186 1.2 bouyer /*
1187 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
1188 1.31 bouyer * return -1 for a timeout after "timeout" ms.
1189 1.2 bouyer */
1190 1.167 thorpej static int
1191 1.284 jdolecek __wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int *tfd)
1192 1.2 bouyer {
1193 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1194 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1195 1.284 jdolecek u_char status, error = 0;
1196 1.222 christos int xtime = 0;
1197 1.284 jdolecek int rv;
1198 1.60 abs
1199 1.207 thorpej ATADEBUG_PRINT(("__wdcwait %s:%d\n",
1200 1.253 cube device_xname(chp->ch_atac->atac_dev),
1201 1.169 thorpej chp->ch_channel), DEBUG_STATUS);
1202 1.284 jdolecek *tfd = 0;
1203 1.31 bouyer
1204 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
1205 1.2 bouyer
1206 1.31 bouyer for (;;) {
1207 1.284 jdolecek status =
1208 1.205 thorpej bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_status], 0);
1209 1.131 mycroft if ((status & (WDCS_BSY | mask)) == bits)
1210 1.31 bouyer break;
1211 1.222 christos if (++xtime > timeout) {
1212 1.204 thorpej ATADEBUG_PRINT(("__wdcwait: timeout (time=%d), "
1213 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
1214 1.222 christos xtime, status,
1215 1.205 thorpej bus_space_read_1(wdr->cmd_iot,
1216 1.205 thorpej wdr->cmd_iohs[wd_error], 0), mask, bits),
1217 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
1218 1.284 jdolecek rv = WDCWAIT_TOUT;
1219 1.284 jdolecek goto out;
1220 1.31 bouyer }
1221 1.31 bouyer delay(WDCDELAY);
1222 1.2 bouyer }
1223 1.204 thorpej #ifdef ATADEBUG
1224 1.222 christos if (xtime > 0 && (atadebug_mask & DEBUG_DELAY))
1225 1.222 christos printf("__wdcwait: did busy-wait, time=%d\n", xtime);
1226 1.87 bouyer #endif
1227 1.31 bouyer if (status & WDCS_ERR)
1228 1.284 jdolecek error = bus_space_read_1(wdr->cmd_iot,
1229 1.205 thorpej wdr->cmd_iohs[wd_error], 0);
1230 1.31 bouyer #ifdef WDCNDELAY_DEBUG
1231 1.31 bouyer /* After autoconfig, there should be no long delays. */
1232 1.222 christos if (!cold && xtime > WDCNDELAY_DEBUG) {
1233 1.284 jdolecek struct ata_xfer *xfer;
1234 1.284 jdolecek
1235 1.284 jdolecek xfer = ata_queue_get_active_xfer(chp);
1236 1.31 bouyer if (xfer == NULL)
1237 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
1238 1.253 cube device_xname(chp->ch_atac->atac_dev),
1239 1.253 cube chp->ch_channel, WDCDELAY * xtime);
1240 1.219 perry else
1241 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
1242 1.253 cube device_xname(chp->ch_atac->atac_dev),
1243 1.253 cube chp->ch_channel, xfer->c_drive,
1244 1.222 christos WDCDELAY * xtime);
1245 1.2 bouyer }
1246 1.2 bouyer #endif
1247 1.284 jdolecek rv = WDCWAIT_OK;
1248 1.284 jdolecek
1249 1.284 jdolecek out:
1250 1.284 jdolecek *tfd = ATACH_ERR_ST(error, status);
1251 1.284 jdolecek return rv;
1252 1.137 bouyer }
1253 1.137 bouyer
1254 1.137 bouyer /*
1255 1.284 jdolecek * Call __wdcwait(), polling using kpause() or waking up the kernel
1256 1.137 bouyer * thread if possible
1257 1.137 bouyer */
1258 1.137 bouyer int
1259 1.284 jdolecek wdcwait(struct ata_channel *chp, int mask, int bits, int timeout, int flags,
1260 1.284 jdolecek int *tfd)
1261 1.137 bouyer {
1262 1.137 bouyer int error, i, timeout_hz = mstohz(timeout);
1263 1.137 bouyer
1264 1.284 jdolecek ata_channel_lock_owned(chp);
1265 1.284 jdolecek
1266 1.137 bouyer if (timeout_hz == 0 ||
1267 1.137 bouyer (flags & (AT_WAIT | AT_POLL)) == AT_POLL)
1268 1.284 jdolecek error = __wdcwait(chp, mask, bits, timeout, tfd);
1269 1.137 bouyer else {
1270 1.284 jdolecek error = __wdcwait(chp, mask, bits, WDCDELAY_POLL, tfd);
1271 1.137 bouyer if (error != 0) {
1272 1.256 bouyer if ((chp->ch_flags & ATACH_TH_RUN) ||
1273 1.256 bouyer (flags & AT_WAIT)) {
1274 1.137 bouyer /*
1275 1.147 bouyer * we're running in the channel thread
1276 1.147 bouyer * or some userland thread context
1277 1.137 bouyer */
1278 1.137 bouyer for (i = 0; i < timeout_hz; i++) {
1279 1.137 bouyer if (__wdcwait(chp, mask, bits,
1280 1.284 jdolecek WDCDELAY_POLL, tfd) == 0) {
1281 1.137 bouyer error = 0;
1282 1.137 bouyer break;
1283 1.137 bouyer }
1284 1.284 jdolecek kpause("atapoll", true, 1,
1285 1.284 jdolecek &chp->ch_lock);
1286 1.137 bouyer }
1287 1.137 bouyer } else {
1288 1.137 bouyer /*
1289 1.256 bouyer * we're probably in interrupt context,
1290 1.284 jdolecek * caller must ask the thread to come back here
1291 1.137 bouyer */
1292 1.137 bouyer return(WDCWAIT_THR);
1293 1.137 bouyer }
1294 1.137 bouyer }
1295 1.137 bouyer }
1296 1.163 thorpej return (error);
1297 1.2 bouyer }
1298 1.2 bouyer
1299 1.137 bouyer
1300 1.238 itohy #if NATA_DMA
1301 1.84 bouyer /*
1302 1.84 bouyer * Busy-wait for DMA to complete
1303 1.84 bouyer */
1304 1.84 bouyer int
1305 1.205 thorpej wdc_dmawait(struct ata_channel *chp, struct ata_xfer *xfer, int timeout)
1306 1.84 bouyer {
1307 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1308 1.222 christos int xtime;
1309 1.169 thorpej
1310 1.222 christos for (xtime = 0; xtime < timeout * 1000 / WDCDELAY; xtime++) {
1311 1.169 thorpej wdc->dma_status =
1312 1.169 thorpej (*wdc->dma_finish)(wdc->dma_arg,
1313 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_END);
1314 1.169 thorpej if ((wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
1315 1.84 bouyer return 0;
1316 1.84 bouyer delay(WDCDELAY);
1317 1.84 bouyer }
1318 1.84 bouyer /* timeout, force a DMA halt */
1319 1.169 thorpej wdc->dma_status = (*wdc->dma_finish)(wdc->dma_arg,
1320 1.185 bouyer chp->ch_channel, xfer->c_drive, WDC_DMAEND_ABRT);
1321 1.84 bouyer return 1;
1322 1.84 bouyer }
1323 1.238 itohy #endif
1324 1.84 bouyer
1325 1.31 bouyer void
1326 1.163 thorpej wdctimeout(void *arg)
1327 1.2 bouyer {
1328 1.289 jdolecek struct ata_xfer *xfer;
1329 1.289 jdolecek struct ata_channel *chp = arg;
1330 1.238 itohy #if NATA_DMA || NATA_PIOBM
1331 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1332 1.238 itohy #endif
1333 1.31 bouyer int s;
1334 1.2 bouyer
1335 1.204 thorpej ATADEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
1336 1.31 bouyer
1337 1.31 bouyer s = splbio();
1338 1.289 jdolecek
1339 1.289 jdolecek callout_ack(&chp->c_timo_callout);
1340 1.289 jdolecek
1341 1.289 jdolecek xfer = ata_queue_get_active_xfer(chp);
1342 1.284 jdolecek KASSERT(xfer != NULL);
1343 1.284 jdolecek
1344 1.284 jdolecek if (ata_timo_xfer_check(xfer)) {
1345 1.284 jdolecek /* Already logged */
1346 1.284 jdolecek goto out;
1347 1.284 jdolecek }
1348 1.284 jdolecek
1349 1.284 jdolecek __wdcerror(chp, "lost interrupt");
1350 1.284 jdolecek printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
1351 1.284 jdolecek (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
1352 1.284 jdolecek xfer->c_bcount, xfer->c_skip);
1353 1.238 itohy #if NATA_DMA || NATA_PIOBM
1354 1.284 jdolecek if (chp->ch_flags & ATACH_DMA_WAIT) {
1355 1.284 jdolecek wdc->dma_status =
1356 1.284 jdolecek (*wdc->dma_finish)(wdc->dma_arg, chp->ch_channel,
1357 1.284 jdolecek xfer->c_drive, WDC_DMAEND_ABRT);
1358 1.284 jdolecek chp->ch_flags &= ~ATACH_DMA_WAIT;
1359 1.284 jdolecek }
1360 1.238 itohy #endif
1361 1.284 jdolecek /*
1362 1.284 jdolecek * Call the interrupt routine. If we just missed an interrupt,
1363 1.284 jdolecek * it will do what's needed. Else, it will take the needed
1364 1.284 jdolecek * action (reset the device).
1365 1.284 jdolecek * Before that we need to reinstall the timeout callback,
1366 1.284 jdolecek * in case it will miss another irq while in this transfer
1367 1.284 jdolecek * We arbitray chose it to be 1s
1368 1.284 jdolecek */
1369 1.289 jdolecek callout_reset(&chp->c_timo_callout, hz, wdctimeout, chp);
1370 1.284 jdolecek xfer->c_flags |= C_TIMEOU;
1371 1.289 jdolecek KASSERT(xfer->ops != NULL && xfer->ops->c_intr != NULL);
1372 1.289 jdolecek xfer->ops->c_intr(chp, xfer, 1);
1373 1.284 jdolecek
1374 1.284 jdolecek out:
1375 1.31 bouyer splx(s);
1376 1.2 bouyer }
1377 1.2 bouyer
1378 1.289 jdolecek static const struct ata_xfer_ops wdc_cmd_xfer_ops = {
1379 1.289 jdolecek .c_start = __wdccommand_start,
1380 1.289 jdolecek .c_poll = __wdccommand_poll,
1381 1.289 jdolecek .c_abort = __wdccommand_done,
1382 1.289 jdolecek .c_intr = __wdccommand_intr,
1383 1.289 jdolecek .c_kill_xfer = __wdccommand_kill_xfer,
1384 1.289 jdolecek };
1385 1.289 jdolecek
1386 1.2 bouyer int
1387 1.284 jdolecek wdc_exec_command(struct ata_drive_datas *drvp, struct ata_xfer *xfer)
1388 1.31 bouyer {
1389 1.205 thorpej struct ata_channel *chp = drvp->chnl_softc;
1390 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1391 1.31 bouyer int s, ret;
1392 1.2 bouyer
1393 1.204 thorpej ATADEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1394 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1395 1.253 cube drvp->drive), DEBUG_FUNCS);
1396 1.2 bouyer
1397 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1398 1.247 dyoung if (chp->ch_atac->atac_cap & ATAC_CAP_NOIRQ)
1399 1.192 thorpej ata_c->flags |= AT_POLL;
1400 1.192 thorpej if (ata_c->flags & AT_POLL)
1401 1.31 bouyer xfer->c_flags |= C_POLL;
1402 1.217 bouyer if (ata_c->flags & AT_WAIT)
1403 1.217 bouyer xfer->c_flags |= C_WAIT;
1404 1.165 thorpej xfer->c_drive = drvp->drive;
1405 1.192 thorpej xfer->c_databuf = ata_c->data;
1406 1.192 thorpej xfer->c_bcount = ata_c->bcount;
1407 1.289 jdolecek xfer->ops = &wdc_cmd_xfer_ops;
1408 1.2 bouyer
1409 1.31 bouyer s = splbio();
1410 1.201 thorpej ata_exec_xfer(chp, xfer);
1411 1.31 bouyer #ifdef DIAGNOSTIC
1412 1.192 thorpej if ((ata_c->flags & AT_POLL) != 0 &&
1413 1.192 thorpej (ata_c->flags & AT_DONE) == 0)
1414 1.118 provos panic("wdc_exec_command: polled command not done");
1415 1.2 bouyer #endif
1416 1.192 thorpej if (ata_c->flags & AT_DONE) {
1417 1.193 thorpej ret = ATACMD_COMPLETE;
1418 1.31 bouyer } else {
1419 1.192 thorpej if (ata_c->flags & AT_WAIT) {
1420 1.289 jdolecek ata_wait_cmd(chp, xfer);
1421 1.193 thorpej ret = ATACMD_COMPLETE;
1422 1.31 bouyer } else {
1423 1.193 thorpej ret = ATACMD_QUEUED;
1424 1.2 bouyer }
1425 1.2 bouyer }
1426 1.31 bouyer splx(s);
1427 1.31 bouyer return ret;
1428 1.2 bouyer }
1429 1.2 bouyer
1430 1.284 jdolecek static int
1431 1.205 thorpej __wdccommand_start(struct ata_channel *chp, struct ata_xfer *xfer)
1432 1.219 perry {
1433 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1434 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1435 1.165 thorpej int drive = xfer->c_drive;
1436 1.230 bouyer int wait_flags = (xfer->c_flags & C_POLL) ? AT_POLL : 0;
1437 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1438 1.284 jdolecek int tfd;
1439 1.31 bouyer
1440 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1441 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1442 1.281 msaitoh xfer->c_drive), DEBUG_FUNCS);
1443 1.31 bouyer
1444 1.203 thorpej if (wdc->select)
1445 1.169 thorpej wdc->select(chp,drive);
1446 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1447 1.31 bouyer WDSD_IBM | (drive << 4));
1448 1.192 thorpej switch(wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1449 1.284 jdolecek ata_c->r_st_bmask, ata_c->timeout, wait_flags, &tfd)) {
1450 1.137 bouyer case WDCWAIT_OK:
1451 1.137 bouyer break;
1452 1.137 bouyer case WDCWAIT_TOUT:
1453 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1454 1.284 jdolecek return ATASTART_ABORT;
1455 1.137 bouyer case WDCWAIT_THR:
1456 1.284 jdolecek return ATASTART_TH;
1457 1.31 bouyer }
1458 1.192 thorpej if (ata_c->flags & AT_POLL) {
1459 1.135 bouyer /* polled command, disable interrupts */
1460 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1461 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh,
1462 1.275 rkujawa wd_aux_ctlr, WDCTL_4BIT | WDCTL_IDS);
1463 1.135 bouyer }
1464 1.268 jakllsch if ((ata_c->flags & AT_LBA48) != 0) {
1465 1.268 jakllsch wdccommandext(chp, drive, ata_c->r_command,
1466 1.277 jakllsch ata_c->r_lba, ata_c->r_count, ata_c->r_features,
1467 1.277 jakllsch ata_c->r_device & ~0x10);
1468 1.268 jakllsch } else {
1469 1.268 jakllsch wdccommand(chp, drive, ata_c->r_command,
1470 1.268 jakllsch (ata_c->r_lba >> 8) & 0xffff,
1471 1.268 jakllsch WDSD_IBM | (drive << 4) |
1472 1.268 jakllsch (((ata_c->flags & AT_LBA) != 0) ? WDSD_LBA : 0) |
1473 1.268 jakllsch ((ata_c->r_lba >> 24) & 0x0f),
1474 1.268 jakllsch ata_c->r_lba & 0xff,
1475 1.268 jakllsch ata_c->r_count & 0xff,
1476 1.268 jakllsch ata_c->r_features & 0xff);
1477 1.268 jakllsch }
1478 1.139 bouyer
1479 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1480 1.287 jdolecek chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1481 1.289 jdolecek callout_reset(&chp->c_timo_callout, ata_c->timeout / 1000 * hz,
1482 1.289 jdolecek wdctimeout, chp);
1483 1.284 jdolecek return ATASTART_STARTED;
1484 1.2 bouyer }
1485 1.284 jdolecek
1486 1.2 bouyer /*
1487 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1488 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1489 1.2 bouyer */
1490 1.134 mycroft delay(10); /* 400ns delay */
1491 1.284 jdolecek return ATASTART_POLL;
1492 1.284 jdolecek }
1493 1.284 jdolecek
1494 1.284 jdolecek static void
1495 1.284 jdolecek __wdccommand_poll(struct ata_channel *chp, struct ata_xfer *xfer)
1496 1.284 jdolecek {
1497 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1498 1.2 bouyer }
1499 1.2 bouyer
1500 1.167 thorpej static int
1501 1.205 thorpej __wdccommand_intr(struct ata_channel *chp, struct ata_xfer *xfer, int irq)
1502 1.2 bouyer {
1503 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1504 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1505 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1506 1.192 thorpej int bcount = ata_c->bcount;
1507 1.192 thorpej char *data = ata_c->data;
1508 1.284 jdolecek int wflags, tfd;
1509 1.226 bouyer int drive_flags;
1510 1.226 bouyer
1511 1.226 bouyer if (ata_c->r_command == WDCC_IDENTIFY ||
1512 1.226 bouyer ata_c->r_command == ATAPI_IDENTIFY_DEVICE) {
1513 1.226 bouyer /*
1514 1.226 bouyer * The IDENTIFY data has been designed as an array of
1515 1.226 bouyer * u_int16_t, so we can byteswap it on the fly.
1516 1.226 bouyer * Historically it's what we have always done so keeping it
1517 1.226 bouyer * here ensure binary backward compatibility.
1518 1.226 bouyer */
1519 1.274 bouyer drive_flags = ATA_DRIVE_NOSTREAM |
1520 1.229 tacha chp->ch_drive[xfer->c_drive].drive_flags;
1521 1.226 bouyer } else {
1522 1.226 bouyer /*
1523 1.226 bouyer * Other data structure are opaque and should be transfered
1524 1.226 bouyer * as is.
1525 1.226 bouyer */
1526 1.226 bouyer drive_flags = chp->ch_drive[xfer->c_drive].drive_flags;
1527 1.226 bouyer }
1528 1.137 bouyer
1529 1.265 bouyer #ifdef WDC_NO_IDS
1530 1.265 bouyer wflags = AT_POLL;
1531 1.265 bouyer #else
1532 1.192 thorpej if ((ata_c->flags & (AT_WAIT | AT_POLL)) == (AT_WAIT | AT_POLL)) {
1533 1.284 jdolecek /* both wait and poll, we can kpause here */
1534 1.147 bouyer wflags = AT_WAIT | AT_POLL;
1535 1.265 bouyer } else {
1536 1.265 bouyer wflags = AT_POLL;
1537 1.265 bouyer }
1538 1.264 christos #endif
1539 1.31 bouyer
1540 1.284 jdolecek ata_channel_lock(chp);
1541 1.284 jdolecek
1542 1.284 jdolecek again:
1543 1.204 thorpej ATADEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1544 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel,
1545 1.253 cube xfer->c_drive), DEBUG_INTR);
1546 1.137 bouyer /*
1547 1.137 bouyer * after a ATAPI_SOFT_RESET, the device will have released the bus.
1548 1.137 bouyer * Reselect again, it doesn't hurt for others commands, and the time
1549 1.266 jakllsch * penalty for the extra register write is acceptable,
1550 1.266 jakllsch * wdc_exec_command() isn't called often (mostly for autoconfig)
1551 1.137 bouyer */
1552 1.268 jakllsch if ((xfer->c_flags & C_ATAPI) != 0) {
1553 1.268 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1554 1.268 jakllsch WDSD_IBM | (xfer->c_drive << 4));
1555 1.268 jakllsch }
1556 1.192 thorpej if ((ata_c->flags & AT_XFDONE) != 0) {
1557 1.114 bouyer /*
1558 1.114 bouyer * We have completed a data xfer. The drive should now be
1559 1.114 bouyer * in its initial state
1560 1.114 bouyer */
1561 1.192 thorpej if (wdcwait(chp, ata_c->r_st_bmask | WDCS_DRQ,
1562 1.192 thorpej ata_c->r_st_bmask, (irq == 0) ? ata_c->timeout : 0,
1563 1.284 jdolecek wflags, &tfd) == WDCWAIT_TOUT) {
1564 1.284 jdolecek if (irq && (xfer->c_flags & C_TIMEOU) == 0) {
1565 1.284 jdolecek ata_channel_unlock(chp);
1566 1.114 bouyer return 0; /* IRQ was not for us */
1567 1.284 jdolecek }
1568 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1569 1.114 bouyer }
1570 1.131 mycroft goto out;
1571 1.114 bouyer }
1572 1.192 thorpej if (wdcwait(chp, ata_c->r_st_pmask, ata_c->r_st_pmask,
1573 1.284 jdolecek (irq == 0) ? ata_c->timeout : 0, wflags, &tfd) == WDCWAIT_TOUT) {
1574 1.284 jdolecek if (irq && (xfer->c_flags & C_TIMEOU) == 0) {
1575 1.284 jdolecek ata_channel_unlock(chp);
1576 1.63 bouyer return 0; /* IRQ was not for us */
1577 1.284 jdolecek }
1578 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1579 1.131 mycroft goto out;
1580 1.2 bouyer }
1581 1.203 thorpej if (wdc->irqack)
1582 1.169 thorpej wdc->irqack(chp);
1583 1.192 thorpej if (ata_c->flags & AT_READ) {
1584 1.284 jdolecek if ((ATACH_ST(tfd) & WDCS_DRQ) == 0) {
1585 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1586 1.131 mycroft goto out;
1587 1.131 mycroft }
1588 1.226 bouyer wdc->datain_pio(chp, drive_flags, data, bcount);
1589 1.114 bouyer /* at this point the drive should be in its initial state */
1590 1.192 thorpej ata_c->flags |= AT_XFDONE;
1591 1.234 bouyer /*
1592 1.234 bouyer * XXX checking the status register again here cause some
1593 1.234 bouyer * hardware to timeout.
1594 1.234 bouyer */
1595 1.192 thorpej } else if (ata_c->flags & AT_WRITE) {
1596 1.284 jdolecek if ((ATACH_ST(tfd) & WDCS_DRQ) == 0) {
1597 1.192 thorpej ata_c->flags |= AT_TIMEOU;
1598 1.131 mycroft goto out;
1599 1.131 mycroft }
1600 1.226 bouyer wdc->dataout_pio(chp, drive_flags, data, bcount);
1601 1.192 thorpej ata_c->flags |= AT_XFDONE;
1602 1.192 thorpej if ((ata_c->flags & AT_POLL) == 0) {
1603 1.287 jdolecek chp->ch_flags |= ATACH_IRQ_WAIT; /* wait for interrupt */
1604 1.289 jdolecek callout_reset(&chp->c_timo_callout,
1605 1.289 jdolecek mstohz(ata_c->timeout), wdctimeout, chp);
1606 1.284 jdolecek ata_channel_unlock(chp);
1607 1.114 bouyer return 1;
1608 1.114 bouyer } else {
1609 1.114 bouyer goto again;
1610 1.114 bouyer }
1611 1.2 bouyer }
1612 1.284 jdolecek out:
1613 1.284 jdolecek if (ATACH_ST(tfd) & WDCS_DWF)
1614 1.284 jdolecek ata_c->flags |= AT_DF;
1615 1.284 jdolecek if (ATACH_ST(tfd) & WDCS_ERR) {
1616 1.284 jdolecek ata_c->flags |= AT_ERROR;
1617 1.284 jdolecek ata_c->r_error = ATACH_ST(tfd);
1618 1.284 jdolecek }
1619 1.284 jdolecek
1620 1.284 jdolecek ata_channel_unlock(chp);
1621 1.284 jdolecek
1622 1.31 bouyer __wdccommand_done(chp, xfer);
1623 1.31 bouyer return 1;
1624 1.2 bouyer }
1625 1.2 bouyer
1626 1.167 thorpej static void
1627 1.205 thorpej __wdccommand_done(struct ata_channel *chp, struct ata_xfer *xfer)
1628 1.2 bouyer {
1629 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1630 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1631 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1632 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1633 1.284 jdolecek bool start = true;
1634 1.2 bouyer
1635 1.233 bouyer ATADEBUG_PRINT(("__wdccommand_done %s:%d:%d flags 0x%x\n",
1636 1.253 cube device_xname(atac->atac_dev), chp->ch_channel, xfer->c_drive,
1637 1.233 bouyer ata_c->flags), DEBUG_FUNCS);
1638 1.70 bouyer
1639 1.284 jdolecek if (ata_waitdrain_xfer_check(chp, xfer)) {
1640 1.284 jdolecek start = false;
1641 1.284 jdolecek goto out;
1642 1.284 jdolecek }
1643 1.70 bouyer
1644 1.192 thorpej if ((ata_c->flags & AT_READREG) != 0 &&
1645 1.253 cube device_is_active(atac->atac_dev) &&
1646 1.192 thorpej (ata_c->flags & (AT_ERROR | AT_DF)) == 0) {
1647 1.268 jakllsch ata_c->r_status = bus_space_read_1(wdr->cmd_iot,
1648 1.268 jakllsch wdr->cmd_iohs[wd_status], 0);
1649 1.268 jakllsch ata_c->r_error = bus_space_read_1(wdr->cmd_iot,
1650 1.268 jakllsch wdr->cmd_iohs[wd_error], 0);
1651 1.205 thorpej ata_c->r_count = bus_space_read_1(wdr->cmd_iot,
1652 1.205 thorpej wdr->cmd_iohs[wd_seccnt], 0);
1653 1.268 jakllsch ata_c->r_lba = (uint64_t)bus_space_read_1(wdr->cmd_iot,
1654 1.268 jakllsch wdr->cmd_iohs[wd_sector], 0) << 0;
1655 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1656 1.268 jakllsch wdr->cmd_iohs[wd_cyl_lo], 0) << 8;
1657 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1658 1.268 jakllsch wdr->cmd_iohs[wd_cyl_hi], 0) << 16;
1659 1.268 jakllsch ata_c->r_device = bus_space_read_1(wdr->cmd_iot,
1660 1.268 jakllsch wdr->cmd_iohs[wd_sdh], 0);
1661 1.268 jakllsch
1662 1.268 jakllsch if ((ata_c->flags & AT_LBA48) != 0) {
1663 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1664 1.275 rkujawa if ((ata_c->flags & AT_POLL) != 0)
1665 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1666 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1667 1.275 rkujawa WDCTL_HOB|WDCTL_4BIT|WDCTL_IDS);
1668 1.275 rkujawa else
1669 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1670 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1671 1.275 rkujawa WDCTL_HOB|WDCTL_4BIT);
1672 1.275 rkujawa }
1673 1.268 jakllsch ata_c->r_count |= bus_space_read_1(wdr->cmd_iot,
1674 1.268 jakllsch wdr->cmd_iohs[wd_seccnt], 0) << 8;
1675 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1676 1.268 jakllsch wdr->cmd_iohs[wd_sector], 0) << 24;
1677 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1678 1.268 jakllsch wdr->cmd_iohs[wd_cyl_lo], 0) << 32;
1679 1.268 jakllsch ata_c->r_lba |= (uint64_t)bus_space_read_1(wdr->cmd_iot,
1680 1.268 jakllsch wdr->cmd_iohs[wd_cyl_hi], 0) << 40;
1681 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL)) {
1682 1.275 rkujawa if ((ata_c->flags & AT_POLL) != 0)
1683 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1684 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1685 1.275 rkujawa WDCTL_4BIT|WDCTL_IDS);
1686 1.275 rkujawa else
1687 1.275 rkujawa bus_space_write_1(wdr->ctl_iot,
1688 1.275 rkujawa wdr->ctl_ioh, wd_aux_ctlr,
1689 1.275 rkujawa WDCTL_4BIT);
1690 1.275 rkujawa }
1691 1.268 jakllsch } else {
1692 1.268 jakllsch ata_c->r_lba |=
1693 1.268 jakllsch (uint64_t)(ata_c->r_device & 0x0f) << 24;
1694 1.268 jakllsch }
1695 1.268 jakllsch ata_c->r_device &= 0xf0;
1696 1.135 bouyer }
1697 1.284 jdolecek
1698 1.289 jdolecek __wdccommand_done_end(chp, xfer);
1699 1.289 jdolecek
1700 1.284 jdolecek ata_deactivate_xfer(chp, xfer);
1701 1.284 jdolecek
1702 1.284 jdolecek out:
1703 1.192 thorpej if (ata_c->flags & AT_POLL) {
1704 1.187 bouyer /* enable interrupts */
1705 1.275 rkujawa if (! (wdc->cap & WDC_CAPABILITY_NO_AUXCTL))
1706 1.275 rkujawa bus_space_write_1(wdr->ctl_iot, wdr->ctl_ioh,
1707 1.275 rkujawa wd_aux_ctlr, WDCTL_4BIT);
1708 1.187 bouyer delay(10); /* some drives need a little delay here */
1709 1.187 bouyer }
1710 1.284 jdolecek
1711 1.284 jdolecek if (start)
1712 1.284 jdolecek atastart(chp);
1713 1.182 bouyer }
1714 1.219 perry
1715 1.182 bouyer static void
1716 1.205 thorpej __wdccommand_done_end(struct ata_channel *chp, struct ata_xfer *xfer)
1717 1.182 bouyer {
1718 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1719 1.182 bouyer
1720 1.192 thorpej ata_c->flags |= AT_DONE;
1721 1.2 bouyer }
1722 1.2 bouyer
1723 1.182 bouyer static void
1724 1.205 thorpej __wdccommand_kill_xfer(struct ata_channel *chp, struct ata_xfer *xfer,
1725 1.182 bouyer int reason)
1726 1.182 bouyer {
1727 1.284 jdolecek struct ata_command *ata_c = &xfer->c_ata_c;
1728 1.284 jdolecek bool deactivate = true;
1729 1.182 bouyer
1730 1.182 bouyer switch (reason) {
1731 1.284 jdolecek case KILL_GONE_INACTIVE:
1732 1.284 jdolecek deactivate = false;
1733 1.284 jdolecek /* FALLTHROUGH */
1734 1.182 bouyer case KILL_GONE:
1735 1.192 thorpej ata_c->flags |= AT_GONE;
1736 1.219 perry break;
1737 1.182 bouyer case KILL_RESET:
1738 1.192 thorpej ata_c->flags |= AT_RESET;
1739 1.182 bouyer break;
1740 1.182 bouyer default:
1741 1.182 bouyer printf("__wdccommand_kill_xfer: unknown reason %d\n",
1742 1.182 bouyer reason);
1743 1.182 bouyer panic("__wdccommand_kill_xfer");
1744 1.182 bouyer }
1745 1.284 jdolecek
1746 1.289 jdolecek __wdccommand_done_end(chp, xfer);
1747 1.289 jdolecek
1748 1.284 jdolecek if (deactivate)
1749 1.284 jdolecek ata_deactivate_xfer(chp, xfer);
1750 1.182 bouyer }
1751 1.182 bouyer
1752 1.2 bouyer /*
1753 1.31 bouyer * Send a command. The drive should be ready.
1754 1.2 bouyer * Assumes interrupts are blocked.
1755 1.2 bouyer */
1756 1.31 bouyer void
1757 1.205 thorpej wdccommand(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1758 1.163 thorpej u_int16_t cylin, u_int8_t head, u_int8_t sector, u_int8_t count,
1759 1.178 thorpej u_int8_t features)
1760 1.31 bouyer {
1761 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1762 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1763 1.163 thorpej
1764 1.204 thorpej ATADEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1765 1.253 cube "sector=%d count=%d features=%d\n",
1766 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1767 1.253 cube command, cylin, head, sector, count, features), DEBUG_FUNCS);
1768 1.31 bouyer
1769 1.203 thorpej if (wdc->select)
1770 1.169 thorpej wdc->select(chp,drive);
1771 1.107 dbj
1772 1.31 bouyer /* Select drive, head, and addressing mode. */
1773 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1774 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1775 1.177 thorpej /* Load parameters into the wd_features register. */
1776 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features], 0,
1777 1.178 thorpej features);
1778 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt], 0, count);
1779 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sector], 0, sector);
1780 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_lo], 0, cylin);
1781 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_cyl_hi],
1782 1.157 fvdl 0, cylin >> 8);
1783 1.108 christos
1784 1.108 christos /* Send command. */
1785 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1786 1.108 christos return;
1787 1.108 christos }
1788 1.108 christos
1789 1.108 christos /*
1790 1.108 christos * Send a 48-bit addressing command. The drive should be ready.
1791 1.108 christos * Assumes interrupts are blocked.
1792 1.108 christos */
1793 1.108 christos void
1794 1.205 thorpej wdccommandext(struct ata_channel *chp, u_int8_t drive, u_int8_t command,
1795 1.277 jakllsch u_int64_t blkno, u_int16_t count, u_int16_t features, u_int8_t device)
1796 1.108 christos {
1797 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1798 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1799 1.163 thorpej
1800 1.277 jakllsch ATADEBUG_PRINT(("wdccommandext %s:%d:%d: command=0x%02x "
1801 1.277 jakllsch "blkno=0x%012"PRIx64" count=0x%04x features=0x%04x "
1802 1.277 jakllsch "device=0x%02x\n", device_xname(chp->ch_atac->atac_dev),
1803 1.277 jakllsch chp->ch_channel, drive, command, blkno, count, features, device),
1804 1.108 christos DEBUG_FUNCS);
1805 1.108 christos
1806 1.277 jakllsch KASSERT(drive < wdc->wdc_maxdrives);
1807 1.277 jakllsch
1808 1.203 thorpej if (wdc->select)
1809 1.169 thorpej wdc->select(chp,drive);
1810 1.108 christos
1811 1.108 christos /* Select drive, head, and addressing mode. */
1812 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1813 1.277 jakllsch (drive << 4) | device);
1814 1.108 christos
1815 1.218 rearnsha if (wdc->cap & WDC_CAPABILITY_WIDEREGS) {
1816 1.267 jakllsch bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1817 1.267 jakllsch 0, features);
1818 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1819 1.218 rearnsha 0, count);
1820 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1821 1.218 rearnsha 0, (((blkno >> 16) & 0xff00) | (blkno & 0x00ff)));
1822 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1823 1.218 rearnsha 0, (((blkno >> 24) & 0xff00) | ((blkno >> 8) & 0x00ff)));
1824 1.218 rearnsha bus_space_write_2(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1825 1.218 rearnsha 0, (((blkno >> 32) & 0xff00) | ((blkno >> 16) & 0x00ff)));
1826 1.218 rearnsha } else {
1827 1.218 rearnsha /* previous */
1828 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1829 1.267 jakllsch 0, features >> 8);
1830 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1831 1.218 rearnsha 0, count >> 8);
1832 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1833 1.218 rearnsha 0, blkno >> 24);
1834 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1835 1.218 rearnsha 0, blkno >> 32);
1836 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1837 1.218 rearnsha 0, blkno >> 40);
1838 1.218 rearnsha
1839 1.218 rearnsha /* current */
1840 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_features],
1841 1.267 jakllsch 0, features);
1842 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_seccnt],
1843 1.267 jakllsch 0, count);
1844 1.267 jakllsch bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_lo],
1845 1.267 jakllsch 0, blkno);
1846 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_mi],
1847 1.218 rearnsha 0, blkno >> 8);
1848 1.218 rearnsha bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_lba_hi],
1849 1.218 rearnsha 0, blkno >> 16);
1850 1.218 rearnsha }
1851 1.2 bouyer
1852 1.31 bouyer /* Send command. */
1853 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1854 1.31 bouyer return;
1855 1.2 bouyer }
1856 1.2 bouyer
1857 1.2 bouyer /*
1858 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1859 1.31 bouyer * tested by the caller.
1860 1.2 bouyer */
1861 1.31 bouyer void
1862 1.205 thorpej wdccommandshort(struct ata_channel *chp, int drive, int command)
1863 1.2 bouyer {
1864 1.207 thorpej struct wdc_softc *wdc = CHAN_TO_WDC(chp);
1865 1.205 thorpej struct wdc_regs *wdr = &wdc->regs[chp->ch_channel];
1866 1.2 bouyer
1867 1.204 thorpej ATADEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1868 1.253 cube device_xname(chp->ch_atac->atac_dev), chp->ch_channel, drive,
1869 1.253 cube command), DEBUG_FUNCS);
1870 1.107 dbj
1871 1.203 thorpej if (wdc->select)
1872 1.169 thorpej wdc->select(chp,drive);
1873 1.2 bouyer
1874 1.31 bouyer /* Select drive. */
1875 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_sdh], 0,
1876 1.31 bouyer WDSD_IBM | (drive << 4));
1877 1.2 bouyer
1878 1.205 thorpej bus_space_write_1(wdr->cmd_iot, wdr->cmd_iohs[wd_command], 0, command);
1879 1.31 bouyer }
1880 1.2 bouyer
1881 1.31 bouyer static void
1882 1.222 christos __wdcerror(struct ata_channel *chp, const char *msg)
1883 1.2 bouyer {
1884 1.207 thorpej struct atac_softc *atac = chp->ch_atac;
1885 1.284 jdolecek struct ata_xfer *xfer = ata_queue_get_active_xfer(chp);
1886 1.88 mrg
1887 1.2 bouyer if (xfer == NULL)
1888 1.253 cube aprint_error("%s:%d: %s\n", device_xname(atac->atac_dev),
1889 1.253 cube chp->ch_channel, msg);
1890 1.2 bouyer else
1891 1.253 cube aprint_error("%s:%d:%d: %s\n", device_xname(atac->atac_dev),
1892 1.169 thorpej chp->ch_channel, xfer->c_drive, msg);
1893 1.2 bouyer }
1894 1.2 bouyer
1895 1.219 perry /*
1896 1.2 bouyer * the bit bucket
1897 1.2 bouyer */
1898 1.2 bouyer void
1899 1.205 thorpej wdcbit_bucket(struct ata_channel *chp, int size)
1900 1.2 bouyer {
1901 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1902 1.2 bouyer
1903 1.12 cgd for (; size >= 2; size -= 2)
1904 1.205 thorpej (void)bus_space_read_2(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1905 1.12 cgd if (size)
1906 1.205 thorpej (void)bus_space_read_1(wdr->cmd_iot, wdr->cmd_iohs[wd_data], 0);
1907 1.44 thorpej }
1908 1.44 thorpej
1909 1.213 thorpej static void
1910 1.222 christos wdc_datain_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
1911 1.190 mycroft {
1912 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
1913 1.190 mycroft
1914 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1915 1.244 martin if ((uintptr_t)bf & 1)
1916 1.244 martin goto unaligned;
1917 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && ((uintptr_t)bf & 3))
1918 1.244 martin goto unaligned;
1919 1.244 martin #endif
1920 1.244 martin
1921 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
1922 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && len > 3) {
1923 1.205 thorpej bus_space_read_multi_4(wdr->data32iot,
1924 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1925 1.222 christos bf = (char *)bf + (len & ~3);
1926 1.190 mycroft len &= 3;
1927 1.190 mycroft }
1928 1.273 christos if (len > 1) {
1929 1.205 thorpej bus_space_read_multi_2(wdr->cmd_iot,
1930 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1931 1.273 christos bf = (char *)bf + (len & ~1);
1932 1.273 christos len &= 1;
1933 1.190 mycroft }
1934 1.190 mycroft } else {
1935 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && len > 3) {
1936 1.205 thorpej bus_space_read_multi_stream_4(wdr->data32iot,
1937 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
1938 1.222 christos bf = (char *)bf + (len & ~3);
1939 1.190 mycroft len &= 3;
1940 1.190 mycroft }
1941 1.273 christos if (len > 1) {
1942 1.205 thorpej bus_space_read_multi_stream_2(wdr->cmd_iot,
1943 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
1944 1.273 christos bf = (char *)bf + (len & ~1);
1945 1.273 christos len &= 1;
1946 1.190 mycroft }
1947 1.190 mycroft }
1948 1.273 christos if (len)
1949 1.273 christos *((uint8_t *)bf) = bus_space_read_1(wdr->cmd_iot,
1950 1.273 christos wdr->cmd_iohs[wd_data], 0);
1951 1.244 martin return;
1952 1.244 martin
1953 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
1954 1.244 martin unaligned:
1955 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
1956 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
1957 1.245 bouyer while (len > 3) {
1958 1.245 bouyer uint32_t val;
1959 1.245 bouyer
1960 1.245 bouyer val = bus_space_read_4(wdr->data32iot,
1961 1.245 bouyer wdr->data32ioh, 0);
1962 1.245 bouyer memcpy(bf, &val, 4);
1963 1.245 bouyer bf = (char *)bf + 4;
1964 1.245 bouyer len -= 4;
1965 1.245 bouyer }
1966 1.245 bouyer }
1967 1.245 bouyer while (len > 1) {
1968 1.245 bouyer uint16_t val;
1969 1.245 bouyer
1970 1.245 bouyer val = bus_space_read_2(wdr->cmd_iot,
1971 1.245 bouyer wdr->cmd_iohs[wd_data], 0);
1972 1.245 bouyer memcpy(bf, &val, 2);
1973 1.245 bouyer bf = (char *)bf + 2;
1974 1.245 bouyer len -= 2;
1975 1.245 bouyer }
1976 1.245 bouyer } else {
1977 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
1978 1.245 bouyer while (len > 3) {
1979 1.245 bouyer uint32_t val;
1980 1.244 martin
1981 1.245 bouyer val = bus_space_read_stream_4(wdr->data32iot,
1982 1.245 bouyer wdr->data32ioh, 0);
1983 1.245 bouyer memcpy(bf, &val, 4);
1984 1.245 bouyer bf = (char *)bf + 4;
1985 1.245 bouyer len -= 4;
1986 1.245 bouyer }
1987 1.245 bouyer }
1988 1.245 bouyer while (len > 1) {
1989 1.245 bouyer uint16_t val;
1990 1.245 bouyer
1991 1.245 bouyer val = bus_space_read_stream_2(wdr->cmd_iot,
1992 1.244 martin wdr->cmd_iohs[wd_data], 0);
1993 1.245 bouyer memcpy(bf, &val, 2);
1994 1.245 bouyer bf = (char *)bf + 2;
1995 1.245 bouyer len -= 2;
1996 1.244 martin }
1997 1.244 martin }
1998 1.244 martin #endif
1999 1.190 mycroft }
2000 1.190 mycroft
2001 1.213 thorpej static void
2002 1.222 christos wdc_dataout_pio(struct ata_channel *chp, int flags, void *bf, size_t len)
2003 1.190 mycroft {
2004 1.207 thorpej struct wdc_regs *wdr = CHAN_TO_WDC_REGS(chp);
2005 1.190 mycroft
2006 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
2007 1.244 martin if ((uintptr_t)bf & 1)
2008 1.244 martin goto unaligned;
2009 1.274 bouyer if ((flags & ATA_DRIVE_CAP32) && ((uintptr_t)bf & 3))
2010 1.244 martin goto unaligned;
2011 1.244 martin #endif
2012 1.244 martin
2013 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
2014 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2015 1.205 thorpej bus_space_write_multi_4(wdr->data32iot,
2016 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
2017 1.222 christos bf = (char *)bf + (len & ~3);
2018 1.190 mycroft len &= 3;
2019 1.190 mycroft }
2020 1.190 mycroft if (len) {
2021 1.205 thorpej bus_space_write_multi_2(wdr->cmd_iot,
2022 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
2023 1.190 mycroft }
2024 1.190 mycroft } else {
2025 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2026 1.205 thorpej bus_space_write_multi_stream_4(wdr->data32iot,
2027 1.222 christos wdr->data32ioh, 0, bf, len >> 2);
2028 1.222 christos bf = (char *)bf + (len & ~3);
2029 1.190 mycroft len &= 3;
2030 1.190 mycroft }
2031 1.190 mycroft if (len) {
2032 1.205 thorpej bus_space_write_multi_stream_2(wdr->cmd_iot,
2033 1.222 christos wdr->cmd_iohs[wd_data], 0, bf, len >> 1);
2034 1.190 mycroft }
2035 1.190 mycroft }
2036 1.244 martin return;
2037 1.244 martin
2038 1.244 martin #ifndef __NO_STRICT_ALIGNMENT
2039 1.244 martin unaligned:
2040 1.274 bouyer if (flags & ATA_DRIVE_NOSTREAM) {
2041 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2042 1.245 bouyer while (len > 3) {
2043 1.245 bouyer uint32_t val;
2044 1.244 martin
2045 1.245 bouyer memcpy(&val, bf, 4);
2046 1.245 bouyer bus_space_write_4(wdr->data32iot,
2047 1.245 bouyer wdr->data32ioh, 0, val);
2048 1.245 bouyer bf = (char *)bf + 4;
2049 1.245 bouyer len -= 4;
2050 1.245 bouyer }
2051 1.245 bouyer }
2052 1.245 bouyer while (len > 1) {
2053 1.245 bouyer uint16_t val;
2054 1.245 bouyer
2055 1.245 bouyer memcpy(&val, bf, 2);
2056 1.245 bouyer bus_space_write_2(wdr->cmd_iot,
2057 1.244 martin wdr->cmd_iohs[wd_data], 0, val);
2058 1.245 bouyer bf = (char *)bf + 2;
2059 1.245 bouyer len -= 2;
2060 1.244 martin }
2061 1.245 bouyer } else {
2062 1.274 bouyer if (flags & ATA_DRIVE_CAP32) {
2063 1.245 bouyer while (len > 3) {
2064 1.245 bouyer uint32_t val;
2065 1.245 bouyer
2066 1.245 bouyer memcpy(&val, bf, 4);
2067 1.245 bouyer bus_space_write_stream_4(wdr->data32iot,
2068 1.245 bouyer wdr->data32ioh, 0, val);
2069 1.245 bouyer bf = (char *)bf + 4;
2070 1.245 bouyer len -= 4;
2071 1.245 bouyer }
2072 1.245 bouyer }
2073 1.245 bouyer while (len > 1) {
2074 1.245 bouyer uint16_t val;
2075 1.244 martin
2076 1.245 bouyer memcpy(&val, bf, 2);
2077 1.245 bouyer bus_space_write_stream_2(wdr->cmd_iot,
2078 1.245 bouyer wdr->cmd_iohs[wd_data], 0, val);
2079 1.245 bouyer bf = (char *)bf + 2;
2080 1.245 bouyer len -= 2;
2081 1.245 bouyer }
2082 1.244 martin }
2083 1.244 martin #endif
2084 1.190 mycroft }
2085