Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.32
      1  1.32    bouyer /*	$NetBSD: wdc.c,v 1.32 1998/10/13 08:59:45 bouyer Exp $ */
      2  1.31    bouyer 
      3  1.31    bouyer 
      4  1.31    bouyer /*
      5  1.31    bouyer  * Copyright (c) 1998 Manuel Bouyer.  All rights reserved.
      6  1.31    bouyer  *
      7  1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      8  1.31    bouyer  * modification, are permitted provided that the following conditions
      9  1.31    bouyer  * are met:
     10  1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     11  1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     12  1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14  1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     15  1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     16  1.31    bouyer  *    must display the following acknowledgement:
     17  1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     18  1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     19  1.31    bouyer  *    derived from this software without specific prior written permission.
     20  1.31    bouyer  *
     21  1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.31    bouyer  */
     32   1.2    bouyer 
     33  1.27   mycroft /*-
     34  1.27   mycroft  * Copyright (c) 1998 The NetBSD Foundation, Inc.
     35  1.27   mycroft  * All rights reserved.
     36   1.2    bouyer  *
     37  1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     38  1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     39  1.12       cgd  *
     40   1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     41   1.2    bouyer  * modification, are permitted provided that the following conditions
     42   1.2    bouyer  * are met:
     43   1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     44   1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     45   1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     46   1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     47   1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     48   1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     49   1.2    bouyer  *    must display the following acknowledgement:
     50  1.27   mycroft  *        This product includes software developed by the NetBSD
     51  1.27   mycroft  *        Foundation, Inc. and its contributors.
     52  1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     53  1.27   mycroft  *    contributors may be used to endorse or promote products derived
     54  1.27   mycroft  *    from this software without specific prior written permission.
     55   1.2    bouyer  *
     56  1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     57  1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     58  1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     59  1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     60  1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     61  1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     62  1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     63  1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     64  1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     65  1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     66  1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     67   1.2    bouyer  */
     68   1.2    bouyer 
     69  1.12       cgd /*
     70  1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     71  1.31    bouyer  *
     72  1.12       cgd  */
     73  1.12       cgd 
     74  1.31    bouyer #define WDCDEBUG
     75  1.31    bouyer 
     76   1.2    bouyer #include <sys/param.h>
     77   1.2    bouyer #include <sys/systm.h>
     78   1.2    bouyer #include <sys/kernel.h>
     79   1.2    bouyer #include <sys/conf.h>
     80   1.2    bouyer #include <sys/buf.h>
     81  1.31    bouyer #include <sys/device.h>
     82   1.2    bouyer #include <sys/malloc.h>
     83   1.2    bouyer #include <sys/syslog.h>
     84   1.2    bouyer #include <sys/proc.h>
     85   1.2    bouyer 
     86   1.2    bouyer #include <vm/vm.h>
     87   1.2    bouyer 
     88   1.2    bouyer #include <machine/intr.h>
     89   1.2    bouyer #include <machine/bus.h>
     90   1.2    bouyer 
     91  1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     92  1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     93  1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     94  1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     95  1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
     96  1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
     97  1.16  sakamoto 
     98  1.31    bouyer #include <dev/ata/atavar.h>
     99  1.31    bouyer #include <dev/ata/atareg.h>
    100  1.12       cgd #include <dev/ic/wdcreg.h>
    101  1.12       cgd #include <dev/ic/wdcvar.h>
    102  1.31    bouyer 
    103   1.2    bouyer #include "atapibus.h"
    104   1.2    bouyer 
    105  1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    106  1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    107   1.2    bouyer #if 0
    108  1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    109   1.2    bouyer #define WDCNDELAY_DEBUG	50
    110   1.2    bouyer #endif
    111   1.2    bouyer 
    112   1.2    bouyer LIST_HEAD(xfer_free_list, wdc_xfer) xfer_free_list;
    113   1.2    bouyer 
    114  1.31    bouyer static void  __wdcerror	  __P((struct channel_softc*, char *));
    115  1.31    bouyer static int   __wdcwait_reset  __P((struct channel_softc *, int));
    116  1.31    bouyer void  __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
    117  1.31    bouyer void  __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
    118  1.31    bouyer int   __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *));
    119  1.31    bouyer int   wdprint __P((void *, const char *));
    120  1.31    bouyer 
    121  1.31    bouyer 
    122  1.31    bouyer #define DEBUG_INTR   0x01
    123  1.31    bouyer #define DEBUG_XFERS  0x02
    124  1.31    bouyer #define DEBUG_STATUS 0x04
    125  1.31    bouyer #define DEBUG_FUNCS  0x08
    126  1.31    bouyer #define DEBUG_PROBE  0x10
    127  1.31    bouyer #ifdef WDCDEBUG
    128  1.32    bouyer int wdcdebug_mask = 0;
    129  1.31    bouyer int wdc_nxfer = 0;
    130  1.31    bouyer #define WDCDEBUG_PRINT(args, level)  if (wdcdebug_mask & (level)) printf args
    131   1.2    bouyer #else
    132  1.31    bouyer #define WDCDEBUG_PRINT(args, level)
    133   1.2    bouyer #endif
    134   1.2    bouyer 
    135  1.31    bouyer int
    136  1.31    bouyer wdprint(aux, pnp)
    137  1.31    bouyer 	void *aux;
    138  1.31    bouyer 	const char *pnp;
    139  1.31    bouyer {
    140  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    141  1.31    bouyer 	if (pnp)
    142  1.31    bouyer 		printf("drive at %s", pnp);
    143  1.31    bouyer 	printf(" channel %d drive %d", aa_link->aa_channel,
    144  1.31    bouyer 	    aa_link->aa_drv_data->drive);
    145  1.31    bouyer 	return (UNCONF);
    146  1.31    bouyer }
    147   1.2    bouyer 
    148  1.31    bouyer int
    149  1.31    bouyer atapi_print(aux, pnp)
    150  1.31    bouyer 	void *aux;
    151  1.31    bouyer 	const char *pnp;
    152  1.31    bouyer {
    153  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    154  1.31    bouyer 	if (pnp)
    155  1.31    bouyer 		printf("atapibus at %s", pnp);
    156  1.31    bouyer 	printf(" channel %d", aa_link->aa_channel);
    157  1.31    bouyer 	return (UNCONF);
    158  1.31    bouyer }
    159  1.31    bouyer 
    160  1.31    bouyer /* Test to see controller with at last one attached drive is there.
    161  1.31    bouyer  * Returns a bit for each possible drive found (0x01 for drive 0,
    162  1.31    bouyer  * 0x02 for drive 1).
    163  1.31    bouyer  * Logic:
    164  1.31    bouyer  * - If a status register is at 0xff, assume there is no drive here
    165  1.31    bouyer  *   (ISA has pull-up resistors). If no drive at all -> return.
    166  1.31    bouyer  * - reset the controller, wait for it to complete (may take up to 31s !).
    167  1.31    bouyer  *   If timeout -> return.
    168  1.31    bouyer  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    169  1.31    bouyer  * - try an ATA command on the master.
    170  1.12       cgd  */
    171  1.31    bouyer 
    172   1.2    bouyer int
    173  1.31    bouyer wdcprobe(chp)
    174  1.31    bouyer 	struct channel_softc *chp;
    175  1.12       cgd {
    176  1.31    bouyer 	u_int8_t st0, st1, sc, sn, cl, ch;
    177  1.31    bouyer 	u_int8_t ret_value = 0x03;
    178  1.31    bouyer 	u_int8_t drive;
    179  1.31    bouyer 
    180  1.31    bouyer 	/*
    181  1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    182  1.31    bouyer 	 */
    183  1.31    bouyer 
    184  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    185  1.31    bouyer 	    WDSD_IBM);
    186  1.31    bouyer 	delay(1);
    187  1.31    bouyer 	st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    188  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    189  1.31    bouyer 	    WDSD_IBM | 0x10);
    190  1.31    bouyer 	delay(1);
    191  1.31    bouyer 	st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    192  1.31    bouyer 
    193  1.31    bouyer 	WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    194  1.31    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    195  1.31    bouyer 	    st0, st1), DEBUG_PROBE);
    196  1.31    bouyer 
    197  1.31    bouyer 	if (st0 == 0xff)
    198  1.31    bouyer 		ret_value &= ~0x01;
    199  1.31    bouyer 	if (st1 == 0xff)
    200  1.31    bouyer 		ret_value &= ~0x02;
    201  1.31    bouyer 	if (ret_value == 0)
    202  1.31    bouyer 		return 0;
    203   1.2    bouyer 
    204  1.31    bouyer 	/* assert SRST, wait for reset to complete */
    205  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    206  1.31    bouyer 	    WDSD_IBM);
    207  1.31    bouyer 	delay(1);
    208  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    209  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    210  1.31    bouyer 	DELAY(1000);
    211  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    212  1.31    bouyer 	    WDCTL_IDS);
    213  1.31    bouyer 	delay(1000);
    214  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    215  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    216  1.31    bouyer 	delay(1);
    217  1.31    bouyer 
    218  1.31    bouyer 	ret_value = __wdcwait_reset(chp, ret_value);
    219  1.31    bouyer 	WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    220  1.31    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    221  1.31    bouyer 	    ret_value), DEBUG_PROBE);
    222  1.26  drochner 
    223  1.31    bouyer 	/* if reset failed, there's nothing here */
    224  1.31    bouyer 	if (ret_value == 0)
    225  1.31    bouyer 		return 0;
    226   1.2    bouyer 
    227  1.31    bouyer 	/*
    228  1.31    bouyer 	 * Test presence of drives. First test register signatures looking for
    229  1.31    bouyer 	 * ATAPI devices , then rescan and try an ATA command, in case it's an
    230  1.31    bouyer 	 * old drive.
    231  1.31    bouyer 	 * Fill in drive_flags accordingly
    232  1.31    bouyer 	 */
    233  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    234  1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    235  1.31    bouyer 			continue;
    236  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    237  1.31    bouyer 		    WDSD_IBM | (drive << 4));
    238  1.31    bouyer 		delay(1);
    239  1.31    bouyer 		/* Save registers contents */
    240  1.31    bouyer 		sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    241  1.31    bouyer 		sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    242  1.31    bouyer 		cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    243  1.31    bouyer 		ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    244  1.31    bouyer 
    245  1.31    bouyer 		WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    246  1.31    bouyer 		    "cl=0x%x ch=0x%x\n",
    247  1.31    bouyer 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    248  1.31    bouyer 	    	    chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    249  1.31    bouyer 		if (sc == 0x01 && sn == 0x01 && cl == 0x14 && ch == 0xeb) {
    250  1.31    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    251  1.31    bouyer 		}
    252  1.31    bouyer 	}
    253  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    254  1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0 ||
    255  1.31    bouyer 		    (chp->ch_drive[drive].drive_flags & DRIVE_ATAPI) != 0)
    256  1.31    bouyer 			continue;
    257  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    258  1.31    bouyer 		    WDSD_IBM | (drive << 4));
    259  1.31    bouyer 		delay(1);
    260   1.2    bouyer 		/*
    261  1.31    bouyer 		 * Maybe it's an old device, so don't rely on ATA sig.
    262  1.31    bouyer 		 * Test registers writability (Error register not writable,
    263  1.31    bouyer 		 * but cyllo is), then try an ATA command.
    264   1.2    bouyer 		 */
    265  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_error, 0x58);
    266  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, 0xa5);
    267  1.31    bouyer 		if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error) ==
    268  1.31    bouyer 		    0x58 ||
    269  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo) !=
    270  1.31    bouyer 		    0xa5) {
    271  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: register writability "
    272  1.31    bouyer 			    "failed\n",
    273  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    274  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    275  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    276  1.31    bouyer 			continue;
    277  1.31    bouyer 		}
    278  1.31    bouyer 		if (wait_for_ready(chp, 10000) != 0) {
    279  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
    280  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    281  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    282  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    283  1.31    bouyer 			continue;
    284  1.31    bouyer 		}
    285  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command,
    286  1.31    bouyer 		    WDCC_DIAGNOSE);
    287  1.31    bouyer 		if (wait_for_ready(chp, 10000) == 0) {
    288  1.31    bouyer 			chp->ch_drive[drive].drive_flags |=
    289  1.31    bouyer 			    DRIVE_ATA;
    290   1.7    bouyer 		} else {
    291  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: WDCC_DIAGNOSE failed\n",
    292  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    293  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    294  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    295   1.2    bouyer 		}
    296   1.7    bouyer 	}
    297  1.31    bouyer 	return (ret_value);
    298  1.31    bouyer }
    299  1.31    bouyer 
    300  1.31    bouyer void
    301  1.31    bouyer wdcattach(chp)
    302  1.31    bouyer 	struct channel_softc *chp;
    303  1.31    bouyer {
    304  1.31    bouyer 	int channel_flags, ctrl_flags, i;
    305  1.31    bouyer 	struct ata_atapi_attach aa_link;
    306  1.31    bouyer 
    307  1.31    bouyer 	LIST_INIT(&xfer_free_list);
    308  1.31    bouyer 	for (i = 0; i < 2; i++) {
    309  1.31    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    310  1.31    bouyer 		chp->ch_drive[i].drive = i;
    311  1.31    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    312  1.31    bouyer 		if ((chp->wdc->cap &
    313  1.31    bouyer 		    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    314  1.31    bouyer 		    WDC_CAPABILITY_DATA32)
    315  1.31    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    316  1.31    bouyer 	}
    317  1.31    bouyer 
    318  1.31    bouyer 	if (wdcprobe(chp) == 0)
    319  1.31    bouyer 		return; /* If no drives, abort attach here */
    320  1.31    bouyer 
    321  1.31    bouyer 	TAILQ_INIT(&chp->ch_queue->sc_xfer);
    322  1.31    bouyer 	ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
    323  1.31    bouyer 	channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
    324  1.31    bouyer 
    325  1.31    bouyer 	WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
    326  1.31    bouyer 	    chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
    327  1.31    bouyer 	    DEBUG_PROBE);
    328  1.12       cgd 
    329  1.12       cgd 	/*
    330  1.31    bouyer 	 * Attach an ATAPI bus, if needed.
    331  1.12       cgd 	 */
    332  1.31    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
    333  1.31    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
    334  1.31    bouyer #if NATAPIBUS > 0
    335  1.31    bouyer 		wdc_atapibus_attach(chp);
    336  1.31    bouyer #else
    337  1.31    bouyer 		/*
    338  1.31    bouyer 		 * Fills in a fake aa_link and call config_found, so that
    339  1.31    bouyer 		 * the config machinery will print
    340  1.31    bouyer 		 * "atapibus at xxx not configured"
    341  1.31    bouyer 		 */
    342  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    343  1.31    bouyer 		aa_link.aa_type = T_ATAPI;
    344  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    345  1.31    bouyer 		aa_link.aa_openings = 1;
    346  1.31    bouyer 		aa_link.aa_drv_data = 0;
    347  1.31    bouyer 		aa_link.aa_bus_private = NULL;
    348  1.31    bouyer 		(void)config_found(&chp->wdc->sc_dev, (void *)&aa_link,
    349  1.31    bouyer 		    atapi_print);
    350  1.31    bouyer #endif
    351  1.31    bouyer 	}
    352  1.31    bouyer 
    353  1.31    bouyer 	for (i = 0; i < 2; i++) {
    354  1.31    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE_ATA) == 0) {
    355  1.31    bouyer 			continue;
    356  1.31    bouyer 		}
    357  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    358  1.31    bouyer 		aa_link.aa_type = T_ATA;
    359  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    360  1.31    bouyer 		aa_link.aa_openings = 1;
    361  1.31    bouyer 		aa_link.aa_drv_data = &chp->ch_drive[i];
    362  1.31    bouyer 		if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
    363  1.31    bouyer 			wdc_probe_caps(&chp->ch_drive[i]);
    364  1.32    bouyer 	}
    365  1.32    bouyer 
    366  1.32    bouyer 	/*
    367  1.32    bouyer 	 * reset drive_flags for unnatached devices, reset state for attached
    368  1.32    bouyer 	 *  ones
    369  1.32    bouyer 	 */
    370  1.32    bouyer 	for (i = 0; i < 2; i++) {
    371  1.32    bouyer 		if (chp->ch_drive[i].drv_softc == NULL)
    372  1.32    bouyer 			chp->ch_drive[i].drive_flags = 0;
    373  1.32    bouyer 		else
    374  1.32    bouyer 			chp->ch_drive[i].state = 0;
    375   1.2    bouyer 	}
    376  1.12       cgd 
    377  1.12       cgd 	/*
    378  1.31    bouyer 	 * Reset channel. The probe, with some combinations of ATA/ATAPI
    379  1.31    bouyer 	 * devices keep it in a mostly working, but strange state (with busy
    380  1.31    bouyer 	 * led on)
    381  1.12       cgd 	 */
    382  1.31    bouyer 	if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    383  1.31    bouyer 		wdcreset(chp, VERBOSE);
    384  1.31    bouyer 		/*
    385  1.31    bouyer 		 * Read status registers to avoid spurious interrupts.
    386  1.31    bouyer 		 */
    387  1.31    bouyer 		for (i = 1; i >= 0; i--) {
    388  1.31    bouyer 			if (chp->ch_drive[i].drive_flags & DRIVE) {
    389  1.31    bouyer 				bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    390  1.31    bouyer 				    wd_sdh, WDSD_IBM | (i << 4));
    391  1.31    bouyer 				if (wait_for_unbusy(chp, 10000) < 0)
    392  1.31    bouyer 					printf("%s:%d:%d: device busy\n",
    393  1.31    bouyer 					    chp->wdc->sc_dev.dv_xname,
    394  1.31    bouyer 					    chp->channel, i);
    395  1.31    bouyer 			}
    396  1.31    bouyer 		}
    397  1.31    bouyer 	}
    398  1.31    bouyer }
    399  1.31    bouyer 
    400  1.31    bouyer /*
    401  1.31    bouyer  * Start I/O on a controller, for the given channel.
    402  1.31    bouyer  * The first xfer may be not for our channel if the channel queues
    403  1.31    bouyer  * are shared.
    404  1.31    bouyer  */
    405  1.31    bouyer void
    406  1.31    bouyer wdcstart(wdc, channel)
    407  1.31    bouyer 	struct wdc_softc *wdc;
    408  1.31    bouyer 	int channel;
    409  1.31    bouyer {
    410  1.31    bouyer 	struct wdc_xfer *xfer;
    411  1.31    bouyer 	struct channel_softc *chp;
    412  1.12       cgd 
    413  1.31    bouyer 	/* is there a xfer ? */
    414  1.31    bouyer 	if ((xfer = wdc->channels[channel].ch_queue->sc_xfer.tqh_first) == NULL)
    415  1.31    bouyer 		return;
    416  1.31    bouyer 	chp = &wdc->channels[xfer->channel];
    417  1.31    bouyer 	if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
    418  1.31    bouyer 		return; /* channel aleady active */
    419  1.31    bouyer 	}
    420  1.31    bouyer #ifdef DIAGNOSTIC
    421  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
    422  1.31    bouyer 		panic("wdcstart: channel waiting for irq\n");
    423  1.31    bouyer #endif
    424  1.31    bouyer 	if (wdc->cap & WDC_CAPABILITY_HWLOCK)
    425  1.31    bouyer 		if (!(*wdc->claim_hw)(chp, 0))
    426  1.31    bouyer 			return;
    427  1.12       cgd 
    428  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
    429  1.31    bouyer 	    xfer->channel, xfer->drive), DEBUG_XFERS);
    430  1.31    bouyer 	chp->ch_flags |= WDCF_ACTIVE;
    431  1.31    bouyer 	xfer->c_start(chp, xfer);
    432  1.31    bouyer }
    433   1.2    bouyer 
    434  1.31    bouyer /* restart an interrupted I/O */
    435  1.31    bouyer void
    436  1.31    bouyer wdcrestart(v)
    437  1.31    bouyer 	void *v;
    438  1.31    bouyer {
    439  1.31    bouyer 	struct channel_softc *chp = v;
    440  1.31    bouyer 	int s;
    441   1.2    bouyer 
    442  1.31    bouyer 	s = splbio();
    443  1.31    bouyer 	wdcstart(chp->wdc, chp->channel);
    444  1.31    bouyer 	splx(s);
    445   1.2    bouyer }
    446  1.31    bouyer 
    447   1.2    bouyer 
    448  1.31    bouyer /*
    449  1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    450  1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    451  1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    452  1.31    bouyer  * the next chunk if so.
    453  1.31    bouyer  */
    454  1.12       cgd int
    455  1.31    bouyer wdcintr(arg)
    456  1.31    bouyer 	void *arg;
    457  1.12       cgd {
    458  1.31    bouyer 	struct channel_softc *chp = arg;
    459  1.31    bouyer 	struct wdc_xfer *xfer;
    460  1.12       cgd 
    461  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
    462  1.31    bouyer #if 0
    463  1.31    bouyer 		/* Clear the pending interrupt and abort. */
    464  1.31    bouyer 		u_int8_t s =
    465  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    466  1.31    bouyer #ifdef WDCDEBUG
    467  1.31    bouyer 		u_int8_t e =
    468  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    469  1.31    bouyer 		u_int8_t i =
    470  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    471  1.31    bouyer #else
    472  1.31    bouyer 		bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    473  1.31    bouyer 		bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    474  1.31    bouyer #endif
    475  1.12       cgd 
    476  1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller, "
    477  1.31    bouyer 		    "punting st=%02x er=%02x irr=%02x\n", s, e, i), DEBUG_INTR);
    478  1.31    bouyer 
    479  1.31    bouyer 		if (s & WDCS_DRQ) {
    480  1.31    bouyer 			int len;
    481  1.31    bouyer 			len = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    482  1.31    bouyer 			    wd_cyl_lo) + 256 * bus_space_read_1(chp->cmd_iot,
    483  1.31    bouyer 			    chp->cmd_ioh, wd_cyl_hi);
    484  1.31    bouyer 			WDCDEBUG_PRINT(("wdcintr: clearing up %d bytes\n",
    485  1.31    bouyer 			    len), DEBUG_INTR);
    486  1.31    bouyer 			wdcbit_bucket (chp, len);
    487  1.31    bouyer 		}
    488  1.31    bouyer #else
    489  1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    490  1.31    bouyer #endif
    491  1.31    bouyer 		return 0;
    492  1.31    bouyer 	}
    493  1.12       cgd 
    494  1.31    bouyer 	WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    495  1.31    bouyer 	untimeout(wdctimeout, chp);
    496  1.31    bouyer 	chp->ch_flags &= ~WDCF_IRQ_WAIT;
    497  1.31    bouyer 	xfer = chp->ch_queue->sc_xfer.tqh_first;
    498  1.31    bouyer 	return xfer->c_intr(chp, xfer);
    499  1.12       cgd }
    500  1.12       cgd 
    501  1.31    bouyer /* Put all disk in RESET state */
    502  1.31    bouyer void wdc_reset_channel(drvp)
    503  1.31    bouyer 	struct ata_drive_datas *drvp;
    504   1.2    bouyer {
    505  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    506   1.2    bouyer 	int drive;
    507  1.31    bouyer 	WDCDEBUG_PRINT(("ata_reset_channel\n"), DEBUG_FUNCS);
    508  1.31    bouyer 	(void) wdcreset(chp, VERBOSE);
    509  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    510  1.31    bouyer 		chp->ch_drive[drive].state = 0;
    511  1.12       cgd 	}
    512  1.31    bouyer }
    513  1.12       cgd 
    514  1.31    bouyer int
    515  1.31    bouyer wdcreset(chp, verb)
    516  1.31    bouyer 	struct channel_softc *chp;
    517  1.31    bouyer 	int verb;
    518  1.31    bouyer {
    519  1.31    bouyer 	int drv_mask1, drv_mask2;
    520   1.2    bouyer 
    521  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    522  1.31    bouyer 	    WDSD_IBM); /* master */
    523  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    524  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    525  1.31    bouyer 	delay(1000);
    526  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    527  1.31    bouyer 	    WDCTL_IDS);
    528  1.31    bouyer 	delay(1000);
    529  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    530  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    531  1.31    bouyer 	    WDCTL_4BIT);
    532   1.2    bouyer 
    533  1.31    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
    534  1.31    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
    535  1.31    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1);
    536  1.31    bouyer 	if (verb && drv_mask2 != drv_mask1) {
    537  1.31    bouyer 		printf("%s channel %d: reset failed for",
    538  1.31    bouyer 		    chp->wdc->sc_dev.dv_xname, chp->channel);
    539  1.31    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
    540  1.31    bouyer 			printf(" drive 0");
    541  1.31    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
    542  1.31    bouyer 			printf(" drive 1");
    543  1.31    bouyer 		printf("\n");
    544  1.31    bouyer 	}
    545  1.31    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
    546  1.31    bouyer }
    547  1.31    bouyer 
    548  1.31    bouyer static int
    549  1.31    bouyer __wdcwait_reset(chp, drv_mask)
    550  1.31    bouyer 	struct channel_softc *chp;
    551  1.31    bouyer 	int drv_mask;
    552  1.31    bouyer {
    553  1.31    bouyer 	int timeout;
    554  1.31    bouyer 	u_int8_t st0, st1;
    555  1.31    bouyer 	/* wait for BSY to deassert */
    556  1.31    bouyer 	for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
    557  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    558  1.31    bouyer 		    WDSD_IBM); /* master */
    559  1.31    bouyer 		delay(1);
    560  1.31    bouyer 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    561  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    562  1.31    bouyer 		    WDSD_IBM | 0x10); /* slave */
    563  1.31    bouyer 		delay(1);
    564  1.31    bouyer 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    565  1.31    bouyer 
    566  1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
    567  1.31    bouyer 			/* no master */
    568  1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
    569  1.31    bouyer 				/* No master, slave is ready, it's done */
    570  1.31    bouyer 				return drv_mask;
    571  1.31    bouyer 			}
    572  1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
    573  1.31    bouyer 			/* no slave */
    574  1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
    575  1.31    bouyer 				/* No slave, master is ready, it's done */
    576  1.31    bouyer 				return drv_mask;
    577  1.31    bouyer 			}
    578   1.2    bouyer 		} else {
    579  1.31    bouyer 			/* Wait for both master and slave to be ready */
    580  1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
    581  1.31    bouyer 				return drv_mask;
    582   1.2    bouyer 			}
    583   1.2    bouyer 		}
    584  1.31    bouyer 		delay(WDCDELAY);
    585   1.2    bouyer 	}
    586  1.31    bouyer 	/* Reset timed out. Maybe it's because drv_mask was not rigth */
    587  1.31    bouyer 	if (st0 & WDCS_BSY)
    588  1.31    bouyer 		drv_mask &= ~0x01;
    589  1.31    bouyer 	if (st1 & WDCS_BSY)
    590  1.31    bouyer 		drv_mask &= ~0x02;
    591  1.31    bouyer 	return drv_mask;
    592   1.2    bouyer }
    593   1.2    bouyer 
    594   1.2    bouyer /*
    595  1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
    596  1.31    bouyer  * return -1 for a timeout after "timeout" ms.
    597   1.2    bouyer  */
    598  1.31    bouyer int
    599  1.31    bouyer wdcwait(chp, mask, bits, timeout)
    600  1.31    bouyer 	struct channel_softc *chp;
    601  1.31    bouyer 	int mask, bits, timeout;
    602   1.2    bouyer {
    603  1.31    bouyer 	u_char status;
    604  1.31    bouyer 	int time = 0;
    605  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    606  1.31    bouyer 	extern int cold;
    607  1.31    bouyer #endif
    608  1.31    bouyer 	WDCDEBUG_PRINT(("wdcwait\n"), DEBUG_STATUS);
    609  1.31    bouyer 	chp->ch_error = 0;
    610  1.31    bouyer 
    611  1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
    612   1.2    bouyer 
    613  1.31    bouyer 	for (;;) {
    614  1.31    bouyer 		chp->ch_status = status =
    615  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    616  1.31    bouyer 		if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
    617  1.31    bouyer 			break;
    618  1.31    bouyer 		if (++time > timeout) {
    619  1.31    bouyer 			WDCDEBUG_PRINT(("wdcwait: timeout, status %x "
    620  1.31    bouyer 			    "error %x\n", status,
    621  1.31    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    622  1.31    bouyer 				wd_error)),
    623  1.31    bouyer 			    DEBUG_STATUS);
    624  1.31    bouyer 			return -1;
    625  1.31    bouyer 		}
    626  1.31    bouyer 		delay(WDCDELAY);
    627   1.2    bouyer 	}
    628  1.31    bouyer 	if (status & WDCS_ERR)
    629  1.31    bouyer 		chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    630  1.31    bouyer 		    wd_error);
    631  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    632  1.31    bouyer 	/* After autoconfig, there should be no long delays. */
    633  1.31    bouyer 	if (!cold && time > WDCNDELAY_DEBUG) {
    634  1.31    bouyer 		struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    635  1.31    bouyer 		if (xfer == NULL)
    636  1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
    637  1.31    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    638  1.31    bouyer 			    WDCDELAY * time);
    639  1.31    bouyer 		else
    640  1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
    641  1.31    bouyer 			    chp->wdc->sc_dev.dv_xname, xfer->channel,
    642  1.31    bouyer 			    xfer->drive,
    643  1.31    bouyer 			    WDCDELAY * time);
    644   1.2    bouyer 	}
    645   1.2    bouyer #endif
    646  1.31    bouyer 	return 0;
    647   1.2    bouyer }
    648   1.2    bouyer 
    649  1.31    bouyer void
    650  1.31    bouyer wdctimeout(arg)
    651  1.31    bouyer 	void *arg;
    652   1.2    bouyer {
    653  1.31    bouyer 	struct channel_softc *chp = (struct channel_softc *)arg;
    654  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    655  1.31    bouyer 	int s;
    656   1.2    bouyer 
    657  1.31    bouyer 	WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
    658  1.31    bouyer 
    659  1.31    bouyer 	s = splbio();
    660  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
    661  1.31    bouyer 		__wdcerror(chp, "lost interrupt");
    662  1.31    bouyer 		printf("\ttype: %s\n", (xfer->c_flags & C_ATAPI) ?
    663  1.31    bouyer 		    "atapi":"ata");
    664  1.31    bouyer 		printf("\tc_bcount: %d\n", xfer->c_bcount);
    665  1.31    bouyer 		printf("\tc_skip: %d\n", xfer->c_skip);
    666  1.31    bouyer 		/*
    667  1.31    bouyer 		 * Call the interrupt routine. If we just missed and interrupt,
    668  1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
    669  1.31    bouyer 		 * action (reset the device).
    670  1.31    bouyer 		 */
    671  1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
    672  1.31    bouyer 		chp->ch_flags &= ~WDCF_IRQ_WAIT;
    673  1.31    bouyer 		xfer->c_intr(chp, xfer);
    674  1.31    bouyer 	} else
    675  1.31    bouyer 		__wdcerror(chp, "missing untimeout");
    676  1.31    bouyer 	splx(s);
    677   1.2    bouyer }
    678   1.2    bouyer 
    679  1.31    bouyer /*
    680  1.31    bouyer  * Probe drive's capabilites, for use by the controller later
    681  1.31    bouyer  * Assumes drvp points to an existing drive.
    682  1.31    bouyer  * XXX this should be a controller-indep function
    683  1.31    bouyer  */
    684   1.2    bouyer void
    685  1.31    bouyer wdc_probe_caps(drvp)
    686  1.31    bouyer 	struct ata_drive_datas *drvp;
    687   1.2    bouyer {
    688  1.31    bouyer 	struct ataparams params, params2;
    689  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    690  1.31    bouyer 	struct device *drv_dev = drvp->drv_softc;
    691  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
    692  1.31    bouyer 	int i, printed;
    693  1.31    bouyer 	char *sep = "";
    694  1.31    bouyer 
    695  1.31    bouyer 	if (ata_get_params(drvp, AT_POLL, &params) != CMD_OK) {
    696  1.31    bouyer 		/* IDENTIFY failed. Can't tell more about the device */
    697   1.2    bouyer 		return;
    698   1.2    bouyer 	}
    699  1.31    bouyer 	if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    700  1.31    bouyer 	    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
    701   1.2    bouyer 		/*
    702  1.31    bouyer 		 * Controller claims 16 and 32 bit transferts.
    703  1.31    bouyer 		 * Re-do an UDENTIFY with 32-bit transferts,
    704  1.31    bouyer 		 * and compare results.
    705   1.2    bouyer 		 */
    706  1.31    bouyer 		drvp->drive_flags |= DRIVE_CAP32;
    707  1.31    bouyer 		ata_get_params(drvp, AT_POLL, &params2);
    708  1.31    bouyer 		if (memcmp(&params, &params2, sizeof(struct ataparams)) != 0) {
    709  1.31    bouyer 			/* Not good. fall back to 16bits */
    710  1.31    bouyer 			drvp->drive_flags &= ~DRIVE_CAP32;
    711  1.31    bouyer 		} else {
    712  1.31    bouyer 			printf("%s: using 32-bits pio transfers\n",
    713  1.31    bouyer 			    drv_dev->dv_xname);
    714   1.2    bouyer 		}
    715   1.2    bouyer 	}
    716   1.2    bouyer 
    717  1.31    bouyer 	/* An ATAPI device is at last PIO mode 3 */
    718  1.31    bouyer 	if (drvp->drive_flags & DRIVE_ATAPI)
    719  1.31    bouyer 		drvp->PIO_mode = 3;
    720   1.2    bouyer 
    721   1.2    bouyer 	/*
    722  1.31    bouyer 	 * It's not in the specs, but it seems that some drive
    723  1.31    bouyer 	 * returns 0xffff in atap_extensions when this field is invalid
    724   1.2    bouyer 	 */
    725  1.31    bouyer 	if (params.atap_extensions != 0xffff &&
    726  1.31    bouyer 	    (params.atap_extensions & WDC_EXT_MODES)) {
    727  1.31    bouyer 		printed = 0;
    728  1.31    bouyer 		/*
    729  1.31    bouyer 		 * XXX some drives report something wrong here (they claim to
    730  1.31    bouyer 		 * support PIO mode 8 !). As mode is coded on 3 bits in
    731  1.31    bouyer 		 * SET FEATURE, limit it to 7 (so limit i to 4).
    732  1.31    bouyer 		 */
    733  1.31    bouyer 		for (i = 4; i >= 0; i--) {
    734  1.31    bouyer 			if ((params.atap_piomode_supp & (1 << i)) == 0)
    735  1.31    bouyer 				continue;
    736  1.31    bouyer 			/*
    737  1.31    bouyer 			 * See if mode is accepted.
    738  1.31    bouyer 			 * If the controller can't set its PIO mode,
    739  1.31    bouyer 			 * assume the defaults are good, so don't try
    740  1.31    bouyer 			 * to set it
    741  1.31    bouyer 			 */
    742  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
    743  1.31    bouyer 				if (ata_set_mode(drvp, 0x08 | (i + 3),
    744  1.31    bouyer 				   AT_POLL) != CMD_OK)
    745   1.2    bouyer 					continue;
    746  1.31    bouyer 			if (!printed) {
    747  1.31    bouyer 				printf("%s: PIO mode %d", drv_dev->dv_xname,
    748  1.31    bouyer 				    i + 3);
    749  1.31    bouyer 				sep = ",";
    750  1.31    bouyer 				printed = 1;
    751  1.31    bouyer 			}
    752  1.31    bouyer 			/*
    753  1.31    bouyer 			 * If controller's driver can't set its PIO mode,
    754  1.31    bouyer 			 * get the highter one for the drive.
    755  1.31    bouyer 			 */
    756  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
    757  1.31    bouyer 			    wdc->pio_mode >= i + 3) {
    758  1.31    bouyer 				drvp->PIO_mode = i + 3;
    759   1.2    bouyer 				break;
    760   1.2    bouyer 			}
    761   1.2    bouyer 		}
    762  1.31    bouyer 		if (!printed) {
    763  1.31    bouyer 			/*
    764  1.31    bouyer 			 * We didn't find a valid PIO mode.
    765  1.31    bouyer 			 * Assume the values returned for DMA are buggy too
    766  1.31    bouyer 			 */
    767  1.31    bouyer 			return;
    768   1.2    bouyer 		}
    769  1.31    bouyer 		printed = 0;
    770  1.31    bouyer 		for (i = 7; i >= 0; i--) {
    771  1.31    bouyer 			if ((params.atap_dmamode_supp & (1 << i)) == 0)
    772  1.31    bouyer 				continue;
    773  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_DMA) &&
    774  1.31    bouyer 			    (wdc->cap & WDC_CAPABILITY_MODE))
    775  1.31    bouyer 				if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
    776  1.31    bouyer 				    != CMD_OK)
    777  1.31    bouyer 					continue;
    778  1.31    bouyer 			if (!printed) {
    779  1.31    bouyer 				printf("%s DMA mode %d", sep, i);
    780  1.31    bouyer 				sep = ",";
    781  1.31    bouyer 				printed = 1;
    782  1.31    bouyer 			}
    783  1.31    bouyer 			if (wdc->cap & WDC_CAPABILITY_DMA) {
    784  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
    785  1.31    bouyer 				    wdc->dma_mode < i)
    786  1.31    bouyer 					continue;
    787  1.31    bouyer 				drvp->DMA_mode = i;
    788  1.31    bouyer 				drvp->drive_flags |= DRIVE_DMA;
    789  1.31    bouyer 			}
    790   1.2    bouyer 			break;
    791   1.2    bouyer 		}
    792  1.31    bouyer 		if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
    793  1.31    bouyer 			for (i = 7; i >= 0; i--) {
    794  1.31    bouyer 				if ((params.atap_udmamode_supp & (1 << i))
    795  1.31    bouyer 				    == 0)
    796  1.31    bouyer 					continue;
    797  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
    798  1.31    bouyer 				    (wdc->cap & WDC_CAPABILITY_UDMA))
    799  1.31    bouyer 					if (ata_set_mode(drvp, 0x40 | i,
    800  1.31    bouyer 					    AT_POLL) != CMD_OK)
    801  1.31    bouyer 						continue;
    802  1.31    bouyer 				printf("%s UDMA mode %d", sep, i);
    803  1.31    bouyer 				sep = ",";
    804  1.31    bouyer 				/*
    805  1.31    bouyer 				 * ATA-4 specs says if a mode is supported,
    806  1.31    bouyer 				 * all lower modes shall be supported.
    807  1.31    bouyer 				 * No need to look further.
    808  1.31    bouyer 				 */
    809  1.31    bouyer 				if (wdc->cap & WDC_CAPABILITY_UDMA) {
    810  1.31    bouyer 					drvp->UDMA_mode = i;
    811  1.31    bouyer 					drvp->drive_flags |= DRIVE_UDMA;
    812  1.31    bouyer 				}
    813  1.31    bouyer 				break;
    814  1.31    bouyer 			}
    815  1.31    bouyer 		}
    816  1.31    bouyer 		printf("\n");
    817   1.2    bouyer 	}
    818   1.2    bouyer }
    819   1.2    bouyer 
    820   1.2    bouyer int
    821  1.31    bouyer wdc_exec_command(drvp, wdc_c)
    822  1.31    bouyer 	struct ata_drive_datas *drvp;
    823  1.31    bouyer 	struct wdc_command *wdc_c;
    824  1.31    bouyer {
    825  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    826   1.2    bouyer 	struct wdc_xfer *xfer;
    827  1.31    bouyer 	int s, ret;
    828   1.2    bouyer 
    829  1.31    bouyer 	WDCDEBUG_PRINT(("wdc_exec_command\n"), DEBUG_FUNCS);
    830   1.2    bouyer 
    831  1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
    832  1.31    bouyer 	xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
    833  1.31    bouyer 	    WDC_NOSLEEP);
    834  1.31    bouyer 	if (xfer == NULL) {
    835  1.31    bouyer 		return WDC_TRY_AGAIN;
    836  1.31    bouyer 	 }
    837   1.2    bouyer 
    838  1.31    bouyer 	if (wdc_c->flags & AT_POLL)
    839  1.31    bouyer 		xfer->c_flags |= C_POLL;
    840  1.31    bouyer 	xfer->drive = drvp->drive;
    841  1.31    bouyer 	xfer->databuf = wdc_c->data;
    842  1.31    bouyer 	xfer->c_bcount = wdc_c->bcount;
    843  1.31    bouyer 	xfer->cmd = wdc_c;
    844  1.31    bouyer 	xfer->c_start = __wdccommand_start;
    845  1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
    846   1.2    bouyer 
    847  1.31    bouyer 	s = splbio();
    848  1.31    bouyer 	wdc_exec_xfer(chp, xfer);
    849  1.31    bouyer #ifdef DIAGNOSTIC
    850  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) != 0 &&
    851  1.31    bouyer 	    (wdc_c->flags & AT_DONE) == 0)
    852  1.31    bouyer 		panic("wdc_exec_command: polled command not done\n");
    853   1.2    bouyer #endif
    854  1.31    bouyer 	if (wdc_c->flags & AT_DONE) {
    855  1.31    bouyer 		ret = WDC_COMPLETE;
    856  1.31    bouyer 	} else {
    857  1.31    bouyer 		if (wdc_c->flags & AT_WAIT) {
    858  1.31    bouyer 			tsleep(wdc_c, PRIBIO, "wdccmd", 0);
    859  1.31    bouyer 			ret = WDC_COMPLETE;
    860  1.31    bouyer 		} else {
    861  1.31    bouyer 			ret = WDC_QUEUED;
    862   1.2    bouyer 		}
    863   1.2    bouyer 	}
    864  1.31    bouyer 	splx(s);
    865  1.31    bouyer 	return ret;
    866   1.2    bouyer }
    867   1.2    bouyer 
    868   1.2    bouyer void
    869  1.31    bouyer __wdccommand_start(chp, xfer)
    870  1.31    bouyer 	struct channel_softc *chp;
    871   1.2    bouyer 	struct wdc_xfer *xfer;
    872  1.31    bouyer {
    873  1.31    bouyer 	int drive = xfer->drive;
    874  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
    875  1.31    bouyer 
    876  1.31    bouyer 	WDCDEBUG_PRINT(("__wdccommand_start\n"), DEBUG_FUNCS);
    877  1.31    bouyer 
    878  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    879  1.31    bouyer 	    WDSD_IBM | (drive << 4));
    880  1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_bmask, wdc_c->r_st_bmask,
    881  1.31    bouyer 	    wdc_c->timeout) != 0) {
    882  1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
    883  1.31    bouyer 		__wdccommand_done(chp, xfer);
    884  1.31    bouyer 	}
    885  1.31    bouyer 	wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
    886  1.31    bouyer 	    wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
    887  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) == 0) {
    888  1.31    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
    889  1.31    bouyer 		timeout(wdctimeout, chp, wdc_c->timeout / 1000 * hz);
    890  1.31    bouyer 		return;
    891   1.2    bouyer 	}
    892   1.2    bouyer 	/*
    893  1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
    894  1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
    895   1.2    bouyer 	 */
    896  1.31    bouyer 	delay(10);
    897  1.31    bouyer 	if (__wdccommand_intr(chp, xfer) == 0) {
    898  1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
    899  1.31    bouyer 		__wdccommand_done(chp, xfer);
    900   1.2    bouyer 	}
    901   1.2    bouyer }
    902   1.2    bouyer 
    903   1.2    bouyer int
    904  1.31    bouyer __wdccommand_intr(chp, xfer)
    905  1.31    bouyer 	struct channel_softc *chp;
    906  1.31    bouyer 	struct wdc_xfer *xfer;
    907   1.2    bouyer {
    908  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
    909  1.31    bouyer 	int bcount = wdc_c->bcount;
    910  1.31    bouyer 	char *data = wdc_c->data;
    911  1.31    bouyer 
    912  1.31    bouyer 	WDCDEBUG_PRINT(("__wdccommand_intr\n"), DEBUG_INTR);
    913  1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
    914  1.31    bouyer 	    wdc_c->timeout)) {
    915  1.31    bouyer 		wdc_c->flags |= AT_ERROR;
    916  1.31    bouyer 		__wdccommand_done(chp, xfer);
    917   1.2    bouyer 		return 1;
    918   1.2    bouyer 	}
    919  1.31    bouyer 	if (wdc_c->flags & AT_READ) {
    920  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
    921  1.31    bouyer 			bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
    922  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
    923  1.31    bouyer 			data += bcount & 0xfffffffc;
    924  1.31    bouyer 			bcount = bcount & 0x03;
    925  1.31    bouyer 		}
    926  1.31    bouyer 		if (bcount > 0)
    927  1.31    bouyer 			bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
    928  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
    929  1.31    bouyer 	} else if (wdc_c->flags & AT_WRITE) {
    930  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
    931  1.31    bouyer 			bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
    932  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
    933  1.31    bouyer 			data += bcount & 0xfffffffc;
    934  1.31    bouyer 			bcount = bcount & 0x03;
    935  1.31    bouyer 		}
    936  1.31    bouyer 		if (bcount > 0)
    937  1.31    bouyer 			bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
    938  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
    939   1.2    bouyer 	}
    940  1.31    bouyer 	__wdccommand_done(chp, xfer);
    941  1.31    bouyer 	return 1;
    942   1.2    bouyer }
    943   1.2    bouyer 
    944   1.2    bouyer void
    945  1.31    bouyer __wdccommand_done(chp, xfer)
    946  1.31    bouyer 	struct channel_softc *chp;
    947  1.31    bouyer 	struct wdc_xfer *xfer;
    948   1.2    bouyer {
    949  1.31    bouyer 	int needdone = xfer->c_flags & C_NEEDDONE;
    950  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
    951   1.2    bouyer 
    952  1.31    bouyer 	WDCDEBUG_PRINT(("__wdccommand_done\n"), DEBUG_FUNCS);
    953  1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
    954  1.31    bouyer 		wdc_c->flags |= AT_DF;
    955  1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
    956  1.31    bouyer 		wdc_c->flags |= AT_ERROR;
    957  1.31    bouyer 		wdc_c->r_error = chp->ch_error;
    958  1.31    bouyer 	}
    959  1.31    bouyer 	wdc_c->flags |= AT_DONE;
    960  1.31    bouyer 	wdc_free_xfer(chp, xfer);
    961  1.31    bouyer 	if (needdone) {
    962  1.31    bouyer 		if (wdc_c->flags & AT_WAIT)
    963  1.31    bouyer 			wakeup(wdc_c);
    964  1.31    bouyer 		else
    965  1.31    bouyer 			wdc_c->callback(wdc_c->callback_arg);
    966   1.2    bouyer 	}
    967  1.31    bouyer 	return;
    968   1.2    bouyer }
    969   1.2    bouyer 
    970   1.2    bouyer /*
    971  1.31    bouyer  * Send a command. The drive should be ready.
    972   1.2    bouyer  * Assumes interrupts are blocked.
    973   1.2    bouyer  */
    974  1.31    bouyer void
    975  1.31    bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
    976  1.31    bouyer 	struct channel_softc *chp;
    977  1.31    bouyer 	u_int8_t drive;
    978  1.31    bouyer 	u_int8_t command;
    979  1.31    bouyer 	u_int16_t cylin;
    980  1.31    bouyer 	u_int8_t head, sector, count, precomp;
    981  1.31    bouyer {
    982  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
    983  1.31    bouyer 	    "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
    984  1.31    bouyer 	    chp->channel, drive, command, cylin, head, sector, count, precomp),
    985  1.31    bouyer 	    DEBUG_FUNCS);
    986  1.31    bouyer 
    987  1.31    bouyer 	/* Select drive, head, and addressing mode. */
    988  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    989  1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
    990  1.31    bouyer 	/* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
    991  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
    992  1.31    bouyer 	    precomp);
    993  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
    994  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
    995  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
    996  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
    997   1.2    bouyer 
    998  1.31    bouyer 	/* Send command. */
    999  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1000  1.31    bouyer 	return;
   1001   1.2    bouyer }
   1002   1.2    bouyer 
   1003   1.2    bouyer /*
   1004  1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1005  1.31    bouyer  * tested by the caller.
   1006   1.2    bouyer  */
   1007  1.31    bouyer void
   1008  1.31    bouyer wdccommandshort(chp, drive, command)
   1009  1.31    bouyer 	struct channel_softc *chp;
   1010  1.31    bouyer 	int drive;
   1011  1.31    bouyer 	int command;
   1012   1.2    bouyer {
   1013   1.2    bouyer 
   1014  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1015  1.31    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
   1016  1.31    bouyer 	    DEBUG_FUNCS);
   1017   1.2    bouyer 
   1018  1.31    bouyer 	/* Select drive. */
   1019  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1020  1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1021   1.2    bouyer 
   1022  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1023  1.31    bouyer }
   1024   1.2    bouyer 
   1025  1.31    bouyer /* Add a command to the queue and start controller. Must be called at splbio */
   1026   1.2    bouyer 
   1027   1.2    bouyer void
   1028  1.31    bouyer wdc_exec_xfer(chp, xfer)
   1029  1.31    bouyer 	struct channel_softc *chp;
   1030   1.2    bouyer 	struct wdc_xfer *xfer;
   1031   1.2    bouyer {
   1032  1.31    bouyer 	WDCDEBUG_PRINT(("wdc_exec_xfer %p\n", xfer), DEBUG_FUNCS);
   1033   1.2    bouyer 
   1034  1.31    bouyer 	/* complete xfer setup */
   1035  1.31    bouyer 	xfer->channel = chp->channel;
   1036   1.2    bouyer 
   1037  1.31    bouyer 	/*
   1038  1.31    bouyer 	 * If we are a polled command, and the list is not empty,
   1039  1.31    bouyer 	 * we are doing a dump. Drop the list to allow the polled command
   1040  1.31    bouyer 	 * to complete, we're going to reboot soon anyway.
   1041  1.31    bouyer 	 */
   1042  1.31    bouyer 	if ((xfer->c_flags & C_POLL) != 0 &&
   1043  1.31    bouyer 	    chp->ch_queue->sc_xfer.tqh_first != NULL) {
   1044  1.31    bouyer 		TAILQ_INIT(&chp->ch_queue->sc_xfer);
   1045  1.31    bouyer 	}
   1046   1.2    bouyer 	/* insert at the end of command list */
   1047  1.31    bouyer 	TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
   1048  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
   1049  1.31    bouyer 	    chp->ch_flags), DEBUG_FUNCS);
   1050  1.31    bouyer 	wdcstart(chp->wdc, chp->channel);
   1051   1.2    bouyer 	xfer->c_flags |= C_NEEDDONE; /* we can now call upper level done() */
   1052  1.31    bouyer }
   1053   1.2    bouyer 
   1054   1.2    bouyer struct wdc_xfer *
   1055   1.2    bouyer wdc_get_xfer(flags)
   1056   1.2    bouyer 	int flags;
   1057   1.2    bouyer {
   1058   1.2    bouyer 	struct wdc_xfer *xfer;
   1059   1.2    bouyer 	int s;
   1060   1.2    bouyer 
   1061   1.2    bouyer 	s = splbio();
   1062   1.2    bouyer 	if ((xfer = xfer_free_list.lh_first) != NULL) {
   1063   1.2    bouyer 		LIST_REMOVE(xfer, free_list);
   1064   1.2    bouyer 		splx(s);
   1065   1.2    bouyer #ifdef DIAGNOSTIC
   1066   1.2    bouyer 		if ((xfer->c_flags & C_INUSE) != 0)
   1067   1.2    bouyer 			panic("wdc_get_xfer: xfer already in use\n");
   1068   1.2    bouyer #endif
   1069   1.2    bouyer 	} else {
   1070   1.2    bouyer 		splx(s);
   1071  1.31    bouyer 		WDCDEBUG_PRINT(("wdc:making xfer %d\n",wdc_nxfer), DEBUG_XFERS);
   1072   1.2    bouyer 		xfer = malloc(sizeof(*xfer), M_DEVBUF,
   1073  1.31    bouyer 		    ((flags & WDC_NOSLEEP) != 0 ? M_NOWAIT : M_WAITOK));
   1074   1.2    bouyer 		if (xfer == NULL)
   1075   1.2    bouyer 			return 0;
   1076   1.2    bouyer #ifdef DIAGNOSTIC
   1077   1.2    bouyer 		xfer->c_flags &= ~C_INUSE;
   1078   1.2    bouyer #endif
   1079  1.31    bouyer #ifdef WDCDEBUG
   1080   1.2    bouyer 		wdc_nxfer++;
   1081   1.2    bouyer #endif
   1082   1.2    bouyer 	}
   1083   1.2    bouyer #ifdef DIAGNOSTIC
   1084   1.2    bouyer 	if ((xfer->c_flags & C_INUSE) != 0)
   1085   1.2    bouyer 		panic("wdc_get_xfer: xfer already in use\n");
   1086   1.2    bouyer #endif
   1087  1.31    bouyer 	memset(xfer, 0, sizeof(struct wdc_xfer));
   1088   1.2    bouyer 	xfer->c_flags = C_INUSE;
   1089   1.2    bouyer 	return xfer;
   1090   1.2    bouyer }
   1091   1.2    bouyer 
   1092   1.2    bouyer void
   1093  1.31    bouyer wdc_free_xfer(chp, xfer)
   1094  1.31    bouyer 	struct channel_softc *chp;
   1095   1.2    bouyer 	struct wdc_xfer *xfer;
   1096   1.2    bouyer {
   1097  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1098   1.2    bouyer 	int s;
   1099   1.2    bouyer 
   1100  1.31    bouyer 	if (wdc->cap & WDC_CAPABILITY_HWLOCK)
   1101  1.31    bouyer 		(*wdc->free_hw)(chp);
   1102   1.2    bouyer 	s = splbio();
   1103  1.31    bouyer 	chp->ch_flags &= ~WDCF_ACTIVE;
   1104  1.31    bouyer 	TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
   1105   1.2    bouyer 	xfer->c_flags &= ~C_INUSE;
   1106   1.2    bouyer 	LIST_INSERT_HEAD(&xfer_free_list, xfer, free_list);
   1107   1.2    bouyer 	splx(s);
   1108   1.2    bouyer }
   1109   1.2    bouyer 
   1110  1.31    bouyer static void
   1111  1.31    bouyer __wdcerror(chp, msg)
   1112  1.31    bouyer 	struct channel_softc *chp;
   1113   1.2    bouyer 	char *msg;
   1114   1.2    bouyer {
   1115  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
   1116   1.2    bouyer 	if (xfer == NULL)
   1117  1.31    bouyer 		printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
   1118  1.31    bouyer 		    msg);
   1119   1.2    bouyer 	else
   1120  1.31    bouyer 		printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
   1121  1.31    bouyer 		    xfer->channel, xfer->drive, msg);
   1122   1.2    bouyer }
   1123   1.2    bouyer 
   1124   1.2    bouyer /*
   1125   1.2    bouyer  * the bit bucket
   1126   1.2    bouyer  */
   1127   1.2    bouyer void
   1128  1.31    bouyer wdcbit_bucket(chp, size)
   1129  1.31    bouyer 	struct channel_softc *chp;
   1130   1.2    bouyer 	int size;
   1131   1.2    bouyer {
   1132   1.2    bouyer 
   1133  1.12       cgd 	for (; size >= 2; size -= 2)
   1134  1.31    bouyer 		(void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1135  1.12       cgd 	if (size)
   1136  1.31    bouyer 		(void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1137   1.2    bouyer }
   1138