Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.60
      1  1.60       abs /*	$NetBSD: wdc.c,v 1.60 1999/02/21 02:07:52 abs Exp $ */
      2  1.31    bouyer 
      3  1.31    bouyer 
      4  1.31    bouyer /*
      5  1.31    bouyer  * Copyright (c) 1998 Manuel Bouyer.  All rights reserved.
      6  1.31    bouyer  *
      7  1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      8  1.31    bouyer  * modification, are permitted provided that the following conditions
      9  1.31    bouyer  * are met:
     10  1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     11  1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     12  1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14  1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     15  1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     16  1.31    bouyer  *    must display the following acknowledgement:
     17  1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     18  1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     19  1.31    bouyer  *    derived from this software without specific prior written permission.
     20  1.31    bouyer  *
     21  1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.31    bouyer  */
     32   1.2    bouyer 
     33  1.27   mycroft /*-
     34  1.27   mycroft  * Copyright (c) 1998 The NetBSD Foundation, Inc.
     35  1.27   mycroft  * All rights reserved.
     36   1.2    bouyer  *
     37  1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     38  1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     39  1.12       cgd  *
     40   1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     41   1.2    bouyer  * modification, are permitted provided that the following conditions
     42   1.2    bouyer  * are met:
     43   1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     44   1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     45   1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     46   1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     47   1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     48   1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     49   1.2    bouyer  *    must display the following acknowledgement:
     50  1.27   mycroft  *        This product includes software developed by the NetBSD
     51  1.27   mycroft  *        Foundation, Inc. and its contributors.
     52  1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     53  1.27   mycroft  *    contributors may be used to endorse or promote products derived
     54  1.27   mycroft  *    from this software without specific prior written permission.
     55   1.2    bouyer  *
     56  1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     57  1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     58  1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     59  1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     60  1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     61  1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     62  1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     63  1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     64  1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     65  1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     66  1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     67   1.2    bouyer  */
     68   1.2    bouyer 
     69  1.12       cgd /*
     70  1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     71  1.31    bouyer  *
     72  1.12       cgd  */
     73  1.12       cgd 
     74  1.59   hubertf #ifndef WDCDEBUG
     75  1.31    bouyer #define WDCDEBUG
     76  1.59   hubertf #endif /* WDCDEBUG */
     77  1.31    bouyer 
     78   1.2    bouyer #include <sys/param.h>
     79   1.2    bouyer #include <sys/systm.h>
     80   1.2    bouyer #include <sys/kernel.h>
     81   1.2    bouyer #include <sys/conf.h>
     82   1.2    bouyer #include <sys/buf.h>
     83  1.31    bouyer #include <sys/device.h>
     84   1.2    bouyer #include <sys/malloc.h>
     85   1.2    bouyer #include <sys/syslog.h>
     86   1.2    bouyer #include <sys/proc.h>
     87   1.2    bouyer 
     88   1.2    bouyer #include <vm/vm.h>
     89   1.2    bouyer 
     90   1.2    bouyer #include <machine/intr.h>
     91   1.2    bouyer #include <machine/bus.h>
     92   1.2    bouyer 
     93  1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     94  1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     95  1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     96  1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     97  1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
     98  1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
     99  1.16  sakamoto 
    100  1.31    bouyer #include <dev/ata/atavar.h>
    101  1.31    bouyer #include <dev/ata/atareg.h>
    102  1.12       cgd #include <dev/ic/wdcreg.h>
    103  1.12       cgd #include <dev/ic/wdcvar.h>
    104  1.31    bouyer 
    105   1.2    bouyer #include "atapibus.h"
    106   1.2    bouyer 
    107  1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    108  1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    109   1.2    bouyer #if 0
    110  1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    111   1.2    bouyer #define WDCNDELAY_DEBUG	50
    112   1.2    bouyer #endif
    113   1.2    bouyer 
    114   1.2    bouyer LIST_HEAD(xfer_free_list, wdc_xfer) xfer_free_list;
    115   1.2    bouyer 
    116  1.31    bouyer static void  __wdcerror	  __P((struct channel_softc*, char *));
    117  1.31    bouyer static int   __wdcwait_reset  __P((struct channel_softc *, int));
    118  1.31    bouyer void  __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
    119  1.31    bouyer void  __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
    120  1.31    bouyer int   __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *));
    121  1.31    bouyer int   wdprint __P((void *, const char *));
    122  1.31    bouyer 
    123  1.31    bouyer 
    124  1.31    bouyer #define DEBUG_INTR   0x01
    125  1.31    bouyer #define DEBUG_XFERS  0x02
    126  1.31    bouyer #define DEBUG_STATUS 0x04
    127  1.31    bouyer #define DEBUG_FUNCS  0x08
    128  1.31    bouyer #define DEBUG_PROBE  0x10
    129  1.31    bouyer #ifdef WDCDEBUG
    130  1.32    bouyer int wdcdebug_mask = 0;
    131  1.31    bouyer int wdc_nxfer = 0;
    132  1.31    bouyer #define WDCDEBUG_PRINT(args, level)  if (wdcdebug_mask & (level)) printf args
    133   1.2    bouyer #else
    134  1.31    bouyer #define WDCDEBUG_PRINT(args, level)
    135   1.2    bouyer #endif
    136   1.2    bouyer 
    137  1.31    bouyer int
    138  1.31    bouyer wdprint(aux, pnp)
    139  1.31    bouyer 	void *aux;
    140  1.31    bouyer 	const char *pnp;
    141  1.31    bouyer {
    142  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    143  1.31    bouyer 	if (pnp)
    144  1.31    bouyer 		printf("drive at %s", pnp);
    145  1.31    bouyer 	printf(" channel %d drive %d", aa_link->aa_channel,
    146  1.31    bouyer 	    aa_link->aa_drv_data->drive);
    147  1.31    bouyer 	return (UNCONF);
    148  1.31    bouyer }
    149   1.2    bouyer 
    150  1.31    bouyer int
    151  1.31    bouyer atapi_print(aux, pnp)
    152  1.31    bouyer 	void *aux;
    153  1.31    bouyer 	const char *pnp;
    154  1.31    bouyer {
    155  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    156  1.31    bouyer 	if (pnp)
    157  1.31    bouyer 		printf("atapibus at %s", pnp);
    158  1.31    bouyer 	printf(" channel %d", aa_link->aa_channel);
    159  1.31    bouyer 	return (UNCONF);
    160  1.31    bouyer }
    161  1.31    bouyer 
    162  1.31    bouyer /* Test to see controller with at last one attached drive is there.
    163  1.31    bouyer  * Returns a bit for each possible drive found (0x01 for drive 0,
    164  1.31    bouyer  * 0x02 for drive 1).
    165  1.31    bouyer  * Logic:
    166  1.31    bouyer  * - If a status register is at 0xff, assume there is no drive here
    167  1.31    bouyer  *   (ISA has pull-up resistors). If no drive at all -> return.
    168  1.31    bouyer  * - reset the controller, wait for it to complete (may take up to 31s !).
    169  1.31    bouyer  *   If timeout -> return.
    170  1.31    bouyer  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    171  1.31    bouyer  * - try an ATA command on the master.
    172  1.12       cgd  */
    173  1.31    bouyer 
    174   1.2    bouyer int
    175  1.31    bouyer wdcprobe(chp)
    176  1.31    bouyer 	struct channel_softc *chp;
    177  1.12       cgd {
    178  1.31    bouyer 	u_int8_t st0, st1, sc, sn, cl, ch;
    179  1.31    bouyer 	u_int8_t ret_value = 0x03;
    180  1.31    bouyer 	u_int8_t drive;
    181  1.31    bouyer 
    182  1.31    bouyer 	/*
    183  1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    184  1.31    bouyer 	 */
    185  1.31    bouyer 
    186  1.43      kenh 	if (chp->wdc == NULL ||
    187  1.43      kenh 	    (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    188  1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    189  1.43      kenh 		    WDSD_IBM);
    190  1.43      kenh 		delay(1);
    191  1.43      kenh 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    192  1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    193  1.43      kenh 		    WDSD_IBM | 0x10);
    194  1.43      kenh 		delay(1);
    195  1.43      kenh 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    196  1.43      kenh 
    197  1.43      kenh 		WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    198  1.43      kenh 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    199  1.43      kenh 		    chp->channel, st0, st1), DEBUG_PROBE);
    200  1.43      kenh 
    201  1.43      kenh 		if (st0 == 0xff)
    202  1.43      kenh 			ret_value &= ~0x01;
    203  1.43      kenh 		if (st1 == 0xff)
    204  1.43      kenh 			ret_value &= ~0x02;
    205  1.43      kenh 		if (ret_value == 0)
    206  1.43      kenh 			return 0;
    207  1.43      kenh 	}
    208  1.42   thorpej 
    209  1.31    bouyer 	/* assert SRST, wait for reset to complete */
    210  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    211  1.31    bouyer 	    WDSD_IBM);
    212  1.31    bouyer 	delay(1);
    213  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    214  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    215  1.31    bouyer 	DELAY(1000);
    216  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    217  1.31    bouyer 	    WDCTL_IDS);
    218  1.31    bouyer 	delay(1000);
    219  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    220  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    221  1.31    bouyer 	delay(1);
    222  1.31    bouyer 
    223  1.31    bouyer 	ret_value = __wdcwait_reset(chp, ret_value);
    224  1.31    bouyer 	WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    225  1.31    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    226  1.31    bouyer 	    ret_value), DEBUG_PROBE);
    227  1.26  drochner 
    228  1.31    bouyer 	/* if reset failed, there's nothing here */
    229  1.31    bouyer 	if (ret_value == 0)
    230  1.31    bouyer 		return 0;
    231   1.2    bouyer 
    232  1.31    bouyer 	/*
    233  1.31    bouyer 	 * Test presence of drives. First test register signatures looking for
    234  1.31    bouyer 	 * ATAPI devices , then rescan and try an ATA command, in case it's an
    235  1.31    bouyer 	 * old drive.
    236  1.31    bouyer 	 * Fill in drive_flags accordingly
    237  1.31    bouyer 	 */
    238  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    239  1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    240  1.31    bouyer 			continue;
    241  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    242  1.31    bouyer 		    WDSD_IBM | (drive << 4));
    243  1.31    bouyer 		delay(1);
    244  1.31    bouyer 		/* Save registers contents */
    245  1.31    bouyer 		sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    246  1.31    bouyer 		sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    247  1.31    bouyer 		cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    248  1.31    bouyer 		ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    249  1.31    bouyer 
    250  1.31    bouyer 		WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    251  1.31    bouyer 		    "cl=0x%x ch=0x%x\n",
    252  1.31    bouyer 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    253  1.31    bouyer 	    	    chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    254  1.57    bouyer 		/*
    255  1.57    bouyer 		 * sc is supposted to be 0x1 for ATAPI but at last one drive
    256  1.57    bouyer 		 * set it to 0x0.
    257  1.57    bouyer 		 */
    258  1.57    bouyer 		if ((sc == 0x00 || sc == 0x01) && sn == 0x01 &&
    259  1.57    bouyer 		    cl == 0x14 && ch == 0xeb) {
    260  1.31    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    261  1.31    bouyer 		}
    262  1.31    bouyer 	}
    263  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    264  1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0 ||
    265  1.31    bouyer 		    (chp->ch_drive[drive].drive_flags & DRIVE_ATAPI) != 0)
    266  1.31    bouyer 			continue;
    267  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    268  1.31    bouyer 		    WDSD_IBM | (drive << 4));
    269  1.31    bouyer 		delay(1);
    270   1.2    bouyer 		/*
    271  1.31    bouyer 		 * Maybe it's an old device, so don't rely on ATA sig.
    272  1.31    bouyer 		 * Test registers writability (Error register not writable,
    273  1.31    bouyer 		 * but cyllo is), then try an ATA command.
    274   1.2    bouyer 		 */
    275  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_error, 0x58);
    276  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, 0xa5);
    277  1.31    bouyer 		if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error) ==
    278  1.31    bouyer 		    0x58 ||
    279  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo) !=
    280  1.31    bouyer 		    0xa5) {
    281  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: register writability "
    282  1.31    bouyer 			    "failed\n",
    283  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    284  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    285  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    286  1.31    bouyer 			continue;
    287  1.31    bouyer 		}
    288  1.31    bouyer 		if (wait_for_ready(chp, 10000) != 0) {
    289  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
    290  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    291  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    292  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    293  1.31    bouyer 			continue;
    294  1.31    bouyer 		}
    295  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command,
    296  1.31    bouyer 		    WDCC_DIAGNOSE);
    297  1.31    bouyer 		if (wait_for_ready(chp, 10000) == 0) {
    298  1.31    bouyer 			chp->ch_drive[drive].drive_flags |=
    299  1.31    bouyer 			    DRIVE_ATA;
    300   1.7    bouyer 		} else {
    301  1.31    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: WDCC_DIAGNOSE failed\n",
    302  1.31    bouyer 			    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    303  1.31    bouyer 			    chp->channel, drive), DEBUG_PROBE);
    304  1.31    bouyer 			ret_value &= ~(0x01 << drive);
    305   1.2    bouyer 		}
    306   1.7    bouyer 	}
    307  1.31    bouyer 	return (ret_value);
    308  1.31    bouyer }
    309  1.31    bouyer 
    310  1.31    bouyer void
    311  1.31    bouyer wdcattach(chp)
    312  1.31    bouyer 	struct channel_softc *chp;
    313  1.31    bouyer {
    314  1.44   thorpej 	int channel_flags, ctrl_flags, i, error;
    315  1.31    bouyer 	struct ata_atapi_attach aa_link;
    316  1.31    bouyer 
    317  1.31    bouyer 	LIST_INIT(&xfer_free_list);
    318  1.31    bouyer 	for (i = 0; i < 2; i++) {
    319  1.31    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    320  1.31    bouyer 		chp->ch_drive[i].drive = i;
    321  1.31    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    322  1.31    bouyer 		if ((chp->wdc->cap &
    323  1.31    bouyer 		    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    324  1.31    bouyer 		    WDC_CAPABILITY_DATA32)
    325  1.31    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    326  1.31    bouyer 	}
    327  1.31    bouyer 
    328  1.44   thorpej 	if ((error = wdc_addref(chp)) != 0) {
    329  1.44   thorpej 		printf("%s: unable to enable controller\n",
    330  1.44   thorpej 		    chp->wdc->sc_dev.dv_xname);
    331  1.44   thorpej 		return;
    332  1.44   thorpej 	}
    333  1.44   thorpej 
    334  1.44   thorpej 	if (wdcprobe(chp) == 0) {
    335  1.44   thorpej 		/* If no drives, abort attach here. */
    336  1.44   thorpej 		wdc_delref(chp);
    337  1.44   thorpej 		return;
    338  1.44   thorpej 	}
    339  1.31    bouyer 
    340  1.31    bouyer 	TAILQ_INIT(&chp->ch_queue->sc_xfer);
    341  1.31    bouyer 	ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
    342  1.31    bouyer 	channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
    343  1.31    bouyer 
    344  1.31    bouyer 	WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
    345  1.31    bouyer 	    chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
    346  1.31    bouyer 	    DEBUG_PROBE);
    347  1.12       cgd 
    348  1.12       cgd 	/*
    349  1.31    bouyer 	 * Attach an ATAPI bus, if needed.
    350  1.12       cgd 	 */
    351  1.31    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
    352  1.31    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
    353  1.31    bouyer #if NATAPIBUS > 0
    354  1.31    bouyer 		wdc_atapibus_attach(chp);
    355  1.31    bouyer #else
    356  1.31    bouyer 		/*
    357  1.31    bouyer 		 * Fills in a fake aa_link and call config_found, so that
    358  1.31    bouyer 		 * the config machinery will print
    359  1.31    bouyer 		 * "atapibus at xxx not configured"
    360  1.31    bouyer 		 */
    361  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    362  1.31    bouyer 		aa_link.aa_type = T_ATAPI;
    363  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    364  1.31    bouyer 		aa_link.aa_openings = 1;
    365  1.31    bouyer 		aa_link.aa_drv_data = 0;
    366  1.31    bouyer 		aa_link.aa_bus_private = NULL;
    367  1.31    bouyer 		(void)config_found(&chp->wdc->sc_dev, (void *)&aa_link,
    368  1.31    bouyer 		    atapi_print);
    369  1.31    bouyer #endif
    370  1.31    bouyer 	}
    371  1.31    bouyer 
    372  1.31    bouyer 	for (i = 0; i < 2; i++) {
    373  1.31    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE_ATA) == 0) {
    374  1.31    bouyer 			continue;
    375  1.31    bouyer 		}
    376  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    377  1.31    bouyer 		aa_link.aa_type = T_ATA;
    378  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    379  1.31    bouyer 		aa_link.aa_openings = 1;
    380  1.31    bouyer 		aa_link.aa_drv_data = &chp->ch_drive[i];
    381  1.31    bouyer 		if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
    382  1.31    bouyer 			wdc_probe_caps(&chp->ch_drive[i]);
    383  1.32    bouyer 	}
    384  1.32    bouyer 
    385  1.32    bouyer 	/*
    386  1.32    bouyer 	 * reset drive_flags for unnatached devices, reset state for attached
    387  1.32    bouyer 	 *  ones
    388  1.32    bouyer 	 */
    389  1.32    bouyer 	for (i = 0; i < 2; i++) {
    390  1.32    bouyer 		if (chp->ch_drive[i].drv_softc == NULL)
    391  1.32    bouyer 			chp->ch_drive[i].drive_flags = 0;
    392  1.32    bouyer 		else
    393  1.32    bouyer 			chp->ch_drive[i].state = 0;
    394   1.2    bouyer 	}
    395  1.12       cgd 
    396  1.12       cgd 	/*
    397  1.31    bouyer 	 * Reset channel. The probe, with some combinations of ATA/ATAPI
    398  1.31    bouyer 	 * devices keep it in a mostly working, but strange state (with busy
    399  1.31    bouyer 	 * led on)
    400  1.12       cgd 	 */
    401  1.31    bouyer 	if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    402  1.31    bouyer 		wdcreset(chp, VERBOSE);
    403  1.31    bouyer 		/*
    404  1.31    bouyer 		 * Read status registers to avoid spurious interrupts.
    405  1.31    bouyer 		 */
    406  1.31    bouyer 		for (i = 1; i >= 0; i--) {
    407  1.31    bouyer 			if (chp->ch_drive[i].drive_flags & DRIVE) {
    408  1.31    bouyer 				bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    409  1.31    bouyer 				    wd_sdh, WDSD_IBM | (i << 4));
    410  1.31    bouyer 				if (wait_for_unbusy(chp, 10000) < 0)
    411  1.31    bouyer 					printf("%s:%d:%d: device busy\n",
    412  1.31    bouyer 					    chp->wdc->sc_dev.dv_xname,
    413  1.31    bouyer 					    chp->channel, i);
    414  1.31    bouyer 			}
    415  1.31    bouyer 		}
    416  1.31    bouyer 	}
    417  1.44   thorpej 	wdc_delref(chp);
    418  1.31    bouyer }
    419  1.31    bouyer 
    420  1.31    bouyer /*
    421  1.31    bouyer  * Start I/O on a controller, for the given channel.
    422  1.31    bouyer  * The first xfer may be not for our channel if the channel queues
    423  1.31    bouyer  * are shared.
    424  1.31    bouyer  */
    425  1.31    bouyer void
    426  1.45  drochner wdcstart(chp)
    427  1.45  drochner 	struct channel_softc *chp;
    428  1.31    bouyer {
    429  1.31    bouyer 	struct wdc_xfer *xfer;
    430  1.38    bouyer 
    431  1.38    bouyer #ifdef WDC_DIAGNOSTIC
    432  1.38    bouyer 	int spl1, spl2;
    433  1.38    bouyer 
    434  1.38    bouyer 	spl1 = splbio();
    435  1.38    bouyer 	spl2 = splbio();
    436  1.38    bouyer 	if (spl2 != spl1) {
    437  1.38    bouyer 		printf("wdcstart: not at splbio()\n");
    438  1.38    bouyer 		panic("wdcstart");
    439  1.38    bouyer 	}
    440  1.38    bouyer 	splx(spl2);
    441  1.38    bouyer 	splx(spl1);
    442  1.38    bouyer #endif /* WDC_DIAGNOSTIC */
    443  1.12       cgd 
    444  1.31    bouyer 	/* is there a xfer ? */
    445  1.45  drochner 	if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
    446  1.31    bouyer 		return;
    447  1.47    bouyer 
    448  1.47    bouyer 	/* adjust chp, in case we have a shared queue */
    449  1.49    bouyer 	chp = xfer->chp;
    450  1.47    bouyer 
    451  1.31    bouyer 	if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
    452  1.31    bouyer 		return; /* channel aleady active */
    453  1.31    bouyer 	}
    454  1.31    bouyer #ifdef DIAGNOSTIC
    455  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
    456  1.31    bouyer 		panic("wdcstart: channel waiting for irq\n");
    457  1.31    bouyer #endif
    458  1.45  drochner 	if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
    459  1.45  drochner 		if (!(*chp->wdc->claim_hw)(chp, 0))
    460  1.31    bouyer 			return;
    461  1.12       cgd 
    462  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
    463  1.49    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
    464  1.31    bouyer 	chp->ch_flags |= WDCF_ACTIVE;
    465  1.37    bouyer 	if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
    466  1.37    bouyer 		chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
    467  1.37    bouyer 		chp->ch_drive[xfer->drive].state = 0;
    468  1.37    bouyer 	}
    469  1.31    bouyer 	xfer->c_start(chp, xfer);
    470  1.31    bouyer }
    471   1.2    bouyer 
    472  1.31    bouyer /* restart an interrupted I/O */
    473  1.31    bouyer void
    474  1.31    bouyer wdcrestart(v)
    475  1.31    bouyer 	void *v;
    476  1.31    bouyer {
    477  1.31    bouyer 	struct channel_softc *chp = v;
    478  1.31    bouyer 	int s;
    479   1.2    bouyer 
    480  1.31    bouyer 	s = splbio();
    481  1.45  drochner 	wdcstart(chp);
    482  1.31    bouyer 	splx(s);
    483   1.2    bouyer }
    484  1.31    bouyer 
    485   1.2    bouyer 
    486  1.31    bouyer /*
    487  1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    488  1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    489  1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    490  1.31    bouyer  * the next chunk if so.
    491  1.31    bouyer  */
    492  1.12       cgd int
    493  1.31    bouyer wdcintr(arg)
    494  1.31    bouyer 	void *arg;
    495  1.12       cgd {
    496  1.31    bouyer 	struct channel_softc *chp = arg;
    497  1.31    bouyer 	struct wdc_xfer *xfer;
    498  1.12       cgd 
    499  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
    500  1.31    bouyer #if 0
    501  1.31    bouyer 		/* Clear the pending interrupt and abort. */
    502  1.31    bouyer 		u_int8_t s =
    503  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    504  1.31    bouyer #ifdef WDCDEBUG
    505  1.31    bouyer 		u_int8_t e =
    506  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    507  1.31    bouyer 		u_int8_t i =
    508  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    509  1.31    bouyer #else
    510  1.31    bouyer 		bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    511  1.31    bouyer 		bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    512  1.31    bouyer #endif
    513  1.12       cgd 
    514  1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller, "
    515  1.31    bouyer 		    "punting st=%02x er=%02x irr=%02x\n", s, e, i), DEBUG_INTR);
    516  1.31    bouyer 
    517  1.31    bouyer 		if (s & WDCS_DRQ) {
    518  1.31    bouyer 			int len;
    519  1.31    bouyer 			len = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    520  1.31    bouyer 			    wd_cyl_lo) + 256 * bus_space_read_1(chp->cmd_iot,
    521  1.31    bouyer 			    chp->cmd_ioh, wd_cyl_hi);
    522  1.31    bouyer 			WDCDEBUG_PRINT(("wdcintr: clearing up %d bytes\n",
    523  1.31    bouyer 			    len), DEBUG_INTR);
    524  1.31    bouyer 			wdcbit_bucket (chp, len);
    525  1.31    bouyer 		}
    526  1.31    bouyer #else
    527  1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    528  1.31    bouyer #endif
    529  1.31    bouyer 		return 0;
    530  1.31    bouyer 	}
    531  1.12       cgd 
    532  1.31    bouyer 	WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    533  1.31    bouyer 	untimeout(wdctimeout, chp);
    534  1.31    bouyer 	chp->ch_flags &= ~WDCF_IRQ_WAIT;
    535  1.31    bouyer 	xfer = chp->ch_queue->sc_xfer.tqh_first;
    536  1.31    bouyer 	return xfer->c_intr(chp, xfer);
    537  1.12       cgd }
    538  1.12       cgd 
    539  1.31    bouyer /* Put all disk in RESET state */
    540  1.31    bouyer void wdc_reset_channel(drvp)
    541  1.31    bouyer 	struct ata_drive_datas *drvp;
    542   1.2    bouyer {
    543  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    544   1.2    bouyer 	int drive;
    545  1.34    bouyer 	WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
    546  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
    547  1.34    bouyer 	    DEBUG_FUNCS);
    548  1.31    bouyer 	(void) wdcreset(chp, VERBOSE);
    549  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    550  1.31    bouyer 		chp->ch_drive[drive].state = 0;
    551  1.12       cgd 	}
    552  1.31    bouyer }
    553  1.12       cgd 
    554  1.31    bouyer int
    555  1.31    bouyer wdcreset(chp, verb)
    556  1.31    bouyer 	struct channel_softc *chp;
    557  1.31    bouyer 	int verb;
    558  1.31    bouyer {
    559  1.31    bouyer 	int drv_mask1, drv_mask2;
    560   1.2    bouyer 
    561  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    562  1.31    bouyer 	    WDSD_IBM); /* master */
    563  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    564  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    565  1.31    bouyer 	delay(1000);
    566  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    567  1.31    bouyer 	    WDCTL_IDS);
    568  1.31    bouyer 	delay(1000);
    569  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    570  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    571  1.31    bouyer 	    WDCTL_4BIT);
    572   1.2    bouyer 
    573  1.31    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
    574  1.31    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
    575  1.31    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1);
    576  1.31    bouyer 	if (verb && drv_mask2 != drv_mask1) {
    577  1.31    bouyer 		printf("%s channel %d: reset failed for",
    578  1.31    bouyer 		    chp->wdc->sc_dev.dv_xname, chp->channel);
    579  1.31    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
    580  1.31    bouyer 			printf(" drive 0");
    581  1.31    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
    582  1.31    bouyer 			printf(" drive 1");
    583  1.31    bouyer 		printf("\n");
    584  1.31    bouyer 	}
    585  1.31    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
    586  1.31    bouyer }
    587  1.31    bouyer 
    588  1.31    bouyer static int
    589  1.31    bouyer __wdcwait_reset(chp, drv_mask)
    590  1.31    bouyer 	struct channel_softc *chp;
    591  1.31    bouyer 	int drv_mask;
    592  1.31    bouyer {
    593  1.31    bouyer 	int timeout;
    594  1.31    bouyer 	u_int8_t st0, st1;
    595  1.31    bouyer 	/* wait for BSY to deassert */
    596  1.31    bouyer 	for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
    597  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    598  1.31    bouyer 		    WDSD_IBM); /* master */
    599  1.31    bouyer 		delay(1);
    600  1.31    bouyer 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    601  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    602  1.31    bouyer 		    WDSD_IBM | 0x10); /* slave */
    603  1.31    bouyer 		delay(1);
    604  1.31    bouyer 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    605  1.31    bouyer 
    606  1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
    607  1.31    bouyer 			/* no master */
    608  1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
    609  1.31    bouyer 				/* No master, slave is ready, it's done */
    610  1.31    bouyer 				return drv_mask;
    611  1.31    bouyer 			}
    612  1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
    613  1.31    bouyer 			/* no slave */
    614  1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
    615  1.31    bouyer 				/* No slave, master is ready, it's done */
    616  1.31    bouyer 				return drv_mask;
    617  1.31    bouyer 			}
    618   1.2    bouyer 		} else {
    619  1.31    bouyer 			/* Wait for both master and slave to be ready */
    620  1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
    621  1.31    bouyer 				return drv_mask;
    622   1.2    bouyer 			}
    623   1.2    bouyer 		}
    624  1.31    bouyer 		delay(WDCDELAY);
    625   1.2    bouyer 	}
    626  1.31    bouyer 	/* Reset timed out. Maybe it's because drv_mask was not rigth */
    627  1.31    bouyer 	if (st0 & WDCS_BSY)
    628  1.31    bouyer 		drv_mask &= ~0x01;
    629  1.31    bouyer 	if (st1 & WDCS_BSY)
    630  1.31    bouyer 		drv_mask &= ~0x02;
    631  1.31    bouyer 	return drv_mask;
    632   1.2    bouyer }
    633   1.2    bouyer 
    634   1.2    bouyer /*
    635  1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
    636  1.31    bouyer  * return -1 for a timeout after "timeout" ms.
    637   1.2    bouyer  */
    638  1.31    bouyer int
    639  1.31    bouyer wdcwait(chp, mask, bits, timeout)
    640  1.31    bouyer 	struct channel_softc *chp;
    641  1.31    bouyer 	int mask, bits, timeout;
    642   1.2    bouyer {
    643  1.31    bouyer 	u_char status;
    644  1.31    bouyer 	int time = 0;
    645  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    646  1.31    bouyer 	extern int cold;
    647  1.31    bouyer #endif
    648  1.60       abs 
    649  1.60       abs 	WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
    650  1.60       abs 	    :"none", chp->channel), DEBUG_STATUS);
    651  1.31    bouyer 	chp->ch_error = 0;
    652  1.31    bouyer 
    653  1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
    654   1.2    bouyer 
    655  1.31    bouyer 	for (;;) {
    656  1.31    bouyer 		chp->ch_status = status =
    657  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    658  1.31    bouyer 		if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
    659  1.31    bouyer 			break;
    660  1.31    bouyer 		if (++time > timeout) {
    661  1.31    bouyer 			WDCDEBUG_PRINT(("wdcwait: timeout, status %x "
    662  1.31    bouyer 			    "error %x\n", status,
    663  1.31    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    664  1.31    bouyer 				wd_error)),
    665  1.31    bouyer 			    DEBUG_STATUS);
    666  1.31    bouyer 			return -1;
    667  1.31    bouyer 		}
    668  1.31    bouyer 		delay(WDCDELAY);
    669   1.2    bouyer 	}
    670  1.31    bouyer 	if (status & WDCS_ERR)
    671  1.31    bouyer 		chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    672  1.31    bouyer 		    wd_error);
    673  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    674  1.31    bouyer 	/* After autoconfig, there should be no long delays. */
    675  1.31    bouyer 	if (!cold && time > WDCNDELAY_DEBUG) {
    676  1.31    bouyer 		struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    677  1.31    bouyer 		if (xfer == NULL)
    678  1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
    679  1.31    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    680  1.31    bouyer 			    WDCDELAY * time);
    681  1.31    bouyer 		else
    682  1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
    683  1.49    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    684  1.31    bouyer 			    xfer->drive,
    685  1.31    bouyer 			    WDCDELAY * time);
    686   1.2    bouyer 	}
    687   1.2    bouyer #endif
    688  1.31    bouyer 	return 0;
    689   1.2    bouyer }
    690   1.2    bouyer 
    691  1.31    bouyer void
    692  1.31    bouyer wdctimeout(arg)
    693  1.31    bouyer 	void *arg;
    694   1.2    bouyer {
    695  1.31    bouyer 	struct channel_softc *chp = (struct channel_softc *)arg;
    696  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    697  1.31    bouyer 	int s;
    698   1.2    bouyer 
    699  1.31    bouyer 	WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
    700  1.31    bouyer 
    701  1.31    bouyer 	s = splbio();
    702  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
    703  1.31    bouyer 		__wdcerror(chp, "lost interrupt");
    704  1.31    bouyer 		printf("\ttype: %s\n", (xfer->c_flags & C_ATAPI) ?
    705  1.31    bouyer 		    "atapi":"ata");
    706  1.31    bouyer 		printf("\tc_bcount: %d\n", xfer->c_bcount);
    707  1.31    bouyer 		printf("\tc_skip: %d\n", xfer->c_skip);
    708  1.31    bouyer 		/*
    709  1.31    bouyer 		 * Call the interrupt routine. If we just missed and interrupt,
    710  1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
    711  1.31    bouyer 		 * action (reset the device).
    712  1.31    bouyer 		 */
    713  1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
    714  1.31    bouyer 		chp->ch_flags &= ~WDCF_IRQ_WAIT;
    715  1.31    bouyer 		xfer->c_intr(chp, xfer);
    716  1.31    bouyer 	} else
    717  1.31    bouyer 		__wdcerror(chp, "missing untimeout");
    718  1.31    bouyer 	splx(s);
    719   1.2    bouyer }
    720   1.2    bouyer 
    721  1.31    bouyer /*
    722  1.31    bouyer  * Probe drive's capabilites, for use by the controller later
    723  1.31    bouyer  * Assumes drvp points to an existing drive.
    724  1.31    bouyer  * XXX this should be a controller-indep function
    725  1.31    bouyer  */
    726   1.2    bouyer void
    727  1.31    bouyer wdc_probe_caps(drvp)
    728  1.31    bouyer 	struct ata_drive_datas *drvp;
    729   1.2    bouyer {
    730  1.31    bouyer 	struct ataparams params, params2;
    731  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    732  1.31    bouyer 	struct device *drv_dev = drvp->drv_softc;
    733  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
    734  1.31    bouyer 	int i, printed;
    735  1.31    bouyer 	char *sep = "";
    736  1.48    bouyer 	int cf_flags;
    737  1.31    bouyer 
    738  1.31    bouyer 	if (ata_get_params(drvp, AT_POLL, &params) != CMD_OK) {
    739  1.31    bouyer 		/* IDENTIFY failed. Can't tell more about the device */
    740   1.2    bouyer 		return;
    741   1.2    bouyer 	}
    742  1.31    bouyer 	if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    743  1.31    bouyer 	    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
    744   1.2    bouyer 		/*
    745  1.39    bouyer 		 * Controller claims 16 and 32 bit transfers.
    746  1.39    bouyer 		 * Re-do an IDENTIFY with 32-bit transfers,
    747  1.31    bouyer 		 * and compare results.
    748   1.2    bouyer 		 */
    749  1.31    bouyer 		drvp->drive_flags |= DRIVE_CAP32;
    750  1.31    bouyer 		ata_get_params(drvp, AT_POLL, &params2);
    751  1.31    bouyer 		if (memcmp(&params, &params2, sizeof(struct ataparams)) != 0) {
    752  1.31    bouyer 			/* Not good. fall back to 16bits */
    753  1.31    bouyer 			drvp->drive_flags &= ~DRIVE_CAP32;
    754  1.31    bouyer 		} else {
    755  1.55    bouyer 			printf("%s: 32-bits data port", drv_dev->dv_xname);
    756   1.2    bouyer 		}
    757   1.2    bouyer 	}
    758  1.55    bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
    759  1.55    bouyer 	if (params.atap_ata_major > 0x01 &&
    760  1.55    bouyer 	    params.atap_ata_major != 0xffff) {
    761  1.55    bouyer 		for (i = 14; i > 0; i--) {
    762  1.55    bouyer 			if (params.atap_ata_major & (1 << i)) {
    763  1.55    bouyer 				if ((drvp->drive_flags & DRIVE_CAP32) == 0)
    764  1.55    bouyer 					printf("%s: ", drv_dev->dv_xname);
    765  1.55    bouyer 				else
    766  1.55    bouyer 					printf(", ");
    767  1.55    bouyer 				printf("ATA version %d\n", i);
    768  1.55    bouyer 				drvp->ata_vers = i;
    769  1.55    bouyer 				break;
    770  1.55    bouyer 			}
    771  1.55    bouyer 		}
    772  1.58    bouyer 	} else
    773  1.55    bouyer #endif
    774  1.58    bouyer 	if (drvp->drive_flags & DRIVE_CAP32)
    775  1.55    bouyer 		printf("\n");
    776   1.2    bouyer 
    777  1.31    bouyer 	/* An ATAPI device is at last PIO mode 3 */
    778  1.31    bouyer 	if (drvp->drive_flags & DRIVE_ATAPI)
    779  1.31    bouyer 		drvp->PIO_mode = 3;
    780   1.2    bouyer 
    781   1.2    bouyer 	/*
    782  1.31    bouyer 	 * It's not in the specs, but it seems that some drive
    783  1.31    bouyer 	 * returns 0xffff in atap_extensions when this field is invalid
    784   1.2    bouyer 	 */
    785  1.31    bouyer 	if (params.atap_extensions != 0xffff &&
    786  1.31    bouyer 	    (params.atap_extensions & WDC_EXT_MODES)) {
    787  1.31    bouyer 		printed = 0;
    788  1.31    bouyer 		/*
    789  1.31    bouyer 		 * XXX some drives report something wrong here (they claim to
    790  1.31    bouyer 		 * support PIO mode 8 !). As mode is coded on 3 bits in
    791  1.31    bouyer 		 * SET FEATURE, limit it to 7 (so limit i to 4).
    792  1.39    bouyer 		 * If higther mode than 7 is found, abort.
    793  1.31    bouyer 		 */
    794  1.39    bouyer 		for (i = 7; i >= 0; i--) {
    795  1.31    bouyer 			if ((params.atap_piomode_supp & (1 << i)) == 0)
    796  1.31    bouyer 				continue;
    797  1.39    bouyer 			if (i > 4)
    798  1.39    bouyer 				return;
    799  1.31    bouyer 			/*
    800  1.31    bouyer 			 * See if mode is accepted.
    801  1.31    bouyer 			 * If the controller can't set its PIO mode,
    802  1.31    bouyer 			 * assume the defaults are good, so don't try
    803  1.31    bouyer 			 * to set it
    804  1.31    bouyer 			 */
    805  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
    806  1.31    bouyer 				if (ata_set_mode(drvp, 0x08 | (i + 3),
    807  1.31    bouyer 				   AT_POLL) != CMD_OK)
    808   1.2    bouyer 					continue;
    809  1.31    bouyer 			if (!printed) {
    810  1.39    bouyer 				printf("%s: drive supports PIO mode %d",
    811  1.39    bouyer 				    drv_dev->dv_xname, i + 3);
    812  1.31    bouyer 				sep = ",";
    813  1.31    bouyer 				printed = 1;
    814  1.31    bouyer 			}
    815  1.31    bouyer 			/*
    816  1.31    bouyer 			 * If controller's driver can't set its PIO mode,
    817  1.31    bouyer 			 * get the highter one for the drive.
    818  1.31    bouyer 			 */
    819  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
    820  1.52    bouyer 			    wdc->PIO_cap >= i + 3) {
    821  1.31    bouyer 				drvp->PIO_mode = i + 3;
    822  1.48    bouyer 				drvp->PIO_cap = i + 3;
    823   1.2    bouyer 				break;
    824   1.2    bouyer 			}
    825   1.2    bouyer 		}
    826  1.31    bouyer 		if (!printed) {
    827  1.31    bouyer 			/*
    828  1.31    bouyer 			 * We didn't find a valid PIO mode.
    829  1.31    bouyer 			 * Assume the values returned for DMA are buggy too
    830  1.31    bouyer 			 */
    831  1.31    bouyer 			return;
    832   1.2    bouyer 		}
    833  1.35    bouyer 		drvp->drive_flags |= DRIVE_MODE;
    834  1.31    bouyer 		printed = 0;
    835  1.31    bouyer 		for (i = 7; i >= 0; i--) {
    836  1.31    bouyer 			if ((params.atap_dmamode_supp & (1 << i)) == 0)
    837  1.31    bouyer 				continue;
    838  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_DMA) &&
    839  1.31    bouyer 			    (wdc->cap & WDC_CAPABILITY_MODE))
    840  1.31    bouyer 				if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
    841  1.31    bouyer 				    != CMD_OK)
    842  1.31    bouyer 					continue;
    843  1.31    bouyer 			if (!printed) {
    844  1.31    bouyer 				printf("%s DMA mode %d", sep, i);
    845  1.31    bouyer 				sep = ",";
    846  1.31    bouyer 				printed = 1;
    847  1.31    bouyer 			}
    848  1.31    bouyer 			if (wdc->cap & WDC_CAPABILITY_DMA) {
    849  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
    850  1.52    bouyer 				    wdc->DMA_cap < i)
    851  1.31    bouyer 					continue;
    852  1.31    bouyer 				drvp->DMA_mode = i;
    853  1.48    bouyer 				drvp->DMA_cap = i;
    854  1.31    bouyer 				drvp->drive_flags |= DRIVE_DMA;
    855  1.31    bouyer 			}
    856   1.2    bouyer 			break;
    857   1.2    bouyer 		}
    858  1.31    bouyer 		if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
    859  1.31    bouyer 			for (i = 7; i >= 0; i--) {
    860  1.31    bouyer 				if ((params.atap_udmamode_supp & (1 << i))
    861  1.31    bouyer 				    == 0)
    862  1.31    bouyer 					continue;
    863  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
    864  1.31    bouyer 				    (wdc->cap & WDC_CAPABILITY_UDMA))
    865  1.31    bouyer 					if (ata_set_mode(drvp, 0x40 | i,
    866  1.31    bouyer 					    AT_POLL) != CMD_OK)
    867  1.31    bouyer 						continue;
    868  1.51    bouyer 				printf("%s Ultra-DMA mode %d", sep, i);
    869  1.31    bouyer 				sep = ",";
    870  1.31    bouyer 				if (wdc->cap & WDC_CAPABILITY_UDMA) {
    871  1.50    bouyer 					if ((wdc->cap & WDC_CAPABILITY_MODE) &&
    872  1.52    bouyer 					    wdc->UDMA_cap < i)
    873  1.50    bouyer 						continue;
    874  1.31    bouyer 					drvp->UDMA_mode = i;
    875  1.48    bouyer 					drvp->UDMA_cap = i;
    876  1.31    bouyer 					drvp->drive_flags |= DRIVE_UDMA;
    877  1.31    bouyer 				}
    878  1.31    bouyer 				break;
    879  1.31    bouyer 			}
    880  1.31    bouyer 		}
    881  1.31    bouyer 		printf("\n");
    882  1.55    bouyer 	}
    883  1.55    bouyer 
    884  1.55    bouyer 	/* Try to guess ATA version here, if it didn't get reported */
    885  1.55    bouyer 	if (drvp->ata_vers == 0) {
    886  1.55    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
    887  1.55    bouyer 			drvp->ata_vers = 4; /* should be at last ATA-4 */
    888  1.55    bouyer 		else if (drvp->PIO_cap > 2)
    889  1.55    bouyer 			drvp->ata_vers = 2; /* should be at last ATA-2 */
    890  1.48    bouyer 	}
    891  1.48    bouyer 	cf_flags = drv_dev->dv_cfdata->cf_flags;
    892  1.48    bouyer 	if (cf_flags & ATA_CONFIG_PIO_SET) {
    893  1.48    bouyer 		drvp->PIO_mode =
    894  1.48    bouyer 		    (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
    895  1.48    bouyer 		drvp->drive_flags |= DRIVE_MODE;
    896  1.48    bouyer 	}
    897  1.48    bouyer 	if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
    898  1.48    bouyer 		/* don't care about DMA modes */
    899  1.48    bouyer 		return;
    900  1.48    bouyer 	}
    901  1.48    bouyer 	if (cf_flags & ATA_CONFIG_DMA_SET) {
    902  1.48    bouyer 		if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
    903  1.48    bouyer 		    ATA_CONFIG_DMA_DISABLE) {
    904  1.48    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
    905  1.48    bouyer 		} else {
    906  1.48    bouyer 			drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
    907  1.48    bouyer 			    ATA_CONFIG_DMA_OFF;
    908  1.48    bouyer 			drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
    909  1.48    bouyer 		}
    910  1.48    bouyer 	}
    911  1.48    bouyer 	if (cf_flags & ATA_CONFIG_UDMA_SET) {
    912  1.48    bouyer 		if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
    913  1.48    bouyer 		    ATA_CONFIG_UDMA_DISABLE) {
    914  1.48    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
    915  1.48    bouyer 		} else {
    916  1.48    bouyer 			drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
    917  1.48    bouyer 			    ATA_CONFIG_UDMA_OFF;
    918  1.48    bouyer 			drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
    919  1.48    bouyer 		}
    920   1.2    bouyer 	}
    921  1.54    bouyer }
    922  1.54    bouyer 
    923  1.54    bouyer /*
    924  1.56    bouyer  * downgrade the transfer mode of a drive after an error. return 1 if
    925  1.54    bouyer  * downgrade was possible, 0 otherwise.
    926  1.54    bouyer  */
    927  1.54    bouyer int
    928  1.54    bouyer wdc_downgrade_mode(drvp)
    929  1.54    bouyer 	struct ata_drive_datas *drvp;
    930  1.54    bouyer {
    931  1.54    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    932  1.54    bouyer 	struct device *drv_dev = drvp->drv_softc;
    933  1.54    bouyer 	struct wdc_softc *wdc = chp->wdc;
    934  1.54    bouyer 	int cf_flags = drv_dev->dv_cfdata->cf_flags;
    935  1.54    bouyer 
    936  1.54    bouyer 	/* if drive or controller don't know its mode, we can't do much */
    937  1.54    bouyer 	if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
    938  1.54    bouyer 	    (wdc->cap & WDC_CAPABILITY_MODE) == 0)
    939  1.54    bouyer 		return 0;
    940  1.54    bouyer 	/* current drive mode was set by a config flag, let it this way */
    941  1.54    bouyer 	if ((cf_flags & ATA_CONFIG_PIO_SET) ||
    942  1.54    bouyer 	    (cf_flags & ATA_CONFIG_DMA_SET) ||
    943  1.54    bouyer 	    (cf_flags & ATA_CONFIG_UDMA_SET))
    944  1.54    bouyer 		return 0;
    945  1.54    bouyer 
    946  1.54    bouyer 	if (drvp->drive_flags & DRIVE_UDMA) {
    947  1.54    bouyer 		drvp->drive_flags &= ~DRIVE_UDMA;
    948  1.54    bouyer 		drvp->drive_flags |= DRIVE_DMA;
    949  1.54    bouyer 		drvp->DMA_mode = drvp->DMA_cap;
    950  1.56    bouyer 		printf("%s: transfer error, downgrading to DMA mode %d\n",
    951  1.54    bouyer 		    drv_dev->dv_xname, drvp->DMA_mode);
    952  1.54    bouyer 	} else if (drvp->drive_flags & DRIVE_DMA) {
    953  1.54    bouyer 		drvp->drive_flags &= ~DRIVE_DMA;
    954  1.54    bouyer 		drvp->PIO_mode = drvp->PIO_cap;
    955  1.56    bouyer 		printf("%s: transfer error, downgrading to PIO mode %d\n",
    956  1.54    bouyer 		    drv_dev->dv_xname, drvp->PIO_mode);
    957  1.54    bouyer 	} else /* already using PIO, can't downgrade */
    958  1.54    bouyer 		return 0;
    959  1.54    bouyer 
    960  1.54    bouyer 	wdc->set_modes(chp);
    961  1.54    bouyer 	/* reset the channel, which will shedule all drives for setup */
    962  1.54    bouyer 	wdc_reset_channel(drvp);
    963  1.54    bouyer 	return 1;
    964   1.2    bouyer }
    965   1.2    bouyer 
    966   1.2    bouyer int
    967  1.31    bouyer wdc_exec_command(drvp, wdc_c)
    968  1.31    bouyer 	struct ata_drive_datas *drvp;
    969  1.31    bouyer 	struct wdc_command *wdc_c;
    970  1.31    bouyer {
    971  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    972   1.2    bouyer 	struct wdc_xfer *xfer;
    973  1.31    bouyer 	int s, ret;
    974   1.2    bouyer 
    975  1.34    bouyer 	WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
    976  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
    977  1.34    bouyer 	    DEBUG_FUNCS);
    978   1.2    bouyer 
    979  1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
    980  1.31    bouyer 	xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
    981  1.31    bouyer 	    WDC_NOSLEEP);
    982  1.31    bouyer 	if (xfer == NULL) {
    983  1.31    bouyer 		return WDC_TRY_AGAIN;
    984  1.31    bouyer 	 }
    985   1.2    bouyer 
    986  1.31    bouyer 	if (wdc_c->flags & AT_POLL)
    987  1.31    bouyer 		xfer->c_flags |= C_POLL;
    988  1.31    bouyer 	xfer->drive = drvp->drive;
    989  1.31    bouyer 	xfer->databuf = wdc_c->data;
    990  1.31    bouyer 	xfer->c_bcount = wdc_c->bcount;
    991  1.31    bouyer 	xfer->cmd = wdc_c;
    992  1.31    bouyer 	xfer->c_start = __wdccommand_start;
    993  1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
    994   1.2    bouyer 
    995  1.31    bouyer 	s = splbio();
    996  1.31    bouyer 	wdc_exec_xfer(chp, xfer);
    997  1.31    bouyer #ifdef DIAGNOSTIC
    998  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) != 0 &&
    999  1.31    bouyer 	    (wdc_c->flags & AT_DONE) == 0)
   1000  1.31    bouyer 		panic("wdc_exec_command: polled command not done\n");
   1001   1.2    bouyer #endif
   1002  1.31    bouyer 	if (wdc_c->flags & AT_DONE) {
   1003  1.31    bouyer 		ret = WDC_COMPLETE;
   1004  1.31    bouyer 	} else {
   1005  1.31    bouyer 		if (wdc_c->flags & AT_WAIT) {
   1006  1.31    bouyer 			tsleep(wdc_c, PRIBIO, "wdccmd", 0);
   1007  1.31    bouyer 			ret = WDC_COMPLETE;
   1008  1.31    bouyer 		} else {
   1009  1.31    bouyer 			ret = WDC_QUEUED;
   1010   1.2    bouyer 		}
   1011   1.2    bouyer 	}
   1012  1.31    bouyer 	splx(s);
   1013  1.31    bouyer 	return ret;
   1014   1.2    bouyer }
   1015   1.2    bouyer 
   1016   1.2    bouyer void
   1017  1.31    bouyer __wdccommand_start(chp, xfer)
   1018  1.31    bouyer 	struct channel_softc *chp;
   1019   1.2    bouyer 	struct wdc_xfer *xfer;
   1020  1.31    bouyer {
   1021  1.31    bouyer 	int drive = xfer->drive;
   1022  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1023  1.31    bouyer 
   1024  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
   1025  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
   1026  1.34    bouyer 	    DEBUG_FUNCS);
   1027  1.31    bouyer 
   1028  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1029  1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1030  1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_bmask, wdc_c->r_st_bmask,
   1031  1.31    bouyer 	    wdc_c->timeout) != 0) {
   1032  1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1033  1.31    bouyer 		__wdccommand_done(chp, xfer);
   1034  1.53    bouyer 		return;
   1035  1.31    bouyer 	}
   1036  1.31    bouyer 	wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
   1037  1.31    bouyer 	    wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
   1038  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) == 0) {
   1039  1.31    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
   1040  1.31    bouyer 		timeout(wdctimeout, chp, wdc_c->timeout / 1000 * hz);
   1041  1.31    bouyer 		return;
   1042   1.2    bouyer 	}
   1043   1.2    bouyer 	/*
   1044  1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1045  1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
   1046   1.2    bouyer 	 */
   1047  1.31    bouyer 	delay(10);
   1048  1.31    bouyer 	if (__wdccommand_intr(chp, xfer) == 0) {
   1049  1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1050  1.31    bouyer 		__wdccommand_done(chp, xfer);
   1051   1.2    bouyer 	}
   1052   1.2    bouyer }
   1053   1.2    bouyer 
   1054   1.2    bouyer int
   1055  1.31    bouyer __wdccommand_intr(chp, xfer)
   1056  1.31    bouyer 	struct channel_softc *chp;
   1057  1.31    bouyer 	struct wdc_xfer *xfer;
   1058   1.2    bouyer {
   1059  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1060  1.31    bouyer 	int bcount = wdc_c->bcount;
   1061  1.31    bouyer 	char *data = wdc_c->data;
   1062  1.31    bouyer 
   1063  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
   1064  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
   1065  1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
   1066  1.31    bouyer 	    wdc_c->timeout)) {
   1067  1.31    bouyer 		wdc_c->flags |= AT_ERROR;
   1068  1.31    bouyer 		__wdccommand_done(chp, xfer);
   1069   1.2    bouyer 		return 1;
   1070   1.2    bouyer 	}
   1071  1.31    bouyer 	if (wdc_c->flags & AT_READ) {
   1072  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1073  1.31    bouyer 			bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
   1074  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1075  1.31    bouyer 			data += bcount & 0xfffffffc;
   1076  1.31    bouyer 			bcount = bcount & 0x03;
   1077  1.31    bouyer 		}
   1078  1.31    bouyer 		if (bcount > 0)
   1079  1.31    bouyer 			bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1080  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1081  1.31    bouyer 	} else if (wdc_c->flags & AT_WRITE) {
   1082  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1083  1.31    bouyer 			bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
   1084  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1085  1.31    bouyer 			data += bcount & 0xfffffffc;
   1086  1.31    bouyer 			bcount = bcount & 0x03;
   1087  1.31    bouyer 		}
   1088  1.31    bouyer 		if (bcount > 0)
   1089  1.31    bouyer 			bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1090  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1091   1.2    bouyer 	}
   1092  1.31    bouyer 	__wdccommand_done(chp, xfer);
   1093  1.31    bouyer 	return 1;
   1094   1.2    bouyer }
   1095   1.2    bouyer 
   1096   1.2    bouyer void
   1097  1.31    bouyer __wdccommand_done(chp, xfer)
   1098  1.31    bouyer 	struct channel_softc *chp;
   1099  1.31    bouyer 	struct wdc_xfer *xfer;
   1100   1.2    bouyer {
   1101  1.31    bouyer 	int needdone = xfer->c_flags & C_NEEDDONE;
   1102  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1103   1.2    bouyer 
   1104  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
   1105  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
   1106  1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
   1107  1.31    bouyer 		wdc_c->flags |= AT_DF;
   1108  1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
   1109  1.31    bouyer 		wdc_c->flags |= AT_ERROR;
   1110  1.31    bouyer 		wdc_c->r_error = chp->ch_error;
   1111  1.31    bouyer 	}
   1112  1.31    bouyer 	wdc_c->flags |= AT_DONE;
   1113  1.46      kenh 	if (wdc_c->flags & AT_READREG && (wdc_c->flags & (AT_ERROR | AT_DF))
   1114  1.46      kenh 								== 0) {
   1115  1.46      kenh 		wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1116  1.46      kenh 						 wd_sdh);
   1117  1.46      kenh 		wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1118  1.46      kenh 						wd_cyl_hi) << 8;
   1119  1.46      kenh 		wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1120  1.46      kenh 						 wd_cyl_lo);
   1121  1.46      kenh 		wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1122  1.46      kenh 						   wd_sector);
   1123  1.46      kenh 		wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1124  1.46      kenh 						  wd_seccnt);
   1125  1.46      kenh 		wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1126  1.46      kenh 						  wd_error);
   1127  1.46      kenh 		wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1128  1.46      kenh 						    wd_precomp);
   1129  1.46      kenh 	}
   1130  1.31    bouyer 	wdc_free_xfer(chp, xfer);
   1131  1.31    bouyer 	if (needdone) {
   1132  1.31    bouyer 		if (wdc_c->flags & AT_WAIT)
   1133  1.31    bouyer 			wakeup(wdc_c);
   1134  1.31    bouyer 		else
   1135  1.31    bouyer 			wdc_c->callback(wdc_c->callback_arg);
   1136   1.2    bouyer 	}
   1137  1.45  drochner 	wdcstart(chp);
   1138  1.31    bouyer 	return;
   1139   1.2    bouyer }
   1140   1.2    bouyer 
   1141   1.2    bouyer /*
   1142  1.31    bouyer  * Send a command. The drive should be ready.
   1143   1.2    bouyer  * Assumes interrupts are blocked.
   1144   1.2    bouyer  */
   1145  1.31    bouyer void
   1146  1.31    bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
   1147  1.31    bouyer 	struct channel_softc *chp;
   1148  1.31    bouyer 	u_int8_t drive;
   1149  1.31    bouyer 	u_int8_t command;
   1150  1.31    bouyer 	u_int16_t cylin;
   1151  1.31    bouyer 	u_int8_t head, sector, count, precomp;
   1152  1.31    bouyer {
   1153  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
   1154  1.31    bouyer 	    "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
   1155  1.31    bouyer 	    chp->channel, drive, command, cylin, head, sector, count, precomp),
   1156  1.31    bouyer 	    DEBUG_FUNCS);
   1157  1.31    bouyer 
   1158  1.31    bouyer 	/* Select drive, head, and addressing mode. */
   1159  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1160  1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
   1161  1.31    bouyer 	/* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
   1162  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
   1163  1.31    bouyer 	    precomp);
   1164  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
   1165  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
   1166  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
   1167  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
   1168   1.2    bouyer 
   1169  1.31    bouyer 	/* Send command. */
   1170  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1171  1.31    bouyer 	return;
   1172   1.2    bouyer }
   1173   1.2    bouyer 
   1174   1.2    bouyer /*
   1175  1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1176  1.31    bouyer  * tested by the caller.
   1177   1.2    bouyer  */
   1178  1.31    bouyer void
   1179  1.31    bouyer wdccommandshort(chp, drive, command)
   1180  1.31    bouyer 	struct channel_softc *chp;
   1181  1.31    bouyer 	int drive;
   1182  1.31    bouyer 	int command;
   1183   1.2    bouyer {
   1184   1.2    bouyer 
   1185  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1186  1.31    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
   1187  1.31    bouyer 	    DEBUG_FUNCS);
   1188   1.2    bouyer 
   1189  1.31    bouyer 	/* Select drive. */
   1190  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1191  1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1192   1.2    bouyer 
   1193  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1194  1.31    bouyer }
   1195   1.2    bouyer 
   1196  1.31    bouyer /* Add a command to the queue and start controller. Must be called at splbio */
   1197   1.2    bouyer 
   1198   1.2    bouyer void
   1199  1.31    bouyer wdc_exec_xfer(chp, xfer)
   1200  1.31    bouyer 	struct channel_softc *chp;
   1201   1.2    bouyer 	struct wdc_xfer *xfer;
   1202   1.2    bouyer {
   1203  1.33    bouyer 	WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
   1204  1.33    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
   1205   1.2    bouyer 
   1206  1.31    bouyer 	/* complete xfer setup */
   1207  1.49    bouyer 	xfer->chp = chp;
   1208   1.2    bouyer 
   1209  1.31    bouyer 	/*
   1210  1.31    bouyer 	 * If we are a polled command, and the list is not empty,
   1211  1.31    bouyer 	 * we are doing a dump. Drop the list to allow the polled command
   1212  1.31    bouyer 	 * to complete, we're going to reboot soon anyway.
   1213  1.31    bouyer 	 */
   1214  1.31    bouyer 	if ((xfer->c_flags & C_POLL) != 0 &&
   1215  1.31    bouyer 	    chp->ch_queue->sc_xfer.tqh_first != NULL) {
   1216  1.31    bouyer 		TAILQ_INIT(&chp->ch_queue->sc_xfer);
   1217  1.31    bouyer 	}
   1218   1.2    bouyer 	/* insert at the end of command list */
   1219  1.31    bouyer 	TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
   1220  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
   1221  1.33    bouyer 	    chp->ch_flags), DEBUG_XFERS);
   1222  1.45  drochner 	wdcstart(chp);
   1223   1.2    bouyer 	xfer->c_flags |= C_NEEDDONE; /* we can now call upper level done() */
   1224  1.31    bouyer }
   1225   1.2    bouyer 
   1226   1.2    bouyer struct wdc_xfer *
   1227   1.2    bouyer wdc_get_xfer(flags)
   1228   1.2    bouyer 	int flags;
   1229   1.2    bouyer {
   1230   1.2    bouyer 	struct wdc_xfer *xfer;
   1231   1.2    bouyer 	int s;
   1232   1.2    bouyer 
   1233   1.2    bouyer 	s = splbio();
   1234   1.2    bouyer 	if ((xfer = xfer_free_list.lh_first) != NULL) {
   1235   1.2    bouyer 		LIST_REMOVE(xfer, free_list);
   1236   1.2    bouyer 		splx(s);
   1237   1.2    bouyer #ifdef DIAGNOSTIC
   1238   1.2    bouyer 		if ((xfer->c_flags & C_INUSE) != 0)
   1239   1.2    bouyer 			panic("wdc_get_xfer: xfer already in use\n");
   1240   1.2    bouyer #endif
   1241   1.2    bouyer 	} else {
   1242   1.2    bouyer 		splx(s);
   1243  1.31    bouyer 		WDCDEBUG_PRINT(("wdc:making xfer %d\n",wdc_nxfer), DEBUG_XFERS);
   1244   1.2    bouyer 		xfer = malloc(sizeof(*xfer), M_DEVBUF,
   1245  1.31    bouyer 		    ((flags & WDC_NOSLEEP) != 0 ? M_NOWAIT : M_WAITOK));
   1246   1.2    bouyer 		if (xfer == NULL)
   1247   1.2    bouyer 			return 0;
   1248   1.2    bouyer #ifdef DIAGNOSTIC
   1249   1.2    bouyer 		xfer->c_flags &= ~C_INUSE;
   1250   1.2    bouyer #endif
   1251  1.31    bouyer #ifdef WDCDEBUG
   1252   1.2    bouyer 		wdc_nxfer++;
   1253   1.2    bouyer #endif
   1254   1.2    bouyer 	}
   1255   1.2    bouyer #ifdef DIAGNOSTIC
   1256   1.2    bouyer 	if ((xfer->c_flags & C_INUSE) != 0)
   1257   1.2    bouyer 		panic("wdc_get_xfer: xfer already in use\n");
   1258   1.2    bouyer #endif
   1259  1.31    bouyer 	memset(xfer, 0, sizeof(struct wdc_xfer));
   1260   1.2    bouyer 	xfer->c_flags = C_INUSE;
   1261   1.2    bouyer 	return xfer;
   1262   1.2    bouyer }
   1263   1.2    bouyer 
   1264   1.2    bouyer void
   1265  1.31    bouyer wdc_free_xfer(chp, xfer)
   1266  1.31    bouyer 	struct channel_softc *chp;
   1267   1.2    bouyer 	struct wdc_xfer *xfer;
   1268   1.2    bouyer {
   1269  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1270   1.2    bouyer 	int s;
   1271   1.2    bouyer 
   1272  1.31    bouyer 	if (wdc->cap & WDC_CAPABILITY_HWLOCK)
   1273  1.31    bouyer 		(*wdc->free_hw)(chp);
   1274   1.2    bouyer 	s = splbio();
   1275  1.31    bouyer 	chp->ch_flags &= ~WDCF_ACTIVE;
   1276  1.31    bouyer 	TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
   1277   1.2    bouyer 	xfer->c_flags &= ~C_INUSE;
   1278   1.2    bouyer 	LIST_INSERT_HEAD(&xfer_free_list, xfer, free_list);
   1279   1.2    bouyer 	splx(s);
   1280   1.2    bouyer }
   1281   1.2    bouyer 
   1282  1.31    bouyer static void
   1283  1.31    bouyer __wdcerror(chp, msg)
   1284  1.31    bouyer 	struct channel_softc *chp;
   1285   1.2    bouyer 	char *msg;
   1286   1.2    bouyer {
   1287  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
   1288   1.2    bouyer 	if (xfer == NULL)
   1289  1.31    bouyer 		printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
   1290  1.31    bouyer 		    msg);
   1291   1.2    bouyer 	else
   1292  1.31    bouyer 		printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
   1293  1.49    bouyer 		    chp->channel, xfer->drive, msg);
   1294   1.2    bouyer }
   1295   1.2    bouyer 
   1296   1.2    bouyer /*
   1297   1.2    bouyer  * the bit bucket
   1298   1.2    bouyer  */
   1299   1.2    bouyer void
   1300  1.31    bouyer wdcbit_bucket(chp, size)
   1301  1.31    bouyer 	struct channel_softc *chp;
   1302   1.2    bouyer 	int size;
   1303   1.2    bouyer {
   1304   1.2    bouyer 
   1305  1.12       cgd 	for (; size >= 2; size -= 2)
   1306  1.31    bouyer 		(void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1307  1.12       cgd 	if (size)
   1308  1.31    bouyer 		(void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1309  1.44   thorpej }
   1310  1.44   thorpej 
   1311  1.44   thorpej int
   1312  1.44   thorpej wdc_addref(chp)
   1313  1.44   thorpej 	struct channel_softc *chp;
   1314  1.44   thorpej {
   1315  1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1316  1.44   thorpej 	struct scsipi_adapter *adapter = &wdc->sc_atapi_adapter;
   1317  1.44   thorpej 	int s, error = 0;
   1318  1.44   thorpej 
   1319  1.44   thorpej 	s = splbio();
   1320  1.44   thorpej 	if (adapter->scsipi_refcnt++ == 0 &&
   1321  1.44   thorpej 	    adapter->scsipi_enable != NULL) {
   1322  1.44   thorpej 		error = (*adapter->scsipi_enable)(wdc, 1);
   1323  1.44   thorpej 		if (error)
   1324  1.44   thorpej 			adapter->scsipi_refcnt--;
   1325  1.44   thorpej 	}
   1326  1.44   thorpej 	splx(s);
   1327  1.44   thorpej 	return (error);
   1328  1.44   thorpej }
   1329  1.44   thorpej 
   1330  1.44   thorpej void
   1331  1.44   thorpej wdc_delref(chp)
   1332  1.44   thorpej 	struct channel_softc *chp;
   1333  1.44   thorpej {
   1334  1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1335  1.44   thorpej 	struct scsipi_adapter *adapter = &wdc->sc_atapi_adapter;
   1336  1.44   thorpej 	int s;
   1337  1.44   thorpej 
   1338  1.44   thorpej 	s = splbio();
   1339  1.44   thorpej 	if (adapter->scsipi_refcnt-- == 1 &&
   1340  1.44   thorpej 	    adapter->scsipi_enable != NULL)
   1341  1.44   thorpej 		(void) (*adapter->scsipi_enable)(wdc, 0);
   1342  1.44   thorpej 	splx(s);
   1343   1.2    bouyer }
   1344