wdc.c revision 1.77 1 1.77 bouyer /* $NetBSD: wdc.c,v 1.77 1999/11/28 20:04:22 bouyer Exp $ */
2 1.31 bouyer
3 1.31 bouyer
4 1.31 bouyer /*
5 1.31 bouyer * Copyright (c) 1998 Manuel Bouyer. All rights reserved.
6 1.31 bouyer *
7 1.31 bouyer * Redistribution and use in source and binary forms, with or without
8 1.31 bouyer * modification, are permitted provided that the following conditions
9 1.31 bouyer * are met:
10 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.31 bouyer * notice, this list of conditions and the following disclaimer.
12 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.31 bouyer * documentation and/or other materials provided with the distribution.
15 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.31 bouyer * must display the following acknowledgement:
17 1.31 bouyer * This product includes software developed by Manuel Bouyer.
18 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
19 1.31 bouyer * derived from this software without specific prior written permission.
20 1.31 bouyer *
21 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.31 bouyer */
32 1.2 bouyer
33 1.27 mycroft /*-
34 1.27 mycroft * Copyright (c) 1998 The NetBSD Foundation, Inc.
35 1.27 mycroft * All rights reserved.
36 1.2 bouyer *
37 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
38 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
39 1.12 cgd *
40 1.2 bouyer * Redistribution and use in source and binary forms, with or without
41 1.2 bouyer * modification, are permitted provided that the following conditions
42 1.2 bouyer * are met:
43 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
44 1.2 bouyer * notice, this list of conditions and the following disclaimer.
45 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
46 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
47 1.2 bouyer * documentation and/or other materials provided with the distribution.
48 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
49 1.2 bouyer * must display the following acknowledgement:
50 1.27 mycroft * This product includes software developed by the NetBSD
51 1.27 mycroft * Foundation, Inc. and its contributors.
52 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
53 1.27 mycroft * contributors may be used to endorse or promote products derived
54 1.27 mycroft * from this software without specific prior written permission.
55 1.2 bouyer *
56 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
57 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
58 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
59 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
60 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
61 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
62 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
63 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
64 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
65 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
66 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
67 1.2 bouyer */
68 1.2 bouyer
69 1.12 cgd /*
70 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
71 1.31 bouyer *
72 1.12 cgd */
73 1.12 cgd
74 1.59 hubertf #ifndef WDCDEBUG
75 1.31 bouyer #define WDCDEBUG
76 1.59 hubertf #endif /* WDCDEBUG */
77 1.31 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.2 bouyer #include <sys/kernel.h>
81 1.2 bouyer #include <sys/conf.h>
82 1.2 bouyer #include <sys/buf.h>
83 1.31 bouyer #include <sys/device.h>
84 1.2 bouyer #include <sys/malloc.h>
85 1.71 bouyer #include <sys/pool.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <vm/vm.h>
90 1.2 bouyer
91 1.2 bouyer #include <machine/intr.h>
92 1.2 bouyer #include <machine/bus.h>
93 1.2 bouyer
94 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
95 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
96 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
97 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
98 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
99 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
100 1.16 sakamoto
101 1.31 bouyer #include <dev/ata/atavar.h>
102 1.31 bouyer #include <dev/ata/atareg.h>
103 1.12 cgd #include <dev/ic/wdcreg.h>
104 1.12 cgd #include <dev/ic/wdcvar.h>
105 1.31 bouyer
106 1.2 bouyer #include "atapibus.h"
107 1.2 bouyer
108 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
109 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
110 1.2 bouyer #if 0
111 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
112 1.2 bouyer #define WDCNDELAY_DEBUG 50
113 1.2 bouyer #endif
114 1.2 bouyer
115 1.71 bouyer struct pool wdc_xfer_pool;
116 1.2 bouyer
117 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
118 1.31 bouyer static int __wdcwait_reset __P((struct channel_softc *, int));
119 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
120 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
121 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
122 1.31 bouyer int wdprint __P((void *, const char *));
123 1.75 enami void wdc_kill_pending __P((struct channel_softc *));
124 1.31 bouyer
125 1.31 bouyer
126 1.31 bouyer #define DEBUG_INTR 0x01
127 1.31 bouyer #define DEBUG_XFERS 0x02
128 1.31 bouyer #define DEBUG_STATUS 0x04
129 1.31 bouyer #define DEBUG_FUNCS 0x08
130 1.31 bouyer #define DEBUG_PROBE 0x10
131 1.74 enami #define DEBUG_DETACH 0x20
132 1.31 bouyer #ifdef WDCDEBUG
133 1.32 bouyer int wdcdebug_mask = 0;
134 1.31 bouyer int wdc_nxfer = 0;
135 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
136 1.2 bouyer #else
137 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
138 1.2 bouyer #endif
139 1.2 bouyer
140 1.31 bouyer int
141 1.31 bouyer wdprint(aux, pnp)
142 1.31 bouyer void *aux;
143 1.31 bouyer const char *pnp;
144 1.31 bouyer {
145 1.31 bouyer struct ata_atapi_attach *aa_link = aux;
146 1.31 bouyer if (pnp)
147 1.31 bouyer printf("drive at %s", pnp);
148 1.31 bouyer printf(" channel %d drive %d", aa_link->aa_channel,
149 1.31 bouyer aa_link->aa_drv_data->drive);
150 1.31 bouyer return (UNCONF);
151 1.31 bouyer }
152 1.2 bouyer
153 1.31 bouyer int
154 1.31 bouyer atapi_print(aux, pnp)
155 1.31 bouyer void *aux;
156 1.31 bouyer const char *pnp;
157 1.31 bouyer {
158 1.31 bouyer struct ata_atapi_attach *aa_link = aux;
159 1.31 bouyer if (pnp)
160 1.31 bouyer printf("atapibus at %s", pnp);
161 1.31 bouyer printf(" channel %d", aa_link->aa_channel);
162 1.31 bouyer return (UNCONF);
163 1.31 bouyer }
164 1.31 bouyer
165 1.31 bouyer /* Test to see controller with at last one attached drive is there.
166 1.31 bouyer * Returns a bit for each possible drive found (0x01 for drive 0,
167 1.31 bouyer * 0x02 for drive 1).
168 1.31 bouyer * Logic:
169 1.31 bouyer * - If a status register is at 0xff, assume there is no drive here
170 1.31 bouyer * (ISA has pull-up resistors). If no drive at all -> return.
171 1.31 bouyer * - reset the controller, wait for it to complete (may take up to 31s !).
172 1.31 bouyer * If timeout -> return.
173 1.31 bouyer * - test ATA/ATAPI signatures. If at last one drive found -> return.
174 1.31 bouyer * - try an ATA command on the master.
175 1.12 cgd */
176 1.31 bouyer
177 1.2 bouyer int
178 1.31 bouyer wdcprobe(chp)
179 1.31 bouyer struct channel_softc *chp;
180 1.12 cgd {
181 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
182 1.31 bouyer u_int8_t ret_value = 0x03;
183 1.31 bouyer u_int8_t drive;
184 1.31 bouyer
185 1.31 bouyer /*
186 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
187 1.31 bouyer */
188 1.31 bouyer
189 1.43 kenh if (chp->wdc == NULL ||
190 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
191 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
192 1.43 kenh WDSD_IBM);
193 1.65 bouyer delay(10);
194 1.43 kenh st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
195 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
196 1.43 kenh WDSD_IBM | 0x10);
197 1.65 bouyer delay(10);
198 1.43 kenh st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
199 1.43 kenh
200 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
201 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
202 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
203 1.43 kenh
204 1.43 kenh if (st0 == 0xff)
205 1.43 kenh ret_value &= ~0x01;
206 1.43 kenh if (st1 == 0xff)
207 1.43 kenh ret_value &= ~0x02;
208 1.43 kenh if (ret_value == 0)
209 1.43 kenh return 0;
210 1.43 kenh }
211 1.42 thorpej
212 1.31 bouyer /* assert SRST, wait for reset to complete */
213 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
214 1.31 bouyer WDSD_IBM);
215 1.65 bouyer delay(10);
216 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
217 1.31 bouyer WDCTL_RST | WDCTL_IDS);
218 1.31 bouyer DELAY(1000);
219 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
220 1.31 bouyer WDCTL_IDS);
221 1.31 bouyer delay(1000);
222 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
223 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
224 1.65 bouyer delay(10);
225 1.31 bouyer
226 1.31 bouyer ret_value = __wdcwait_reset(chp, ret_value);
227 1.31 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
228 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
229 1.31 bouyer ret_value), DEBUG_PROBE);
230 1.26 drochner
231 1.31 bouyer /* if reset failed, there's nothing here */
232 1.31 bouyer if (ret_value == 0)
233 1.31 bouyer return 0;
234 1.2 bouyer
235 1.31 bouyer /*
236 1.31 bouyer * Test presence of drives. First test register signatures looking for
237 1.67 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
238 1.67 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
239 1.67 bouyer * attach routine.
240 1.31 bouyer */
241 1.31 bouyer for (drive = 0; drive < 2; drive++) {
242 1.31 bouyer if ((ret_value & (0x01 << drive)) == 0)
243 1.31 bouyer continue;
244 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
245 1.31 bouyer WDSD_IBM | (drive << 4));
246 1.65 bouyer delay(10);
247 1.31 bouyer /* Save registers contents */
248 1.31 bouyer sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
249 1.31 bouyer sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
250 1.31 bouyer cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
251 1.31 bouyer ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
252 1.31 bouyer
253 1.31 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
254 1.31 bouyer "cl=0x%x ch=0x%x\n",
255 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
256 1.31 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
257 1.57 bouyer /*
258 1.57 bouyer * sc is supposted to be 0x1 for ATAPI but at last one drive
259 1.67 bouyer * set it to 0x0 - or maybe it's the controller.
260 1.57 bouyer */
261 1.57 bouyer if ((sc == 0x00 || sc == 0x01) && sn == 0x01 &&
262 1.57 bouyer cl == 0x14 && ch == 0xeb) {
263 1.31 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
264 1.67 bouyer } else {
265 1.62 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
266 1.67 bouyer if (chp->wdc == NULL ||
267 1.67 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
268 1.67 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
269 1.2 bouyer }
270 1.7 bouyer }
271 1.31 bouyer return (ret_value);
272 1.31 bouyer }
273 1.31 bouyer
274 1.31 bouyer void
275 1.31 bouyer wdcattach(chp)
276 1.31 bouyer struct channel_softc *chp;
277 1.31 bouyer {
278 1.44 thorpej int channel_flags, ctrl_flags, i, error;
279 1.31 bouyer struct ata_atapi_attach aa_link;
280 1.62 bouyer struct ataparams params;
281 1.62 bouyer static int inited = 0;
282 1.31 bouyer
283 1.44 thorpej if ((error = wdc_addref(chp)) != 0) {
284 1.44 thorpej printf("%s: unable to enable controller\n",
285 1.44 thorpej chp->wdc->sc_dev.dv_xname);
286 1.44 thorpej return;
287 1.44 thorpej }
288 1.44 thorpej
289 1.74 enami if (wdcprobe(chp) == 0)
290 1.44 thorpej /* If no drives, abort attach here. */
291 1.74 enami goto out;
292 1.31 bouyer
293 1.71 bouyer /* initialise global data */
294 1.62 bouyer if (inited == 0) {
295 1.71 bouyer
296 1.71 bouyer /* Initialize the wdc_xfer pool. */
297 1.71 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
298 1.71 bouyer 0, 0, "wdcspl", 0, NULL, NULL, M_DEVBUF);
299 1.62 bouyer inited++;
300 1.62 bouyer }
301 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
302 1.62 bouyer
303 1.62 bouyer for (i = 0; i < 2; i++) {
304 1.62 bouyer chp->ch_drive[i].chnl_softc = chp;
305 1.62 bouyer chp->ch_drive[i].drive = i;
306 1.62 bouyer /* If controller can't do 16bit flag the drives as 32bit */
307 1.62 bouyer if ((chp->wdc->cap &
308 1.62 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
309 1.62 bouyer WDC_CAPABILITY_DATA32)
310 1.62 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
311 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
312 1.67 bouyer continue;
313 1.62 bouyer
314 1.62 bouyer /* Issue a IDENTIFY command, to try to detect slave ghost */
315 1.77 bouyer error = ata_get_params(&chp->ch_drive[i], AT_POLL, ¶ms);
316 1.77 bouyer if (error == CMD_OK) {
317 1.67 bouyer /* If IDENTIFY succeded, this is not an OLD ctrl */
318 1.67 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
319 1.67 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
320 1.67 bouyer } else {
321 1.62 bouyer chp->ch_drive[i].drive_flags &=
322 1.62 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
323 1.77 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
324 1.67 bouyer chp->wdc->sc_dev.dv_xname,
325 1.77 bouyer chp->channel, i, error), DEBUG_PROBE);
326 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
327 1.67 bouyer continue;
328 1.68 bouyer /*
329 1.68 bouyer * Pre-ATA drive ?
330 1.68 bouyer * Test registers writability (Error register not
331 1.68 bouyer * writable, but cyllo is), then try an ATA command.
332 1.68 bouyer */
333 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
334 1.68 bouyer WDSD_IBM | (i << 4));
335 1.68 bouyer delay(10);
336 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
337 1.68 bouyer wd_error, 0x58);
338 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
339 1.68 bouyer wd_cyl_lo, 0xa5);
340 1.68 bouyer if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
341 1.68 bouyer wd_error == 0x58) ||
342 1.68 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
343 1.68 bouyer wd_cyl_lo) != 0xa5) {
344 1.68 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
345 1.68 bouyer "writability failed\n",
346 1.68 bouyer chp->wdc->sc_dev.dv_xname,
347 1.68 bouyer chp->channel, i), DEBUG_PROBE);
348 1.68 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
349 1.68 bouyer }
350 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
351 1.67 bouyer WDSD_IBM | (i << 4));
352 1.67 bouyer delay(100);
353 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
354 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
355 1.67 bouyer chp->wdc->sc_dev.dv_xname,
356 1.67 bouyer chp->channel, i), DEBUG_PROBE);
357 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
358 1.67 bouyer continue;
359 1.67 bouyer }
360 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
361 1.67 bouyer wd_command, WDCC_RECAL);
362 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
363 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
364 1.67 bouyer chp->wdc->sc_dev.dv_xname,
365 1.67 bouyer chp->channel, i), DEBUG_PROBE);
366 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
367 1.67 bouyer }
368 1.62 bouyer }
369 1.62 bouyer }
370 1.31 bouyer ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
371 1.31 bouyer channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
372 1.31 bouyer
373 1.31 bouyer WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
374 1.31 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
375 1.31 bouyer DEBUG_PROBE);
376 1.12 cgd
377 1.67 bouyer /* If no drives, abort here */
378 1.67 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
379 1.67 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
380 1.74 enami goto out;
381 1.67 bouyer
382 1.12 cgd /*
383 1.31 bouyer * Attach an ATAPI bus, if needed.
384 1.12 cgd */
385 1.31 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
386 1.31 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
387 1.31 bouyer #if NATAPIBUS > 0
388 1.31 bouyer wdc_atapibus_attach(chp);
389 1.31 bouyer #else
390 1.31 bouyer /*
391 1.31 bouyer * Fills in a fake aa_link and call config_found, so that
392 1.31 bouyer * the config machinery will print
393 1.31 bouyer * "atapibus at xxx not configured"
394 1.31 bouyer */
395 1.31 bouyer memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
396 1.31 bouyer aa_link.aa_type = T_ATAPI;
397 1.31 bouyer aa_link.aa_channel = chp->channel;
398 1.31 bouyer aa_link.aa_openings = 1;
399 1.31 bouyer aa_link.aa_drv_data = 0;
400 1.31 bouyer aa_link.aa_bus_private = NULL;
401 1.74 enami chp->atapibus = config_found(&chp->wdc->sc_dev,
402 1.74 enami (void *)&aa_link, atapi_print);
403 1.31 bouyer #endif
404 1.31 bouyer }
405 1.31 bouyer
406 1.31 bouyer for (i = 0; i < 2; i++) {
407 1.67 bouyer if ((chp->ch_drive[i].drive_flags &
408 1.67 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
409 1.31 bouyer continue;
410 1.31 bouyer }
411 1.31 bouyer memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
412 1.31 bouyer aa_link.aa_type = T_ATA;
413 1.31 bouyer aa_link.aa_channel = chp->channel;
414 1.31 bouyer aa_link.aa_openings = 1;
415 1.31 bouyer aa_link.aa_drv_data = &chp->ch_drive[i];
416 1.31 bouyer if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
417 1.31 bouyer wdc_probe_caps(&chp->ch_drive[i]);
418 1.32 bouyer }
419 1.32 bouyer
420 1.32 bouyer /*
421 1.32 bouyer * reset drive_flags for unnatached devices, reset state for attached
422 1.32 bouyer * ones
423 1.32 bouyer */
424 1.32 bouyer for (i = 0; i < 2; i++) {
425 1.32 bouyer if (chp->ch_drive[i].drv_softc == NULL)
426 1.32 bouyer chp->ch_drive[i].drive_flags = 0;
427 1.32 bouyer else
428 1.32 bouyer chp->ch_drive[i].state = 0;
429 1.2 bouyer }
430 1.12 cgd
431 1.12 cgd /*
432 1.31 bouyer * Reset channel. The probe, with some combinations of ATA/ATAPI
433 1.31 bouyer * devices keep it in a mostly working, but strange state (with busy
434 1.31 bouyer * led on)
435 1.12 cgd */
436 1.31 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
437 1.31 bouyer wdcreset(chp, VERBOSE);
438 1.31 bouyer /*
439 1.31 bouyer * Read status registers to avoid spurious interrupts.
440 1.31 bouyer */
441 1.31 bouyer for (i = 1; i >= 0; i--) {
442 1.31 bouyer if (chp->ch_drive[i].drive_flags & DRIVE) {
443 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
444 1.31 bouyer wd_sdh, WDSD_IBM | (i << 4));
445 1.31 bouyer if (wait_for_unbusy(chp, 10000) < 0)
446 1.31 bouyer printf("%s:%d:%d: device busy\n",
447 1.31 bouyer chp->wdc->sc_dev.dv_xname,
448 1.31 bouyer chp->channel, i);
449 1.31 bouyer }
450 1.31 bouyer }
451 1.31 bouyer }
452 1.74 enami
453 1.74 enami out:
454 1.44 thorpej wdc_delref(chp);
455 1.74 enami }
456 1.74 enami
457 1.74 enami /*
458 1.74 enami * Call activate routine of underlying devices.
459 1.74 enami */
460 1.74 enami int
461 1.74 enami wdcactivate(self, act)
462 1.74 enami struct device *self;
463 1.74 enami enum devact act;
464 1.74 enami {
465 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
466 1.74 enami struct channel_softc *chp;
467 1.74 enami struct device *sc;
468 1.74 enami int s, i, j, error = 0;
469 1.74 enami
470 1.74 enami s = splbio();
471 1.74 enami switch (act) {
472 1.74 enami case DVACT_ACTIVATE:
473 1.74 enami error = EOPNOTSUPP;
474 1.74 enami break;
475 1.74 enami
476 1.74 enami case DVACT_DEACTIVATE:
477 1.75 enami if (wdc->sc_dying != 0)
478 1.75 enami goto out;
479 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
480 1.74 enami chp = wdc->channels[i];
481 1.74 enami
482 1.74 enami /*
483 1.74 enami * We might call deactivate routine for
484 1.74 enami * the children of atapibus twice (once via
485 1.74 enami * atapibus, once directly), but since
486 1.74 enami * config_deactivate maintains DVF_ACTIVE flag,
487 1.74 enami * it's safe.
488 1.74 enami */
489 1.74 enami sc = chp->atapibus;
490 1.74 enami if (sc != NULL) {
491 1.74 enami error = config_deactivate(sc);
492 1.74 enami if (error != 0)
493 1.74 enami goto out;
494 1.74 enami }
495 1.74 enami
496 1.74 enami for (j = 0; j < 2; j++) {
497 1.74 enami sc = chp->ch_drive[j].drv_softc;
498 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s:"
499 1.74 enami " deactivating %s\n", wdc->sc_dev.dv_xname,
500 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
501 1.74 enami DEBUG_DETACH);
502 1.74 enami if (sc != NULL) {
503 1.74 enami error = config_deactivate(sc);
504 1.74 enami if (error != 0)
505 1.74 enami goto out;
506 1.74 enami }
507 1.74 enami }
508 1.74 enami }
509 1.75 enami wdc->sc_dying = 1;
510 1.74 enami break;
511 1.74 enami }
512 1.74 enami
513 1.74 enami out:
514 1.74 enami splx(s);
515 1.74 enami
516 1.74 enami #ifdef WDCDEBUG
517 1.74 enami if (error != 0)
518 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s: error %d deactivating %s\n",
519 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
520 1.74 enami #endif
521 1.74 enami return (error);
522 1.74 enami }
523 1.74 enami
524 1.74 enami int
525 1.74 enami wdcdetach(self, flags)
526 1.74 enami struct device *self;
527 1.74 enami int flags;
528 1.74 enami {
529 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
530 1.74 enami struct channel_softc *chp;
531 1.74 enami struct device *sc;
532 1.74 enami int i, j, error = 0;
533 1.74 enami
534 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
535 1.74 enami chp = wdc->channels[i];
536 1.74 enami
537 1.74 enami /*
538 1.74 enami * Detach atapibus and its children.
539 1.74 enami */
540 1.74 enami sc = chp->atapibus;
541 1.74 enami if (sc != NULL) {
542 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
543 1.74 enami wdc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
544 1.74 enami error = config_detach(sc, flags);
545 1.74 enami if (error != 0)
546 1.74 enami goto out;
547 1.74 enami }
548 1.74 enami
549 1.74 enami /*
550 1.74 enami * Detach our other children.
551 1.74 enami */
552 1.74 enami for (j = 0; j < 2; j++) {
553 1.74 enami sc = chp->ch_drive[j].drv_softc;
554 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
555 1.74 enami wdc->sc_dev.dv_xname,
556 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
557 1.74 enami DEBUG_DETACH);
558 1.74 enami if (sc != NULL) {
559 1.74 enami error = config_detach(sc, flags);
560 1.74 enami if (error != 0)
561 1.74 enami goto out;
562 1.74 enami }
563 1.74 enami }
564 1.75 enami
565 1.75 enami wdc_kill_pending(chp);
566 1.74 enami }
567 1.74 enami
568 1.74 enami out:
569 1.74 enami #ifdef WDCDEBUG
570 1.74 enami if (error != 0)
571 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: error %d detaching %s\n",
572 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
573 1.74 enami #endif
574 1.74 enami return (error);
575 1.31 bouyer }
576 1.31 bouyer
577 1.31 bouyer /*
578 1.31 bouyer * Start I/O on a controller, for the given channel.
579 1.31 bouyer * The first xfer may be not for our channel if the channel queues
580 1.31 bouyer * are shared.
581 1.31 bouyer */
582 1.31 bouyer void
583 1.45 drochner wdcstart(chp)
584 1.45 drochner struct channel_softc *chp;
585 1.31 bouyer {
586 1.31 bouyer struct wdc_xfer *xfer;
587 1.38 bouyer
588 1.38 bouyer #ifdef WDC_DIAGNOSTIC
589 1.38 bouyer int spl1, spl2;
590 1.38 bouyer
591 1.38 bouyer spl1 = splbio();
592 1.38 bouyer spl2 = splbio();
593 1.38 bouyer if (spl2 != spl1) {
594 1.38 bouyer printf("wdcstart: not at splbio()\n");
595 1.38 bouyer panic("wdcstart");
596 1.38 bouyer }
597 1.38 bouyer splx(spl2);
598 1.38 bouyer splx(spl1);
599 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
600 1.12 cgd
601 1.31 bouyer /* is there a xfer ? */
602 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
603 1.31 bouyer return;
604 1.47 bouyer
605 1.47 bouyer /* adjust chp, in case we have a shared queue */
606 1.49 bouyer chp = xfer->chp;
607 1.47 bouyer
608 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
609 1.31 bouyer return; /* channel aleady active */
610 1.31 bouyer }
611 1.31 bouyer #ifdef DIAGNOSTIC
612 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
613 1.31 bouyer panic("wdcstart: channel waiting for irq\n");
614 1.31 bouyer #endif
615 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
616 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
617 1.31 bouyer return;
618 1.12 cgd
619 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
620 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
621 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
622 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
623 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
624 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
625 1.37 bouyer }
626 1.31 bouyer xfer->c_start(chp, xfer);
627 1.31 bouyer }
628 1.2 bouyer
629 1.31 bouyer /* restart an interrupted I/O */
630 1.31 bouyer void
631 1.31 bouyer wdcrestart(v)
632 1.31 bouyer void *v;
633 1.31 bouyer {
634 1.31 bouyer struct channel_softc *chp = v;
635 1.31 bouyer int s;
636 1.2 bouyer
637 1.31 bouyer s = splbio();
638 1.45 drochner wdcstart(chp);
639 1.31 bouyer splx(s);
640 1.2 bouyer }
641 1.31 bouyer
642 1.2 bouyer
643 1.31 bouyer /*
644 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
645 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
646 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
647 1.31 bouyer * the next chunk if so.
648 1.31 bouyer */
649 1.12 cgd int
650 1.31 bouyer wdcintr(arg)
651 1.31 bouyer void *arg;
652 1.12 cgd {
653 1.31 bouyer struct channel_softc *chp = arg;
654 1.31 bouyer struct wdc_xfer *xfer;
655 1.76 bouyer int ret;
656 1.12 cgd
657 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
658 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
659 1.31 bouyer return 0;
660 1.31 bouyer }
661 1.12 cgd
662 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
663 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
664 1.31 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
665 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
666 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
667 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
668 1.76 bouyer return (ret);
669 1.12 cgd }
670 1.12 cgd
671 1.31 bouyer /* Put all disk in RESET state */
672 1.31 bouyer void wdc_reset_channel(drvp)
673 1.31 bouyer struct ata_drive_datas *drvp;
674 1.2 bouyer {
675 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
676 1.2 bouyer int drive;
677 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
678 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
679 1.34 bouyer DEBUG_FUNCS);
680 1.31 bouyer (void) wdcreset(chp, VERBOSE);
681 1.31 bouyer for (drive = 0; drive < 2; drive++) {
682 1.31 bouyer chp->ch_drive[drive].state = 0;
683 1.12 cgd }
684 1.31 bouyer }
685 1.12 cgd
686 1.31 bouyer int
687 1.31 bouyer wdcreset(chp, verb)
688 1.31 bouyer struct channel_softc *chp;
689 1.31 bouyer int verb;
690 1.31 bouyer {
691 1.31 bouyer int drv_mask1, drv_mask2;
692 1.2 bouyer
693 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
694 1.31 bouyer WDSD_IBM); /* master */
695 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
696 1.31 bouyer WDCTL_RST | WDCTL_IDS);
697 1.31 bouyer delay(1000);
698 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
699 1.31 bouyer WDCTL_IDS);
700 1.31 bouyer delay(1000);
701 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
702 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
703 1.31 bouyer WDCTL_4BIT);
704 1.2 bouyer
705 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
706 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
707 1.31 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1);
708 1.31 bouyer if (verb && drv_mask2 != drv_mask1) {
709 1.31 bouyer printf("%s channel %d: reset failed for",
710 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
711 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
712 1.31 bouyer printf(" drive 0");
713 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
714 1.31 bouyer printf(" drive 1");
715 1.31 bouyer printf("\n");
716 1.31 bouyer }
717 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
718 1.31 bouyer }
719 1.31 bouyer
720 1.31 bouyer static int
721 1.31 bouyer __wdcwait_reset(chp, drv_mask)
722 1.31 bouyer struct channel_softc *chp;
723 1.31 bouyer int drv_mask;
724 1.31 bouyer {
725 1.31 bouyer int timeout;
726 1.31 bouyer u_int8_t st0, st1;
727 1.70 bouyer #ifdef WDCDEBUG
728 1.70 bouyer u_int8_t sc0, sn0, cl0, ch0;
729 1.70 bouyer u_int8_t sc1, sn1, cl1, ch1;
730 1.70 bouyer #endif
731 1.31 bouyer /* wait for BSY to deassert */
732 1.31 bouyer for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
733 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
734 1.31 bouyer WDSD_IBM); /* master */
735 1.65 bouyer delay(10);
736 1.31 bouyer st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
737 1.70 bouyer #ifdef WDCDEBUG
738 1.70 bouyer sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
739 1.70 bouyer sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
740 1.70 bouyer cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
741 1.70 bouyer ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
742 1.70 bouyer #endif
743 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
744 1.31 bouyer WDSD_IBM | 0x10); /* slave */
745 1.65 bouyer delay(10);
746 1.31 bouyer st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
747 1.70 bouyer #ifdef WDCDEBUG
748 1.70 bouyer sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
749 1.70 bouyer sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
750 1.70 bouyer cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
751 1.70 bouyer ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
752 1.70 bouyer #endif
753 1.31 bouyer
754 1.31 bouyer if ((drv_mask & 0x01) == 0) {
755 1.31 bouyer /* no master */
756 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
757 1.31 bouyer /* No master, slave is ready, it's done */
758 1.65 bouyer goto end;
759 1.31 bouyer }
760 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
761 1.31 bouyer /* no slave */
762 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
763 1.31 bouyer /* No slave, master is ready, it's done */
764 1.65 bouyer goto end;
765 1.31 bouyer }
766 1.2 bouyer } else {
767 1.31 bouyer /* Wait for both master and slave to be ready */
768 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
769 1.65 bouyer goto end;
770 1.2 bouyer }
771 1.2 bouyer }
772 1.31 bouyer delay(WDCDELAY);
773 1.2 bouyer }
774 1.31 bouyer /* Reset timed out. Maybe it's because drv_mask was not rigth */
775 1.31 bouyer if (st0 & WDCS_BSY)
776 1.31 bouyer drv_mask &= ~0x01;
777 1.31 bouyer if (st1 & WDCS_BSY)
778 1.31 bouyer drv_mask &= ~0x02;
779 1.65 bouyer end:
780 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
781 1.70 bouyer "cl=0x%x ch=0x%x\n",
782 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
783 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
784 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
785 1.70 bouyer "cl=0x%x ch=0x%x\n",
786 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
787 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
788 1.70 bouyer
789 1.65 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x, st1=0x%x\n",
790 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
791 1.65 bouyer st0, st1), DEBUG_PROBE);
792 1.65 bouyer
793 1.31 bouyer return drv_mask;
794 1.2 bouyer }
795 1.2 bouyer
796 1.2 bouyer /*
797 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
798 1.31 bouyer * return -1 for a timeout after "timeout" ms.
799 1.2 bouyer */
800 1.31 bouyer int
801 1.31 bouyer wdcwait(chp, mask, bits, timeout)
802 1.31 bouyer struct channel_softc *chp;
803 1.31 bouyer int mask, bits, timeout;
804 1.2 bouyer {
805 1.31 bouyer u_char status;
806 1.31 bouyer int time = 0;
807 1.31 bouyer #ifdef WDCNDELAY_DEBUG
808 1.31 bouyer extern int cold;
809 1.31 bouyer #endif
810 1.60 abs
811 1.60 abs WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
812 1.60 abs :"none", chp->channel), DEBUG_STATUS);
813 1.31 bouyer chp->ch_error = 0;
814 1.31 bouyer
815 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
816 1.2 bouyer
817 1.31 bouyer for (;;) {
818 1.31 bouyer chp->ch_status = status =
819 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
820 1.31 bouyer if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
821 1.31 bouyer break;
822 1.31 bouyer if (++time > timeout) {
823 1.31 bouyer WDCDEBUG_PRINT(("wdcwait: timeout, status %x "
824 1.77 bouyer "error %x (mask 0x%x bits 0x%x)\n", status,
825 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
826 1.77 bouyer wd_error), mask, bits),
827 1.77 bouyer DEBUG_STATUS | DEBUG_PROBE);
828 1.31 bouyer return -1;
829 1.31 bouyer }
830 1.31 bouyer delay(WDCDELAY);
831 1.2 bouyer }
832 1.31 bouyer if (status & WDCS_ERR)
833 1.31 bouyer chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
834 1.31 bouyer wd_error);
835 1.31 bouyer #ifdef WDCNDELAY_DEBUG
836 1.31 bouyer /* After autoconfig, there should be no long delays. */
837 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
838 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
839 1.31 bouyer if (xfer == NULL)
840 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
841 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
842 1.31 bouyer WDCDELAY * time);
843 1.31 bouyer else
844 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
845 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
846 1.31 bouyer xfer->drive,
847 1.31 bouyer WDCDELAY * time);
848 1.2 bouyer }
849 1.2 bouyer #endif
850 1.31 bouyer return 0;
851 1.2 bouyer }
852 1.2 bouyer
853 1.31 bouyer void
854 1.31 bouyer wdctimeout(arg)
855 1.31 bouyer void *arg;
856 1.2 bouyer {
857 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
858 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
859 1.31 bouyer int s;
860 1.2 bouyer
861 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
862 1.31 bouyer
863 1.31 bouyer s = splbio();
864 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
865 1.31 bouyer __wdcerror(chp, "lost interrupt");
866 1.31 bouyer printf("\ttype: %s\n", (xfer->c_flags & C_ATAPI) ?
867 1.31 bouyer "atapi":"ata");
868 1.31 bouyer printf("\tc_bcount: %d\n", xfer->c_bcount);
869 1.31 bouyer printf("\tc_skip: %d\n", xfer->c_skip);
870 1.31 bouyer /*
871 1.31 bouyer * Call the interrupt routine. If we just missed and interrupt,
872 1.31 bouyer * it will do what's needed. Else, it will take the needed
873 1.31 bouyer * action (reset the device).
874 1.70 bouyer * Before that we need to reinstall the timeout callback,
875 1.70 bouyer * in case it will miss another irq while in this transfer
876 1.70 bouyer * We arbitray chose it to be 1s
877 1.31 bouyer */
878 1.70 bouyer timeout(wdctimeout, chp, hz);
879 1.31 bouyer xfer->c_flags |= C_TIMEOU;
880 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
881 1.66 bouyer xfer->c_intr(chp, xfer, 1);
882 1.31 bouyer } else
883 1.31 bouyer __wdcerror(chp, "missing untimeout");
884 1.31 bouyer splx(s);
885 1.2 bouyer }
886 1.2 bouyer
887 1.31 bouyer /*
888 1.31 bouyer * Probe drive's capabilites, for use by the controller later
889 1.31 bouyer * Assumes drvp points to an existing drive.
890 1.31 bouyer * XXX this should be a controller-indep function
891 1.31 bouyer */
892 1.2 bouyer void
893 1.31 bouyer wdc_probe_caps(drvp)
894 1.31 bouyer struct ata_drive_datas *drvp;
895 1.2 bouyer {
896 1.31 bouyer struct ataparams params, params2;
897 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
898 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
899 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
900 1.31 bouyer int i, printed;
901 1.31 bouyer char *sep = "";
902 1.48 bouyer int cf_flags;
903 1.31 bouyer
904 1.31 bouyer if (ata_get_params(drvp, AT_POLL, ¶ms) != CMD_OK) {
905 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
906 1.2 bouyer return;
907 1.2 bouyer }
908 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
909 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
910 1.2 bouyer /*
911 1.39 bouyer * Controller claims 16 and 32 bit transfers.
912 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
913 1.31 bouyer * and compare results.
914 1.2 bouyer */
915 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
916 1.31 bouyer ata_get_params(drvp, AT_POLL, ¶ms2);
917 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
918 1.31 bouyer /* Not good. fall back to 16bits */
919 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
920 1.31 bouyer } else {
921 1.55 bouyer printf("%s: 32-bits data port", drv_dev->dv_xname);
922 1.2 bouyer }
923 1.2 bouyer }
924 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
925 1.55 bouyer if (params.atap_ata_major > 0x01 &&
926 1.55 bouyer params.atap_ata_major != 0xffff) {
927 1.55 bouyer for (i = 14; i > 0; i--) {
928 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
929 1.55 bouyer if ((drvp->drive_flags & DRIVE_CAP32) == 0)
930 1.55 bouyer printf("%s: ", drv_dev->dv_xname);
931 1.55 bouyer else
932 1.55 bouyer printf(", ");
933 1.55 bouyer printf("ATA version %d\n", i);
934 1.55 bouyer drvp->ata_vers = i;
935 1.55 bouyer break;
936 1.55 bouyer }
937 1.55 bouyer }
938 1.58 bouyer } else
939 1.55 bouyer #endif
940 1.58 bouyer if (drvp->drive_flags & DRIVE_CAP32)
941 1.55 bouyer printf("\n");
942 1.2 bouyer
943 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
944 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
945 1.31 bouyer drvp->PIO_mode = 3;
946 1.2 bouyer
947 1.2 bouyer /*
948 1.31 bouyer * It's not in the specs, but it seems that some drive
949 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
950 1.2 bouyer */
951 1.31 bouyer if (params.atap_extensions != 0xffff &&
952 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
953 1.31 bouyer printed = 0;
954 1.31 bouyer /*
955 1.31 bouyer * XXX some drives report something wrong here (they claim to
956 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
957 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
958 1.39 bouyer * If higther mode than 7 is found, abort.
959 1.31 bouyer */
960 1.39 bouyer for (i = 7; i >= 0; i--) {
961 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
962 1.31 bouyer continue;
963 1.39 bouyer if (i > 4)
964 1.39 bouyer return;
965 1.31 bouyer /*
966 1.31 bouyer * See if mode is accepted.
967 1.31 bouyer * If the controller can't set its PIO mode,
968 1.31 bouyer * assume the defaults are good, so don't try
969 1.31 bouyer * to set it
970 1.31 bouyer */
971 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
972 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
973 1.31 bouyer AT_POLL) != CMD_OK)
974 1.2 bouyer continue;
975 1.31 bouyer if (!printed) {
976 1.39 bouyer printf("%s: drive supports PIO mode %d",
977 1.39 bouyer drv_dev->dv_xname, i + 3);
978 1.31 bouyer sep = ",";
979 1.31 bouyer printed = 1;
980 1.31 bouyer }
981 1.31 bouyer /*
982 1.31 bouyer * If controller's driver can't set its PIO mode,
983 1.31 bouyer * get the highter one for the drive.
984 1.31 bouyer */
985 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
986 1.52 bouyer wdc->PIO_cap >= i + 3) {
987 1.31 bouyer drvp->PIO_mode = i + 3;
988 1.48 bouyer drvp->PIO_cap = i + 3;
989 1.2 bouyer break;
990 1.2 bouyer }
991 1.2 bouyer }
992 1.31 bouyer if (!printed) {
993 1.31 bouyer /*
994 1.31 bouyer * We didn't find a valid PIO mode.
995 1.31 bouyer * Assume the values returned for DMA are buggy too
996 1.31 bouyer */
997 1.31 bouyer return;
998 1.2 bouyer }
999 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1000 1.31 bouyer printed = 0;
1001 1.31 bouyer for (i = 7; i >= 0; i--) {
1002 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1003 1.31 bouyer continue;
1004 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1005 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1006 1.31 bouyer if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
1007 1.31 bouyer != CMD_OK)
1008 1.31 bouyer continue;
1009 1.31 bouyer if (!printed) {
1010 1.31 bouyer printf("%s DMA mode %d", sep, i);
1011 1.31 bouyer sep = ",";
1012 1.31 bouyer printed = 1;
1013 1.31 bouyer }
1014 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1015 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1016 1.52 bouyer wdc->DMA_cap < i)
1017 1.31 bouyer continue;
1018 1.31 bouyer drvp->DMA_mode = i;
1019 1.48 bouyer drvp->DMA_cap = i;
1020 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1021 1.31 bouyer }
1022 1.2 bouyer break;
1023 1.2 bouyer }
1024 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1025 1.71 bouyer printed = 0;
1026 1.31 bouyer for (i = 7; i >= 0; i--) {
1027 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1028 1.31 bouyer == 0)
1029 1.31 bouyer continue;
1030 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1031 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1032 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1033 1.31 bouyer AT_POLL) != CMD_OK)
1034 1.31 bouyer continue;
1035 1.71 bouyer if (!printed) {
1036 1.71 bouyer printf("%s Ultra-DMA mode %d", sep, i);
1037 1.71 bouyer sep = ",";
1038 1.71 bouyer printed = 1;
1039 1.71 bouyer }
1040 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1041 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1042 1.52 bouyer wdc->UDMA_cap < i)
1043 1.50 bouyer continue;
1044 1.31 bouyer drvp->UDMA_mode = i;
1045 1.48 bouyer drvp->UDMA_cap = i;
1046 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1047 1.31 bouyer }
1048 1.31 bouyer break;
1049 1.31 bouyer }
1050 1.31 bouyer }
1051 1.31 bouyer printf("\n");
1052 1.55 bouyer }
1053 1.55 bouyer
1054 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1055 1.55 bouyer if (drvp->ata_vers == 0) {
1056 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1057 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1058 1.55 bouyer else if (drvp->PIO_cap > 2)
1059 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1060 1.48 bouyer }
1061 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1062 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1063 1.48 bouyer drvp->PIO_mode =
1064 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1065 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1066 1.48 bouyer }
1067 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1068 1.48 bouyer /* don't care about DMA modes */
1069 1.48 bouyer return;
1070 1.48 bouyer }
1071 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1072 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1073 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1074 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1075 1.48 bouyer } else {
1076 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1077 1.48 bouyer ATA_CONFIG_DMA_OFF;
1078 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1079 1.48 bouyer }
1080 1.48 bouyer }
1081 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1082 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1083 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1084 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1085 1.48 bouyer } else {
1086 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1087 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1088 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1089 1.48 bouyer }
1090 1.2 bouyer }
1091 1.54 bouyer }
1092 1.54 bouyer
1093 1.54 bouyer /*
1094 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1095 1.54 bouyer * downgrade was possible, 0 otherwise.
1096 1.54 bouyer */
1097 1.54 bouyer int
1098 1.54 bouyer wdc_downgrade_mode(drvp)
1099 1.54 bouyer struct ata_drive_datas *drvp;
1100 1.54 bouyer {
1101 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1102 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1103 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1104 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1105 1.54 bouyer
1106 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1107 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1108 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1109 1.54 bouyer return 0;
1110 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1111 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1112 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1113 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1114 1.54 bouyer return 0;
1115 1.54 bouyer
1116 1.61 bouyer /*
1117 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1118 1.73 bouyer * Maybe we didn't properly notice the cable type
1119 1.73 bouyer */
1120 1.73 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode > 2) {
1121 1.73 bouyer drvp->UDMA_mode = 2;
1122 1.73 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1123 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1124 1.73 bouyer }
1125 1.73 bouyer
1126 1.73 bouyer /*
1127 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1128 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1129 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1130 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1131 1.61 bouyer */
1132 1.61 bouyer
1133 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1134 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1135 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1136 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1137 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1138 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1139 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1140 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1141 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1142 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1143 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1144 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1145 1.54 bouyer } else /* already using PIO, can't downgrade */
1146 1.54 bouyer return 0;
1147 1.54 bouyer
1148 1.54 bouyer wdc->set_modes(chp);
1149 1.54 bouyer /* reset the channel, which will shedule all drives for setup */
1150 1.54 bouyer wdc_reset_channel(drvp);
1151 1.54 bouyer return 1;
1152 1.2 bouyer }
1153 1.2 bouyer
1154 1.2 bouyer int
1155 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1156 1.31 bouyer struct ata_drive_datas *drvp;
1157 1.31 bouyer struct wdc_command *wdc_c;
1158 1.31 bouyer {
1159 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1160 1.2 bouyer struct wdc_xfer *xfer;
1161 1.31 bouyer int s, ret;
1162 1.2 bouyer
1163 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1164 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1165 1.34 bouyer DEBUG_FUNCS);
1166 1.2 bouyer
1167 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1168 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1169 1.31 bouyer WDC_NOSLEEP);
1170 1.31 bouyer if (xfer == NULL) {
1171 1.31 bouyer return WDC_TRY_AGAIN;
1172 1.31 bouyer }
1173 1.2 bouyer
1174 1.31 bouyer if (wdc_c->flags & AT_POLL)
1175 1.31 bouyer xfer->c_flags |= C_POLL;
1176 1.31 bouyer xfer->drive = drvp->drive;
1177 1.31 bouyer xfer->databuf = wdc_c->data;
1178 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1179 1.31 bouyer xfer->cmd = wdc_c;
1180 1.31 bouyer xfer->c_start = __wdccommand_start;
1181 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1182 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1183 1.2 bouyer
1184 1.31 bouyer s = splbio();
1185 1.31 bouyer wdc_exec_xfer(chp, xfer);
1186 1.31 bouyer #ifdef DIAGNOSTIC
1187 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1188 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1189 1.31 bouyer panic("wdc_exec_command: polled command not done\n");
1190 1.2 bouyer #endif
1191 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1192 1.31 bouyer ret = WDC_COMPLETE;
1193 1.31 bouyer } else {
1194 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1195 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1196 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1197 1.69 bouyer }
1198 1.31 bouyer ret = WDC_COMPLETE;
1199 1.31 bouyer } else {
1200 1.31 bouyer ret = WDC_QUEUED;
1201 1.2 bouyer }
1202 1.2 bouyer }
1203 1.31 bouyer splx(s);
1204 1.31 bouyer return ret;
1205 1.2 bouyer }
1206 1.2 bouyer
1207 1.2 bouyer void
1208 1.31 bouyer __wdccommand_start(chp, xfer)
1209 1.31 bouyer struct channel_softc *chp;
1210 1.2 bouyer struct wdc_xfer *xfer;
1211 1.31 bouyer {
1212 1.31 bouyer int drive = xfer->drive;
1213 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1214 1.31 bouyer
1215 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1216 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1217 1.34 bouyer DEBUG_FUNCS);
1218 1.31 bouyer
1219 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1220 1.31 bouyer WDSD_IBM | (drive << 4));
1221 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_bmask, wdc_c->r_st_bmask,
1222 1.31 bouyer wdc_c->timeout) != 0) {
1223 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1224 1.31 bouyer __wdccommand_done(chp, xfer);
1225 1.53 bouyer return;
1226 1.31 bouyer }
1227 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1228 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1229 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1230 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1231 1.31 bouyer timeout(wdctimeout, chp, wdc_c->timeout / 1000 * hz);
1232 1.31 bouyer return;
1233 1.2 bouyer }
1234 1.2 bouyer /*
1235 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1236 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1237 1.2 bouyer */
1238 1.31 bouyer delay(10);
1239 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1240 1.2 bouyer }
1241 1.2 bouyer
1242 1.2 bouyer int
1243 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1244 1.31 bouyer struct channel_softc *chp;
1245 1.31 bouyer struct wdc_xfer *xfer;
1246 1.66 bouyer int irq;
1247 1.2 bouyer {
1248 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1249 1.31 bouyer int bcount = wdc_c->bcount;
1250 1.31 bouyer char *data = wdc_c->data;
1251 1.31 bouyer
1252 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1253 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1254 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1255 1.66 bouyer (irq == 0) ? wdc_c->timeout : 0)) {
1256 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1257 1.63 bouyer return 0; /* IRQ was not for us */
1258 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1259 1.31 bouyer __wdccommand_done(chp, xfer);
1260 1.2 bouyer return 1;
1261 1.2 bouyer }
1262 1.31 bouyer if (wdc_c->flags & AT_READ) {
1263 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1264 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1265 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1266 1.31 bouyer data += bcount & 0xfffffffc;
1267 1.31 bouyer bcount = bcount & 0x03;
1268 1.31 bouyer }
1269 1.31 bouyer if (bcount > 0)
1270 1.31 bouyer bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
1271 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1272 1.31 bouyer } else if (wdc_c->flags & AT_WRITE) {
1273 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1274 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1275 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1276 1.31 bouyer data += bcount & 0xfffffffc;
1277 1.31 bouyer bcount = bcount & 0x03;
1278 1.31 bouyer }
1279 1.31 bouyer if (bcount > 0)
1280 1.31 bouyer bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
1281 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1282 1.2 bouyer }
1283 1.31 bouyer __wdccommand_done(chp, xfer);
1284 1.31 bouyer return 1;
1285 1.2 bouyer }
1286 1.2 bouyer
1287 1.2 bouyer void
1288 1.31 bouyer __wdccommand_done(chp, xfer)
1289 1.31 bouyer struct channel_softc *chp;
1290 1.31 bouyer struct wdc_xfer *xfer;
1291 1.2 bouyer {
1292 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1293 1.2 bouyer
1294 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1295 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1296 1.70 bouyer
1297 1.70 bouyer untimeout(wdctimeout, chp);
1298 1.70 bouyer
1299 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1300 1.31 bouyer wdc_c->flags |= AT_DF;
1301 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1302 1.31 bouyer wdc_c->flags |= AT_ERROR;
1303 1.31 bouyer wdc_c->r_error = chp->ch_error;
1304 1.31 bouyer }
1305 1.31 bouyer wdc_c->flags |= AT_DONE;
1306 1.75 enami if ((wdc_c->flags & AT_READREG) != 0 && chp->wdc->sc_dying != 0 &&
1307 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1308 1.46 kenh wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1309 1.46 kenh wd_sdh);
1310 1.46 kenh wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1311 1.46 kenh wd_cyl_hi) << 8;
1312 1.46 kenh wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1313 1.46 kenh wd_cyl_lo);
1314 1.46 kenh wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1315 1.46 kenh wd_sector);
1316 1.46 kenh wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1317 1.46 kenh wd_seccnt);
1318 1.46 kenh wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1319 1.46 kenh wd_error);
1320 1.46 kenh wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1321 1.46 kenh wd_precomp);
1322 1.46 kenh }
1323 1.31 bouyer wdc_free_xfer(chp, xfer);
1324 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1325 1.71 bouyer wakeup(wdc_c);
1326 1.71 bouyer else if (wdc_c->callback)
1327 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1328 1.45 drochner wdcstart(chp);
1329 1.31 bouyer return;
1330 1.2 bouyer }
1331 1.2 bouyer
1332 1.2 bouyer /*
1333 1.31 bouyer * Send a command. The drive should be ready.
1334 1.2 bouyer * Assumes interrupts are blocked.
1335 1.2 bouyer */
1336 1.31 bouyer void
1337 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1338 1.31 bouyer struct channel_softc *chp;
1339 1.31 bouyer u_int8_t drive;
1340 1.31 bouyer u_int8_t command;
1341 1.31 bouyer u_int16_t cylin;
1342 1.31 bouyer u_int8_t head, sector, count, precomp;
1343 1.31 bouyer {
1344 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1345 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1346 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1347 1.31 bouyer DEBUG_FUNCS);
1348 1.31 bouyer
1349 1.31 bouyer /* Select drive, head, and addressing mode. */
1350 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1351 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1352 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1353 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
1354 1.31 bouyer precomp);
1355 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
1356 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
1357 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
1358 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
1359 1.2 bouyer
1360 1.31 bouyer /* Send command. */
1361 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1362 1.31 bouyer return;
1363 1.2 bouyer }
1364 1.2 bouyer
1365 1.2 bouyer /*
1366 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1367 1.31 bouyer * tested by the caller.
1368 1.2 bouyer */
1369 1.31 bouyer void
1370 1.31 bouyer wdccommandshort(chp, drive, command)
1371 1.31 bouyer struct channel_softc *chp;
1372 1.31 bouyer int drive;
1373 1.31 bouyer int command;
1374 1.2 bouyer {
1375 1.2 bouyer
1376 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1377 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
1378 1.31 bouyer DEBUG_FUNCS);
1379 1.2 bouyer
1380 1.31 bouyer /* Select drive. */
1381 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1382 1.31 bouyer WDSD_IBM | (drive << 4));
1383 1.2 bouyer
1384 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1385 1.31 bouyer }
1386 1.2 bouyer
1387 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1388 1.2 bouyer
1389 1.2 bouyer void
1390 1.31 bouyer wdc_exec_xfer(chp, xfer)
1391 1.31 bouyer struct channel_softc *chp;
1392 1.2 bouyer struct wdc_xfer *xfer;
1393 1.2 bouyer {
1394 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1395 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
1396 1.2 bouyer
1397 1.31 bouyer /* complete xfer setup */
1398 1.49 bouyer xfer->chp = chp;
1399 1.2 bouyer
1400 1.31 bouyer /*
1401 1.31 bouyer * If we are a polled command, and the list is not empty,
1402 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1403 1.31 bouyer * to complete, we're going to reboot soon anyway.
1404 1.31 bouyer */
1405 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1406 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
1407 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
1408 1.31 bouyer }
1409 1.2 bouyer /* insert at the end of command list */
1410 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
1411 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1412 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1413 1.45 drochner wdcstart(chp);
1414 1.31 bouyer }
1415 1.2 bouyer
1416 1.2 bouyer struct wdc_xfer *
1417 1.2 bouyer wdc_get_xfer(flags)
1418 1.2 bouyer int flags;
1419 1.2 bouyer {
1420 1.2 bouyer struct wdc_xfer *xfer;
1421 1.72 bouyer int s;
1422 1.2 bouyer
1423 1.72 bouyer s = splbio();
1424 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1425 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1426 1.72 bouyer splx(s);
1427 1.31 bouyer memset(xfer, 0, sizeof(struct wdc_xfer));
1428 1.2 bouyer return xfer;
1429 1.2 bouyer }
1430 1.2 bouyer
1431 1.2 bouyer void
1432 1.31 bouyer wdc_free_xfer(chp, xfer)
1433 1.31 bouyer struct channel_softc *chp;
1434 1.2 bouyer struct wdc_xfer *xfer;
1435 1.2 bouyer {
1436 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1437 1.2 bouyer int s;
1438 1.2 bouyer
1439 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1440 1.31 bouyer (*wdc->free_hw)(chp);
1441 1.2 bouyer s = splbio();
1442 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1443 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
1444 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1445 1.2 bouyer splx(s);
1446 1.75 enami }
1447 1.75 enami
1448 1.75 enami /*
1449 1.75 enami * Kill off all pending xfers for a channel_softc.
1450 1.75 enami *
1451 1.75 enami * Must be called at splbio().
1452 1.75 enami */
1453 1.75 enami void
1454 1.75 enami wdc_kill_pending(chp)
1455 1.75 enami struct channel_softc *chp;
1456 1.75 enami {
1457 1.75 enami struct wdc_xfer *xfer;
1458 1.75 enami
1459 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
1460 1.75 enami chp = xfer->chp;
1461 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1462 1.75 enami }
1463 1.2 bouyer }
1464 1.2 bouyer
1465 1.31 bouyer static void
1466 1.31 bouyer __wdcerror(chp, msg)
1467 1.31 bouyer struct channel_softc *chp;
1468 1.2 bouyer char *msg;
1469 1.2 bouyer {
1470 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1471 1.2 bouyer if (xfer == NULL)
1472 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
1473 1.31 bouyer msg);
1474 1.2 bouyer else
1475 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
1476 1.49 bouyer chp->channel, xfer->drive, msg);
1477 1.2 bouyer }
1478 1.2 bouyer
1479 1.2 bouyer /*
1480 1.2 bouyer * the bit bucket
1481 1.2 bouyer */
1482 1.2 bouyer void
1483 1.31 bouyer wdcbit_bucket(chp, size)
1484 1.31 bouyer struct channel_softc *chp;
1485 1.2 bouyer int size;
1486 1.2 bouyer {
1487 1.2 bouyer
1488 1.12 cgd for (; size >= 2; size -= 2)
1489 1.31 bouyer (void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
1490 1.12 cgd if (size)
1491 1.31 bouyer (void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
1492 1.44 thorpej }
1493 1.44 thorpej
1494 1.44 thorpej int
1495 1.44 thorpej wdc_addref(chp)
1496 1.44 thorpej struct channel_softc *chp;
1497 1.44 thorpej {
1498 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1499 1.44 thorpej struct scsipi_adapter *adapter = &wdc->sc_atapi_adapter;
1500 1.44 thorpej int s, error = 0;
1501 1.44 thorpej
1502 1.44 thorpej s = splbio();
1503 1.44 thorpej if (adapter->scsipi_refcnt++ == 0 &&
1504 1.44 thorpej adapter->scsipi_enable != NULL) {
1505 1.44 thorpej error = (*adapter->scsipi_enable)(wdc, 1);
1506 1.44 thorpej if (error)
1507 1.44 thorpej adapter->scsipi_refcnt--;
1508 1.44 thorpej }
1509 1.44 thorpej splx(s);
1510 1.44 thorpej return (error);
1511 1.44 thorpej }
1512 1.44 thorpej
1513 1.44 thorpej void
1514 1.44 thorpej wdc_delref(chp)
1515 1.44 thorpej struct channel_softc *chp;
1516 1.44 thorpej {
1517 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1518 1.44 thorpej struct scsipi_adapter *adapter = &wdc->sc_atapi_adapter;
1519 1.44 thorpej int s;
1520 1.44 thorpej
1521 1.44 thorpej s = splbio();
1522 1.44 thorpej if (adapter->scsipi_refcnt-- == 1 &&
1523 1.44 thorpej adapter->scsipi_enable != NULL)
1524 1.44 thorpej (void) (*adapter->scsipi_enable)(wdc, 0);
1525 1.44 thorpej splx(s);
1526 1.2 bouyer }
1527