wdc.c revision 1.88 1 1.88 mrg /* $NetBSD: wdc.c,v 1.88 2000/04/05 06:27:36 mrg Exp $ */
2 1.31 bouyer
3 1.31 bouyer
4 1.31 bouyer /*
5 1.31 bouyer * Copyright (c) 1998 Manuel Bouyer. All rights reserved.
6 1.31 bouyer *
7 1.31 bouyer * Redistribution and use in source and binary forms, with or without
8 1.31 bouyer * modification, are permitted provided that the following conditions
9 1.31 bouyer * are met:
10 1.31 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.31 bouyer * notice, this list of conditions and the following disclaimer.
12 1.31 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.31 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.31 bouyer * documentation and/or other materials provided with the distribution.
15 1.31 bouyer * 3. All advertising materials mentioning features or use of this software
16 1.31 bouyer * must display the following acknowledgement:
17 1.31 bouyer * This product includes software developed by Manuel Bouyer.
18 1.31 bouyer * 4. The name of the author may not be used to endorse or promote products
19 1.31 bouyer * derived from this software without specific prior written permission.
20 1.31 bouyer *
21 1.31 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
22 1.31 bouyer * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
23 1.31 bouyer * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
24 1.31 bouyer * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
25 1.31 bouyer * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
26 1.31 bouyer * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
27 1.31 bouyer * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
28 1.31 bouyer * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
29 1.31 bouyer * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
30 1.31 bouyer * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
31 1.31 bouyer */
32 1.2 bouyer
33 1.27 mycroft /*-
34 1.27 mycroft * Copyright (c) 1998 The NetBSD Foundation, Inc.
35 1.27 mycroft * All rights reserved.
36 1.2 bouyer *
37 1.27 mycroft * This code is derived from software contributed to The NetBSD Foundation
38 1.27 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
39 1.12 cgd *
40 1.2 bouyer * Redistribution and use in source and binary forms, with or without
41 1.2 bouyer * modification, are permitted provided that the following conditions
42 1.2 bouyer * are met:
43 1.2 bouyer * 1. Redistributions of source code must retain the above copyright
44 1.2 bouyer * notice, this list of conditions and the following disclaimer.
45 1.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
46 1.2 bouyer * notice, this list of conditions and the following disclaimer in the
47 1.2 bouyer * documentation and/or other materials provided with the distribution.
48 1.2 bouyer * 3. All advertising materials mentioning features or use of this software
49 1.2 bouyer * must display the following acknowledgement:
50 1.27 mycroft * This product includes software developed by the NetBSD
51 1.27 mycroft * Foundation, Inc. and its contributors.
52 1.27 mycroft * 4. Neither the name of The NetBSD Foundation nor the names of its
53 1.27 mycroft * contributors may be used to endorse or promote products derived
54 1.27 mycroft * from this software without specific prior written permission.
55 1.2 bouyer *
56 1.27 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
57 1.27 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
58 1.27 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
59 1.27 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
60 1.27 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
61 1.27 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
62 1.27 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
63 1.27 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
64 1.27 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
65 1.27 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
66 1.27 mycroft * POSSIBILITY OF SUCH DAMAGE.
67 1.2 bouyer */
68 1.2 bouyer
69 1.12 cgd /*
70 1.12 cgd * CODE UNTESTED IN THE CURRENT REVISION:
71 1.31 bouyer *
72 1.12 cgd */
73 1.12 cgd
74 1.59 hubertf #ifndef WDCDEBUG
75 1.31 bouyer #define WDCDEBUG
76 1.59 hubertf #endif /* WDCDEBUG */
77 1.31 bouyer
78 1.2 bouyer #include <sys/param.h>
79 1.2 bouyer #include <sys/systm.h>
80 1.2 bouyer #include <sys/kernel.h>
81 1.2 bouyer #include <sys/conf.h>
82 1.2 bouyer #include <sys/buf.h>
83 1.31 bouyer #include <sys/device.h>
84 1.2 bouyer #include <sys/malloc.h>
85 1.71 bouyer #include <sys/pool.h>
86 1.2 bouyer #include <sys/syslog.h>
87 1.2 bouyer #include <sys/proc.h>
88 1.2 bouyer
89 1.2 bouyer #include <vm/vm.h>
90 1.2 bouyer
91 1.2 bouyer #include <machine/intr.h>
92 1.2 bouyer #include <machine/bus.h>
93 1.2 bouyer
94 1.17 sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
95 1.31 bouyer #define bus_space_write_multi_stream_2 bus_space_write_multi_2
96 1.31 bouyer #define bus_space_write_multi_stream_4 bus_space_write_multi_4
97 1.31 bouyer #define bus_space_read_multi_stream_2 bus_space_read_multi_2
98 1.31 bouyer #define bus_space_read_multi_stream_4 bus_space_read_multi_4
99 1.17 sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
100 1.16 sakamoto
101 1.31 bouyer #include <dev/ata/atavar.h>
102 1.31 bouyer #include <dev/ata/atareg.h>
103 1.12 cgd #include <dev/ic/wdcreg.h>
104 1.12 cgd #include <dev/ic/wdcvar.h>
105 1.31 bouyer
106 1.2 bouyer #include "atapibus.h"
107 1.2 bouyer
108 1.31 bouyer #define WDCDELAY 100 /* 100 microseconds */
109 1.31 bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
110 1.2 bouyer #if 0
111 1.31 bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
112 1.2 bouyer #define WDCNDELAY_DEBUG 50
113 1.2 bouyer #endif
114 1.2 bouyer
115 1.71 bouyer struct pool wdc_xfer_pool;
116 1.2 bouyer
117 1.31 bouyer static void __wdcerror __P((struct channel_softc*, char *));
118 1.31 bouyer static int __wdcwait_reset __P((struct channel_softc *, int));
119 1.31 bouyer void __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
120 1.31 bouyer void __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
121 1.66 bouyer int __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
122 1.31 bouyer int wdprint __P((void *, const char *));
123 1.31 bouyer
124 1.31 bouyer
125 1.31 bouyer #define DEBUG_INTR 0x01
126 1.31 bouyer #define DEBUG_XFERS 0x02
127 1.31 bouyer #define DEBUG_STATUS 0x04
128 1.31 bouyer #define DEBUG_FUNCS 0x08
129 1.31 bouyer #define DEBUG_PROBE 0x10
130 1.74 enami #define DEBUG_DETACH 0x20
131 1.87 bouyer #define DEBUG_DELAY 0x40
132 1.31 bouyer #ifdef WDCDEBUG
133 1.32 bouyer int wdcdebug_mask = 0;
134 1.31 bouyer int wdc_nxfer = 0;
135 1.31 bouyer #define WDCDEBUG_PRINT(args, level) if (wdcdebug_mask & (level)) printf args
136 1.2 bouyer #else
137 1.31 bouyer #define WDCDEBUG_PRINT(args, level)
138 1.2 bouyer #endif
139 1.2 bouyer
140 1.31 bouyer int
141 1.31 bouyer wdprint(aux, pnp)
142 1.31 bouyer void *aux;
143 1.31 bouyer const char *pnp;
144 1.31 bouyer {
145 1.31 bouyer struct ata_atapi_attach *aa_link = aux;
146 1.31 bouyer if (pnp)
147 1.31 bouyer printf("drive at %s", pnp);
148 1.31 bouyer printf(" channel %d drive %d", aa_link->aa_channel,
149 1.31 bouyer aa_link->aa_drv_data->drive);
150 1.31 bouyer return (UNCONF);
151 1.31 bouyer }
152 1.2 bouyer
153 1.31 bouyer int
154 1.31 bouyer atapi_print(aux, pnp)
155 1.31 bouyer void *aux;
156 1.31 bouyer const char *pnp;
157 1.31 bouyer {
158 1.31 bouyer struct ata_atapi_attach *aa_link = aux;
159 1.31 bouyer if (pnp)
160 1.31 bouyer printf("atapibus at %s", pnp);
161 1.31 bouyer printf(" channel %d", aa_link->aa_channel);
162 1.31 bouyer return (UNCONF);
163 1.31 bouyer }
164 1.31 bouyer
165 1.31 bouyer /* Test to see controller with at last one attached drive is there.
166 1.31 bouyer * Returns a bit for each possible drive found (0x01 for drive 0,
167 1.31 bouyer * 0x02 for drive 1).
168 1.31 bouyer * Logic:
169 1.31 bouyer * - If a status register is at 0xff, assume there is no drive here
170 1.31 bouyer * (ISA has pull-up resistors). If no drive at all -> return.
171 1.31 bouyer * - reset the controller, wait for it to complete (may take up to 31s !).
172 1.31 bouyer * If timeout -> return.
173 1.31 bouyer * - test ATA/ATAPI signatures. If at last one drive found -> return.
174 1.31 bouyer * - try an ATA command on the master.
175 1.12 cgd */
176 1.31 bouyer
177 1.2 bouyer int
178 1.31 bouyer wdcprobe(chp)
179 1.31 bouyer struct channel_softc *chp;
180 1.12 cgd {
181 1.31 bouyer u_int8_t st0, st1, sc, sn, cl, ch;
182 1.31 bouyer u_int8_t ret_value = 0x03;
183 1.31 bouyer u_int8_t drive;
184 1.31 bouyer
185 1.31 bouyer /*
186 1.31 bouyer * Sanity check to see if the wdc channel responds at all.
187 1.31 bouyer */
188 1.31 bouyer
189 1.43 kenh if (chp->wdc == NULL ||
190 1.43 kenh (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
191 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
192 1.43 kenh WDSD_IBM);
193 1.65 bouyer delay(10);
194 1.43 kenh st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
195 1.43 kenh bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
196 1.43 kenh WDSD_IBM | 0x10);
197 1.65 bouyer delay(10);
198 1.43 kenh st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
199 1.43 kenh
200 1.43 kenh WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
201 1.43 kenh chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
202 1.43 kenh chp->channel, st0, st1), DEBUG_PROBE);
203 1.43 kenh
204 1.43 kenh if (st0 == 0xff)
205 1.43 kenh ret_value &= ~0x01;
206 1.43 kenh if (st1 == 0xff)
207 1.43 kenh ret_value &= ~0x02;
208 1.43 kenh if (ret_value == 0)
209 1.43 kenh return 0;
210 1.43 kenh }
211 1.42 thorpej
212 1.31 bouyer /* assert SRST, wait for reset to complete */
213 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
214 1.31 bouyer WDSD_IBM);
215 1.65 bouyer delay(10);
216 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
217 1.31 bouyer WDCTL_RST | WDCTL_IDS);
218 1.31 bouyer DELAY(1000);
219 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
220 1.31 bouyer WDCTL_IDS);
221 1.31 bouyer delay(1000);
222 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
223 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
224 1.65 bouyer delay(10);
225 1.31 bouyer
226 1.31 bouyer ret_value = __wdcwait_reset(chp, ret_value);
227 1.31 bouyer WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
228 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
229 1.31 bouyer ret_value), DEBUG_PROBE);
230 1.26 drochner
231 1.31 bouyer /* if reset failed, there's nothing here */
232 1.31 bouyer if (ret_value == 0)
233 1.31 bouyer return 0;
234 1.2 bouyer
235 1.31 bouyer /*
236 1.31 bouyer * Test presence of drives. First test register signatures looking for
237 1.67 bouyer * ATAPI devices. If it's not an ATAPI and reset said there may be
238 1.67 bouyer * something here assume it's ATA or OLD. Ghost will be killed later in
239 1.67 bouyer * attach routine.
240 1.31 bouyer */
241 1.31 bouyer for (drive = 0; drive < 2; drive++) {
242 1.31 bouyer if ((ret_value & (0x01 << drive)) == 0)
243 1.31 bouyer continue;
244 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
245 1.31 bouyer WDSD_IBM | (drive << 4));
246 1.65 bouyer delay(10);
247 1.31 bouyer /* Save registers contents */
248 1.31 bouyer sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
249 1.31 bouyer sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
250 1.31 bouyer cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
251 1.31 bouyer ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
252 1.31 bouyer
253 1.31 bouyer WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
254 1.31 bouyer "cl=0x%x ch=0x%x\n",
255 1.31 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
256 1.31 bouyer chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
257 1.57 bouyer /*
258 1.57 bouyer * sc is supposted to be 0x1 for ATAPI but at last one drive
259 1.67 bouyer * set it to 0x0 - or maybe it's the controller.
260 1.57 bouyer */
261 1.57 bouyer if ((sc == 0x00 || sc == 0x01) && sn == 0x01 &&
262 1.57 bouyer cl == 0x14 && ch == 0xeb) {
263 1.31 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
264 1.67 bouyer } else {
265 1.62 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
266 1.67 bouyer if (chp->wdc == NULL ||
267 1.67 bouyer (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
268 1.67 bouyer chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
269 1.2 bouyer }
270 1.7 bouyer }
271 1.31 bouyer return (ret_value);
272 1.31 bouyer }
273 1.31 bouyer
274 1.31 bouyer void
275 1.31 bouyer wdcattach(chp)
276 1.31 bouyer struct channel_softc *chp;
277 1.31 bouyer {
278 1.44 thorpej int channel_flags, ctrl_flags, i, error;
279 1.31 bouyer struct ata_atapi_attach aa_link;
280 1.62 bouyer struct ataparams params;
281 1.62 bouyer static int inited = 0;
282 1.31 bouyer
283 1.81 thorpej callout_init(&chp->ch_callout);
284 1.81 thorpej
285 1.44 thorpej if ((error = wdc_addref(chp)) != 0) {
286 1.44 thorpej printf("%s: unable to enable controller\n",
287 1.44 thorpej chp->wdc->sc_dev.dv_xname);
288 1.44 thorpej return;
289 1.44 thorpej }
290 1.44 thorpej
291 1.74 enami if (wdcprobe(chp) == 0)
292 1.44 thorpej /* If no drives, abort attach here. */
293 1.74 enami goto out;
294 1.31 bouyer
295 1.71 bouyer /* initialise global data */
296 1.62 bouyer if (inited == 0) {
297 1.71 bouyer /* Initialize the wdc_xfer pool. */
298 1.71 bouyer pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
299 1.71 bouyer 0, 0, "wdcspl", 0, NULL, NULL, M_DEVBUF);
300 1.62 bouyer inited++;
301 1.62 bouyer }
302 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
303 1.62 bouyer
304 1.62 bouyer for (i = 0; i < 2; i++) {
305 1.62 bouyer chp->ch_drive[i].chnl_softc = chp;
306 1.62 bouyer chp->ch_drive[i].drive = i;
307 1.78 bouyer /*
308 1.78 bouyer * Init error counter so that an error withing the first xfers
309 1.78 bouyer * will trigger a downgrade
310 1.78 bouyer */
311 1.78 bouyer chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
312 1.78 bouyer
313 1.62 bouyer /* If controller can't do 16bit flag the drives as 32bit */
314 1.62 bouyer if ((chp->wdc->cap &
315 1.62 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
316 1.62 bouyer WDC_CAPABILITY_DATA32)
317 1.62 bouyer chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
318 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
319 1.67 bouyer continue;
320 1.62 bouyer
321 1.79 bouyer /*
322 1.79 bouyer * Wait a bit, some devices are weird just after a reset.
323 1.79 bouyer * Then issue a IDENTIFY command, to try to detect slave ghost
324 1.79 bouyer */
325 1.86 bouyer delay(100);
326 1.77 bouyer error = ata_get_params(&chp->ch_drive[i], AT_POLL, ¶ms);
327 1.86 bouyer if (error != CMD_OK) {
328 1.86 bouyer delay(1000000);
329 1.86 bouyer error = ata_get_params(&chp->ch_drive[i], AT_POLL,
330 1.86 bouyer ¶ms);
331 1.86 bouyer }
332 1.77 bouyer if (error == CMD_OK) {
333 1.67 bouyer /* If IDENTIFY succeded, this is not an OLD ctrl */
334 1.67 bouyer chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
335 1.67 bouyer chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
336 1.67 bouyer } else {
337 1.62 bouyer chp->ch_drive[i].drive_flags &=
338 1.62 bouyer ~(DRIVE_ATA | DRIVE_ATAPI);
339 1.77 bouyer WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
340 1.67 bouyer chp->wdc->sc_dev.dv_xname,
341 1.77 bouyer chp->channel, i, error), DEBUG_PROBE);
342 1.67 bouyer if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
343 1.67 bouyer continue;
344 1.68 bouyer /*
345 1.68 bouyer * Pre-ATA drive ?
346 1.68 bouyer * Test registers writability (Error register not
347 1.68 bouyer * writable, but cyllo is), then try an ATA command.
348 1.68 bouyer */
349 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
350 1.68 bouyer WDSD_IBM | (i << 4));
351 1.68 bouyer delay(10);
352 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
353 1.68 bouyer wd_error, 0x58);
354 1.68 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
355 1.68 bouyer wd_cyl_lo, 0xa5);
356 1.68 bouyer if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
357 1.68 bouyer wd_error == 0x58) ||
358 1.68 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
359 1.68 bouyer wd_cyl_lo) != 0xa5) {
360 1.68 bouyer WDCDEBUG_PRINT(("%s:%d:%d: register "
361 1.68 bouyer "writability failed\n",
362 1.68 bouyer chp->wdc->sc_dev.dv_xname,
363 1.68 bouyer chp->channel, i), DEBUG_PROBE);
364 1.68 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
365 1.68 bouyer }
366 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
367 1.67 bouyer WDSD_IBM | (i << 4));
368 1.67 bouyer delay(100);
369 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
370 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
371 1.67 bouyer chp->wdc->sc_dev.dv_xname,
372 1.67 bouyer chp->channel, i), DEBUG_PROBE);
373 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
374 1.67 bouyer continue;
375 1.67 bouyer }
376 1.67 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
377 1.67 bouyer wd_command, WDCC_RECAL);
378 1.67 bouyer if (wait_for_ready(chp, 10000) != 0) {
379 1.67 bouyer WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
380 1.67 bouyer chp->wdc->sc_dev.dv_xname,
381 1.67 bouyer chp->channel, i), DEBUG_PROBE);
382 1.67 bouyer chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
383 1.67 bouyer }
384 1.62 bouyer }
385 1.62 bouyer }
386 1.31 bouyer ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
387 1.31 bouyer channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
388 1.31 bouyer
389 1.31 bouyer WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
390 1.31 bouyer chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
391 1.31 bouyer DEBUG_PROBE);
392 1.12 cgd
393 1.67 bouyer /* If no drives, abort here */
394 1.67 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
395 1.67 bouyer (chp->ch_drive[1].drive_flags & DRIVE) == 0)
396 1.74 enami goto out;
397 1.67 bouyer
398 1.12 cgd /*
399 1.31 bouyer * Attach an ATAPI bus, if needed.
400 1.12 cgd */
401 1.31 bouyer if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
402 1.31 bouyer (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
403 1.31 bouyer #if NATAPIBUS > 0
404 1.31 bouyer wdc_atapibus_attach(chp);
405 1.31 bouyer #else
406 1.31 bouyer /*
407 1.31 bouyer * Fills in a fake aa_link and call config_found, so that
408 1.31 bouyer * the config machinery will print
409 1.31 bouyer * "atapibus at xxx not configured"
410 1.31 bouyer */
411 1.31 bouyer memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
412 1.31 bouyer aa_link.aa_type = T_ATAPI;
413 1.31 bouyer aa_link.aa_channel = chp->channel;
414 1.31 bouyer aa_link.aa_openings = 1;
415 1.31 bouyer aa_link.aa_drv_data = 0;
416 1.31 bouyer aa_link.aa_bus_private = NULL;
417 1.74 enami chp->atapibus = config_found(&chp->wdc->sc_dev,
418 1.74 enami (void *)&aa_link, atapi_print);
419 1.31 bouyer #endif
420 1.31 bouyer }
421 1.31 bouyer
422 1.31 bouyer for (i = 0; i < 2; i++) {
423 1.67 bouyer if ((chp->ch_drive[i].drive_flags &
424 1.67 bouyer (DRIVE_ATA | DRIVE_OLD)) == 0) {
425 1.31 bouyer continue;
426 1.31 bouyer }
427 1.31 bouyer memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
428 1.31 bouyer aa_link.aa_type = T_ATA;
429 1.31 bouyer aa_link.aa_channel = chp->channel;
430 1.31 bouyer aa_link.aa_openings = 1;
431 1.31 bouyer aa_link.aa_drv_data = &chp->ch_drive[i];
432 1.31 bouyer if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
433 1.31 bouyer wdc_probe_caps(&chp->ch_drive[i]);
434 1.32 bouyer }
435 1.32 bouyer
436 1.32 bouyer /*
437 1.32 bouyer * reset drive_flags for unnatached devices, reset state for attached
438 1.32 bouyer * ones
439 1.32 bouyer */
440 1.32 bouyer for (i = 0; i < 2; i++) {
441 1.32 bouyer if (chp->ch_drive[i].drv_softc == NULL)
442 1.32 bouyer chp->ch_drive[i].drive_flags = 0;
443 1.32 bouyer else
444 1.32 bouyer chp->ch_drive[i].state = 0;
445 1.2 bouyer }
446 1.12 cgd
447 1.12 cgd /*
448 1.31 bouyer * Reset channel. The probe, with some combinations of ATA/ATAPI
449 1.31 bouyer * devices keep it in a mostly working, but strange state (with busy
450 1.31 bouyer * led on)
451 1.12 cgd */
452 1.31 bouyer if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
453 1.31 bouyer wdcreset(chp, VERBOSE);
454 1.31 bouyer /*
455 1.31 bouyer * Read status registers to avoid spurious interrupts.
456 1.31 bouyer */
457 1.31 bouyer for (i = 1; i >= 0; i--) {
458 1.31 bouyer if (chp->ch_drive[i].drive_flags & DRIVE) {
459 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
460 1.31 bouyer wd_sdh, WDSD_IBM | (i << 4));
461 1.31 bouyer if (wait_for_unbusy(chp, 10000) < 0)
462 1.31 bouyer printf("%s:%d:%d: device busy\n",
463 1.31 bouyer chp->wdc->sc_dev.dv_xname,
464 1.31 bouyer chp->channel, i);
465 1.31 bouyer }
466 1.31 bouyer }
467 1.31 bouyer }
468 1.74 enami
469 1.74 enami out:
470 1.44 thorpej wdc_delref(chp);
471 1.74 enami }
472 1.74 enami
473 1.74 enami /*
474 1.74 enami * Call activate routine of underlying devices.
475 1.74 enami */
476 1.74 enami int
477 1.74 enami wdcactivate(self, act)
478 1.74 enami struct device *self;
479 1.74 enami enum devact act;
480 1.74 enami {
481 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
482 1.74 enami struct channel_softc *chp;
483 1.88 mrg struct device *sc = 0;
484 1.74 enami int s, i, j, error = 0;
485 1.74 enami
486 1.74 enami s = splbio();
487 1.74 enami switch (act) {
488 1.74 enami case DVACT_ACTIVATE:
489 1.74 enami error = EOPNOTSUPP;
490 1.74 enami break;
491 1.74 enami
492 1.74 enami case DVACT_DEACTIVATE:
493 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
494 1.74 enami chp = wdc->channels[i];
495 1.74 enami
496 1.74 enami /*
497 1.74 enami * We might call deactivate routine for
498 1.74 enami * the children of atapibus twice (once via
499 1.74 enami * atapibus, once directly), but since
500 1.74 enami * config_deactivate maintains DVF_ACTIVE flag,
501 1.74 enami * it's safe.
502 1.74 enami */
503 1.74 enami sc = chp->atapibus;
504 1.74 enami if (sc != NULL) {
505 1.74 enami error = config_deactivate(sc);
506 1.74 enami if (error != 0)
507 1.74 enami goto out;
508 1.74 enami }
509 1.74 enami
510 1.74 enami for (j = 0; j < 2; j++) {
511 1.74 enami sc = chp->ch_drive[j].drv_softc;
512 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s:"
513 1.74 enami " deactivating %s\n", wdc->sc_dev.dv_xname,
514 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
515 1.74 enami DEBUG_DETACH);
516 1.74 enami if (sc != NULL) {
517 1.74 enami error = config_deactivate(sc);
518 1.74 enami if (error != 0)
519 1.74 enami goto out;
520 1.74 enami }
521 1.74 enami }
522 1.74 enami }
523 1.74 enami break;
524 1.74 enami }
525 1.74 enami
526 1.74 enami out:
527 1.74 enami splx(s);
528 1.74 enami
529 1.74 enami #ifdef WDCDEBUG
530 1.88 mrg if (sc && error != 0)
531 1.74 enami WDCDEBUG_PRINT(("wdcactivate: %s: error %d deactivating %s\n",
532 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
533 1.74 enami #endif
534 1.74 enami return (error);
535 1.74 enami }
536 1.74 enami
537 1.74 enami int
538 1.74 enami wdcdetach(self, flags)
539 1.74 enami struct device *self;
540 1.74 enami int flags;
541 1.74 enami {
542 1.74 enami struct wdc_softc *wdc = (struct wdc_softc *)self;
543 1.74 enami struct channel_softc *chp;
544 1.88 mrg struct device *sc = 0;
545 1.74 enami int i, j, error = 0;
546 1.74 enami
547 1.74 enami for (i = 0; i < wdc->nchannels; i++) {
548 1.74 enami chp = wdc->channels[i];
549 1.74 enami
550 1.74 enami /*
551 1.74 enami * Detach atapibus and its children.
552 1.74 enami */
553 1.74 enami sc = chp->atapibus;
554 1.74 enami if (sc != NULL) {
555 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
556 1.74 enami wdc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
557 1.74 enami error = config_detach(sc, flags);
558 1.74 enami if (error != 0)
559 1.74 enami goto out;
560 1.74 enami }
561 1.74 enami
562 1.74 enami /*
563 1.74 enami * Detach our other children.
564 1.74 enami */
565 1.74 enami for (j = 0; j < 2; j++) {
566 1.74 enami sc = chp->ch_drive[j].drv_softc;
567 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
568 1.74 enami wdc->sc_dev.dv_xname,
569 1.74 enami sc == NULL ? "nodrv" : sc->dv_xname),
570 1.74 enami DEBUG_DETACH);
571 1.74 enami if (sc != NULL) {
572 1.74 enami error = config_detach(sc, flags);
573 1.74 enami if (error != 0)
574 1.74 enami goto out;
575 1.74 enami }
576 1.74 enami }
577 1.75 enami
578 1.75 enami wdc_kill_pending(chp);
579 1.74 enami }
580 1.74 enami
581 1.74 enami out:
582 1.74 enami #ifdef WDCDEBUG
583 1.88 mrg if (sc && error != 0)
584 1.74 enami WDCDEBUG_PRINT(("wdcdetach: %s: error %d detaching %s\n",
585 1.74 enami wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
586 1.74 enami #endif
587 1.74 enami return (error);
588 1.31 bouyer }
589 1.31 bouyer
590 1.31 bouyer /*
591 1.31 bouyer * Start I/O on a controller, for the given channel.
592 1.31 bouyer * The first xfer may be not for our channel if the channel queues
593 1.31 bouyer * are shared.
594 1.31 bouyer */
595 1.31 bouyer void
596 1.45 drochner wdcstart(chp)
597 1.45 drochner struct channel_softc *chp;
598 1.31 bouyer {
599 1.31 bouyer struct wdc_xfer *xfer;
600 1.38 bouyer
601 1.38 bouyer #ifdef WDC_DIAGNOSTIC
602 1.38 bouyer int spl1, spl2;
603 1.38 bouyer
604 1.38 bouyer spl1 = splbio();
605 1.38 bouyer spl2 = splbio();
606 1.38 bouyer if (spl2 != spl1) {
607 1.38 bouyer printf("wdcstart: not at splbio()\n");
608 1.38 bouyer panic("wdcstart");
609 1.38 bouyer }
610 1.38 bouyer splx(spl2);
611 1.38 bouyer splx(spl1);
612 1.38 bouyer #endif /* WDC_DIAGNOSTIC */
613 1.12 cgd
614 1.31 bouyer /* is there a xfer ? */
615 1.45 drochner if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
616 1.31 bouyer return;
617 1.47 bouyer
618 1.47 bouyer /* adjust chp, in case we have a shared queue */
619 1.49 bouyer chp = xfer->chp;
620 1.47 bouyer
621 1.31 bouyer if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
622 1.31 bouyer return; /* channel aleady active */
623 1.31 bouyer }
624 1.31 bouyer #ifdef DIAGNOSTIC
625 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
626 1.31 bouyer panic("wdcstart: channel waiting for irq\n");
627 1.31 bouyer #endif
628 1.45 drochner if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
629 1.45 drochner if (!(*chp->wdc->claim_hw)(chp, 0))
630 1.31 bouyer return;
631 1.12 cgd
632 1.31 bouyer WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
633 1.49 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
634 1.31 bouyer chp->ch_flags |= WDCF_ACTIVE;
635 1.37 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
636 1.37 bouyer chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
637 1.37 bouyer chp->ch_drive[xfer->drive].state = 0;
638 1.37 bouyer }
639 1.31 bouyer xfer->c_start(chp, xfer);
640 1.31 bouyer }
641 1.2 bouyer
642 1.31 bouyer /* restart an interrupted I/O */
643 1.31 bouyer void
644 1.31 bouyer wdcrestart(v)
645 1.31 bouyer void *v;
646 1.31 bouyer {
647 1.31 bouyer struct channel_softc *chp = v;
648 1.31 bouyer int s;
649 1.2 bouyer
650 1.31 bouyer s = splbio();
651 1.45 drochner wdcstart(chp);
652 1.31 bouyer splx(s);
653 1.2 bouyer }
654 1.31 bouyer
655 1.2 bouyer
656 1.31 bouyer /*
657 1.31 bouyer * Interrupt routine for the controller. Acknowledge the interrupt, check for
658 1.31 bouyer * errors on the current operation, mark it done if necessary, and start the
659 1.31 bouyer * next request. Also check for a partially done transfer, and continue with
660 1.31 bouyer * the next chunk if so.
661 1.31 bouyer */
662 1.12 cgd int
663 1.31 bouyer wdcintr(arg)
664 1.31 bouyer void *arg;
665 1.12 cgd {
666 1.31 bouyer struct channel_softc *chp = arg;
667 1.31 bouyer struct wdc_xfer *xfer;
668 1.76 bouyer int ret;
669 1.12 cgd
670 1.80 enami if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
671 1.80 enami WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
672 1.80 enami DEBUG_INTR);
673 1.80 enami return (0);
674 1.80 enami }
675 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
676 1.31 bouyer WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
677 1.80 enami return (0);
678 1.31 bouyer }
679 1.12 cgd
680 1.31 bouyer WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
681 1.84 bouyer xfer = chp->ch_queue->sc_xfer.tqh_first;
682 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
683 1.84 bouyer chp->wdc->dma_status =
684 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
685 1.84 bouyer xfer->drive, 0);
686 1.84 bouyer if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
687 1.84 bouyer /* IRQ not for us, not detected by DMA engine */
688 1.84 bouyer return 0;
689 1.84 bouyer }
690 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
691 1.84 bouyer }
692 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
693 1.76 bouyer ret = xfer->c_intr(chp, xfer, 1);
694 1.76 bouyer if (ret == 0) /* irq was not for us, still waiting for irq */
695 1.76 bouyer chp->ch_flags |= WDCF_IRQ_WAIT;
696 1.76 bouyer return (ret);
697 1.12 cgd }
698 1.12 cgd
699 1.31 bouyer /* Put all disk in RESET state */
700 1.31 bouyer void wdc_reset_channel(drvp)
701 1.31 bouyer struct ata_drive_datas *drvp;
702 1.2 bouyer {
703 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
704 1.2 bouyer int drive;
705 1.34 bouyer WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
706 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
707 1.34 bouyer DEBUG_FUNCS);
708 1.31 bouyer (void) wdcreset(chp, VERBOSE);
709 1.31 bouyer for (drive = 0; drive < 2; drive++) {
710 1.31 bouyer chp->ch_drive[drive].state = 0;
711 1.12 cgd }
712 1.31 bouyer }
713 1.12 cgd
714 1.31 bouyer int
715 1.31 bouyer wdcreset(chp, verb)
716 1.31 bouyer struct channel_softc *chp;
717 1.31 bouyer int verb;
718 1.31 bouyer {
719 1.31 bouyer int drv_mask1, drv_mask2;
720 1.2 bouyer
721 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
722 1.31 bouyer WDSD_IBM); /* master */
723 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
724 1.31 bouyer WDCTL_RST | WDCTL_IDS);
725 1.31 bouyer delay(1000);
726 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
727 1.31 bouyer WDCTL_IDS);
728 1.31 bouyer delay(1000);
729 1.31 bouyer (void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
730 1.31 bouyer bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
731 1.31 bouyer WDCTL_4BIT);
732 1.2 bouyer
733 1.31 bouyer drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
734 1.31 bouyer drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
735 1.31 bouyer drv_mask2 = __wdcwait_reset(chp, drv_mask1);
736 1.31 bouyer if (verb && drv_mask2 != drv_mask1) {
737 1.31 bouyer printf("%s channel %d: reset failed for",
738 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel);
739 1.31 bouyer if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
740 1.31 bouyer printf(" drive 0");
741 1.31 bouyer if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
742 1.31 bouyer printf(" drive 1");
743 1.31 bouyer printf("\n");
744 1.31 bouyer }
745 1.31 bouyer return (drv_mask1 != drv_mask2) ? 1 : 0;
746 1.31 bouyer }
747 1.31 bouyer
748 1.31 bouyer static int
749 1.31 bouyer __wdcwait_reset(chp, drv_mask)
750 1.31 bouyer struct channel_softc *chp;
751 1.31 bouyer int drv_mask;
752 1.31 bouyer {
753 1.31 bouyer int timeout;
754 1.31 bouyer u_int8_t st0, st1;
755 1.70 bouyer #ifdef WDCDEBUG
756 1.70 bouyer u_int8_t sc0, sn0, cl0, ch0;
757 1.70 bouyer u_int8_t sc1, sn1, cl1, ch1;
758 1.70 bouyer #endif
759 1.31 bouyer /* wait for BSY to deassert */
760 1.31 bouyer for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
761 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
762 1.31 bouyer WDSD_IBM); /* master */
763 1.65 bouyer delay(10);
764 1.31 bouyer st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
765 1.70 bouyer #ifdef WDCDEBUG
766 1.70 bouyer sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
767 1.70 bouyer sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
768 1.70 bouyer cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
769 1.70 bouyer ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
770 1.70 bouyer #endif
771 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
772 1.31 bouyer WDSD_IBM | 0x10); /* slave */
773 1.65 bouyer delay(10);
774 1.31 bouyer st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
775 1.70 bouyer #ifdef WDCDEBUG
776 1.70 bouyer sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
777 1.70 bouyer sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
778 1.70 bouyer cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
779 1.70 bouyer ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
780 1.70 bouyer #endif
781 1.31 bouyer
782 1.31 bouyer if ((drv_mask & 0x01) == 0) {
783 1.31 bouyer /* no master */
784 1.31 bouyer if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
785 1.31 bouyer /* No master, slave is ready, it's done */
786 1.65 bouyer goto end;
787 1.31 bouyer }
788 1.31 bouyer } else if ((drv_mask & 0x02) == 0) {
789 1.31 bouyer /* no slave */
790 1.31 bouyer if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
791 1.31 bouyer /* No slave, master is ready, it's done */
792 1.65 bouyer goto end;
793 1.31 bouyer }
794 1.2 bouyer } else {
795 1.31 bouyer /* Wait for both master and slave to be ready */
796 1.31 bouyer if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
797 1.65 bouyer goto end;
798 1.2 bouyer }
799 1.2 bouyer }
800 1.31 bouyer delay(WDCDELAY);
801 1.2 bouyer }
802 1.31 bouyer /* Reset timed out. Maybe it's because drv_mask was not rigth */
803 1.31 bouyer if (st0 & WDCS_BSY)
804 1.31 bouyer drv_mask &= ~0x01;
805 1.31 bouyer if (st1 & WDCS_BSY)
806 1.31 bouyer drv_mask &= ~0x02;
807 1.65 bouyer end:
808 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
809 1.70 bouyer "cl=0x%x ch=0x%x\n",
810 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
811 1.70 bouyer chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
812 1.70 bouyer WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
813 1.70 bouyer "cl=0x%x ch=0x%x\n",
814 1.70 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
815 1.70 bouyer chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
816 1.70 bouyer
817 1.65 bouyer WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x, st1=0x%x\n",
818 1.65 bouyer chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
819 1.65 bouyer st0, st1), DEBUG_PROBE);
820 1.65 bouyer
821 1.31 bouyer return drv_mask;
822 1.2 bouyer }
823 1.2 bouyer
824 1.2 bouyer /*
825 1.31 bouyer * Wait for a drive to be !BSY, and have mask in its status register.
826 1.31 bouyer * return -1 for a timeout after "timeout" ms.
827 1.2 bouyer */
828 1.31 bouyer int
829 1.31 bouyer wdcwait(chp, mask, bits, timeout)
830 1.31 bouyer struct channel_softc *chp;
831 1.31 bouyer int mask, bits, timeout;
832 1.2 bouyer {
833 1.31 bouyer u_char status;
834 1.31 bouyer int time = 0;
835 1.31 bouyer #ifdef WDCNDELAY_DEBUG
836 1.31 bouyer extern int cold;
837 1.31 bouyer #endif
838 1.60 abs
839 1.60 abs WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
840 1.60 abs :"none", chp->channel), DEBUG_STATUS);
841 1.31 bouyer chp->ch_error = 0;
842 1.31 bouyer
843 1.31 bouyer timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
844 1.2 bouyer
845 1.31 bouyer for (;;) {
846 1.31 bouyer chp->ch_status = status =
847 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
848 1.31 bouyer if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
849 1.31 bouyer break;
850 1.31 bouyer if (++time > timeout) {
851 1.87 bouyer WDCDEBUG_PRINT(("wdcwait: timeout (time=%d), "
852 1.87 bouyer "status %x error %x (mask 0x%x bits 0x%x)\n",
853 1.87 bouyer time, status,
854 1.31 bouyer bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
855 1.77 bouyer wd_error), mask, bits),
856 1.87 bouyer DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
857 1.31 bouyer return -1;
858 1.31 bouyer }
859 1.31 bouyer delay(WDCDELAY);
860 1.2 bouyer }
861 1.87 bouyer #ifdef WDCDEBUG
862 1.87 bouyer if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
863 1.87 bouyer printf("wdcwait: did busy-wait, time=%d\n", time);
864 1.87 bouyer #endif
865 1.31 bouyer if (status & WDCS_ERR)
866 1.31 bouyer chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
867 1.31 bouyer wd_error);
868 1.31 bouyer #ifdef WDCNDELAY_DEBUG
869 1.31 bouyer /* After autoconfig, there should be no long delays. */
870 1.31 bouyer if (!cold && time > WDCNDELAY_DEBUG) {
871 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
872 1.31 bouyer if (xfer == NULL)
873 1.31 bouyer printf("%s channel %d: warning: busy-wait took %dus\n",
874 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
875 1.31 bouyer WDCDELAY * time);
876 1.31 bouyer else
877 1.31 bouyer printf("%s:%d:%d: warning: busy-wait took %dus\n",
878 1.49 bouyer chp->wdc->sc_dev.dv_xname, chp->channel,
879 1.31 bouyer xfer->drive,
880 1.31 bouyer WDCDELAY * time);
881 1.2 bouyer }
882 1.2 bouyer #endif
883 1.31 bouyer return 0;
884 1.2 bouyer }
885 1.2 bouyer
886 1.84 bouyer /*
887 1.84 bouyer * Busy-wait for DMA to complete
888 1.84 bouyer */
889 1.84 bouyer int
890 1.84 bouyer wdc_dmawait(chp, xfer, timeout)
891 1.84 bouyer struct channel_softc *chp;
892 1.84 bouyer struct wdc_xfer *xfer;
893 1.84 bouyer int timeout;
894 1.84 bouyer {
895 1.84 bouyer int time;
896 1.84 bouyer for (time = 0; time < timeout * 1000 / WDCDELAY; time++) {
897 1.84 bouyer chp->wdc->dma_status =
898 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
899 1.84 bouyer chp->channel, xfer->drive, 0);
900 1.84 bouyer if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
901 1.84 bouyer return 0;
902 1.84 bouyer delay(WDCDELAY);
903 1.84 bouyer }
904 1.84 bouyer /* timeout, force a DMA halt */
905 1.84 bouyer chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
906 1.84 bouyer chp->channel, xfer->drive, 1);
907 1.84 bouyer return 1;
908 1.84 bouyer }
909 1.84 bouyer
910 1.31 bouyer void
911 1.31 bouyer wdctimeout(arg)
912 1.31 bouyer void *arg;
913 1.2 bouyer {
914 1.31 bouyer struct channel_softc *chp = (struct channel_softc *)arg;
915 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
916 1.31 bouyer int s;
917 1.2 bouyer
918 1.31 bouyer WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
919 1.31 bouyer
920 1.31 bouyer s = splbio();
921 1.31 bouyer if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
922 1.31 bouyer __wdcerror(chp, "lost interrupt");
923 1.88 mrg printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
924 1.88 mrg (xfer->c_flags & C_ATAPI) ? "atapi" : "ata",
925 1.88 mrg xfer->c_bcount,
926 1.88 mrg xfer->c_skip);
927 1.84 bouyer if (chp->ch_flags & WDCF_DMA_WAIT) {
928 1.84 bouyer chp->wdc->dma_status =
929 1.84 bouyer (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
930 1.84 bouyer chp->channel, xfer->drive, 1);
931 1.84 bouyer chp->ch_flags &= ~WDCF_DMA_WAIT;
932 1.84 bouyer }
933 1.31 bouyer /*
934 1.31 bouyer * Call the interrupt routine. If we just missed and interrupt,
935 1.31 bouyer * it will do what's needed. Else, it will take the needed
936 1.31 bouyer * action (reset the device).
937 1.70 bouyer * Before that we need to reinstall the timeout callback,
938 1.70 bouyer * in case it will miss another irq while in this transfer
939 1.70 bouyer * We arbitray chose it to be 1s
940 1.31 bouyer */
941 1.81 thorpej callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
942 1.31 bouyer xfer->c_flags |= C_TIMEOU;
943 1.31 bouyer chp->ch_flags &= ~WDCF_IRQ_WAIT;
944 1.66 bouyer xfer->c_intr(chp, xfer, 1);
945 1.31 bouyer } else
946 1.31 bouyer __wdcerror(chp, "missing untimeout");
947 1.31 bouyer splx(s);
948 1.2 bouyer }
949 1.2 bouyer
950 1.31 bouyer /*
951 1.31 bouyer * Probe drive's capabilites, for use by the controller later
952 1.31 bouyer * Assumes drvp points to an existing drive.
953 1.31 bouyer * XXX this should be a controller-indep function
954 1.31 bouyer */
955 1.2 bouyer void
956 1.31 bouyer wdc_probe_caps(drvp)
957 1.31 bouyer struct ata_drive_datas *drvp;
958 1.2 bouyer {
959 1.31 bouyer struct ataparams params, params2;
960 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
961 1.31 bouyer struct device *drv_dev = drvp->drv_softc;
962 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
963 1.31 bouyer int i, printed;
964 1.31 bouyer char *sep = "";
965 1.48 bouyer int cf_flags;
966 1.31 bouyer
967 1.31 bouyer if (ata_get_params(drvp, AT_POLL, ¶ms) != CMD_OK) {
968 1.31 bouyer /* IDENTIFY failed. Can't tell more about the device */
969 1.2 bouyer return;
970 1.2 bouyer }
971 1.31 bouyer if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
972 1.31 bouyer (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
973 1.2 bouyer /*
974 1.39 bouyer * Controller claims 16 and 32 bit transfers.
975 1.39 bouyer * Re-do an IDENTIFY with 32-bit transfers,
976 1.31 bouyer * and compare results.
977 1.2 bouyer */
978 1.31 bouyer drvp->drive_flags |= DRIVE_CAP32;
979 1.31 bouyer ata_get_params(drvp, AT_POLL, ¶ms2);
980 1.31 bouyer if (memcmp(¶ms, ¶ms2, sizeof(struct ataparams)) != 0) {
981 1.31 bouyer /* Not good. fall back to 16bits */
982 1.31 bouyer drvp->drive_flags &= ~DRIVE_CAP32;
983 1.31 bouyer } else {
984 1.82 soren printf("%s: 32-bit data port", drv_dev->dv_xname);
985 1.2 bouyer }
986 1.2 bouyer }
987 1.55 bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
988 1.55 bouyer if (params.atap_ata_major > 0x01 &&
989 1.55 bouyer params.atap_ata_major != 0xffff) {
990 1.55 bouyer for (i = 14; i > 0; i--) {
991 1.55 bouyer if (params.atap_ata_major & (1 << i)) {
992 1.55 bouyer if ((drvp->drive_flags & DRIVE_CAP32) == 0)
993 1.55 bouyer printf("%s: ", drv_dev->dv_xname);
994 1.55 bouyer else
995 1.55 bouyer printf(", ");
996 1.55 bouyer printf("ATA version %d\n", i);
997 1.55 bouyer drvp->ata_vers = i;
998 1.55 bouyer break;
999 1.55 bouyer }
1000 1.55 bouyer }
1001 1.58 bouyer } else
1002 1.55 bouyer #endif
1003 1.58 bouyer if (drvp->drive_flags & DRIVE_CAP32)
1004 1.55 bouyer printf("\n");
1005 1.2 bouyer
1006 1.31 bouyer /* An ATAPI device is at last PIO mode 3 */
1007 1.31 bouyer if (drvp->drive_flags & DRIVE_ATAPI)
1008 1.31 bouyer drvp->PIO_mode = 3;
1009 1.2 bouyer
1010 1.2 bouyer /*
1011 1.31 bouyer * It's not in the specs, but it seems that some drive
1012 1.31 bouyer * returns 0xffff in atap_extensions when this field is invalid
1013 1.2 bouyer */
1014 1.31 bouyer if (params.atap_extensions != 0xffff &&
1015 1.31 bouyer (params.atap_extensions & WDC_EXT_MODES)) {
1016 1.31 bouyer printed = 0;
1017 1.31 bouyer /*
1018 1.31 bouyer * XXX some drives report something wrong here (they claim to
1019 1.31 bouyer * support PIO mode 8 !). As mode is coded on 3 bits in
1020 1.31 bouyer * SET FEATURE, limit it to 7 (so limit i to 4).
1021 1.39 bouyer * If higther mode than 7 is found, abort.
1022 1.31 bouyer */
1023 1.39 bouyer for (i = 7; i >= 0; i--) {
1024 1.31 bouyer if ((params.atap_piomode_supp & (1 << i)) == 0)
1025 1.31 bouyer continue;
1026 1.39 bouyer if (i > 4)
1027 1.39 bouyer return;
1028 1.31 bouyer /*
1029 1.31 bouyer * See if mode is accepted.
1030 1.31 bouyer * If the controller can't set its PIO mode,
1031 1.31 bouyer * assume the defaults are good, so don't try
1032 1.31 bouyer * to set it
1033 1.31 bouyer */
1034 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
1035 1.31 bouyer if (ata_set_mode(drvp, 0x08 | (i + 3),
1036 1.31 bouyer AT_POLL) != CMD_OK)
1037 1.2 bouyer continue;
1038 1.31 bouyer if (!printed) {
1039 1.39 bouyer printf("%s: drive supports PIO mode %d",
1040 1.39 bouyer drv_dev->dv_xname, i + 3);
1041 1.31 bouyer sep = ",";
1042 1.31 bouyer printed = 1;
1043 1.31 bouyer }
1044 1.31 bouyer /*
1045 1.31 bouyer * If controller's driver can't set its PIO mode,
1046 1.31 bouyer * get the highter one for the drive.
1047 1.31 bouyer */
1048 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
1049 1.52 bouyer wdc->PIO_cap >= i + 3) {
1050 1.31 bouyer drvp->PIO_mode = i + 3;
1051 1.48 bouyer drvp->PIO_cap = i + 3;
1052 1.2 bouyer break;
1053 1.2 bouyer }
1054 1.2 bouyer }
1055 1.31 bouyer if (!printed) {
1056 1.31 bouyer /*
1057 1.31 bouyer * We didn't find a valid PIO mode.
1058 1.31 bouyer * Assume the values returned for DMA are buggy too
1059 1.31 bouyer */
1060 1.31 bouyer return;
1061 1.2 bouyer }
1062 1.35 bouyer drvp->drive_flags |= DRIVE_MODE;
1063 1.31 bouyer printed = 0;
1064 1.31 bouyer for (i = 7; i >= 0; i--) {
1065 1.31 bouyer if ((params.atap_dmamode_supp & (1 << i)) == 0)
1066 1.31 bouyer continue;
1067 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) &&
1068 1.31 bouyer (wdc->cap & WDC_CAPABILITY_MODE))
1069 1.31 bouyer if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
1070 1.31 bouyer != CMD_OK)
1071 1.31 bouyer continue;
1072 1.31 bouyer if (!printed) {
1073 1.31 bouyer printf("%s DMA mode %d", sep, i);
1074 1.31 bouyer sep = ",";
1075 1.31 bouyer printed = 1;
1076 1.31 bouyer }
1077 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_DMA) {
1078 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1079 1.52 bouyer wdc->DMA_cap < i)
1080 1.31 bouyer continue;
1081 1.31 bouyer drvp->DMA_mode = i;
1082 1.48 bouyer drvp->DMA_cap = i;
1083 1.31 bouyer drvp->drive_flags |= DRIVE_DMA;
1084 1.31 bouyer }
1085 1.2 bouyer break;
1086 1.2 bouyer }
1087 1.31 bouyer if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
1088 1.71 bouyer printed = 0;
1089 1.31 bouyer for (i = 7; i >= 0; i--) {
1090 1.31 bouyer if ((params.atap_udmamode_supp & (1 << i))
1091 1.31 bouyer == 0)
1092 1.31 bouyer continue;
1093 1.31 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1094 1.31 bouyer (wdc->cap & WDC_CAPABILITY_UDMA))
1095 1.31 bouyer if (ata_set_mode(drvp, 0x40 | i,
1096 1.31 bouyer AT_POLL) != CMD_OK)
1097 1.31 bouyer continue;
1098 1.71 bouyer if (!printed) {
1099 1.71 bouyer printf("%s Ultra-DMA mode %d", sep, i);
1100 1.71 bouyer sep = ",";
1101 1.71 bouyer printed = 1;
1102 1.71 bouyer }
1103 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_UDMA) {
1104 1.50 bouyer if ((wdc->cap & WDC_CAPABILITY_MODE) &&
1105 1.52 bouyer wdc->UDMA_cap < i)
1106 1.50 bouyer continue;
1107 1.31 bouyer drvp->UDMA_mode = i;
1108 1.48 bouyer drvp->UDMA_cap = i;
1109 1.31 bouyer drvp->drive_flags |= DRIVE_UDMA;
1110 1.31 bouyer }
1111 1.31 bouyer break;
1112 1.31 bouyer }
1113 1.31 bouyer }
1114 1.31 bouyer printf("\n");
1115 1.55 bouyer }
1116 1.55 bouyer
1117 1.55 bouyer /* Try to guess ATA version here, if it didn't get reported */
1118 1.55 bouyer if (drvp->ata_vers == 0) {
1119 1.55 bouyer if (drvp->drive_flags & DRIVE_UDMA)
1120 1.55 bouyer drvp->ata_vers = 4; /* should be at last ATA-4 */
1121 1.55 bouyer else if (drvp->PIO_cap > 2)
1122 1.55 bouyer drvp->ata_vers = 2; /* should be at last ATA-2 */
1123 1.48 bouyer }
1124 1.48 bouyer cf_flags = drv_dev->dv_cfdata->cf_flags;
1125 1.48 bouyer if (cf_flags & ATA_CONFIG_PIO_SET) {
1126 1.48 bouyer drvp->PIO_mode =
1127 1.48 bouyer (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
1128 1.48 bouyer drvp->drive_flags |= DRIVE_MODE;
1129 1.48 bouyer }
1130 1.48 bouyer if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
1131 1.48 bouyer /* don't care about DMA modes */
1132 1.48 bouyer return;
1133 1.48 bouyer }
1134 1.48 bouyer if (cf_flags & ATA_CONFIG_DMA_SET) {
1135 1.48 bouyer if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
1136 1.48 bouyer ATA_CONFIG_DMA_DISABLE) {
1137 1.48 bouyer drvp->drive_flags &= ~DRIVE_DMA;
1138 1.48 bouyer } else {
1139 1.48 bouyer drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
1140 1.48 bouyer ATA_CONFIG_DMA_OFF;
1141 1.48 bouyer drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
1142 1.48 bouyer }
1143 1.48 bouyer }
1144 1.48 bouyer if (cf_flags & ATA_CONFIG_UDMA_SET) {
1145 1.48 bouyer if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
1146 1.48 bouyer ATA_CONFIG_UDMA_DISABLE) {
1147 1.48 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1148 1.48 bouyer } else {
1149 1.48 bouyer drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
1150 1.48 bouyer ATA_CONFIG_UDMA_OFF;
1151 1.48 bouyer drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
1152 1.48 bouyer }
1153 1.2 bouyer }
1154 1.54 bouyer }
1155 1.54 bouyer
1156 1.54 bouyer /*
1157 1.56 bouyer * downgrade the transfer mode of a drive after an error. return 1 if
1158 1.54 bouyer * downgrade was possible, 0 otherwise.
1159 1.54 bouyer */
1160 1.54 bouyer int
1161 1.54 bouyer wdc_downgrade_mode(drvp)
1162 1.54 bouyer struct ata_drive_datas *drvp;
1163 1.54 bouyer {
1164 1.54 bouyer struct channel_softc *chp = drvp->chnl_softc;
1165 1.54 bouyer struct device *drv_dev = drvp->drv_softc;
1166 1.54 bouyer struct wdc_softc *wdc = chp->wdc;
1167 1.54 bouyer int cf_flags = drv_dev->dv_cfdata->cf_flags;
1168 1.54 bouyer
1169 1.54 bouyer /* if drive or controller don't know its mode, we can't do much */
1170 1.54 bouyer if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
1171 1.54 bouyer (wdc->cap & WDC_CAPABILITY_MODE) == 0)
1172 1.54 bouyer return 0;
1173 1.54 bouyer /* current drive mode was set by a config flag, let it this way */
1174 1.54 bouyer if ((cf_flags & ATA_CONFIG_PIO_SET) ||
1175 1.54 bouyer (cf_flags & ATA_CONFIG_DMA_SET) ||
1176 1.54 bouyer (cf_flags & ATA_CONFIG_UDMA_SET))
1177 1.54 bouyer return 0;
1178 1.54 bouyer
1179 1.61 bouyer /*
1180 1.73 bouyer * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
1181 1.73 bouyer * Maybe we didn't properly notice the cable type
1182 1.78 bouyer * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
1183 1.78 bouyer * It helps in some cases.
1184 1.73 bouyer */
1185 1.78 bouyer if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
1186 1.78 bouyer drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
1187 1.78 bouyer printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
1188 1.73 bouyer drv_dev->dv_xname, drvp->UDMA_mode);
1189 1.73 bouyer }
1190 1.73 bouyer
1191 1.73 bouyer /*
1192 1.61 bouyer * If we were using ultra-DMA, don't downgrade to multiword DMA
1193 1.61 bouyer * if we noticed a CRC error. It has been noticed that CRC errors
1194 1.61 bouyer * in ultra-DMA lead to silent data corruption in multiword DMA.
1195 1.61 bouyer * Data corruption is less likely to occur in PIO mode.
1196 1.61 bouyer */
1197 1.73 bouyer else if ((drvp->drive_flags & DRIVE_UDMA) &&
1198 1.61 bouyer (drvp->drive_flags & DRIVE_DMAERR) == 0) {
1199 1.54 bouyer drvp->drive_flags &= ~DRIVE_UDMA;
1200 1.54 bouyer drvp->drive_flags |= DRIVE_DMA;
1201 1.54 bouyer drvp->DMA_mode = drvp->DMA_cap;
1202 1.56 bouyer printf("%s: transfer error, downgrading to DMA mode %d\n",
1203 1.54 bouyer drv_dev->dv_xname, drvp->DMA_mode);
1204 1.61 bouyer } else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
1205 1.61 bouyer drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
1206 1.54 bouyer drvp->PIO_mode = drvp->PIO_cap;
1207 1.56 bouyer printf("%s: transfer error, downgrading to PIO mode %d\n",
1208 1.54 bouyer drv_dev->dv_xname, drvp->PIO_mode);
1209 1.54 bouyer } else /* already using PIO, can't downgrade */
1210 1.54 bouyer return 0;
1211 1.54 bouyer
1212 1.54 bouyer wdc->set_modes(chp);
1213 1.54 bouyer /* reset the channel, which will shedule all drives for setup */
1214 1.54 bouyer wdc_reset_channel(drvp);
1215 1.54 bouyer return 1;
1216 1.2 bouyer }
1217 1.2 bouyer
1218 1.2 bouyer int
1219 1.31 bouyer wdc_exec_command(drvp, wdc_c)
1220 1.31 bouyer struct ata_drive_datas *drvp;
1221 1.31 bouyer struct wdc_command *wdc_c;
1222 1.31 bouyer {
1223 1.31 bouyer struct channel_softc *chp = drvp->chnl_softc;
1224 1.2 bouyer struct wdc_xfer *xfer;
1225 1.31 bouyer int s, ret;
1226 1.2 bouyer
1227 1.34 bouyer WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
1228 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
1229 1.34 bouyer DEBUG_FUNCS);
1230 1.2 bouyer
1231 1.31 bouyer /* set up an xfer and queue. Wait for completion */
1232 1.31 bouyer xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
1233 1.31 bouyer WDC_NOSLEEP);
1234 1.31 bouyer if (xfer == NULL) {
1235 1.31 bouyer return WDC_TRY_AGAIN;
1236 1.31 bouyer }
1237 1.2 bouyer
1238 1.31 bouyer if (wdc_c->flags & AT_POLL)
1239 1.31 bouyer xfer->c_flags |= C_POLL;
1240 1.31 bouyer xfer->drive = drvp->drive;
1241 1.31 bouyer xfer->databuf = wdc_c->data;
1242 1.31 bouyer xfer->c_bcount = wdc_c->bcount;
1243 1.31 bouyer xfer->cmd = wdc_c;
1244 1.31 bouyer xfer->c_start = __wdccommand_start;
1245 1.31 bouyer xfer->c_intr = __wdccommand_intr;
1246 1.75 enami xfer->c_kill_xfer = __wdccommand_done;
1247 1.2 bouyer
1248 1.31 bouyer s = splbio();
1249 1.31 bouyer wdc_exec_xfer(chp, xfer);
1250 1.31 bouyer #ifdef DIAGNOSTIC
1251 1.31 bouyer if ((wdc_c->flags & AT_POLL) != 0 &&
1252 1.31 bouyer (wdc_c->flags & AT_DONE) == 0)
1253 1.31 bouyer panic("wdc_exec_command: polled command not done\n");
1254 1.2 bouyer #endif
1255 1.31 bouyer if (wdc_c->flags & AT_DONE) {
1256 1.31 bouyer ret = WDC_COMPLETE;
1257 1.31 bouyer } else {
1258 1.31 bouyer if (wdc_c->flags & AT_WAIT) {
1259 1.69 bouyer while ((wdc_c->flags & AT_DONE) == 0) {
1260 1.69 bouyer tsleep(wdc_c, PRIBIO, "wdccmd", 0);
1261 1.69 bouyer }
1262 1.31 bouyer ret = WDC_COMPLETE;
1263 1.31 bouyer } else {
1264 1.31 bouyer ret = WDC_QUEUED;
1265 1.2 bouyer }
1266 1.2 bouyer }
1267 1.31 bouyer splx(s);
1268 1.31 bouyer return ret;
1269 1.2 bouyer }
1270 1.2 bouyer
1271 1.2 bouyer void
1272 1.31 bouyer __wdccommand_start(chp, xfer)
1273 1.31 bouyer struct channel_softc *chp;
1274 1.2 bouyer struct wdc_xfer *xfer;
1275 1.31 bouyer {
1276 1.31 bouyer int drive = xfer->drive;
1277 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1278 1.31 bouyer
1279 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
1280 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
1281 1.34 bouyer DEBUG_FUNCS);
1282 1.31 bouyer
1283 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1284 1.31 bouyer WDSD_IBM | (drive << 4));
1285 1.79 bouyer if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ, wdc_c->r_st_bmask,
1286 1.31 bouyer wdc_c->timeout) != 0) {
1287 1.31 bouyer wdc_c->flags |= AT_TIMEOU;
1288 1.31 bouyer __wdccommand_done(chp, xfer);
1289 1.53 bouyer return;
1290 1.31 bouyer }
1291 1.31 bouyer wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
1292 1.31 bouyer wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
1293 1.31 bouyer if ((wdc_c->flags & AT_POLL) == 0) {
1294 1.31 bouyer chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
1295 1.81 thorpej callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
1296 1.81 thorpej wdctimeout, chp);
1297 1.31 bouyer return;
1298 1.2 bouyer }
1299 1.2 bouyer /*
1300 1.31 bouyer * Polled command. Wait for drive ready or drq. Done in intr().
1301 1.31 bouyer * Wait for at last 400ns for status bit to be valid.
1302 1.2 bouyer */
1303 1.31 bouyer delay(10);
1304 1.66 bouyer __wdccommand_intr(chp, xfer, 0);
1305 1.2 bouyer }
1306 1.2 bouyer
1307 1.2 bouyer int
1308 1.66 bouyer __wdccommand_intr(chp, xfer, irq)
1309 1.31 bouyer struct channel_softc *chp;
1310 1.31 bouyer struct wdc_xfer *xfer;
1311 1.66 bouyer int irq;
1312 1.2 bouyer {
1313 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1314 1.31 bouyer int bcount = wdc_c->bcount;
1315 1.31 bouyer char *data = wdc_c->data;
1316 1.31 bouyer
1317 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
1318 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
1319 1.31 bouyer if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
1320 1.66 bouyer (irq == 0) ? wdc_c->timeout : 0)) {
1321 1.66 bouyer if (irq && (xfer->c_flags & C_TIMEOU) == 0)
1322 1.63 bouyer return 0; /* IRQ was not for us */
1323 1.63 bouyer wdc_c->flags |= AT_TIMEOU;
1324 1.31 bouyer __wdccommand_done(chp, xfer);
1325 1.2 bouyer return 1;
1326 1.2 bouyer }
1327 1.31 bouyer if (wdc_c->flags & AT_READ) {
1328 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1329 1.31 bouyer bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
1330 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1331 1.31 bouyer data += bcount & 0xfffffffc;
1332 1.31 bouyer bcount = bcount & 0x03;
1333 1.31 bouyer }
1334 1.31 bouyer if (bcount > 0)
1335 1.31 bouyer bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
1336 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1337 1.31 bouyer } else if (wdc_c->flags & AT_WRITE) {
1338 1.31 bouyer if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
1339 1.31 bouyer bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
1340 1.31 bouyer 0, (u_int32_t*)data, bcount >> 2);
1341 1.31 bouyer data += bcount & 0xfffffffc;
1342 1.31 bouyer bcount = bcount & 0x03;
1343 1.31 bouyer }
1344 1.31 bouyer if (bcount > 0)
1345 1.31 bouyer bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
1346 1.31 bouyer wd_data, (u_int16_t *)data, bcount >> 1);
1347 1.2 bouyer }
1348 1.31 bouyer __wdccommand_done(chp, xfer);
1349 1.31 bouyer return 1;
1350 1.2 bouyer }
1351 1.2 bouyer
1352 1.2 bouyer void
1353 1.31 bouyer __wdccommand_done(chp, xfer)
1354 1.31 bouyer struct channel_softc *chp;
1355 1.31 bouyer struct wdc_xfer *xfer;
1356 1.2 bouyer {
1357 1.31 bouyer struct wdc_command *wdc_c = xfer->cmd;
1358 1.2 bouyer
1359 1.34 bouyer WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
1360 1.34 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
1361 1.70 bouyer
1362 1.81 thorpej callout_stop(&chp->ch_callout);
1363 1.70 bouyer
1364 1.31 bouyer if (chp->ch_status & WDCS_DWF)
1365 1.31 bouyer wdc_c->flags |= AT_DF;
1366 1.31 bouyer if (chp->ch_status & WDCS_ERR) {
1367 1.31 bouyer wdc_c->flags |= AT_ERROR;
1368 1.31 bouyer wdc_c->r_error = chp->ch_error;
1369 1.31 bouyer }
1370 1.31 bouyer wdc_c->flags |= AT_DONE;
1371 1.80 enami if ((wdc_c->flags & AT_READREG) != 0 &&
1372 1.80 enami (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
1373 1.75 enami (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
1374 1.46 kenh wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1375 1.46 kenh wd_sdh);
1376 1.46 kenh wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1377 1.46 kenh wd_cyl_hi) << 8;
1378 1.46 kenh wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1379 1.46 kenh wd_cyl_lo);
1380 1.46 kenh wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1381 1.46 kenh wd_sector);
1382 1.46 kenh wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1383 1.46 kenh wd_seccnt);
1384 1.46 kenh wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1385 1.46 kenh wd_error);
1386 1.46 kenh wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
1387 1.46 kenh wd_precomp);
1388 1.46 kenh }
1389 1.31 bouyer wdc_free_xfer(chp, xfer);
1390 1.71 bouyer if (wdc_c->flags & AT_WAIT)
1391 1.71 bouyer wakeup(wdc_c);
1392 1.71 bouyer else if (wdc_c->callback)
1393 1.71 bouyer wdc_c->callback(wdc_c->callback_arg);
1394 1.45 drochner wdcstart(chp);
1395 1.31 bouyer return;
1396 1.2 bouyer }
1397 1.2 bouyer
1398 1.2 bouyer /*
1399 1.31 bouyer * Send a command. The drive should be ready.
1400 1.2 bouyer * Assumes interrupts are blocked.
1401 1.2 bouyer */
1402 1.31 bouyer void
1403 1.31 bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
1404 1.31 bouyer struct channel_softc *chp;
1405 1.31 bouyer u_int8_t drive;
1406 1.31 bouyer u_int8_t command;
1407 1.31 bouyer u_int16_t cylin;
1408 1.31 bouyer u_int8_t head, sector, count, precomp;
1409 1.31 bouyer {
1410 1.31 bouyer WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
1411 1.31 bouyer "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
1412 1.31 bouyer chp->channel, drive, command, cylin, head, sector, count, precomp),
1413 1.31 bouyer DEBUG_FUNCS);
1414 1.31 bouyer
1415 1.31 bouyer /* Select drive, head, and addressing mode. */
1416 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1417 1.31 bouyer WDSD_IBM | (drive << 4) | head);
1418 1.31 bouyer /* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
1419 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
1420 1.31 bouyer precomp);
1421 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
1422 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
1423 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
1424 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
1425 1.2 bouyer
1426 1.31 bouyer /* Send command. */
1427 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1428 1.31 bouyer return;
1429 1.2 bouyer }
1430 1.2 bouyer
1431 1.2 bouyer /*
1432 1.31 bouyer * Simplified version of wdccommand(). Unbusy/ready/drq must be
1433 1.31 bouyer * tested by the caller.
1434 1.2 bouyer */
1435 1.31 bouyer void
1436 1.31 bouyer wdccommandshort(chp, drive, command)
1437 1.31 bouyer struct channel_softc *chp;
1438 1.31 bouyer int drive;
1439 1.31 bouyer int command;
1440 1.2 bouyer {
1441 1.2 bouyer
1442 1.31 bouyer WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
1443 1.31 bouyer chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
1444 1.31 bouyer DEBUG_FUNCS);
1445 1.2 bouyer
1446 1.31 bouyer /* Select drive. */
1447 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
1448 1.31 bouyer WDSD_IBM | (drive << 4));
1449 1.2 bouyer
1450 1.31 bouyer bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
1451 1.31 bouyer }
1452 1.2 bouyer
1453 1.31 bouyer /* Add a command to the queue and start controller. Must be called at splbio */
1454 1.2 bouyer
1455 1.2 bouyer void
1456 1.31 bouyer wdc_exec_xfer(chp, xfer)
1457 1.31 bouyer struct channel_softc *chp;
1458 1.2 bouyer struct wdc_xfer *xfer;
1459 1.2 bouyer {
1460 1.33 bouyer WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
1461 1.33 bouyer chp->channel, xfer->drive), DEBUG_XFERS);
1462 1.2 bouyer
1463 1.31 bouyer /* complete xfer setup */
1464 1.49 bouyer xfer->chp = chp;
1465 1.2 bouyer
1466 1.31 bouyer /*
1467 1.31 bouyer * If we are a polled command, and the list is not empty,
1468 1.31 bouyer * we are doing a dump. Drop the list to allow the polled command
1469 1.31 bouyer * to complete, we're going to reboot soon anyway.
1470 1.31 bouyer */
1471 1.31 bouyer if ((xfer->c_flags & C_POLL) != 0 &&
1472 1.31 bouyer chp->ch_queue->sc_xfer.tqh_first != NULL) {
1473 1.31 bouyer TAILQ_INIT(&chp->ch_queue->sc_xfer);
1474 1.31 bouyer }
1475 1.2 bouyer /* insert at the end of command list */
1476 1.31 bouyer TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
1477 1.31 bouyer WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
1478 1.33 bouyer chp->ch_flags), DEBUG_XFERS);
1479 1.45 drochner wdcstart(chp);
1480 1.31 bouyer }
1481 1.2 bouyer
1482 1.2 bouyer struct wdc_xfer *
1483 1.2 bouyer wdc_get_xfer(flags)
1484 1.2 bouyer int flags;
1485 1.2 bouyer {
1486 1.2 bouyer struct wdc_xfer *xfer;
1487 1.72 bouyer int s;
1488 1.2 bouyer
1489 1.72 bouyer s = splbio();
1490 1.71 bouyer xfer = pool_get(&wdc_xfer_pool,
1491 1.71 bouyer ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
1492 1.72 bouyer splx(s);
1493 1.31 bouyer memset(xfer, 0, sizeof(struct wdc_xfer));
1494 1.2 bouyer return xfer;
1495 1.2 bouyer }
1496 1.2 bouyer
1497 1.2 bouyer void
1498 1.31 bouyer wdc_free_xfer(chp, xfer)
1499 1.31 bouyer struct channel_softc *chp;
1500 1.2 bouyer struct wdc_xfer *xfer;
1501 1.2 bouyer {
1502 1.31 bouyer struct wdc_softc *wdc = chp->wdc;
1503 1.2 bouyer int s;
1504 1.2 bouyer
1505 1.31 bouyer if (wdc->cap & WDC_CAPABILITY_HWLOCK)
1506 1.31 bouyer (*wdc->free_hw)(chp);
1507 1.2 bouyer s = splbio();
1508 1.31 bouyer chp->ch_flags &= ~WDCF_ACTIVE;
1509 1.31 bouyer TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
1510 1.72 bouyer pool_put(&wdc_xfer_pool, xfer);
1511 1.2 bouyer splx(s);
1512 1.75 enami }
1513 1.75 enami
1514 1.75 enami /*
1515 1.75 enami * Kill off all pending xfers for a channel_softc.
1516 1.75 enami *
1517 1.75 enami * Must be called at splbio().
1518 1.75 enami */
1519 1.75 enami void
1520 1.75 enami wdc_kill_pending(chp)
1521 1.75 enami struct channel_softc *chp;
1522 1.75 enami {
1523 1.75 enami struct wdc_xfer *xfer;
1524 1.75 enami
1525 1.75 enami while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
1526 1.75 enami chp = xfer->chp;
1527 1.75 enami (*xfer->c_kill_xfer)(chp, xfer);
1528 1.75 enami }
1529 1.2 bouyer }
1530 1.2 bouyer
1531 1.31 bouyer static void
1532 1.31 bouyer __wdcerror(chp, msg)
1533 1.31 bouyer struct channel_softc *chp;
1534 1.2 bouyer char *msg;
1535 1.2 bouyer {
1536 1.31 bouyer struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
1537 1.88 mrg
1538 1.2 bouyer if (xfer == NULL)
1539 1.31 bouyer printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
1540 1.31 bouyer msg);
1541 1.2 bouyer else
1542 1.31 bouyer printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
1543 1.49 bouyer chp->channel, xfer->drive, msg);
1544 1.2 bouyer }
1545 1.2 bouyer
1546 1.2 bouyer /*
1547 1.2 bouyer * the bit bucket
1548 1.2 bouyer */
1549 1.2 bouyer void
1550 1.31 bouyer wdcbit_bucket(chp, size)
1551 1.31 bouyer struct channel_softc *chp;
1552 1.2 bouyer int size;
1553 1.2 bouyer {
1554 1.2 bouyer
1555 1.12 cgd for (; size >= 2; size -= 2)
1556 1.31 bouyer (void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
1557 1.12 cgd if (size)
1558 1.31 bouyer (void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
1559 1.44 thorpej }
1560 1.44 thorpej
1561 1.44 thorpej int
1562 1.44 thorpej wdc_addref(chp)
1563 1.44 thorpej struct channel_softc *chp;
1564 1.44 thorpej {
1565 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1566 1.84 bouyer struct atapi_adapter *adapter = &wdc->sc_atapi_adapter;
1567 1.44 thorpej int s, error = 0;
1568 1.44 thorpej
1569 1.44 thorpej s = splbio();
1570 1.84 bouyer if (adapter->_generic.scsipi_refcnt++ == 0 &&
1571 1.84 bouyer adapter->_generic.scsipi_enable != NULL) {
1572 1.84 bouyer error = (*adapter->_generic.scsipi_enable)(wdc, 1);
1573 1.44 thorpej if (error)
1574 1.84 bouyer adapter->_generic.scsipi_refcnt--;
1575 1.44 thorpej }
1576 1.44 thorpej splx(s);
1577 1.44 thorpej return (error);
1578 1.44 thorpej }
1579 1.44 thorpej
1580 1.44 thorpej void
1581 1.44 thorpej wdc_delref(chp)
1582 1.44 thorpej struct channel_softc *chp;
1583 1.44 thorpej {
1584 1.44 thorpej struct wdc_softc *wdc = chp->wdc;
1585 1.84 bouyer struct atapi_adapter *adapter = &wdc->sc_atapi_adapter;
1586 1.44 thorpej int s;
1587 1.44 thorpej
1588 1.44 thorpej s = splbio();
1589 1.84 bouyer if (adapter->_generic.scsipi_refcnt-- == 1 &&
1590 1.84 bouyer adapter->_generic.scsipi_enable != NULL)
1591 1.84 bouyer (void) (*adapter->_generic.scsipi_enable)(wdc, 0);
1592 1.44 thorpej splx(s);
1593 1.2 bouyer }
1594