Home | History | Annotate | Line # | Download | only in ic
wdc.c revision 1.96
      1  1.96    bouyer /*	$NetBSD: wdc.c,v 1.96 2001/04/25 17:53:35 bouyer Exp $ */
      2  1.31    bouyer 
      3  1.31    bouyer 
      4  1.31    bouyer /*
      5  1.31    bouyer  * Copyright (c) 1998 Manuel Bouyer.  All rights reserved.
      6  1.31    bouyer  *
      7  1.31    bouyer  * Redistribution and use in source and binary forms, with or without
      8  1.31    bouyer  * modification, are permitted provided that the following conditions
      9  1.31    bouyer  * are met:
     10  1.31    bouyer  * 1. Redistributions of source code must retain the above copyright
     11  1.31    bouyer  *    notice, this list of conditions and the following disclaimer.
     12  1.31    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     13  1.31    bouyer  *    notice, this list of conditions and the following disclaimer in the
     14  1.31    bouyer  *    documentation and/or other materials provided with the distribution.
     15  1.31    bouyer  * 3. All advertising materials mentioning features or use of this software
     16  1.31    bouyer  *    must display the following acknowledgement:
     17  1.31    bouyer  *  This product includes software developed by Manuel Bouyer.
     18  1.31    bouyer  * 4. The name of the author may not be used to endorse or promote products
     19  1.31    bouyer  *    derived from this software without specific prior written permission.
     20  1.31    bouyer  *
     21  1.31    bouyer  * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
     22  1.31    bouyer  * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
     23  1.31    bouyer  * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
     24  1.31    bouyer  * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
     25  1.31    bouyer  * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
     26  1.31    bouyer  * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
     27  1.31    bouyer  * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
     28  1.31    bouyer  * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
     29  1.31    bouyer  * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
     30  1.31    bouyer  * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
     31  1.31    bouyer  */
     32   1.2    bouyer 
     33  1.27   mycroft /*-
     34  1.27   mycroft  * Copyright (c) 1998 The NetBSD Foundation, Inc.
     35  1.27   mycroft  * All rights reserved.
     36   1.2    bouyer  *
     37  1.27   mycroft  * This code is derived from software contributed to The NetBSD Foundation
     38  1.27   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
     39  1.12       cgd  *
     40   1.2    bouyer  * Redistribution and use in source and binary forms, with or without
     41   1.2    bouyer  * modification, are permitted provided that the following conditions
     42   1.2    bouyer  * are met:
     43   1.2    bouyer  * 1. Redistributions of source code must retain the above copyright
     44   1.2    bouyer  *    notice, this list of conditions and the following disclaimer.
     45   1.2    bouyer  * 2. Redistributions in binary form must reproduce the above copyright
     46   1.2    bouyer  *    notice, this list of conditions and the following disclaimer in the
     47   1.2    bouyer  *    documentation and/or other materials provided with the distribution.
     48   1.2    bouyer  * 3. All advertising materials mentioning features or use of this software
     49   1.2    bouyer  *    must display the following acknowledgement:
     50  1.27   mycroft  *        This product includes software developed by the NetBSD
     51  1.27   mycroft  *        Foundation, Inc. and its contributors.
     52  1.27   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     53  1.27   mycroft  *    contributors may be used to endorse or promote products derived
     54  1.27   mycroft  *    from this software without specific prior written permission.
     55   1.2    bouyer  *
     56  1.27   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     57  1.27   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     58  1.27   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     59  1.27   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     60  1.27   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     61  1.27   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     62  1.27   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     63  1.27   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     64  1.27   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     65  1.27   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     66  1.27   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     67   1.2    bouyer  */
     68   1.2    bouyer 
     69  1.12       cgd /*
     70  1.12       cgd  * CODE UNTESTED IN THE CURRENT REVISION:
     71  1.31    bouyer  *
     72  1.12       cgd  */
     73  1.12       cgd 
     74  1.59   hubertf #ifndef WDCDEBUG
     75  1.31    bouyer #define WDCDEBUG
     76  1.59   hubertf #endif /* WDCDEBUG */
     77  1.31    bouyer 
     78   1.2    bouyer #include <sys/param.h>
     79   1.2    bouyer #include <sys/systm.h>
     80   1.2    bouyer #include <sys/kernel.h>
     81   1.2    bouyer #include <sys/conf.h>
     82   1.2    bouyer #include <sys/buf.h>
     83  1.31    bouyer #include <sys/device.h>
     84   1.2    bouyer #include <sys/malloc.h>
     85  1.71    bouyer #include <sys/pool.h>
     86   1.2    bouyer #include <sys/syslog.h>
     87   1.2    bouyer #include <sys/proc.h>
     88   1.2    bouyer 
     89   1.2    bouyer #include <machine/intr.h>
     90   1.2    bouyer #include <machine/bus.h>
     91   1.2    bouyer 
     92  1.17  sakamoto #ifndef __BUS_SPACE_HAS_STREAM_METHODS
     93  1.31    bouyer #define bus_space_write_multi_stream_2	bus_space_write_multi_2
     94  1.31    bouyer #define bus_space_write_multi_stream_4	bus_space_write_multi_4
     95  1.31    bouyer #define bus_space_read_multi_stream_2	bus_space_read_multi_2
     96  1.31    bouyer #define bus_space_read_multi_stream_4	bus_space_read_multi_4
     97  1.17  sakamoto #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
     98  1.16  sakamoto 
     99  1.31    bouyer #include <dev/ata/atavar.h>
    100  1.31    bouyer #include <dev/ata/atareg.h>
    101  1.12       cgd #include <dev/ic/wdcreg.h>
    102  1.12       cgd #include <dev/ic/wdcvar.h>
    103  1.31    bouyer 
    104   1.2    bouyer #include "atapibus.h"
    105   1.2    bouyer 
    106  1.31    bouyer #define WDCDELAY  100 /* 100 microseconds */
    107  1.31    bouyer #define WDCNDELAY_RST (WDC_RESET_WAIT * 1000 / WDCDELAY)
    108   1.2    bouyer #if 0
    109  1.31    bouyer /* If you enable this, it will report any delays more than WDCDELAY * N long. */
    110   1.2    bouyer #define WDCNDELAY_DEBUG	50
    111   1.2    bouyer #endif
    112   1.2    bouyer 
    113  1.71    bouyer struct pool wdc_xfer_pool;
    114   1.2    bouyer 
    115  1.31    bouyer static void  __wdcerror	  __P((struct channel_softc*, char *));
    116  1.31    bouyer static int   __wdcwait_reset  __P((struct channel_softc *, int));
    117  1.31    bouyer void  __wdccommand_done __P((struct channel_softc *, struct wdc_xfer *));
    118  1.31    bouyer void  __wdccommand_start __P((struct channel_softc *, struct wdc_xfer *));
    119  1.66    bouyer int   __wdccommand_intr __P((struct channel_softc *, struct wdc_xfer *, int));
    120  1.31    bouyer int   wdprint __P((void *, const char *));
    121  1.31    bouyer 
    122  1.31    bouyer 
    123  1.31    bouyer #define DEBUG_INTR   0x01
    124  1.31    bouyer #define DEBUG_XFERS  0x02
    125  1.31    bouyer #define DEBUG_STATUS 0x04
    126  1.31    bouyer #define DEBUG_FUNCS  0x08
    127  1.31    bouyer #define DEBUG_PROBE  0x10
    128  1.74     enami #define DEBUG_DETACH 0x20
    129  1.87    bouyer #define DEBUG_DELAY  0x40
    130  1.31    bouyer #ifdef WDCDEBUG
    131  1.32    bouyer int wdcdebug_mask = 0;
    132  1.31    bouyer int wdc_nxfer = 0;
    133  1.31    bouyer #define WDCDEBUG_PRINT(args, level)  if (wdcdebug_mask & (level)) printf args
    134   1.2    bouyer #else
    135  1.31    bouyer #define WDCDEBUG_PRINT(args, level)
    136   1.2    bouyer #endif
    137   1.2    bouyer 
    138  1.31    bouyer int
    139  1.31    bouyer wdprint(aux, pnp)
    140  1.31    bouyer 	void *aux;
    141  1.31    bouyer 	const char *pnp;
    142  1.31    bouyer {
    143  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    144  1.31    bouyer 	if (pnp)
    145  1.31    bouyer 		printf("drive at %s", pnp);
    146  1.31    bouyer 	printf(" channel %d drive %d", aa_link->aa_channel,
    147  1.31    bouyer 	    aa_link->aa_drv_data->drive);
    148  1.31    bouyer 	return (UNCONF);
    149  1.31    bouyer }
    150   1.2    bouyer 
    151  1.31    bouyer int
    152  1.96    bouyer atapiprint(aux, pnp)
    153  1.31    bouyer 	void *aux;
    154  1.31    bouyer 	const char *pnp;
    155  1.31    bouyer {
    156  1.31    bouyer 	struct ata_atapi_attach *aa_link = aux;
    157  1.31    bouyer 	if (pnp)
    158  1.31    bouyer 		printf("atapibus at %s", pnp);
    159  1.31    bouyer 	printf(" channel %d", aa_link->aa_channel);
    160  1.31    bouyer 	return (UNCONF);
    161  1.31    bouyer }
    162  1.31    bouyer 
    163  1.31    bouyer /* Test to see controller with at last one attached drive is there.
    164  1.31    bouyer  * Returns a bit for each possible drive found (0x01 for drive 0,
    165  1.31    bouyer  * 0x02 for drive 1).
    166  1.31    bouyer  * Logic:
    167  1.31    bouyer  * - If a status register is at 0xff, assume there is no drive here
    168  1.31    bouyer  *   (ISA has pull-up resistors). If no drive at all -> return.
    169  1.31    bouyer  * - reset the controller, wait for it to complete (may take up to 31s !).
    170  1.31    bouyer  *   If timeout -> return.
    171  1.31    bouyer  * - test ATA/ATAPI signatures. If at last one drive found -> return.
    172  1.31    bouyer  * - try an ATA command on the master.
    173  1.12       cgd  */
    174  1.31    bouyer 
    175   1.2    bouyer int
    176  1.31    bouyer wdcprobe(chp)
    177  1.31    bouyer 	struct channel_softc *chp;
    178  1.12       cgd {
    179  1.31    bouyer 	u_int8_t st0, st1, sc, sn, cl, ch;
    180  1.31    bouyer 	u_int8_t ret_value = 0x03;
    181  1.31    bouyer 	u_int8_t drive;
    182  1.94  takemura 	int found;
    183  1.31    bouyer 
    184  1.31    bouyer 	/*
    185  1.31    bouyer 	 * Sanity check to see if the wdc channel responds at all.
    186  1.31    bouyer 	 */
    187  1.31    bouyer 
    188  1.43      kenh 	if (chp->wdc == NULL ||
    189  1.43      kenh 	    (chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    190  1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    191  1.43      kenh 		    WDSD_IBM);
    192  1.65    bouyer 		delay(10);
    193  1.43      kenh 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    194  1.43      kenh 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    195  1.43      kenh 		    WDSD_IBM | 0x10);
    196  1.65    bouyer 		delay(10);
    197  1.43      kenh 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    198  1.43      kenh 
    199  1.43      kenh 		WDCDEBUG_PRINT(("%s:%d: before reset, st0=0x%x, st1=0x%x\n",
    200  1.43      kenh 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    201  1.43      kenh 		    chp->channel, st0, st1), DEBUG_PROBE);
    202  1.43      kenh 
    203  1.43      kenh 		if (st0 == 0xff)
    204  1.43      kenh 			ret_value &= ~0x01;
    205  1.43      kenh 		if (st1 == 0xff)
    206  1.43      kenh 			ret_value &= ~0x02;
    207  1.43      kenh 		if (ret_value == 0)
    208  1.43      kenh 			return 0;
    209  1.43      kenh 	}
    210  1.42   thorpej 
    211  1.31    bouyer 	/* assert SRST, wait for reset to complete */
    212  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    213  1.31    bouyer 	    WDSD_IBM);
    214  1.65    bouyer 	delay(10);
    215  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    216  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    217  1.31    bouyer 	DELAY(1000);
    218  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    219  1.31    bouyer 	    WDCTL_IDS);
    220  1.31    bouyer 	delay(1000);
    221  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    222  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr, WDCTL_4BIT);
    223  1.65    bouyer 	delay(10);
    224  1.31    bouyer 
    225  1.31    bouyer 	ret_value = __wdcwait_reset(chp, ret_value);
    226  1.31    bouyer 	WDCDEBUG_PRINT(("%s:%d: after reset, ret_value=0x%d\n",
    227  1.31    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    228  1.31    bouyer 	    ret_value), DEBUG_PROBE);
    229  1.26  drochner 
    230  1.31    bouyer 	/* if reset failed, there's nothing here */
    231  1.31    bouyer 	if (ret_value == 0)
    232  1.31    bouyer 		return 0;
    233   1.2    bouyer 
    234  1.31    bouyer 	/*
    235  1.31    bouyer 	 * Test presence of drives. First test register signatures looking for
    236  1.67    bouyer 	 * ATAPI devices. If it's not an ATAPI and reset said there may be
    237  1.67    bouyer 	 * something here assume it's ATA or OLD. Ghost will be killed later in
    238  1.67    bouyer 	 * attach routine.
    239  1.31    bouyer 	 */
    240  1.94  takemura 	found = 0;
    241  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    242  1.31    bouyer 		if ((ret_value & (0x01 << drive)) == 0)
    243  1.31    bouyer 			continue;
    244  1.94  takemura 		if (1 < ++found && chp->wdc != NULL &&
    245  1.94  takemura 		    (chp->wdc->cap & WDC_CAPABILITY_SINGLE_DRIVE)) {
    246  1.94  takemura 			/*
    247  1.94  takemura 			 * Ignore second drive if WDC_CAPABILITY_SINGLE_DRIVE
    248  1.94  takemura 			 * is set.
    249  1.94  takemura 			 *
    250  1.94  takemura 			 * Some CF Card (for ex. IBM MicroDrive and SanDisk)
    251  1.94  takemura 			 * doesn't seem to implement drive select command. In
    252  1.94  takemura 			 * this case, you can't eliminate ghost drive properly.
    253  1.94  takemura 			 */
    254  1.94  takemura 			WDCDEBUG_PRINT(("%s:%d:%d: ignored.\n",
    255  1.94  takemura 			    chp->wdc->sc_dev.dv_xname,
    256  1.94  takemura 			    chp->channel, drive), DEBUG_PROBE);
    257  1.94  takemura 			break;
    258  1.94  takemura 		}
    259  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    260  1.31    bouyer 		    WDSD_IBM | (drive << 4));
    261  1.65    bouyer 		delay(10);
    262  1.31    bouyer 		/* Save registers contents */
    263  1.31    bouyer 		sc = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    264  1.31    bouyer 		sn = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    265  1.31    bouyer 		cl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    266  1.31    bouyer 		ch = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    267  1.31    bouyer 
    268  1.31    bouyer 		WDCDEBUG_PRINT(("%s:%d:%d: after reset, sc=0x%x sn=0x%x "
    269  1.31    bouyer 		    "cl=0x%x ch=0x%x\n",
    270  1.31    bouyer 		    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    271  1.31    bouyer 	    	    chp->channel, drive, sc, sn, cl, ch), DEBUG_PROBE);
    272  1.57    bouyer 		/*
    273  1.90    bouyer 		 * sc & sn are supposted to be 0x1 for ATAPI but in some cases
    274  1.90    bouyer 		 * we get wrong values here, so ignore it.
    275  1.57    bouyer 		 */
    276  1.90    bouyer 		if (cl == 0x14 && ch == 0xeb) {
    277  1.31    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATAPI;
    278  1.67    bouyer 		} else {
    279  1.62    bouyer 			chp->ch_drive[drive].drive_flags |= DRIVE_ATA;
    280  1.67    bouyer 			if (chp->wdc == NULL ||
    281  1.67    bouyer 			    (chp->wdc->cap & WDC_CAPABILITY_PREATA) != 0)
    282  1.67    bouyer 				chp->ch_drive[drive].drive_flags |= DRIVE_OLD;
    283   1.2    bouyer 		}
    284   1.7    bouyer 	}
    285  1.31    bouyer 	return (ret_value);
    286  1.31    bouyer }
    287  1.31    bouyer 
    288  1.31    bouyer void
    289  1.31    bouyer wdcattach(chp)
    290  1.31    bouyer 	struct channel_softc *chp;
    291  1.31    bouyer {
    292  1.44   thorpej 	int channel_flags, ctrl_flags, i, error;
    293  1.31    bouyer 	struct ata_atapi_attach aa_link;
    294  1.62    bouyer 	struct ataparams params;
    295  1.62    bouyer 	static int inited = 0;
    296  1.31    bouyer 
    297  1.81   thorpej 	callout_init(&chp->ch_callout);
    298  1.81   thorpej 
    299  1.44   thorpej 	if ((error = wdc_addref(chp)) != 0) {
    300  1.44   thorpej 		printf("%s: unable to enable controller\n",
    301  1.44   thorpej 		    chp->wdc->sc_dev.dv_xname);
    302  1.44   thorpej 		return;
    303  1.44   thorpej 	}
    304  1.44   thorpej 
    305  1.74     enami 	if (wdcprobe(chp) == 0)
    306  1.44   thorpej 		/* If no drives, abort attach here. */
    307  1.74     enami 		goto out;
    308  1.31    bouyer 
    309  1.71    bouyer 	/* initialise global data */
    310  1.62    bouyer 	if (inited == 0) {
    311  1.71    bouyer 		/* Initialize the wdc_xfer pool. */
    312  1.71    bouyer 		pool_init(&wdc_xfer_pool, sizeof(struct wdc_xfer), 0,
    313  1.71    bouyer 		    0, 0, "wdcspl", 0, NULL, NULL, M_DEVBUF);
    314  1.62    bouyer 		inited++;
    315  1.62    bouyer 	}
    316  1.31    bouyer 	TAILQ_INIT(&chp->ch_queue->sc_xfer);
    317  1.62    bouyer 
    318  1.62    bouyer 	for (i = 0; i < 2; i++) {
    319  1.62    bouyer 		chp->ch_drive[i].chnl_softc = chp;
    320  1.62    bouyer 		chp->ch_drive[i].drive = i;
    321  1.78    bouyer 		/*
    322  1.78    bouyer 		 * Init error counter so that an error withing the first xfers
    323  1.78    bouyer 		 * will trigger a downgrade
    324  1.78    bouyer 		 */
    325  1.78    bouyer 		chp->ch_drive[i].n_dmaerrs = NERRS_MAX-1;
    326  1.78    bouyer 
    327  1.62    bouyer 		/* If controller can't do 16bit flag the drives as 32bit */
    328  1.62    bouyer 		if ((chp->wdc->cap &
    329  1.62    bouyer 		    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    330  1.62    bouyer 		    WDC_CAPABILITY_DATA32)
    331  1.62    bouyer 			chp->ch_drive[i].drive_flags |= DRIVE_CAP32;
    332  1.67    bouyer 		if ((chp->ch_drive[i].drive_flags & DRIVE) == 0)
    333  1.67    bouyer 			continue;
    334  1.62    bouyer 
    335  1.79    bouyer 		/*
    336  1.79    bouyer 		 * Wait a bit, some devices are weird just after a reset.
    337  1.79    bouyer 		 * Then issue a IDENTIFY command, to try to detect slave ghost
    338  1.79    bouyer 		 */
    339  1.86    bouyer 		delay(100);
    340  1.77    bouyer 		error = ata_get_params(&chp->ch_drive[i], AT_POLL, &params);
    341  1.86    bouyer 		if (error != CMD_OK) {
    342  1.86    bouyer 			delay(1000000);
    343  1.86    bouyer 			error = ata_get_params(&chp->ch_drive[i], AT_POLL,
    344  1.86    bouyer 			    &params);
    345  1.86    bouyer 		}
    346  1.77    bouyer 		if (error == CMD_OK) {
    347  1.67    bouyer 			/* If IDENTIFY succeded, this is not an OLD ctrl */
    348  1.67    bouyer 			chp->ch_drive[0].drive_flags &= ~DRIVE_OLD;
    349  1.67    bouyer 			chp->ch_drive[1].drive_flags &= ~DRIVE_OLD;
    350  1.67    bouyer 		} else {
    351  1.62    bouyer 			chp->ch_drive[i].drive_flags &=
    352  1.62    bouyer 			    ~(DRIVE_ATA | DRIVE_ATAPI);
    353  1.77    bouyer 			WDCDEBUG_PRINT(("%s:%d:%d: IDENTIFY failed (%d)\n",
    354  1.67    bouyer 			    chp->wdc->sc_dev.dv_xname,
    355  1.77    bouyer 			    chp->channel, i, error), DEBUG_PROBE);
    356  1.67    bouyer 			if ((chp->ch_drive[i].drive_flags & DRIVE_OLD) == 0)
    357  1.67    bouyer 				continue;
    358  1.68    bouyer 			/*
    359  1.68    bouyer 			 * Pre-ATA drive ?
    360  1.68    bouyer 			 * Test registers writability (Error register not
    361  1.68    bouyer 			 * writable, but cyllo is), then try an ATA command.
    362  1.68    bouyer 			 */
    363  1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    364  1.68    bouyer 			    WDSD_IBM | (i << 4));
    365  1.68    bouyer 			delay(10);
    366  1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    367  1.68    bouyer 			    wd_error, 0x58);
    368  1.68    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    369  1.68    bouyer 			    wd_cyl_lo, 0xa5);
    370  1.68    bouyer 			if (bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    371  1.68    bouyer 			        wd_error == 0x58) ||
    372  1.68    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    373  1.68    bouyer 				wd_cyl_lo) != 0xa5) {
    374  1.68    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: register "
    375  1.68    bouyer 				    "writability failed\n",
    376  1.68    bouyer 				    chp->wdc->sc_dev.dv_xname,
    377  1.68    bouyer 				    chp->channel, i), DEBUG_PROBE);
    378  1.68    bouyer 				    chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    379  1.68    bouyer 			}
    380  1.67    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    381  1.67    bouyer 			    WDSD_IBM | (i << 4));
    382  1.67    bouyer 			delay(100);
    383  1.67    bouyer 			if (wait_for_ready(chp, 10000) != 0) {
    384  1.67    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: not ready\n",
    385  1.67    bouyer 				    chp->wdc->sc_dev.dv_xname,
    386  1.67    bouyer 				    chp->channel, i), DEBUG_PROBE);
    387  1.67    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    388  1.67    bouyer 				continue;
    389  1.67    bouyer 			}
    390  1.67    bouyer 			bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    391  1.67    bouyer 			    wd_command, WDCC_RECAL);
    392  1.67    bouyer 			if (wait_for_ready(chp, 10000) != 0) {
    393  1.67    bouyer 				WDCDEBUG_PRINT(("%s:%d:%d: WDCC_RECAL failed\n",
    394  1.67    bouyer 				    chp->wdc->sc_dev.dv_xname,
    395  1.67    bouyer 				    chp->channel, i), DEBUG_PROBE);
    396  1.67    bouyer 				chp->ch_drive[i].drive_flags &= ~DRIVE_OLD;
    397  1.67    bouyer 			}
    398  1.62    bouyer 		}
    399  1.62    bouyer 	}
    400  1.31    bouyer 	ctrl_flags = chp->wdc->sc_dev.dv_cfdata->cf_flags;
    401  1.31    bouyer 	channel_flags = (ctrl_flags >> (NBBY * chp->channel)) & 0xff;
    402  1.31    bouyer 
    403  1.31    bouyer 	WDCDEBUG_PRINT(("wdcattach: ch_drive_flags 0x%x 0x%x\n",
    404  1.31    bouyer 	    chp->ch_drive[0].drive_flags, chp->ch_drive[1].drive_flags),
    405  1.31    bouyer 	    DEBUG_PROBE);
    406  1.12       cgd 
    407  1.67    bouyer 	/* If no drives, abort here */
    408  1.67    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE) == 0 &&
    409  1.67    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE) == 0)
    410  1.74     enami 		goto out;
    411  1.67    bouyer 
    412  1.12       cgd 	/*
    413  1.31    bouyer 	 * Attach an ATAPI bus, if needed.
    414  1.12       cgd 	 */
    415  1.31    bouyer 	if ((chp->ch_drive[0].drive_flags & DRIVE_ATAPI) ||
    416  1.31    bouyer 	    (chp->ch_drive[1].drive_flags & DRIVE_ATAPI)) {
    417  1.31    bouyer #if NATAPIBUS > 0
    418  1.31    bouyer 		wdc_atapibus_attach(chp);
    419  1.31    bouyer #else
    420  1.31    bouyer 		/*
    421  1.31    bouyer 		 * Fills in a fake aa_link and call config_found, so that
    422  1.31    bouyer 		 * the config machinery will print
    423  1.31    bouyer 		 * "atapibus at xxx not configured"
    424  1.31    bouyer 		 */
    425  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    426  1.31    bouyer 		aa_link.aa_type = T_ATAPI;
    427  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    428  1.31    bouyer 		aa_link.aa_openings = 1;
    429  1.31    bouyer 		aa_link.aa_drv_data = 0;
    430  1.31    bouyer 		aa_link.aa_bus_private = NULL;
    431  1.74     enami 		chp->atapibus = config_found(&chp->wdc->sc_dev,
    432  1.96    bouyer 		    (void *)&aa_link, atapiprint);
    433  1.31    bouyer #endif
    434  1.31    bouyer 	}
    435  1.31    bouyer 
    436  1.31    bouyer 	for (i = 0; i < 2; i++) {
    437  1.67    bouyer 		if ((chp->ch_drive[i].drive_flags &
    438  1.67    bouyer 		    (DRIVE_ATA | DRIVE_OLD)) == 0) {
    439  1.31    bouyer 			continue;
    440  1.31    bouyer 		}
    441  1.31    bouyer 		memset(&aa_link, 0, sizeof(struct ata_atapi_attach));
    442  1.31    bouyer 		aa_link.aa_type = T_ATA;
    443  1.31    bouyer 		aa_link.aa_channel = chp->channel;
    444  1.31    bouyer 		aa_link.aa_openings = 1;
    445  1.31    bouyer 		aa_link.aa_drv_data = &chp->ch_drive[i];
    446  1.31    bouyer 		if (config_found(&chp->wdc->sc_dev, (void *)&aa_link, wdprint))
    447  1.31    bouyer 			wdc_probe_caps(&chp->ch_drive[i]);
    448  1.32    bouyer 	}
    449  1.32    bouyer 
    450  1.32    bouyer 	/*
    451  1.32    bouyer 	 * reset drive_flags for unnatached devices, reset state for attached
    452  1.32    bouyer 	 *  ones
    453  1.32    bouyer 	 */
    454  1.32    bouyer 	for (i = 0; i < 2; i++) {
    455  1.32    bouyer 		if (chp->ch_drive[i].drv_softc == NULL)
    456  1.32    bouyer 			chp->ch_drive[i].drive_flags = 0;
    457  1.32    bouyer 		else
    458  1.32    bouyer 			chp->ch_drive[i].state = 0;
    459   1.2    bouyer 	}
    460  1.12       cgd 
    461  1.12       cgd 	/*
    462  1.31    bouyer 	 * Reset channel. The probe, with some combinations of ATA/ATAPI
    463  1.31    bouyer 	 * devices keep it in a mostly working, but strange state (with busy
    464  1.31    bouyer 	 * led on)
    465  1.12       cgd 	 */
    466  1.31    bouyer 	if ((chp->wdc->cap & WDC_CAPABILITY_NO_EXTRA_RESETS) == 0) {
    467  1.95    bouyer 		delay(50);
    468  1.31    bouyer 		wdcreset(chp, VERBOSE);
    469  1.31    bouyer 		/*
    470  1.31    bouyer 		 * Read status registers to avoid spurious interrupts.
    471  1.31    bouyer 		 */
    472  1.31    bouyer 		for (i = 1; i >= 0; i--) {
    473  1.31    bouyer 			if (chp->ch_drive[i].drive_flags & DRIVE) {
    474  1.31    bouyer 				bus_space_write_1(chp->cmd_iot, chp->cmd_ioh,
    475  1.31    bouyer 				    wd_sdh, WDSD_IBM | (i << 4));
    476  1.31    bouyer 				if (wait_for_unbusy(chp, 10000) < 0)
    477  1.31    bouyer 					printf("%s:%d:%d: device busy\n",
    478  1.31    bouyer 					    chp->wdc->sc_dev.dv_xname,
    479  1.31    bouyer 					    chp->channel, i);
    480  1.31    bouyer 			}
    481  1.31    bouyer 		}
    482  1.31    bouyer 	}
    483  1.74     enami 
    484  1.74     enami out:
    485  1.44   thorpej 	wdc_delref(chp);
    486  1.74     enami }
    487  1.74     enami 
    488  1.74     enami /*
    489  1.74     enami  * Call activate routine of underlying devices.
    490  1.74     enami  */
    491  1.74     enami int
    492  1.74     enami wdcactivate(self, act)
    493  1.74     enami 	struct device *self;
    494  1.74     enami 	enum devact act;
    495  1.74     enami {
    496  1.74     enami 	struct wdc_softc *wdc = (struct wdc_softc *)self;
    497  1.74     enami 	struct channel_softc *chp;
    498  1.88       mrg 	struct device *sc = 0;
    499  1.74     enami 	int s, i, j, error = 0;
    500  1.74     enami 
    501  1.74     enami 	s = splbio();
    502  1.74     enami 	switch (act) {
    503  1.74     enami 	case DVACT_ACTIVATE:
    504  1.74     enami 		error = EOPNOTSUPP;
    505  1.74     enami 		break;
    506  1.74     enami 
    507  1.74     enami 	case DVACT_DEACTIVATE:
    508  1.74     enami 		for (i = 0; i < wdc->nchannels; i++) {
    509  1.74     enami 			chp = wdc->channels[i];
    510  1.74     enami 
    511  1.74     enami 			/*
    512  1.74     enami 			 * We might call deactivate routine for
    513  1.74     enami 			 * the children of atapibus twice (once via
    514  1.74     enami 			 * atapibus, once directly), but since
    515  1.74     enami 			 * config_deactivate maintains DVF_ACTIVE flag,
    516  1.74     enami 			 * it's safe.
    517  1.74     enami 			 */
    518  1.74     enami 			sc = chp->atapibus;
    519  1.74     enami 			if (sc != NULL) {
    520  1.74     enami 				error = config_deactivate(sc);
    521  1.74     enami 				if (error != 0)
    522  1.74     enami 					goto out;
    523  1.74     enami 			}
    524  1.74     enami 
    525  1.74     enami 			for (j = 0; j < 2; j++) {
    526  1.74     enami 				sc = chp->ch_drive[j].drv_softc;
    527  1.74     enami 				WDCDEBUG_PRINT(("wdcactivate: %s:"
    528  1.74     enami 				    " deactivating %s\n", wdc->sc_dev.dv_xname,
    529  1.74     enami 				    sc == NULL ? "nodrv" : sc->dv_xname),
    530  1.74     enami 				    DEBUG_DETACH);
    531  1.74     enami 				if (sc != NULL) {
    532  1.74     enami 					error = config_deactivate(sc);
    533  1.74     enami 					if (error != 0)
    534  1.74     enami 						goto out;
    535  1.74     enami 				}
    536  1.74     enami 			}
    537  1.74     enami 		}
    538  1.74     enami 		break;
    539  1.74     enami 	}
    540  1.74     enami 
    541  1.74     enami out:
    542  1.74     enami 	splx(s);
    543  1.74     enami 
    544  1.74     enami #ifdef WDCDEBUG
    545  1.88       mrg 	if (sc && error != 0)
    546  1.74     enami 		WDCDEBUG_PRINT(("wdcactivate: %s: error %d deactivating %s\n",
    547  1.74     enami 		    wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
    548  1.74     enami #endif
    549  1.74     enami 	return (error);
    550  1.74     enami }
    551  1.74     enami 
    552  1.74     enami int
    553  1.74     enami wdcdetach(self, flags)
    554  1.74     enami 	struct device *self;
    555  1.74     enami 	int flags;
    556  1.74     enami {
    557  1.74     enami 	struct wdc_softc *wdc = (struct wdc_softc *)self;
    558  1.74     enami 	struct channel_softc *chp;
    559  1.88       mrg 	struct device *sc = 0;
    560  1.74     enami 	int i, j, error = 0;
    561  1.74     enami 
    562  1.74     enami 	for (i = 0; i < wdc->nchannels; i++) {
    563  1.74     enami 		chp = wdc->channels[i];
    564  1.74     enami 
    565  1.74     enami 		/*
    566  1.74     enami 		 * Detach atapibus and its children.
    567  1.74     enami 		 */
    568  1.74     enami 		sc = chp->atapibus;
    569  1.74     enami 		if (sc != NULL) {
    570  1.74     enami 			WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    571  1.74     enami 			    wdc->sc_dev.dv_xname, sc->dv_xname), DEBUG_DETACH);
    572  1.74     enami 			error = config_detach(sc, flags);
    573  1.74     enami 			if (error != 0)
    574  1.74     enami 				goto out;
    575  1.74     enami 		}
    576  1.74     enami 
    577  1.74     enami 		/*
    578  1.74     enami 		 * Detach our other children.
    579  1.74     enami 		 */
    580  1.74     enami 		for (j = 0; j < 2; j++) {
    581  1.74     enami 			sc = chp->ch_drive[j].drv_softc;
    582  1.74     enami 			WDCDEBUG_PRINT(("wdcdetach: %s: detaching %s\n",
    583  1.74     enami 			    wdc->sc_dev.dv_xname,
    584  1.74     enami 			    sc == NULL ? "nodrv" : sc->dv_xname),
    585  1.74     enami 			    DEBUG_DETACH);
    586  1.74     enami 			if (sc != NULL) {
    587  1.74     enami 				error = config_detach(sc, flags);
    588  1.74     enami 				if (error != 0)
    589  1.74     enami 					goto out;
    590  1.74     enami 			}
    591  1.74     enami 		}
    592  1.75     enami 
    593  1.75     enami 		wdc_kill_pending(chp);
    594  1.74     enami 	}
    595  1.74     enami 
    596  1.74     enami out:
    597  1.74     enami #ifdef WDCDEBUG
    598  1.88       mrg 	if (sc && error != 0)
    599  1.74     enami 		WDCDEBUG_PRINT(("wdcdetach: %s: error %d detaching %s\n",
    600  1.74     enami 		    wdc->sc_dev.dv_xname, error, sc->dv_xname), DEBUG_DETACH);
    601  1.74     enami #endif
    602  1.74     enami 	return (error);
    603  1.31    bouyer }
    604  1.31    bouyer 
    605  1.31    bouyer /*
    606  1.31    bouyer  * Start I/O on a controller, for the given channel.
    607  1.31    bouyer  * The first xfer may be not for our channel if the channel queues
    608  1.31    bouyer  * are shared.
    609  1.31    bouyer  */
    610  1.31    bouyer void
    611  1.45  drochner wdcstart(chp)
    612  1.45  drochner 	struct channel_softc *chp;
    613  1.31    bouyer {
    614  1.31    bouyer 	struct wdc_xfer *xfer;
    615  1.38    bouyer 
    616  1.38    bouyer #ifdef WDC_DIAGNOSTIC
    617  1.38    bouyer 	int spl1, spl2;
    618  1.38    bouyer 
    619  1.38    bouyer 	spl1 = splbio();
    620  1.38    bouyer 	spl2 = splbio();
    621  1.38    bouyer 	if (spl2 != spl1) {
    622  1.38    bouyer 		printf("wdcstart: not at splbio()\n");
    623  1.38    bouyer 		panic("wdcstart");
    624  1.38    bouyer 	}
    625  1.38    bouyer 	splx(spl2);
    626  1.38    bouyer 	splx(spl1);
    627  1.38    bouyer #endif /* WDC_DIAGNOSTIC */
    628  1.12       cgd 
    629  1.31    bouyer 	/* is there a xfer ? */
    630  1.45  drochner 	if ((xfer = chp->ch_queue->sc_xfer.tqh_first) == NULL)
    631  1.31    bouyer 		return;
    632  1.47    bouyer 
    633  1.47    bouyer 	/* adjust chp, in case we have a shared queue */
    634  1.49    bouyer 	chp = xfer->chp;
    635  1.47    bouyer 
    636  1.31    bouyer 	if ((chp->ch_flags & WDCF_ACTIVE) != 0 ) {
    637  1.31    bouyer 		return; /* channel aleady active */
    638  1.31    bouyer 	}
    639  1.31    bouyer #ifdef DIAGNOSTIC
    640  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0)
    641  1.31    bouyer 		panic("wdcstart: channel waiting for irq\n");
    642  1.31    bouyer #endif
    643  1.45  drochner 	if (chp->wdc->cap & WDC_CAPABILITY_HWLOCK)
    644  1.45  drochner 		if (!(*chp->wdc->claim_hw)(chp, 0))
    645  1.31    bouyer 			return;
    646  1.12       cgd 
    647  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart: xfer %p channel %d drive %d\n", xfer,
    648  1.49    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
    649  1.31    bouyer 	chp->ch_flags |= WDCF_ACTIVE;
    650  1.37    bouyer 	if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_RESET) {
    651  1.37    bouyer 		chp->ch_drive[xfer->drive].drive_flags &= ~DRIVE_RESET;
    652  1.37    bouyer 		chp->ch_drive[xfer->drive].state = 0;
    653  1.37    bouyer 	}
    654  1.31    bouyer 	xfer->c_start(chp, xfer);
    655  1.31    bouyer }
    656   1.2    bouyer 
    657  1.31    bouyer /* restart an interrupted I/O */
    658  1.31    bouyer void
    659  1.31    bouyer wdcrestart(v)
    660  1.31    bouyer 	void *v;
    661  1.31    bouyer {
    662  1.31    bouyer 	struct channel_softc *chp = v;
    663  1.31    bouyer 	int s;
    664   1.2    bouyer 
    665  1.31    bouyer 	s = splbio();
    666  1.45  drochner 	wdcstart(chp);
    667  1.31    bouyer 	splx(s);
    668   1.2    bouyer }
    669  1.31    bouyer 
    670   1.2    bouyer 
    671  1.31    bouyer /*
    672  1.31    bouyer  * Interrupt routine for the controller.  Acknowledge the interrupt, check for
    673  1.31    bouyer  * errors on the current operation, mark it done if necessary, and start the
    674  1.31    bouyer  * next request.  Also check for a partially done transfer, and continue with
    675  1.31    bouyer  * the next chunk if so.
    676  1.31    bouyer  */
    677  1.12       cgd int
    678  1.31    bouyer wdcintr(arg)
    679  1.31    bouyer 	void *arg;
    680  1.12       cgd {
    681  1.31    bouyer 	struct channel_softc *chp = arg;
    682  1.31    bouyer 	struct wdc_xfer *xfer;
    683  1.76    bouyer 	int ret;
    684  1.12       cgd 
    685  1.80     enami 	if ((chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) == 0) {
    686  1.80     enami 		WDCDEBUG_PRINT(("wdcintr: deactivated controller\n"),
    687  1.80     enami 		    DEBUG_INTR);
    688  1.80     enami 		return (0);
    689  1.80     enami 	}
    690  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) == 0) {
    691  1.31    bouyer 		WDCDEBUG_PRINT(("wdcintr: inactive controller\n"), DEBUG_INTR);
    692  1.80     enami 		return (0);
    693  1.31    bouyer 	}
    694  1.12       cgd 
    695  1.31    bouyer 	WDCDEBUG_PRINT(("wdcintr\n"), DEBUG_INTR);
    696  1.84    bouyer 	xfer = chp->ch_queue->sc_xfer.tqh_first;
    697  1.84    bouyer 	if (chp->ch_flags & WDCF_DMA_WAIT) {
    698  1.84    bouyer 		chp->wdc->dma_status =
    699  1.84    bouyer 		    (*chp->wdc->dma_finish)(chp->wdc->dma_arg, chp->channel,
    700  1.84    bouyer 			xfer->drive, 0);
    701  1.84    bouyer 		if (chp->wdc->dma_status & WDC_DMAST_NOIRQ) {
    702  1.84    bouyer 			/* IRQ not for us, not detected by DMA engine */
    703  1.84    bouyer 			return 0;
    704  1.84    bouyer 		}
    705  1.84    bouyer 		chp->ch_flags &= ~WDCF_DMA_WAIT;
    706  1.84    bouyer 	}
    707  1.31    bouyer 	chp->ch_flags &= ~WDCF_IRQ_WAIT;
    708  1.76    bouyer 	ret = xfer->c_intr(chp, xfer, 1);
    709  1.76    bouyer 	if (ret == 0) /* irq was not for us, still waiting for irq */
    710  1.76    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT;
    711  1.76    bouyer 	return (ret);
    712  1.12       cgd }
    713  1.12       cgd 
    714  1.31    bouyer /* Put all disk in RESET state */
    715  1.31    bouyer void wdc_reset_channel(drvp)
    716  1.31    bouyer 	struct ata_drive_datas *drvp;
    717   1.2    bouyer {
    718  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    719   1.2    bouyer 	int drive;
    720  1.34    bouyer 	WDCDEBUG_PRINT(("ata_reset_channel %s:%d for drive %d\n",
    721  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
    722  1.34    bouyer 	    DEBUG_FUNCS);
    723  1.31    bouyer 	(void) wdcreset(chp, VERBOSE);
    724  1.31    bouyer 	for (drive = 0; drive < 2; drive++) {
    725  1.31    bouyer 		chp->ch_drive[drive].state = 0;
    726  1.12       cgd 	}
    727  1.31    bouyer }
    728  1.12       cgd 
    729  1.31    bouyer int
    730  1.31    bouyer wdcreset(chp, verb)
    731  1.31    bouyer 	struct channel_softc *chp;
    732  1.31    bouyer 	int verb;
    733  1.31    bouyer {
    734  1.31    bouyer 	int drv_mask1, drv_mask2;
    735   1.2    bouyer 
    736  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    737  1.31    bouyer 	    WDSD_IBM); /* master */
    738  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    739  1.31    bouyer 	    WDCTL_RST | WDCTL_IDS);
    740  1.31    bouyer 	delay(1000);
    741  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    742  1.31    bouyer 	    WDCTL_IDS);
    743  1.31    bouyer 	delay(1000);
    744  1.31    bouyer 	(void) bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_error);
    745  1.31    bouyer 	bus_space_write_1(chp->ctl_iot, chp->ctl_ioh, wd_aux_ctlr,
    746  1.31    bouyer 	    WDCTL_4BIT);
    747   1.2    bouyer 
    748  1.31    bouyer 	drv_mask1 = (chp->ch_drive[0].drive_flags & DRIVE) ? 0x01:0x00;
    749  1.31    bouyer 	drv_mask1 |= (chp->ch_drive[1].drive_flags & DRIVE) ? 0x02:0x00;
    750  1.31    bouyer 	drv_mask2 = __wdcwait_reset(chp, drv_mask1);
    751  1.31    bouyer 	if (verb && drv_mask2 != drv_mask1) {
    752  1.31    bouyer 		printf("%s channel %d: reset failed for",
    753  1.31    bouyer 		    chp->wdc->sc_dev.dv_xname, chp->channel);
    754  1.31    bouyer 		if ((drv_mask1 & 0x01) != 0 && (drv_mask2 & 0x01) == 0)
    755  1.31    bouyer 			printf(" drive 0");
    756  1.31    bouyer 		if ((drv_mask1 & 0x02) != 0 && (drv_mask2 & 0x02) == 0)
    757  1.31    bouyer 			printf(" drive 1");
    758  1.31    bouyer 		printf("\n");
    759  1.31    bouyer 	}
    760  1.31    bouyer 	return  (drv_mask1 != drv_mask2) ? 1 : 0;
    761  1.31    bouyer }
    762  1.31    bouyer 
    763  1.31    bouyer static int
    764  1.31    bouyer __wdcwait_reset(chp, drv_mask)
    765  1.31    bouyer 	struct channel_softc *chp;
    766  1.31    bouyer 	int drv_mask;
    767  1.31    bouyer {
    768  1.31    bouyer 	int timeout;
    769  1.31    bouyer 	u_int8_t st0, st1;
    770  1.70    bouyer #ifdef WDCDEBUG
    771  1.70    bouyer 	u_int8_t sc0, sn0, cl0, ch0;
    772  1.70    bouyer 	u_int8_t sc1, sn1, cl1, ch1;
    773  1.70    bouyer #endif
    774  1.31    bouyer 	/* wait for BSY to deassert */
    775  1.31    bouyer 	for (timeout = 0; timeout < WDCNDELAY_RST;timeout++) {
    776  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    777  1.31    bouyer 		    WDSD_IBM); /* master */
    778  1.65    bouyer 		delay(10);
    779  1.31    bouyer 		st0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    780  1.70    bouyer #ifdef WDCDEBUG
    781  1.70    bouyer 		sc0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    782  1.70    bouyer 		sn0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    783  1.70    bouyer 		cl0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    784  1.70    bouyer 		ch0 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    785  1.70    bouyer #endif
    786  1.31    bouyer 		bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
    787  1.31    bouyer 		    WDSD_IBM | 0x10); /* slave */
    788  1.65    bouyer 		delay(10);
    789  1.31    bouyer 		st1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    790  1.70    bouyer #ifdef WDCDEBUG
    791  1.70    bouyer 		sc1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt);
    792  1.70    bouyer 		sn1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_sector);
    793  1.70    bouyer 		cl1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo);
    794  1.70    bouyer 		ch1 = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi);
    795  1.70    bouyer #endif
    796  1.31    bouyer 
    797  1.31    bouyer 		if ((drv_mask & 0x01) == 0) {
    798  1.31    bouyer 			/* no master */
    799  1.31    bouyer 			if ((drv_mask & 0x02) != 0 && (st1 & WDCS_BSY) == 0) {
    800  1.31    bouyer 				/* No master, slave is ready, it's done */
    801  1.65    bouyer 				goto end;
    802  1.31    bouyer 			}
    803  1.31    bouyer 		} else if ((drv_mask & 0x02) == 0) {
    804  1.31    bouyer 			/* no slave */
    805  1.31    bouyer 			if ((drv_mask & 0x01) != 0 && (st0 & WDCS_BSY) == 0) {
    806  1.31    bouyer 				/* No slave, master is ready, it's done */
    807  1.65    bouyer 				goto end;
    808  1.31    bouyer 			}
    809   1.2    bouyer 		} else {
    810  1.31    bouyer 			/* Wait for both master and slave to be ready */
    811  1.31    bouyer 			if ((st0 & WDCS_BSY) == 0 && (st1 & WDCS_BSY) == 0) {
    812  1.65    bouyer 				goto end;
    813   1.2    bouyer 			}
    814   1.2    bouyer 		}
    815  1.31    bouyer 		delay(WDCDELAY);
    816   1.2    bouyer 	}
    817  1.31    bouyer 	/* Reset timed out. Maybe it's because drv_mask was not rigth */
    818  1.31    bouyer 	if (st0 & WDCS_BSY)
    819  1.31    bouyer 		drv_mask &= ~0x01;
    820  1.31    bouyer 	if (st1 & WDCS_BSY)
    821  1.31    bouyer 		drv_mask &= ~0x02;
    822  1.65    bouyer end:
    823  1.70    bouyer 	WDCDEBUG_PRINT(("%s:%d:0: after reset, sc=0x%x sn=0x%x "
    824  1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
    825  1.70    bouyer 	     chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    826  1.70    bouyer 	     chp->channel, sc0, sn0, cl0, ch0), DEBUG_PROBE);
    827  1.70    bouyer 	WDCDEBUG_PRINT(("%s:%d:1: after reset, sc=0x%x sn=0x%x "
    828  1.70    bouyer 	    "cl=0x%x ch=0x%x\n",
    829  1.70    bouyer 	     chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe",
    830  1.70    bouyer 	     chp->channel, sc1, sn1, cl1, ch1), DEBUG_PROBE);
    831  1.70    bouyer 
    832  1.65    bouyer 	WDCDEBUG_PRINT(("%s:%d: wdcwait_reset() end, st0=0x%x, st1=0x%x\n",
    833  1.65    bouyer 	    chp->wdc ? chp->wdc->sc_dev.dv_xname : "wdcprobe", chp->channel,
    834  1.65    bouyer 	    st0, st1), DEBUG_PROBE);
    835  1.65    bouyer 
    836  1.31    bouyer 	return drv_mask;
    837   1.2    bouyer }
    838   1.2    bouyer 
    839   1.2    bouyer /*
    840  1.31    bouyer  * Wait for a drive to be !BSY, and have mask in its status register.
    841  1.31    bouyer  * return -1 for a timeout after "timeout" ms.
    842   1.2    bouyer  */
    843  1.31    bouyer int
    844  1.31    bouyer wdcwait(chp, mask, bits, timeout)
    845  1.31    bouyer 	struct channel_softc *chp;
    846  1.31    bouyer 	int mask, bits, timeout;
    847   1.2    bouyer {
    848  1.31    bouyer 	u_char status;
    849  1.31    bouyer 	int time = 0;
    850  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    851  1.31    bouyer 	extern int cold;
    852  1.31    bouyer #endif
    853  1.60       abs 
    854  1.60       abs 	WDCDEBUG_PRINT(("wdcwait %s:%d\n", chp->wdc ?chp->wdc->sc_dev.dv_xname
    855  1.60       abs 	    :"none", chp->channel), DEBUG_STATUS);
    856  1.31    bouyer 	chp->ch_error = 0;
    857  1.31    bouyer 
    858  1.31    bouyer 	timeout = timeout * 1000 / WDCDELAY; /* delay uses microseconds */
    859   1.2    bouyer 
    860  1.31    bouyer 	for (;;) {
    861  1.31    bouyer 		chp->ch_status = status =
    862  1.31    bouyer 		    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_status);
    863  1.31    bouyer 		if ((status & WDCS_BSY) == 0 && (status & mask) == bits)
    864  1.31    bouyer 			break;
    865  1.31    bouyer 		if (++time > timeout) {
    866  1.87    bouyer 			WDCDEBUG_PRINT(("wdcwait: timeout (time=%d), "
    867  1.87    bouyer 			    "status %x error %x (mask 0x%x bits 0x%x)\n",
    868  1.87    bouyer 			    time, status,
    869  1.31    bouyer 			    bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    870  1.77    bouyer 				wd_error), mask, bits),
    871  1.87    bouyer 			    DEBUG_STATUS | DEBUG_PROBE | DEBUG_DELAY);
    872  1.31    bouyer 			return -1;
    873  1.31    bouyer 		}
    874  1.31    bouyer 		delay(WDCDELAY);
    875   1.2    bouyer 	}
    876  1.87    bouyer #ifdef WDCDEBUG
    877  1.87    bouyer 	if (time > 0 && (wdcdebug_mask & DEBUG_DELAY))
    878  1.87    bouyer 		printf("wdcwait: did busy-wait, time=%d\n", time);
    879  1.87    bouyer #endif
    880  1.31    bouyer 	if (status & WDCS_ERR)
    881  1.31    bouyer 		chp->ch_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
    882  1.31    bouyer 		    wd_error);
    883  1.31    bouyer #ifdef WDCNDELAY_DEBUG
    884  1.31    bouyer 	/* After autoconfig, there should be no long delays. */
    885  1.31    bouyer 	if (!cold && time > WDCNDELAY_DEBUG) {
    886  1.31    bouyer 		struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    887  1.31    bouyer 		if (xfer == NULL)
    888  1.31    bouyer 			printf("%s channel %d: warning: busy-wait took %dus\n",
    889  1.31    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    890  1.31    bouyer 			    WDCDELAY * time);
    891  1.31    bouyer 		else
    892  1.31    bouyer 			printf("%s:%d:%d: warning: busy-wait took %dus\n",
    893  1.49    bouyer 			    chp->wdc->sc_dev.dv_xname, chp->channel,
    894  1.31    bouyer 			    xfer->drive,
    895  1.31    bouyer 			    WDCDELAY * time);
    896   1.2    bouyer 	}
    897   1.2    bouyer #endif
    898  1.31    bouyer 	return 0;
    899   1.2    bouyer }
    900   1.2    bouyer 
    901  1.84    bouyer /*
    902  1.84    bouyer  * Busy-wait for DMA to complete
    903  1.84    bouyer  */
    904  1.84    bouyer int
    905  1.84    bouyer wdc_dmawait(chp, xfer, timeout)
    906  1.84    bouyer 	struct channel_softc *chp;
    907  1.84    bouyer 	struct wdc_xfer *xfer;
    908  1.84    bouyer 	int timeout;
    909  1.84    bouyer {
    910  1.84    bouyer 	int time;
    911  1.84    bouyer 	for (time = 0;  time < timeout * 1000 / WDCDELAY; time++) {
    912  1.84    bouyer 		chp->wdc->dma_status =
    913  1.84    bouyer 		    (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    914  1.84    bouyer 			chp->channel, xfer->drive, 0);
    915  1.84    bouyer 		if ((chp->wdc->dma_status & WDC_DMAST_NOIRQ) == 0)
    916  1.84    bouyer 			return 0;
    917  1.84    bouyer 		delay(WDCDELAY);
    918  1.84    bouyer 	}
    919  1.84    bouyer 	/* timeout, force a DMA halt */
    920  1.84    bouyer 	chp->wdc->dma_status = (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    921  1.84    bouyer 	    chp->channel, xfer->drive, 1);
    922  1.84    bouyer 	return 1;
    923  1.84    bouyer }
    924  1.84    bouyer 
    925  1.31    bouyer void
    926  1.31    bouyer wdctimeout(arg)
    927  1.31    bouyer 	void *arg;
    928   1.2    bouyer {
    929  1.31    bouyer 	struct channel_softc *chp = (struct channel_softc *)arg;
    930  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
    931  1.31    bouyer 	int s;
    932   1.2    bouyer 
    933  1.31    bouyer 	WDCDEBUG_PRINT(("wdctimeout\n"), DEBUG_FUNCS);
    934  1.31    bouyer 
    935  1.31    bouyer 	s = splbio();
    936  1.31    bouyer 	if ((chp->ch_flags & WDCF_IRQ_WAIT) != 0) {
    937  1.31    bouyer 		__wdcerror(chp, "lost interrupt");
    938  1.88       mrg 		printf("\ttype: %s tc_bcount: %d tc_skip: %d\n",
    939  1.88       mrg 		    (xfer->c_flags & C_ATAPI) ?  "atapi" : "ata",
    940  1.88       mrg 		    xfer->c_bcount,
    941  1.88       mrg 		    xfer->c_skip);
    942  1.84    bouyer 		if (chp->ch_flags & WDCF_DMA_WAIT) {
    943  1.84    bouyer 			chp->wdc->dma_status =
    944  1.84    bouyer 			    (*chp->wdc->dma_finish)(chp->wdc->dma_arg,
    945  1.84    bouyer 				chp->channel, xfer->drive, 1);
    946  1.84    bouyer 			chp->ch_flags &= ~WDCF_DMA_WAIT;
    947  1.84    bouyer 		}
    948  1.31    bouyer 		/*
    949  1.31    bouyer 		 * Call the interrupt routine. If we just missed and interrupt,
    950  1.31    bouyer 		 * it will do what's needed. Else, it will take the needed
    951  1.31    bouyer 		 * action (reset the device).
    952  1.70    bouyer 		 * Before that we need to reinstall the timeout callback,
    953  1.70    bouyer 		 * in case it will miss another irq while in this transfer
    954  1.70    bouyer 		 * We arbitray chose it to be 1s
    955  1.31    bouyer 		 */
    956  1.81   thorpej 		callout_reset(&chp->ch_callout, hz, wdctimeout, chp);
    957  1.31    bouyer 		xfer->c_flags |= C_TIMEOU;
    958  1.31    bouyer 		chp->ch_flags &= ~WDCF_IRQ_WAIT;
    959  1.66    bouyer 		xfer->c_intr(chp, xfer, 1);
    960  1.31    bouyer 	} else
    961  1.31    bouyer 		__wdcerror(chp, "missing untimeout");
    962  1.31    bouyer 	splx(s);
    963   1.2    bouyer }
    964   1.2    bouyer 
    965  1.31    bouyer /*
    966  1.31    bouyer  * Probe drive's capabilites, for use by the controller later
    967  1.31    bouyer  * Assumes drvp points to an existing drive.
    968  1.31    bouyer  * XXX this should be a controller-indep function
    969  1.31    bouyer  */
    970   1.2    bouyer void
    971  1.31    bouyer wdc_probe_caps(drvp)
    972  1.31    bouyer 	struct ata_drive_datas *drvp;
    973   1.2    bouyer {
    974  1.31    bouyer 	struct ataparams params, params2;
    975  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
    976  1.31    bouyer 	struct device *drv_dev = drvp->drv_softc;
    977  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
    978  1.31    bouyer 	int i, printed;
    979  1.31    bouyer 	char *sep = "";
    980  1.48    bouyer 	int cf_flags;
    981  1.31    bouyer 
    982  1.31    bouyer 	if (ata_get_params(drvp, AT_POLL, &params) != CMD_OK) {
    983  1.31    bouyer 		/* IDENTIFY failed. Can't tell more about the device */
    984   1.2    bouyer 		return;
    985   1.2    bouyer 	}
    986  1.31    bouyer 	if ((wdc->cap & (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) ==
    987  1.31    bouyer 	    (WDC_CAPABILITY_DATA16 | WDC_CAPABILITY_DATA32)) {
    988   1.2    bouyer 		/*
    989  1.39    bouyer 		 * Controller claims 16 and 32 bit transfers.
    990  1.39    bouyer 		 * Re-do an IDENTIFY with 32-bit transfers,
    991  1.31    bouyer 		 * and compare results.
    992   1.2    bouyer 		 */
    993  1.31    bouyer 		drvp->drive_flags |= DRIVE_CAP32;
    994  1.31    bouyer 		ata_get_params(drvp, AT_POLL, &params2);
    995  1.31    bouyer 		if (memcmp(&params, &params2, sizeof(struct ataparams)) != 0) {
    996  1.31    bouyer 			/* Not good. fall back to 16bits */
    997  1.31    bouyer 			drvp->drive_flags &= ~DRIVE_CAP32;
    998  1.31    bouyer 		} else {
    999  1.82     soren 			printf("%s: 32-bit data port", drv_dev->dv_xname);
   1000   1.2    bouyer 		}
   1001   1.2    bouyer 	}
   1002  1.55    bouyer #if 0 /* Some ultra-DMA drives claims to only support ATA-3. sigh */
   1003  1.55    bouyer 	if (params.atap_ata_major > 0x01 &&
   1004  1.55    bouyer 	    params.atap_ata_major != 0xffff) {
   1005  1.55    bouyer 		for (i = 14; i > 0; i--) {
   1006  1.55    bouyer 			if (params.atap_ata_major & (1 << i)) {
   1007  1.55    bouyer 				if ((drvp->drive_flags & DRIVE_CAP32) == 0)
   1008  1.55    bouyer 					printf("%s: ", drv_dev->dv_xname);
   1009  1.55    bouyer 				else
   1010  1.55    bouyer 					printf(", ");
   1011  1.55    bouyer 				printf("ATA version %d\n", i);
   1012  1.55    bouyer 				drvp->ata_vers = i;
   1013  1.55    bouyer 				break;
   1014  1.55    bouyer 			}
   1015  1.55    bouyer 		}
   1016  1.58    bouyer 	} else
   1017  1.55    bouyer #endif
   1018  1.58    bouyer 	if (drvp->drive_flags & DRIVE_CAP32)
   1019  1.55    bouyer 		printf("\n");
   1020   1.2    bouyer 
   1021  1.31    bouyer 	/* An ATAPI device is at last PIO mode 3 */
   1022  1.31    bouyer 	if (drvp->drive_flags & DRIVE_ATAPI)
   1023  1.31    bouyer 		drvp->PIO_mode = 3;
   1024   1.2    bouyer 
   1025   1.2    bouyer 	/*
   1026  1.31    bouyer 	 * It's not in the specs, but it seems that some drive
   1027  1.31    bouyer 	 * returns 0xffff in atap_extensions when this field is invalid
   1028   1.2    bouyer 	 */
   1029  1.31    bouyer 	if (params.atap_extensions != 0xffff &&
   1030  1.31    bouyer 	    (params.atap_extensions & WDC_EXT_MODES)) {
   1031  1.31    bouyer 		printed = 0;
   1032  1.31    bouyer 		/*
   1033  1.31    bouyer 		 * XXX some drives report something wrong here (they claim to
   1034  1.31    bouyer 		 * support PIO mode 8 !). As mode is coded on 3 bits in
   1035  1.31    bouyer 		 * SET FEATURE, limit it to 7 (so limit i to 4).
   1036  1.39    bouyer 		 * If higther mode than 7 is found, abort.
   1037  1.31    bouyer 		 */
   1038  1.39    bouyer 		for (i = 7; i >= 0; i--) {
   1039  1.31    bouyer 			if ((params.atap_piomode_supp & (1 << i)) == 0)
   1040  1.31    bouyer 				continue;
   1041  1.39    bouyer 			if (i > 4)
   1042  1.39    bouyer 				return;
   1043  1.31    bouyer 			/*
   1044  1.31    bouyer 			 * See if mode is accepted.
   1045  1.31    bouyer 			 * If the controller can't set its PIO mode,
   1046  1.31    bouyer 			 * assume the defaults are good, so don't try
   1047  1.31    bouyer 			 * to set it
   1048  1.31    bouyer 			 */
   1049  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) != 0)
   1050  1.31    bouyer 				if (ata_set_mode(drvp, 0x08 | (i + 3),
   1051  1.31    bouyer 				   AT_POLL) != CMD_OK)
   1052   1.2    bouyer 					continue;
   1053  1.31    bouyer 			if (!printed) {
   1054  1.39    bouyer 				printf("%s: drive supports PIO mode %d",
   1055  1.39    bouyer 				    drv_dev->dv_xname, i + 3);
   1056  1.31    bouyer 				sep = ",";
   1057  1.31    bouyer 				printed = 1;
   1058  1.31    bouyer 			}
   1059  1.31    bouyer 			/*
   1060  1.31    bouyer 			 * If controller's driver can't set its PIO mode,
   1061  1.31    bouyer 			 * get the highter one for the drive.
   1062  1.31    bouyer 			 */
   1063  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_MODE) == 0 ||
   1064  1.52    bouyer 			    wdc->PIO_cap >= i + 3) {
   1065  1.31    bouyer 				drvp->PIO_mode = i + 3;
   1066  1.48    bouyer 				drvp->PIO_cap = i + 3;
   1067   1.2    bouyer 				break;
   1068   1.2    bouyer 			}
   1069   1.2    bouyer 		}
   1070  1.31    bouyer 		if (!printed) {
   1071  1.31    bouyer 			/*
   1072  1.31    bouyer 			 * We didn't find a valid PIO mode.
   1073  1.31    bouyer 			 * Assume the values returned for DMA are buggy too
   1074  1.31    bouyer 			 */
   1075  1.31    bouyer 			return;
   1076   1.2    bouyer 		}
   1077  1.35    bouyer 		drvp->drive_flags |= DRIVE_MODE;
   1078  1.31    bouyer 		printed = 0;
   1079  1.31    bouyer 		for (i = 7; i >= 0; i--) {
   1080  1.31    bouyer 			if ((params.atap_dmamode_supp & (1 << i)) == 0)
   1081  1.31    bouyer 				continue;
   1082  1.31    bouyer 			if ((wdc->cap & WDC_CAPABILITY_DMA) &&
   1083  1.31    bouyer 			    (wdc->cap & WDC_CAPABILITY_MODE))
   1084  1.31    bouyer 				if (ata_set_mode(drvp, 0x20 | i, AT_POLL)
   1085  1.31    bouyer 				    != CMD_OK)
   1086  1.31    bouyer 					continue;
   1087  1.31    bouyer 			if (!printed) {
   1088  1.31    bouyer 				printf("%s DMA mode %d", sep, i);
   1089  1.31    bouyer 				sep = ",";
   1090  1.31    bouyer 				printed = 1;
   1091  1.31    bouyer 			}
   1092  1.31    bouyer 			if (wdc->cap & WDC_CAPABILITY_DMA) {
   1093  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1094  1.52    bouyer 				    wdc->DMA_cap < i)
   1095  1.31    bouyer 					continue;
   1096  1.31    bouyer 				drvp->DMA_mode = i;
   1097  1.48    bouyer 				drvp->DMA_cap = i;
   1098  1.31    bouyer 				drvp->drive_flags |= DRIVE_DMA;
   1099  1.31    bouyer 			}
   1100   1.2    bouyer 			break;
   1101   1.2    bouyer 		}
   1102  1.31    bouyer 		if (params.atap_extensions & WDC_EXT_UDMA_MODES) {
   1103  1.71    bouyer 			printed = 0;
   1104  1.31    bouyer 			for (i = 7; i >= 0; i--) {
   1105  1.31    bouyer 				if ((params.atap_udmamode_supp & (1 << i))
   1106  1.31    bouyer 				    == 0)
   1107  1.31    bouyer 					continue;
   1108  1.31    bouyer 				if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1109  1.31    bouyer 				    (wdc->cap & WDC_CAPABILITY_UDMA))
   1110  1.31    bouyer 					if (ata_set_mode(drvp, 0x40 | i,
   1111  1.31    bouyer 					    AT_POLL) != CMD_OK)
   1112  1.31    bouyer 						continue;
   1113  1.71    bouyer 				if (!printed) {
   1114  1.71    bouyer 					printf("%s Ultra-DMA mode %d", sep, i);
   1115  1.93  wrstuden 					if (i == 2)
   1116  1.93  wrstuden 						printf(" (Ultra/33)");
   1117  1.93  wrstuden 					else if (i == 4)
   1118  1.93  wrstuden 						printf(" (Ultra/66)");
   1119  1.93  wrstuden 					else if (i == 5)
   1120  1.93  wrstuden 						printf(" (Ultra/100)");
   1121  1.71    bouyer 					sep = ",";
   1122  1.71    bouyer 					printed = 1;
   1123  1.71    bouyer 				}
   1124  1.31    bouyer 				if (wdc->cap & WDC_CAPABILITY_UDMA) {
   1125  1.50    bouyer 					if ((wdc->cap & WDC_CAPABILITY_MODE) &&
   1126  1.52    bouyer 					    wdc->UDMA_cap < i)
   1127  1.50    bouyer 						continue;
   1128  1.31    bouyer 					drvp->UDMA_mode = i;
   1129  1.48    bouyer 					drvp->UDMA_cap = i;
   1130  1.31    bouyer 					drvp->drive_flags |= DRIVE_UDMA;
   1131  1.31    bouyer 				}
   1132  1.31    bouyer 				break;
   1133  1.31    bouyer 			}
   1134  1.31    bouyer 		}
   1135  1.31    bouyer 		printf("\n");
   1136  1.55    bouyer 	}
   1137  1.55    bouyer 
   1138  1.55    bouyer 	/* Try to guess ATA version here, if it didn't get reported */
   1139  1.55    bouyer 	if (drvp->ata_vers == 0) {
   1140  1.55    bouyer 		if (drvp->drive_flags & DRIVE_UDMA)
   1141  1.55    bouyer 			drvp->ata_vers = 4; /* should be at last ATA-4 */
   1142  1.55    bouyer 		else if (drvp->PIO_cap > 2)
   1143  1.55    bouyer 			drvp->ata_vers = 2; /* should be at last ATA-2 */
   1144  1.48    bouyer 	}
   1145  1.48    bouyer 	cf_flags = drv_dev->dv_cfdata->cf_flags;
   1146  1.48    bouyer 	if (cf_flags & ATA_CONFIG_PIO_SET) {
   1147  1.48    bouyer 		drvp->PIO_mode =
   1148  1.48    bouyer 		    (cf_flags & ATA_CONFIG_PIO_MODES) >> ATA_CONFIG_PIO_OFF;
   1149  1.48    bouyer 		drvp->drive_flags |= DRIVE_MODE;
   1150  1.48    bouyer 	}
   1151  1.48    bouyer 	if ((wdc->cap & WDC_CAPABILITY_DMA) == 0) {
   1152  1.48    bouyer 		/* don't care about DMA modes */
   1153  1.48    bouyer 		return;
   1154  1.48    bouyer 	}
   1155  1.48    bouyer 	if (cf_flags & ATA_CONFIG_DMA_SET) {
   1156  1.48    bouyer 		if ((cf_flags & ATA_CONFIG_DMA_MODES) ==
   1157  1.48    bouyer 		    ATA_CONFIG_DMA_DISABLE) {
   1158  1.48    bouyer 			drvp->drive_flags &= ~DRIVE_DMA;
   1159  1.48    bouyer 		} else {
   1160  1.48    bouyer 			drvp->DMA_mode = (cf_flags & ATA_CONFIG_DMA_MODES) >>
   1161  1.48    bouyer 			    ATA_CONFIG_DMA_OFF;
   1162  1.48    bouyer 			drvp->drive_flags |= DRIVE_DMA | DRIVE_MODE;
   1163  1.48    bouyer 		}
   1164  1.48    bouyer 	}
   1165  1.48    bouyer 	if (cf_flags & ATA_CONFIG_UDMA_SET) {
   1166  1.48    bouyer 		if ((cf_flags & ATA_CONFIG_UDMA_MODES) ==
   1167  1.48    bouyer 		    ATA_CONFIG_UDMA_DISABLE) {
   1168  1.48    bouyer 			drvp->drive_flags &= ~DRIVE_UDMA;
   1169  1.48    bouyer 		} else {
   1170  1.48    bouyer 			drvp->UDMA_mode = (cf_flags & ATA_CONFIG_UDMA_MODES) >>
   1171  1.48    bouyer 			    ATA_CONFIG_UDMA_OFF;
   1172  1.48    bouyer 			drvp->drive_flags |= DRIVE_UDMA | DRIVE_MODE;
   1173  1.48    bouyer 		}
   1174   1.2    bouyer 	}
   1175  1.54    bouyer }
   1176  1.54    bouyer 
   1177  1.54    bouyer /*
   1178  1.56    bouyer  * downgrade the transfer mode of a drive after an error. return 1 if
   1179  1.54    bouyer  * downgrade was possible, 0 otherwise.
   1180  1.54    bouyer  */
   1181  1.54    bouyer int
   1182  1.54    bouyer wdc_downgrade_mode(drvp)
   1183  1.54    bouyer 	struct ata_drive_datas *drvp;
   1184  1.54    bouyer {
   1185  1.54    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1186  1.54    bouyer 	struct device *drv_dev = drvp->drv_softc;
   1187  1.54    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1188  1.54    bouyer 	int cf_flags = drv_dev->dv_cfdata->cf_flags;
   1189  1.54    bouyer 
   1190  1.54    bouyer 	/* if drive or controller don't know its mode, we can't do much */
   1191  1.54    bouyer 	if ((drvp->drive_flags & DRIVE_MODE) == 0 ||
   1192  1.54    bouyer 	    (wdc->cap & WDC_CAPABILITY_MODE) == 0)
   1193  1.54    bouyer 		return 0;
   1194  1.54    bouyer 	/* current drive mode was set by a config flag, let it this way */
   1195  1.54    bouyer 	if ((cf_flags & ATA_CONFIG_PIO_SET) ||
   1196  1.54    bouyer 	    (cf_flags & ATA_CONFIG_DMA_SET) ||
   1197  1.54    bouyer 	    (cf_flags & ATA_CONFIG_UDMA_SET))
   1198  1.54    bouyer 		return 0;
   1199  1.54    bouyer 
   1200  1.61    bouyer 	/*
   1201  1.73    bouyer 	 * If we were using Ultra-DMA mode > 2, downgrade to mode 2 first.
   1202  1.73    bouyer 	 * Maybe we didn't properly notice the cable type
   1203  1.78    bouyer 	 * If we were using Ultra-DMA mode 2, downgrade to mode 1 first.
   1204  1.78    bouyer 	 * It helps in some cases.
   1205  1.73    bouyer 	 */
   1206  1.78    bouyer 	if ((drvp->drive_flags & DRIVE_UDMA) && drvp->UDMA_mode >= 2) {
   1207  1.78    bouyer 		drvp->UDMA_mode = (drvp->UDMA_mode == 2) ? 1 : 2;
   1208  1.78    bouyer 		printf("%s: transfer error, downgrading to Ultra-DMA mode %d\n",
   1209  1.73    bouyer 		    drv_dev->dv_xname, drvp->UDMA_mode);
   1210  1.73    bouyer 	}
   1211  1.73    bouyer 
   1212  1.73    bouyer 	/*
   1213  1.61    bouyer 	 * If we were using ultra-DMA, don't downgrade to multiword DMA
   1214  1.61    bouyer 	 * if we noticed a CRC error. It has been noticed that CRC errors
   1215  1.61    bouyer 	 * in ultra-DMA lead to silent data corruption in multiword DMA.
   1216  1.61    bouyer 	 * Data corruption is less likely to occur in PIO mode.
   1217  1.61    bouyer 	 */
   1218  1.73    bouyer 	else if ((drvp->drive_flags & DRIVE_UDMA) &&
   1219  1.61    bouyer 	    (drvp->drive_flags & DRIVE_DMAERR) == 0) {
   1220  1.54    bouyer 		drvp->drive_flags &= ~DRIVE_UDMA;
   1221  1.54    bouyer 		drvp->drive_flags |= DRIVE_DMA;
   1222  1.54    bouyer 		drvp->DMA_mode = drvp->DMA_cap;
   1223  1.56    bouyer 		printf("%s: transfer error, downgrading to DMA mode %d\n",
   1224  1.54    bouyer 		    drv_dev->dv_xname, drvp->DMA_mode);
   1225  1.61    bouyer 	} else if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA)) {
   1226  1.61    bouyer 		drvp->drive_flags &= ~(DRIVE_DMA | DRIVE_UDMA);
   1227  1.54    bouyer 		drvp->PIO_mode = drvp->PIO_cap;
   1228  1.56    bouyer 		printf("%s: transfer error, downgrading to PIO mode %d\n",
   1229  1.54    bouyer 		    drv_dev->dv_xname, drvp->PIO_mode);
   1230  1.54    bouyer 	} else /* already using PIO, can't downgrade */
   1231  1.54    bouyer 		return 0;
   1232  1.54    bouyer 
   1233  1.54    bouyer 	wdc->set_modes(chp);
   1234  1.54    bouyer 	/* reset the channel, which will shedule all drives for setup */
   1235  1.54    bouyer 	wdc_reset_channel(drvp);
   1236  1.54    bouyer 	return 1;
   1237   1.2    bouyer }
   1238   1.2    bouyer 
   1239   1.2    bouyer int
   1240  1.31    bouyer wdc_exec_command(drvp, wdc_c)
   1241  1.31    bouyer 	struct ata_drive_datas *drvp;
   1242  1.31    bouyer 	struct wdc_command *wdc_c;
   1243  1.31    bouyer {
   1244  1.31    bouyer 	struct channel_softc *chp = drvp->chnl_softc;
   1245   1.2    bouyer 	struct wdc_xfer *xfer;
   1246  1.31    bouyer 	int s, ret;
   1247   1.2    bouyer 
   1248  1.34    bouyer 	WDCDEBUG_PRINT(("wdc_exec_command %s:%d:%d\n",
   1249  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drvp->drive),
   1250  1.34    bouyer 	    DEBUG_FUNCS);
   1251   1.2    bouyer 
   1252  1.31    bouyer 	/* set up an xfer and queue. Wait for completion */
   1253  1.31    bouyer 	xfer = wdc_get_xfer(wdc_c->flags & AT_WAIT ? WDC_CANSLEEP :
   1254  1.31    bouyer 	    WDC_NOSLEEP);
   1255  1.31    bouyer 	if (xfer == NULL) {
   1256  1.31    bouyer 		return WDC_TRY_AGAIN;
   1257  1.31    bouyer 	 }
   1258   1.2    bouyer 
   1259  1.31    bouyer 	if (wdc_c->flags & AT_POLL)
   1260  1.31    bouyer 		xfer->c_flags |= C_POLL;
   1261  1.31    bouyer 	xfer->drive = drvp->drive;
   1262  1.31    bouyer 	xfer->databuf = wdc_c->data;
   1263  1.31    bouyer 	xfer->c_bcount = wdc_c->bcount;
   1264  1.31    bouyer 	xfer->cmd = wdc_c;
   1265  1.31    bouyer 	xfer->c_start = __wdccommand_start;
   1266  1.31    bouyer 	xfer->c_intr = __wdccommand_intr;
   1267  1.75     enami 	xfer->c_kill_xfer = __wdccommand_done;
   1268   1.2    bouyer 
   1269  1.31    bouyer 	s = splbio();
   1270  1.31    bouyer 	wdc_exec_xfer(chp, xfer);
   1271  1.31    bouyer #ifdef DIAGNOSTIC
   1272  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) != 0 &&
   1273  1.31    bouyer 	    (wdc_c->flags & AT_DONE) == 0)
   1274  1.31    bouyer 		panic("wdc_exec_command: polled command not done\n");
   1275   1.2    bouyer #endif
   1276  1.31    bouyer 	if (wdc_c->flags & AT_DONE) {
   1277  1.31    bouyer 		ret = WDC_COMPLETE;
   1278  1.31    bouyer 	} else {
   1279  1.31    bouyer 		if (wdc_c->flags & AT_WAIT) {
   1280  1.69    bouyer 			while ((wdc_c->flags & AT_DONE) == 0) {
   1281  1.69    bouyer 				tsleep(wdc_c, PRIBIO, "wdccmd", 0);
   1282  1.69    bouyer 			}
   1283  1.31    bouyer 			ret = WDC_COMPLETE;
   1284  1.31    bouyer 		} else {
   1285  1.31    bouyer 			ret = WDC_QUEUED;
   1286   1.2    bouyer 		}
   1287   1.2    bouyer 	}
   1288  1.31    bouyer 	splx(s);
   1289  1.31    bouyer 	return ret;
   1290   1.2    bouyer }
   1291   1.2    bouyer 
   1292   1.2    bouyer void
   1293  1.31    bouyer __wdccommand_start(chp, xfer)
   1294  1.31    bouyer 	struct channel_softc *chp;
   1295   1.2    bouyer 	struct wdc_xfer *xfer;
   1296  1.31    bouyer {
   1297  1.31    bouyer 	int drive = xfer->drive;
   1298  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1299  1.31    bouyer 
   1300  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_start %s:%d:%d\n",
   1301  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive),
   1302  1.34    bouyer 	    DEBUG_FUNCS);
   1303  1.31    bouyer 
   1304  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1305  1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1306  1.79    bouyer 	if (wdcwait(chp, wdc_c->r_st_bmask | WDCS_DRQ, wdc_c->r_st_bmask,
   1307  1.31    bouyer 	    wdc_c->timeout) != 0) {
   1308  1.31    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1309  1.31    bouyer 		__wdccommand_done(chp, xfer);
   1310  1.53    bouyer 		return;
   1311  1.31    bouyer 	}
   1312  1.31    bouyer 	wdccommand(chp, drive, wdc_c->r_command, wdc_c->r_cyl, wdc_c->r_head,
   1313  1.31    bouyer 	    wdc_c->r_sector, wdc_c->r_count, wdc_c->r_precomp);
   1314  1.31    bouyer 	if ((wdc_c->flags & AT_POLL) == 0) {
   1315  1.31    bouyer 		chp->ch_flags |= WDCF_IRQ_WAIT; /* wait for interrupt */
   1316  1.81   thorpej 		callout_reset(&chp->ch_callout, wdc_c->timeout / 1000 * hz,
   1317  1.81   thorpej 		    wdctimeout, chp);
   1318  1.31    bouyer 		return;
   1319   1.2    bouyer 	}
   1320   1.2    bouyer 	/*
   1321  1.31    bouyer 	 * Polled command. Wait for drive ready or drq. Done in intr().
   1322  1.31    bouyer 	 * Wait for at last 400ns for status bit to be valid.
   1323   1.2    bouyer 	 */
   1324  1.31    bouyer 	delay(10);
   1325  1.66    bouyer 	__wdccommand_intr(chp, xfer, 0);
   1326   1.2    bouyer }
   1327   1.2    bouyer 
   1328   1.2    bouyer int
   1329  1.66    bouyer __wdccommand_intr(chp, xfer, irq)
   1330  1.31    bouyer 	struct channel_softc *chp;
   1331  1.31    bouyer 	struct wdc_xfer *xfer;
   1332  1.66    bouyer 	int irq;
   1333   1.2    bouyer {
   1334  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1335  1.31    bouyer 	int bcount = wdc_c->bcount;
   1336  1.31    bouyer 	char *data = wdc_c->data;
   1337  1.31    bouyer 
   1338  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_intr %s:%d:%d\n",
   1339  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_INTR);
   1340  1.31    bouyer 	if (wdcwait(chp, wdc_c->r_st_pmask, wdc_c->r_st_pmask,
   1341  1.66    bouyer 	     (irq == 0)  ? wdc_c->timeout : 0)) {
   1342  1.66    bouyer 		if (irq && (xfer->c_flags & C_TIMEOU) == 0)
   1343  1.63    bouyer 			return 0; /* IRQ was not for us */
   1344  1.63    bouyer 		wdc_c->flags |= AT_TIMEOU;
   1345  1.31    bouyer 		__wdccommand_done(chp, xfer);
   1346   1.2    bouyer 		return 1;
   1347   1.2    bouyer 	}
   1348  1.91    bouyer 	if (chp->wdc->cap & WDC_CAPABILITY_IRQACK)
   1349  1.91    bouyer 		chp->wdc->irqack(chp);
   1350  1.31    bouyer 	if (wdc_c->flags & AT_READ) {
   1351  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1352  1.31    bouyer 			bus_space_read_multi_4(chp->data32iot, chp->data32ioh,
   1353  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1354  1.31    bouyer 			data += bcount & 0xfffffffc;
   1355  1.31    bouyer 			bcount = bcount & 0x03;
   1356  1.31    bouyer 		}
   1357  1.31    bouyer 		if (bcount > 0)
   1358  1.31    bouyer 			bus_space_read_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1359  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1360  1.31    bouyer 	} else if (wdc_c->flags & AT_WRITE) {
   1361  1.31    bouyer 		if (chp->ch_drive[xfer->drive].drive_flags & DRIVE_CAP32) {
   1362  1.31    bouyer 			bus_space_write_multi_4(chp->data32iot, chp->data32ioh,
   1363  1.31    bouyer 			    0, (u_int32_t*)data, bcount >> 2);
   1364  1.31    bouyer 			data += bcount & 0xfffffffc;
   1365  1.31    bouyer 			bcount = bcount & 0x03;
   1366  1.31    bouyer 		}
   1367  1.31    bouyer 		if (bcount > 0)
   1368  1.31    bouyer 			bus_space_write_multi_2(chp->cmd_iot, chp->cmd_ioh,
   1369  1.31    bouyer 			    wd_data, (u_int16_t *)data, bcount >> 1);
   1370   1.2    bouyer 	}
   1371  1.31    bouyer 	__wdccommand_done(chp, xfer);
   1372  1.31    bouyer 	return 1;
   1373   1.2    bouyer }
   1374   1.2    bouyer 
   1375   1.2    bouyer void
   1376  1.31    bouyer __wdccommand_done(chp, xfer)
   1377  1.31    bouyer 	struct channel_softc *chp;
   1378  1.31    bouyer 	struct wdc_xfer *xfer;
   1379   1.2    bouyer {
   1380  1.31    bouyer 	struct wdc_command *wdc_c = xfer->cmd;
   1381   1.2    bouyer 
   1382  1.34    bouyer 	WDCDEBUG_PRINT(("__wdccommand_done %s:%d:%d\n",
   1383  1.34    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, xfer->drive), DEBUG_FUNCS);
   1384  1.70    bouyer 
   1385  1.81   thorpej 	callout_stop(&chp->ch_callout);
   1386  1.70    bouyer 
   1387  1.31    bouyer 	if (chp->ch_status & WDCS_DWF)
   1388  1.31    bouyer 		wdc_c->flags |= AT_DF;
   1389  1.31    bouyer 	if (chp->ch_status & WDCS_ERR) {
   1390  1.31    bouyer 		wdc_c->flags |= AT_ERROR;
   1391  1.31    bouyer 		wdc_c->r_error = chp->ch_error;
   1392  1.31    bouyer 	}
   1393  1.31    bouyer 	wdc_c->flags |= AT_DONE;
   1394  1.80     enami 	if ((wdc_c->flags & AT_READREG) != 0 &&
   1395  1.80     enami 	    (chp->wdc->sc_dev.dv_flags & DVF_ACTIVE) != 0 &&
   1396  1.75     enami 	    (wdc_c->flags & (AT_ERROR | AT_DF)) == 0) {
   1397  1.46      kenh 		wdc_c->r_head = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1398  1.46      kenh 						 wd_sdh);
   1399  1.46      kenh 		wdc_c->r_cyl = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1400  1.46      kenh 						wd_cyl_hi) << 8;
   1401  1.46      kenh 		wdc_c->r_cyl |= bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1402  1.46      kenh 						 wd_cyl_lo);
   1403  1.46      kenh 		wdc_c->r_sector = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1404  1.46      kenh 						   wd_sector);
   1405  1.46      kenh 		wdc_c->r_count = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1406  1.46      kenh 						  wd_seccnt);
   1407  1.46      kenh 		wdc_c->r_error = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1408  1.46      kenh 						  wd_error);
   1409  1.46      kenh 		wdc_c->r_precomp = bus_space_read_1(chp->cmd_iot, chp->cmd_ioh,
   1410  1.46      kenh 						    wd_precomp);
   1411  1.46      kenh 	}
   1412  1.31    bouyer 	wdc_free_xfer(chp, xfer);
   1413  1.71    bouyer 	if (wdc_c->flags & AT_WAIT)
   1414  1.71    bouyer 		wakeup(wdc_c);
   1415  1.71    bouyer 	else if (wdc_c->callback)
   1416  1.71    bouyer 		wdc_c->callback(wdc_c->callback_arg);
   1417  1.45  drochner 	wdcstart(chp);
   1418  1.31    bouyer 	return;
   1419   1.2    bouyer }
   1420   1.2    bouyer 
   1421   1.2    bouyer /*
   1422  1.31    bouyer  * Send a command. The drive should be ready.
   1423   1.2    bouyer  * Assumes interrupts are blocked.
   1424   1.2    bouyer  */
   1425  1.31    bouyer void
   1426  1.31    bouyer wdccommand(chp, drive, command, cylin, head, sector, count, precomp)
   1427  1.31    bouyer 	struct channel_softc *chp;
   1428  1.31    bouyer 	u_int8_t drive;
   1429  1.31    bouyer 	u_int8_t command;
   1430  1.31    bouyer 	u_int16_t cylin;
   1431  1.31    bouyer 	u_int8_t head, sector, count, precomp;
   1432  1.31    bouyer {
   1433  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommand %s:%d:%d: command=0x%x cylin=%d head=%d "
   1434  1.31    bouyer 	    "sector=%d count=%d precomp=%d\n", chp->wdc->sc_dev.dv_xname,
   1435  1.31    bouyer 	    chp->channel, drive, command, cylin, head, sector, count, precomp),
   1436  1.31    bouyer 	    DEBUG_FUNCS);
   1437  1.31    bouyer 
   1438  1.31    bouyer 	/* Select drive, head, and addressing mode. */
   1439  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1440  1.31    bouyer 	    WDSD_IBM | (drive << 4) | head);
   1441  1.31    bouyer 	/* Load parameters. wd_features(ATA/ATAPI) = wd_precomp(ST506) */
   1442  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_precomp,
   1443  1.31    bouyer 	    precomp);
   1444  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_lo, cylin);
   1445  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_cyl_hi, cylin >> 8);
   1446  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sector, sector);
   1447  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_seccnt, count);
   1448   1.2    bouyer 
   1449  1.31    bouyer 	/* Send command. */
   1450  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1451  1.31    bouyer 	return;
   1452   1.2    bouyer }
   1453   1.2    bouyer 
   1454   1.2    bouyer /*
   1455  1.31    bouyer  * Simplified version of wdccommand().  Unbusy/ready/drq must be
   1456  1.31    bouyer  * tested by the caller.
   1457   1.2    bouyer  */
   1458  1.31    bouyer void
   1459  1.31    bouyer wdccommandshort(chp, drive, command)
   1460  1.31    bouyer 	struct channel_softc *chp;
   1461  1.31    bouyer 	int drive;
   1462  1.31    bouyer 	int command;
   1463   1.2    bouyer {
   1464   1.2    bouyer 
   1465  1.31    bouyer 	WDCDEBUG_PRINT(("wdccommandshort %s:%d:%d command 0x%x\n",
   1466  1.31    bouyer 	    chp->wdc->sc_dev.dv_xname, chp->channel, drive, command),
   1467  1.31    bouyer 	    DEBUG_FUNCS);
   1468   1.2    bouyer 
   1469  1.31    bouyer 	/* Select drive. */
   1470  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_sdh,
   1471  1.31    bouyer 	    WDSD_IBM | (drive << 4));
   1472   1.2    bouyer 
   1473  1.31    bouyer 	bus_space_write_1(chp->cmd_iot, chp->cmd_ioh, wd_command, command);
   1474  1.31    bouyer }
   1475   1.2    bouyer 
   1476  1.31    bouyer /* Add a command to the queue and start controller. Must be called at splbio */
   1477   1.2    bouyer 
   1478   1.2    bouyer void
   1479  1.31    bouyer wdc_exec_xfer(chp, xfer)
   1480  1.31    bouyer 	struct channel_softc *chp;
   1481   1.2    bouyer 	struct wdc_xfer *xfer;
   1482   1.2    bouyer {
   1483  1.33    bouyer 	WDCDEBUG_PRINT(("wdc_exec_xfer %p channel %d drive %d\n", xfer,
   1484  1.33    bouyer 	    chp->channel, xfer->drive), DEBUG_XFERS);
   1485   1.2    bouyer 
   1486  1.31    bouyer 	/* complete xfer setup */
   1487  1.49    bouyer 	xfer->chp = chp;
   1488   1.2    bouyer 
   1489  1.31    bouyer 	/*
   1490  1.31    bouyer 	 * If we are a polled command, and the list is not empty,
   1491  1.31    bouyer 	 * we are doing a dump. Drop the list to allow the polled command
   1492  1.31    bouyer 	 * to complete, we're going to reboot soon anyway.
   1493  1.31    bouyer 	 */
   1494  1.31    bouyer 	if ((xfer->c_flags & C_POLL) != 0 &&
   1495  1.31    bouyer 	    chp->ch_queue->sc_xfer.tqh_first != NULL) {
   1496  1.31    bouyer 		TAILQ_INIT(&chp->ch_queue->sc_xfer);
   1497  1.31    bouyer 	}
   1498   1.2    bouyer 	/* insert at the end of command list */
   1499  1.31    bouyer 	TAILQ_INSERT_TAIL(&chp->ch_queue->sc_xfer,xfer , c_xferchain);
   1500  1.31    bouyer 	WDCDEBUG_PRINT(("wdcstart from wdc_exec_xfer, flags 0x%x\n",
   1501  1.33    bouyer 	    chp->ch_flags), DEBUG_XFERS);
   1502  1.45  drochner 	wdcstart(chp);
   1503  1.31    bouyer }
   1504   1.2    bouyer 
   1505   1.2    bouyer struct wdc_xfer *
   1506   1.2    bouyer wdc_get_xfer(flags)
   1507   1.2    bouyer 	int flags;
   1508   1.2    bouyer {
   1509   1.2    bouyer 	struct wdc_xfer *xfer;
   1510  1.72    bouyer 	int s;
   1511   1.2    bouyer 
   1512  1.72    bouyer 	s = splbio();
   1513  1.71    bouyer 	xfer = pool_get(&wdc_xfer_pool,
   1514  1.71    bouyer 	    ((flags & WDC_NOSLEEP) != 0 ? PR_NOWAIT : PR_WAITOK));
   1515  1.72    bouyer 	splx(s);
   1516  1.31    bouyer 	memset(xfer, 0, sizeof(struct wdc_xfer));
   1517   1.2    bouyer 	return xfer;
   1518   1.2    bouyer }
   1519   1.2    bouyer 
   1520   1.2    bouyer void
   1521  1.31    bouyer wdc_free_xfer(chp, xfer)
   1522  1.31    bouyer 	struct channel_softc *chp;
   1523   1.2    bouyer 	struct wdc_xfer *xfer;
   1524   1.2    bouyer {
   1525  1.31    bouyer 	struct wdc_softc *wdc = chp->wdc;
   1526   1.2    bouyer 	int s;
   1527   1.2    bouyer 
   1528  1.31    bouyer 	if (wdc->cap & WDC_CAPABILITY_HWLOCK)
   1529  1.31    bouyer 		(*wdc->free_hw)(chp);
   1530   1.2    bouyer 	s = splbio();
   1531  1.31    bouyer 	chp->ch_flags &= ~WDCF_ACTIVE;
   1532  1.31    bouyer 	TAILQ_REMOVE(&chp->ch_queue->sc_xfer, xfer, c_xferchain);
   1533  1.72    bouyer 	pool_put(&wdc_xfer_pool, xfer);
   1534   1.2    bouyer 	splx(s);
   1535  1.75     enami }
   1536  1.75     enami 
   1537  1.75     enami /*
   1538  1.75     enami  * Kill off all pending xfers for a channel_softc.
   1539  1.75     enami  *
   1540  1.75     enami  * Must be called at splbio().
   1541  1.75     enami  */
   1542  1.75     enami void
   1543  1.75     enami wdc_kill_pending(chp)
   1544  1.75     enami 	struct channel_softc *chp;
   1545  1.75     enami {
   1546  1.75     enami 	struct wdc_xfer *xfer;
   1547  1.75     enami 
   1548  1.75     enami 	while ((xfer = TAILQ_FIRST(&chp->ch_queue->sc_xfer)) != NULL) {
   1549  1.75     enami 		chp = xfer->chp;
   1550  1.75     enami 		(*xfer->c_kill_xfer)(chp, xfer);
   1551  1.75     enami 	}
   1552   1.2    bouyer }
   1553   1.2    bouyer 
   1554  1.31    bouyer static void
   1555  1.31    bouyer __wdcerror(chp, msg)
   1556  1.31    bouyer 	struct channel_softc *chp;
   1557   1.2    bouyer 	char *msg;
   1558   1.2    bouyer {
   1559  1.31    bouyer 	struct wdc_xfer *xfer = chp->ch_queue->sc_xfer.tqh_first;
   1560  1.88       mrg 
   1561   1.2    bouyer 	if (xfer == NULL)
   1562  1.31    bouyer 		printf("%s:%d: %s\n", chp->wdc->sc_dev.dv_xname, chp->channel,
   1563  1.31    bouyer 		    msg);
   1564   1.2    bouyer 	else
   1565  1.31    bouyer 		printf("%s:%d:%d: %s\n", chp->wdc->sc_dev.dv_xname,
   1566  1.49    bouyer 		    chp->channel, xfer->drive, msg);
   1567   1.2    bouyer }
   1568   1.2    bouyer 
   1569   1.2    bouyer /*
   1570   1.2    bouyer  * the bit bucket
   1571   1.2    bouyer  */
   1572   1.2    bouyer void
   1573  1.31    bouyer wdcbit_bucket(chp, size)
   1574  1.31    bouyer 	struct channel_softc *chp;
   1575   1.2    bouyer 	int size;
   1576   1.2    bouyer {
   1577   1.2    bouyer 
   1578  1.12       cgd 	for (; size >= 2; size -= 2)
   1579  1.31    bouyer 		(void)bus_space_read_2(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1580  1.12       cgd 	if (size)
   1581  1.31    bouyer 		(void)bus_space_read_1(chp->cmd_iot, chp->cmd_ioh, wd_data);
   1582  1.44   thorpej }
   1583  1.44   thorpej 
   1584  1.44   thorpej int
   1585  1.44   thorpej wdc_addref(chp)
   1586  1.44   thorpej 	struct channel_softc *chp;
   1587  1.44   thorpej {
   1588  1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1589  1.96    bouyer 	struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
   1590  1.44   thorpej 	int s, error = 0;
   1591  1.44   thorpej 
   1592  1.44   thorpej 	s = splbio();
   1593  1.96    bouyer 	if (adapt->adapt_refcnt++ == 0 &&
   1594  1.96    bouyer 	    adapt->adapt_enable != NULL) {
   1595  1.96    bouyer 		error = (*adapt->adapt_enable)(&wdc->sc_dev, 1);
   1596  1.44   thorpej 		if (error)
   1597  1.96    bouyer 			adapt->adapt_refcnt--;
   1598  1.44   thorpej 	}
   1599  1.44   thorpej 	splx(s);
   1600  1.44   thorpej 	return (error);
   1601  1.44   thorpej }
   1602  1.44   thorpej 
   1603  1.44   thorpej void
   1604  1.44   thorpej wdc_delref(chp)
   1605  1.44   thorpej 	struct channel_softc *chp;
   1606  1.44   thorpej {
   1607  1.44   thorpej 	struct wdc_softc *wdc = chp->wdc;
   1608  1.96    bouyer 	struct scsipi_adapter *adapt = &wdc->sc_atapi_adapter._generic;
   1609  1.44   thorpej 	int s;
   1610  1.44   thorpej 
   1611  1.44   thorpej 	s = splbio();
   1612  1.96    bouyer 	if (adapt->adapt_refcnt-- == 1 &&
   1613  1.96    bouyer 	    adapt->adapt_enable != NULL)
   1614  1.96    bouyer 		(void) (*adapt->adapt_enable)(&wdc->sc_dev, 0);
   1615  1.44   thorpej 	splx(s);
   1616  1.93  wrstuden }
   1617  1.93  wrstuden 
   1618  1.93  wrstuden void
   1619  1.93  wrstuden wdc_print_modes(struct channel_softc *chp)
   1620  1.93  wrstuden {
   1621  1.93  wrstuden 	int drive;
   1622  1.93  wrstuden 	struct ata_drive_datas *drvp;
   1623  1.93  wrstuden 
   1624  1.93  wrstuden 	for (drive = 0; drive < 2; drive++) {
   1625  1.93  wrstuden 		drvp = &chp->ch_drive[drive];
   1626  1.93  wrstuden 		if ((drvp->drive_flags & DRIVE) == 0)
   1627  1.93  wrstuden 			continue;
   1628  1.93  wrstuden 		printf("%s(%s:%d:%d): using PIO mode %d",
   1629  1.93  wrstuden 			drvp->drv_softc->dv_xname,
   1630  1.93  wrstuden 			chp->wdc->sc_dev.dv_xname,
   1631  1.93  wrstuden 			chp->channel, drive, drvp->PIO_mode);
   1632  1.93  wrstuden 		if (drvp->drive_flags & DRIVE_DMA)
   1633  1.93  wrstuden 			printf(", DMA mode %d", drvp->DMA_mode);
   1634  1.93  wrstuden 		if (drvp->drive_flags & DRIVE_UDMA) {
   1635  1.93  wrstuden 			printf(", Ultra-DMA mode %d", drvp->UDMA_mode);
   1636  1.93  wrstuden 			if (drvp->UDMA_mode == 2)
   1637  1.93  wrstuden 				printf(" (Ultra/33)");
   1638  1.93  wrstuden 			else if (drvp->UDMA_mode == 4)
   1639  1.93  wrstuden 				printf(" (Ultra/66)");
   1640  1.93  wrstuden 			else if (drvp->UDMA_mode == 5)
   1641  1.93  wrstuden 				printf(" (Ultra/100)");
   1642  1.93  wrstuden 		}
   1643  1.93  wrstuden 		if (drvp->drive_flags & (DRIVE_DMA | DRIVE_UDMA))
   1644  1.93  wrstuden 			printf(" (using DMA data transfers)");
   1645  1.93  wrstuden 		printf("\n");
   1646  1.93  wrstuden 	}
   1647   1.2    bouyer }
   1648