Home | History | Annotate | Line # | Download | only in ic
wdcreg.h revision 1.20
      1 /*	$NetBSD: wdcreg.h,v 1.20 1998/11/23 23:02:11 kenh Exp $	*/
      2 
      3 /*-
      4  * Copyright (c) 1991 The Regents of the University of California.
      5  * All rights reserved.
      6  *
      7  * This code is derived from software contributed to Berkeley by
      8  * William Jolitz.
      9  *
     10  * Redistribution and use in source and binary forms, with or without
     11  * modification, are permitted provided that the following conditions
     12  * are met:
     13  * 1. Redistributions of source code must retain the above copyright
     14  *    notice, this list of conditions and the following disclaimer.
     15  * 2. Redistributions in binary form must reproduce the above copyright
     16  *    notice, this list of conditions and the following disclaimer in the
     17  *    documentation and/or other materials provided with the distribution.
     18  * 3. All advertising materials mentioning features or use of this software
     19  *    must display the following acknowledgement:
     20  *	This product includes software developed by the University of
     21  *	California, Berkeley and its contributors.
     22  * 4. Neither the name of the University nor the names of its contributors
     23  *    may be used to endorse or promote products derived from this software
     24  *    without specific prior written permission.
     25  *
     26  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     27  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     28  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     29  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     30  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     31  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     32  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     33  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     34  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     35  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     36  * SUCH DAMAGE.
     37  *
     38  *	@(#)wdreg.h	7.1 (Berkeley) 5/9/91
     39  */
     40 
     41 /*
     42  * Disk Controller register definitions.
     43  */
     44 
     45 /* offsets of registers in the 'regular' register region */
     46 #define	wd_data		0	/* data register (R/W - 16 bits) */
     47 #define	wd_error	1	/* error register (R) */
     48 #define	wd_precomp	1	/* write precompensation (W) */
     49 #define	wd_features	1	/* features (W), same as wd_precomp */
     50 #define	wd_seccnt	2	/* sector count (R/W) */
     51 #define	wd_ireason	2	/* interrupt reason (R/W) (for atapi) */
     52 #define	wd_sector	3	/* first sector number (R/W) */
     53 #define	wd_cyl_lo	4	/* cylinder address, low byte (R/W) */
     54 #define	wd_cyl_hi	5	/* cylinder address, high byte (R/W) */
     55 #define	wd_sdh		6	/* sector size/drive/head (R/W) */
     56 #define	wd_command	7	/* command register (W)	*/
     57 #define	wd_status	7	/* immediate status (R)	*/
     58 
     59 /* offsets of registers in the auxiliary register region */
     60 #define	wd_aux_altsts	0	/* alternate fixed disk status (R) */
     61 #define	wd_aux_ctlr	0	/* fixed disk controller control (W) */
     62 #define  WDCTL_4BIT	 0x08	/* use four head bits (wd1003) */
     63 #define  WDCTL_RST	 0x04	/* reset the controller */
     64 #define  WDCTL_IDS	 0x02	/* disable controller interrupts */
     65 #if 0 /* NOT MAPPED; fd uses this register on PCs */
     66 #define	wd_digin	1	/* disk controller input (R) */
     67 #endif
     68 
     69 /*
     70  * Status bits.
     71  */
     72 #define	WDCS_BSY	0x80	/* busy */
     73 #define	WDCS_DRDY	0x40	/* drive ready */
     74 #define	WDCS_DWF	0x20	/* drive write fault */
     75 #define	WDCS_DSC	0x10	/* drive seek complete */
     76 #define	WDCS_DRQ	0x08	/* data request */
     77 #define	WDCS_CORR	0x04	/* corrected data */
     78 #define	WDCS_IDX	0x02	/* index */
     79 #define	WDCS_ERR	0x01	/* error */
     80 #define WDCS_BITS	"\020\010bsy\007drdy\006dwf\005dsc\004drq\003corr\002idx\001err"
     81 
     82 /*
     83  * Error bits.
     84  */
     85 #define	WDCE_BBK	0x80	/* bad block detected */
     86 #define	WDCE_UNC	0x40	/* uncorrectable data error */
     87 #define	WDCE_MC		0x20	/* media changed */
     88 #define	WDCE_IDNF	0x10	/* id not found */
     89 #define	WDCE_MCR	0x08	/* media change requested */
     90 #define	WDCE_ABRT	0x04	/* aborted command */
     91 #define	WDCE_TK0NF	0x02	/* track 0 not found */
     92 #define	WDCE_AMNF	0x01	/* address mark not found */
     93 #define WDERR_BITS	"\020\010bbk\007unc\006mc\005idnf\004mcr\003abrt\002tk0nf\001amnf"
     94 
     95 /*
     96  * Commands for Disk Controller.
     97  */
     98 #define WDCC_NOP	0x00	/* NOP - Always fail with "aborted command" */
     99 #define	WDCC_RECAL	0x10	/* disk restore code -- resets cntlr */
    100 
    101 #define	WDCC_READ	0x20	/* disk read code */
    102 #define	WDCC_WRITE	0x30	/* disk write code */
    103 #define	 WDCC__LONG	 0x02	 /* modifier -- access ecc bytes */
    104 #define	 WDCC__NORETRY	 0x01	 /* modifier -- no retrys */
    105 
    106 #define	WDCC_FORMAT	0x50	/* disk format code */
    107 #define	WDCC_DIAGNOSE	0x90	/* controller diagnostic */
    108 #define	WDCC_IDP	0x91	/* initialize drive parameters */
    109 
    110 #define	WDCC_READMULTI	0xc4	/* read multiple */
    111 #define	WDCC_WRITEMULTI	0xc5	/* write multiple */
    112 #define	WDCC_SETMULTI	0xc6	/* set multiple mode */
    113 
    114 #define	WDCC_READDMA	0xc8	/* read with DMA */
    115 #define	WDCC_WRITEDMA	0xca	/* write with DMA */
    116 
    117 #define	WDCC_ACKMC	0xdb	/* acknowledge media change */
    118 #define	WDCC_LOCK	0xde	/* lock drawer */
    119 #define	WDCC_UNLOCK	0xdf	/* unlock drawer */
    120 
    121 #define	WDCC_IDENTIFY	0xec	/* read parameters from controller */
    122 #define SET_FEATURES	0xef	/* set features */
    123 
    124 #define WDCC_IDLE	0xe3	/* set idle timer & enter idle mode */
    125 #define WDCC_IDLE_IMMED	0xe1	/* enter idle mode */
    126 #define WDCC_SLEEP	0xe6	/* enter sleep mode */
    127 #define WDCC_STANDBY	0xe2	/* set standby timer & enter standby mode */
    128 #define WDCC_STANDBY_IMMED 0xe0	/* enter standby mode */
    129 #define WDCC_CHECK_PWR	0xe5	/* check power mode */
    130 
    131 /* Subcommands for SET_FEATURES (features register ) */
    132 #define WDSF_EN_WR_CACHE	0x02
    133 #define WDSF_SET_MODE    	0x03
    134 #define WDSF_REASSIGN_EN	0x04
    135 #define WDSF_RETRY_DS		0x33
    136 #define WDSF_SET_CACHE_SGMT	0x54
    137 #define WDSF_READAHEAD_DS	0x55
    138 #define WDSF_POD_DS		0x66
    139 #define WDSF_ECC_DS		0x77
    140 #define WDSF_WRITE_CACHE_DS	0x82
    141 #define WDSF_REASSIGN_DS	0x84
    142 #define WDSF_ECC_EN		0x88
    143 #define WDSF_RETRY_EN		0x99
    144 #define WDSF_SET_CURRENT	0x9A
    145 #define WDSF_READAHEAD_EN	0xAA
    146 #define WDSF_PREFETCH_SET	0xAB
    147 #define WDSF_POD_EN             0xCC
    148 
    149 /* parameters uploaded to device/heads register */
    150 #define	WDSD_IBM	0xa0	/* forced to 512 byte sector, ecc */
    151 #define	WDSD_CHS	0x00	/* cylinder/head/sector addressing */
    152 #define	WDSD_LBA	0x40	/* logical block addressing */
    153 
    154 /* Commands for ATAPI devices */
    155 #define ATAPI_CHECK_POWER_MODE	0xe5
    156 #define ATAPI_EXEC_DRIVE_DIAGS	0x90
    157 #define ATAPI_IDLE_IMMEDIATE	0xe1
    158 #define ATAPI_NOP		0x00
    159 #define ATAPI_PKT_CMD		0xa0
    160 #define ATAPI_IDENTIFY_DEVICE	0xa1
    161 #define ATAPI_SOFT_RESET	0x08
    162 #define ATAPI_SLEEP		0xe6
    163 #define ATAPI_STANDBY_IMMEDIATE	0xe0
    164 
    165 /* Bytes used by ATAPI_PACKET_COMMAND ( feature register) */
    166 #define ATAPI_PKT_CMD_FTRE_DMA 0x01
    167 #define ATAPI_PKT_CMD_FTRE_OVL 0x02
    168 
    169 /* ireason */
    170 #define WDCI_CMD         0x01    /* command(1) or data(0) */
    171 #define WDCI_IN          0x02    /* transfer to(1) or from(0) the host */
    172 #define WDCI_RELEASE     0x04    /* bus released until completion */
    173 
    174 #define PHASE_CMDOUT    (WDCS_DRQ | WDCI_CMD)
    175 #define PHASE_DATAIN    (WDCS_DRQ | WDCI_IN)
    176 #define PHASE_DATAOUT   WDCS_DRQ
    177 #define PHASE_COMPLETED (WDCI_IN | WDCI_CMD)
    178 #define PHASE_ABORTED   0
    179 
    180