Home | History | Annotate | Line # | Download | only in ic
wdcvar.h revision 1.25.2.2
      1  1.25.2.2        he /*	$NetBSD: wdcvar.h,v 1.25.2.2 2002/01/16 10:14:50 he Exp $	*/
      2       1.1       cgd 
      3       1.3   mycroft /*-
      4       1.3   mycroft  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5       1.3   mycroft  * All rights reserved.
      6       1.1       cgd  *
      7       1.3   mycroft  * This code is derived from software contributed to The NetBSD Foundation
      8       1.3   mycroft  * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
      9       1.1       cgd  *
     10       1.1       cgd  * Redistribution and use in source and binary forms, with or without
     11       1.1       cgd  * modification, are permitted provided that the following conditions
     12       1.1       cgd  * are met:
     13       1.1       cgd  * 1. Redistributions of source code must retain the above copyright
     14       1.6    bouyer  *	notice, this list of conditions and the following disclaimer.
     15       1.1       cgd  * 2. Redistributions in binary form must reproduce the above copyright
     16       1.6    bouyer  *	notice, this list of conditions and the following disclaimer in the
     17       1.6    bouyer  *	documentation and/or other materials provided with the distribution.
     18       1.1       cgd  * 3. All advertising materials mentioning features or use of this software
     19       1.1       cgd  *    must display the following acknowledgement:
     20       1.3   mycroft  *        This product includes software developed by the NetBSD
     21       1.3   mycroft  *        Foundation, Inc. and its contributors.
     22       1.3   mycroft  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23       1.3   mycroft  *    contributors may be used to endorse or promote products derived
     24       1.3   mycroft  *    from this software without specific prior written permission.
     25       1.1       cgd  *
     26       1.3   mycroft  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27       1.3   mycroft  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28       1.3   mycroft  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29       1.3   mycroft  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30       1.3   mycroft  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31       1.3   mycroft  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32       1.3   mycroft  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33       1.3   mycroft  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34       1.3   mycroft  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35       1.3   mycroft  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36       1.3   mycroft  * POSSIBILITY OF SUCH DAMAGE.
     37       1.1       cgd  */
     38       1.1       cgd 
     39      1.24    bouyer /* XXX for atapi_adapter */
     40       1.8   thorpej #include <dev/scsipi/scsipi_all.h>
     41      1.24    bouyer #include <dev/scsipi/atapiconf.h>
     42       1.8   thorpej 
     43      1.22   thorpej #include <sys/callout.h>
     44      1.22   thorpej 
     45       1.6    bouyer #define	WAITTIME    (10 * hz)    /* time to wait for a completion */
     46       1.6    bouyer 	/* this is a lot for hard drives, but not for cdroms */
     47       1.5      mark 
     48       1.6    bouyer struct channel_queue {  /* per channel queue (may be shared) */
     49       1.6    bouyer 	TAILQ_HEAD(xferhead, wdc_xfer) sc_xfer;
     50       1.6    bouyer };
     51       1.6    bouyer 
     52       1.6    bouyer struct channel_softc { /* Per channel data */
     53      1.23     enami 	/* Our timeout callout */
     54      1.22   thorpej 	struct callout ch_callout;
     55       1.6    bouyer 	/* Our location */
     56       1.6    bouyer 	int channel;
     57       1.6    bouyer 	/* Our controller's softc */
     58       1.6    bouyer 	struct wdc_softc *wdc;
     59       1.6    bouyer 	/* Our registers */
     60       1.6    bouyer 	bus_space_tag_t       cmd_iot;
     61       1.6    bouyer 	bus_space_handle_t    cmd_ioh;
     62       1.6    bouyer 	bus_space_tag_t       ctl_iot;
     63       1.6    bouyer 	bus_space_handle_t    ctl_ioh;
     64       1.5      mark 	/* data32{iot,ioh} are only used for 32 bit xfers */
     65       1.6    bouyer 	bus_space_tag_t         data32iot;
     66       1.6    bouyer 	bus_space_handle_t      data32ioh;
     67       1.6    bouyer 	/* Our state */
     68       1.6    bouyer 	int ch_flags;
     69       1.6    bouyer #define WDCF_ACTIVE   0x01	/* channel is active */
     70       1.6    bouyer #define WDCF_IRQ_WAIT 0x10	/* controller is waiting for irq */
     71      1.24    bouyer #define WDCF_DMA_WAIT 0x20	/* controller is waiting for DMA */
     72       1.6    bouyer 	u_int8_t ch_status;         /* copy of status register */
     73       1.6    bouyer 	u_int8_t ch_error;          /* copy of error register */
     74       1.6    bouyer 	/* per-drive infos */
     75       1.6    bouyer 	struct ata_drive_datas ch_drive[2];
     76       1.6    bouyer 
     77      1.19     enami 	struct device *atapibus;
     78      1.19     enami 
     79       1.6    bouyer 	/*
     80       1.6    bouyer 	 * channel queues. May be the same for all channels, if hw channels
     81       1.6    bouyer 	 * are not independants
     82       1.6    bouyer 	 */
     83       1.6    bouyer 	struct channel_queue *ch_queue;
     84       1.6    bouyer };
     85       1.6    bouyer 
     86       1.6    bouyer struct wdc_softc { /* Per controller state */
     87       1.6    bouyer 	struct device sc_dev;
     88       1.6    bouyer 	/* mandatory fields */
     89       1.6    bouyer 	int           cap;
     90       1.6    bouyer /* Capabilities supported by the controller */
     91       1.6    bouyer #define	WDC_CAPABILITY_DATA16 0x0001    /* can do  16-bit data access */
     92       1.6    bouyer #define	WDC_CAPABILITY_DATA32 0x0002    /* can do 32-bit data access */
     93       1.6    bouyer #define WDC_CAPABILITY_MODE   0x0004	/* controller knows its PIO/DMA modes */
     94       1.6    bouyer #define	WDC_CAPABILITY_DMA    0x0008	/* DMA */
     95       1.6    bouyer #define	WDC_CAPABILITY_UDMA   0x0010	/* Ultra-DMA/33 */
     96       1.6    bouyer #define	WDC_CAPABILITY_HWLOCK 0x0020	/* Needs to lock HW */
     97       1.6    bouyer #define	WDC_CAPABILITY_ATA_NOSTREAM 0x0040 /* Don't use stream funcs on ATA */
     98       1.6    bouyer #define	WDC_CAPABILITY_ATAPI_NOSTREAM 0x0080 /* Don't use stream f on ATAPI */
     99       1.6    bouyer #define WDC_CAPABILITY_NO_EXTRA_RESETS 0x0100 /* only reset once */
    100      1.17    bouyer #define WDC_CAPABILITY_PREATA 0x0200 /* ctrl can be a pre-ata one */
    101      1.25    bouyer #define WDC_CAPABILITY_IRQACK 0x0400 /* callback to ack interrupt */
    102  1.25.2.2        he #define WDC_CAPABILITY_SELECT  0x2000	/* Controller selects target */
    103      1.13    bouyer 	u_int8_t      PIO_cap; /* highest PIO mode supported */
    104      1.13    bouyer 	u_int8_t      DMA_cap; /* highest DMA mode supported */
    105      1.13    bouyer 	u_int8_t      UDMA_cap; /* highest UDMA mode supported */
    106       1.6    bouyer 	int nchannels;	/* Number of channels on this controller */
    107      1.10  drochner 	struct channel_softc **channels;  /* channels-specific datas (array) */
    108       1.8   thorpej 
    109       1.8   thorpej 	/*
    110       1.8   thorpej 	 * The reference count here is used for both IDE and ATAPI devices.
    111       1.8   thorpej 	 */
    112      1.24    bouyer 	struct atapi_adapter sc_atapi_adapter;
    113       1.1       cgd 
    114       1.1       cgd 	/* if WDC_CAPABILITY_DMA set in 'cap' */
    115       1.6    bouyer 	void            *dma_arg;
    116       1.6    bouyer 	int            (*dma_init) __P((void *, int, int, void *, size_t,
    117       1.6    bouyer 	                int));
    118      1.24    bouyer 	void           (*dma_start) __P((void *, int, int));
    119       1.6    bouyer 	int            (*dma_finish) __P((void *, int, int, int));
    120      1.24    bouyer /* flags passed to dma_init */
    121       1.6    bouyer #define WDC_DMA_READ 0x01
    122      1.24    bouyer #define WDC_DMA_IRQW 0x02
    123      1.24    bouyer 	int		dma_status; /* status returned from dma_finish() */
    124      1.24    bouyer #define WDC_DMAST_NOIRQ	0x01	/* missing IRQ */
    125      1.24    bouyer #define WDC_DMAST_ERR	0x02	/* DMA error */
    126      1.24    bouyer #define WDC_DMAST_UNDER	0x04	/* DMA underrun */
    127       1.2       leo 
    128       1.2       leo 	/* if WDC_CAPABILITY_HWLOCK set in 'cap' */
    129       1.6    bouyer 	int            (*claim_hw) __P((void *, int));
    130       1.6    bouyer 	void            (*free_hw) __P((void *));
    131      1.14    bouyer 
    132      1.14    bouyer 	/* if WDC_CAPABILITY_MODE set in 'cap' */
    133      1.14    bouyer 	void 		(*set_modes) __P((struct channel_softc *));
    134  1.25.2.2        he 
    135  1.25.2.2        he 	/* if WDC_CAPABILITY_SELECT set in 'cap' */
    136  1.25.2.2        he 	void		(*select) __P((struct channel_softc *,int));
    137      1.25    bouyer 
    138      1.25    bouyer 	/* if WDC_CAPABILITY_IRQACK set in 'cap' */
    139      1.25    bouyer 	void		(*irqack) __P((struct channel_softc *));
    140       1.1       cgd };
    141       1.1       cgd 
    142       1.6    bouyer  /*
    143       1.6    bouyer   * Description of a command to be handled by a controller.
    144       1.6    bouyer   * These commands are queued in a list.
    145       1.6    bouyer   */
    146       1.6    bouyer struct wdc_xfer {
    147       1.6    bouyer 	volatile u_int c_flags;
    148      1.18    bouyer #define C_ATAPI  	0x0001 /* xfer is ATAPI request */
    149      1.18    bouyer #define C_TIMEOU  	0x0002 /* xfer processing timed out */
    150      1.18    bouyer #define C_POLL		0x0004 /* cmd is polled */
    151      1.18    bouyer #define C_DMA		0x0008 /* cmd uses DMA */
    152      1.18    bouyer #define C_SENSE		0x0010 /* cmd is a internal command */
    153  1.25.2.1        he #define	C_FORCEPIO	0x0020 /* cmd must use PIO */
    154       1.6    bouyer 
    155      1.11    bouyer 	/* Informations about our location */
    156      1.11    bouyer 	struct channel_softc *chp;
    157       1.6    bouyer 	u_int8_t drive;
    158       1.6    bouyer 
    159       1.6    bouyer 	/* Information about the current transfer  */
    160       1.6    bouyer 	void *cmd; /* wdc, ata or scsipi command structure */
    161       1.6    bouyer 	void *databuf;
    162       1.6    bouyer 	int c_bcount;      /* byte count left */
    163       1.6    bouyer 	int c_skip;        /* bytes already transferred */
    164       1.6    bouyer 	TAILQ_ENTRY(wdc_xfer) c_xferchain;
    165       1.6    bouyer 	void (*c_start) __P((struct channel_softc *, struct wdc_xfer *));
    166      1.16    bouyer 	int  (*c_intr)  __P((struct channel_softc *, struct wdc_xfer *, int));
    167      1.20     enami 	void (*c_kill_xfer) __P((struct channel_softc *, struct wdc_xfer *));
    168       1.6    bouyer };
    169       1.4      kenh 
    170       1.6    bouyer /*
    171       1.6    bouyer  * Public functions which can be called by ATA or ATAPI specific parts,
    172       1.6    bouyer  * or bus-specific backends.
    173       1.6    bouyer  */
    174       1.1       cgd 
    175       1.6    bouyer int   wdcprobe __P((struct channel_softc *));
    176       1.6    bouyer void  wdcattach __P((struct channel_softc *));
    177      1.19     enami int   wdcdetach __P((struct device *, int));
    178      1.19     enami int   wdcactivate __P((struct device *, enum devact));
    179       1.6    bouyer int   wdcintr __P((void *));
    180       1.6    bouyer void  wdc_exec_xfer __P((struct channel_softc *, struct wdc_xfer *));
    181       1.6    bouyer struct wdc_xfer *wdc_get_xfer __P((int)); /* int = WDC_NOSLEEP/CANSLEEP */
    182       1.6    bouyer #define WDC_CANSLEEP 0x00
    183       1.6    bouyer #define WDC_NOSLEEP 0x01
    184       1.6    bouyer void   wdc_free_xfer  __P((struct channel_softc *, struct wdc_xfer *));
    185      1.10  drochner void  wdcstart __P((struct channel_softc *));
    186       1.6    bouyer void  wdcrestart __P((void*));
    187       1.6    bouyer int   wdcreset	__P((struct channel_softc *, int));
    188       1.6    bouyer #define VERBOSE 1
    189       1.6    bouyer #define SILENT 0 /* wdcreset will not print errors */
    190       1.6    bouyer int   wdcwait __P((struct channel_softc *, int, int, int));
    191      1.24    bouyer int   wdc_dmawait __P((struct channel_softc *, struct wdc_xfer *, int));
    192       1.6    bouyer void  wdcbit_bucket __P(( struct channel_softc *, int));
    193       1.6    bouyer void  wdccommand __P((struct channel_softc *, u_int8_t, u_int8_t, u_int16_t,
    194       1.6    bouyer 	                  u_int8_t, u_int8_t, u_int8_t, u_int8_t));
    195       1.6    bouyer void   wdccommandshort __P((struct channel_softc *, int, int));
    196       1.6    bouyer void  wdctimeout	__P((void *arg));
    197       1.9   thorpej 
    198       1.9   thorpej int	wdc_addref __P((struct channel_softc *));
    199       1.9   thorpej void	wdc_delref __P((struct channel_softc *));
    200      1.20     enami void	wdc_kill_pending __P((struct channel_softc *));
    201       1.6    bouyer 
    202       1.6    bouyer /*
    203       1.6    bouyer  * ST506 spec says that if READY or SEEKCMPLT go off, then the read or write
    204       1.6    bouyer  * command is aborted.
    205       1.6    bouyer  */
    206      1.15    bouyer #define wait_for_drq(chp, timeout) wdcwait((chp), WDCS_DRQ, WDCS_DRQ, (timeout))
    207       1.6    bouyer #define wait_for_unbusy(chp, timeout)	wdcwait((chp), 0, 0, (timeout))
    208      1.15    bouyer #define wait_for_ready(chp, timeout) wdcwait((chp), WDCS_DRDY, \
    209      1.15    bouyer 	WDCS_DRDY, (timeout))
    210       1.6    bouyer /* ATA/ATAPI specs says a device can take 31s to reset */
    211       1.6    bouyer #define WDC_RESET_WAIT 31000
    212       1.1       cgd 
    213       1.6    bouyer void wdc_atapibus_attach __P((struct channel_softc *));
    214       1.6    bouyer int   atapi_print       __P((void *, const char *));
    215