wdcvar.h revision 1.91.8.1 1 1.91.8.1 yamt /* $NetBSD: wdcvar.h,v 1.91.8.1 2012/04/17 00:07:38 yamt Exp $ */
2 1.1 cgd
3 1.3 mycroft /*-
4 1.82 mycroft * Copyright (c) 1998, 2003, 2004 The NetBSD Foundation, Inc.
5 1.3 mycroft * All rights reserved.
6 1.1 cgd *
7 1.3 mycroft * This code is derived from software contributed to The NetBSD Foundation
8 1.3 mycroft * by Charles M. Hannum, by Onno van der Linden and by Manuel Bouyer.
9 1.1 cgd *
10 1.1 cgd * Redistribution and use in source and binary forms, with or without
11 1.1 cgd * modification, are permitted provided that the following conditions
12 1.1 cgd * are met:
13 1.1 cgd * 1. Redistributions of source code must retain the above copyright
14 1.6 bouyer * notice, this list of conditions and the following disclaimer.
15 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
16 1.6 bouyer * notice, this list of conditions and the following disclaimer in the
17 1.6 bouyer * documentation and/or other materials provided with the distribution.
18 1.1 cgd *
19 1.3 mycroft * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.3 mycroft * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.3 mycroft * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.3 mycroft * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.3 mycroft * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.3 mycroft * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.3 mycroft * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.3 mycroft * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.3 mycroft * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.3 mycroft * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.3 mycroft * POSSIBILITY OF SUCH DAMAGE.
30 1.1 cgd */
31 1.1 cgd
32 1.50 thorpej #ifndef _DEV_IC_WDCVAR_H_
33 1.50 thorpej #define _DEV_IC_WDCVAR_H_
34 1.50 thorpej
35 1.57 thorpej #include <sys/callout.h>
36 1.57 thorpej
37 1.85 itohy #include <dev/ata/ataconf.h>
38 1.57 thorpej #include <dev/ic/wdcreg.h>
39 1.22 thorpej
40 1.6 bouyer #define WAITTIME (10 * hz) /* time to wait for a completion */
41 1.6 bouyer /* this is a lot for hard drives, but not for cdroms */
42 1.5 mark
43 1.45 bouyer #define WDC_NREG 8 /* number of command registers */
44 1.57 thorpej #define WDC_NSHADOWREG 2 /* number of command "shadow" registers */
45 1.6 bouyer
46 1.75 thorpej struct wdc_regs {
47 1.6 bouyer /* Our registers */
48 1.6 bouyer bus_space_tag_t cmd_iot;
49 1.44 fvdl bus_space_handle_t cmd_baseioh;
50 1.91 jakllsch bus_size_t cmd_ios;
51 1.57 thorpej bus_space_handle_t cmd_iohs[WDC_NREG+WDC_NSHADOWREG];
52 1.6 bouyer bus_space_tag_t ctl_iot;
53 1.6 bouyer bus_space_handle_t ctl_ioh;
54 1.91 jakllsch bus_size_t ctl_ios;
55 1.75 thorpej
56 1.75 thorpej /* data32{iot,ioh} are only used for 32-bit data xfers */
57 1.63 mycroft bus_space_tag_t data32iot;
58 1.63 mycroft bus_space_handle_t data32ioh;
59 1.87 bouyer
60 1.87 bouyer /* SATA native registers */
61 1.87 bouyer bus_space_tag_t sata_iot;
62 1.87 bouyer bus_space_handle_t sata_baseioh;
63 1.87 bouyer bus_space_handle_t sata_control;
64 1.87 bouyer bus_space_handle_t sata_status;
65 1.87 bouyer bus_space_handle_t sata_error;
66 1.87 bouyer
67 1.41 bouyer };
68 1.41 bouyer
69 1.53 thorpej /*
70 1.53 thorpej * Per-controller data
71 1.53 thorpej */
72 1.53 thorpej struct wdc_softc {
73 1.77 thorpej struct atac_softc sc_atac; /* generic ATA controller info */
74 1.53 thorpej
75 1.75 thorpej struct wdc_regs *regs; /* register array (per-channel) */
76 1.75 thorpej
77 1.53 thorpej int cap; /* controller capabilities */
78 1.6 bouyer #define WDC_CAPABILITY_NO_EXTRA_RESETS 0x0100 /* only reset once */
79 1.63 mycroft #define WDC_CAPABILITY_PREATA 0x0200 /* ctrl can be a pre-ata one */
80 1.80 rearnsha #define WDC_CAPABILITY_WIDEREGS 0x0400 /* Ctrl has wide (16bit) registers */
81 1.48 thorpej
82 1.86 itohy #if NATA_DMA || NATA_PIOBM
83 1.1 cgd /* if WDC_CAPABILITY_DMA set in 'cap' */
84 1.6 bouyer void *dma_arg;
85 1.50 thorpej int (*dma_init)(void *, int, int, void *, size_t, int);
86 1.50 thorpej void (*dma_start)(void *, int, int);
87 1.50 thorpej int (*dma_finish)(void *, int, int, int);
88 1.85 itohy #if NATA_PIOBM
89 1.85 itohy void (*piobm_start)(void *, int, int, int, int, int);
90 1.85 itohy void (*piobm_done)(void *, int, int);
91 1.85 itohy #endif
92 1.24 bouyer /* flags passed to dma_init */
93 1.85 itohy #define WDC_DMA_READ 0x01
94 1.85 itohy #define WDC_DMA_IRQW 0x02
95 1.85 itohy #define WDC_DMA_LBA48 0x04
96 1.85 itohy #define WDC_DMA_PIOBM_ATA 0x08
97 1.85 itohy #define WDC_DMA_PIOBM_ATAPI 0x10
98 1.85 itohy #if NATA_PIOBM
99 1.85 itohy /* flags passed to piobm_start */
100 1.85 itohy #define WDC_PIOBM_XFER_IRQ 0x01
101 1.85 itohy #endif
102 1.50 thorpej
103 1.60 bouyer /* values passed to dma_finish */
104 1.60 bouyer #define WDC_DMAEND_END 0 /* check for proper end of a DMA xfer */
105 1.60 bouyer #define WDC_DMAEND_ABRT 1 /* abort a DMA xfer, verbose */
106 1.60 bouyer #define WDC_DMAEND_ABRT_QUIET 2 /* abort a DMA xfer, quiet */
107 1.60 bouyer
108 1.24 bouyer int dma_status; /* status returned from dma_finish() */
109 1.24 bouyer #define WDC_DMAST_NOIRQ 0x01 /* missing IRQ */
110 1.24 bouyer #define WDC_DMAST_ERR 0x02 /* DMA error */
111 1.24 bouyer #define WDC_DMAST_UNDER 0x04 /* DMA underrun */
112 1.86 itohy #endif /* NATA_DMA || NATA_PIOBM */
113 1.2 leo
114 1.74 thorpej /* Optional callback to select drive. */
115 1.75 thorpej void (*select)(struct ata_channel *,int);
116 1.25 bouyer
117 1.74 thorpej /* Optional callback to ack IRQ. */
118 1.75 thorpej void (*irqack)(struct ata_channel *);
119 1.64 mycroft
120 1.83 bouyer /* Optional callback to perform a bus reset */
121 1.83 bouyer void (*reset)(struct ata_channel *, int);
122 1.83 bouyer
123 1.64 mycroft /* overridden if the backend has a different data transfer method */
124 1.75 thorpej void (*datain_pio)(struct ata_channel *, int, void *, size_t);
125 1.75 thorpej void (*dataout_pio)(struct ata_channel *, int, void *, size_t);
126 1.1 cgd };
127 1.1 cgd
128 1.76 thorpej /* Given an ata_channel, get the wdc_softc. */
129 1.77 thorpej #define CHAN_TO_WDC(chp) ((struct wdc_softc *)(chp)->ch_atac)
130 1.76 thorpej
131 1.76 thorpej /* Given an ata_channel, get the wdc_regs. */
132 1.76 thorpej #define CHAN_TO_WDC_REGS(chp) (&CHAN_TO_WDC(chp)->regs[(chp)->ch_channel])
133 1.76 thorpej
134 1.6 bouyer /*
135 1.6 bouyer * Public functions which can be called by ATA or ATAPI specific parts,
136 1.6 bouyer * or bus-specific backends.
137 1.6 bouyer */
138 1.1 cgd
139 1.75 thorpej void wdc_allocate_regs(struct wdc_softc *);
140 1.75 thorpej void wdc_init_shadow_regs(struct ata_channel *);
141 1.57 thorpej
142 1.75 thorpej int wdcprobe(struct ata_channel *);
143 1.75 thorpej void wdcattach(struct ata_channel *);
144 1.88 dyoung int wdcdetach(device_t, int);
145 1.88 dyoung void wdc_childdetached(device_t, device_t);
146 1.50 thorpej int wdcintr(void *);
147 1.50 thorpej
148 1.87 bouyer void wdc_sataprobe(struct ata_channel *);
149 1.87 bouyer void wdc_drvprobe(struct ata_channel *);
150 1.87 bouyer
151 1.50 thorpej void wdcrestart(void*);
152 1.50 thorpej
153 1.75 thorpej int wdcwait(struct ata_channel *, int, int, int, int);
154 1.41 bouyer #define WDCWAIT_OK 0 /* we have what we asked */
155 1.41 bouyer #define WDCWAIT_TOUT -1 /* timed out */
156 1.41 bouyer #define WDCWAIT_THR 1 /* return, the kernel thread has been awakened */
157 1.50 thorpej
158 1.75 thorpej void wdcbit_bucket(struct ata_channel *, int);
159 1.63 mycroft
160 1.75 thorpej int wdc_dmawait(struct ata_channel *, struct ata_xfer *, int);
161 1.75 thorpej void wdccommand(struct ata_channel *, u_int8_t, u_int8_t, u_int16_t,
162 1.50 thorpej u_int8_t, u_int8_t, u_int8_t, u_int8_t);
163 1.75 thorpej void wdccommandext(struct ata_channel *, u_int8_t, u_int8_t, u_int64_t,
164 1.91.8.1 yamt u_int16_t, u_int16_t);
165 1.75 thorpej void wdccommandshort(struct ata_channel *, int, int);
166 1.50 thorpej void wdctimeout(void *arg);
167 1.58 bouyer void wdc_reset_drive(struct ata_drive_datas *, int);
168 1.75 thorpej void wdc_reset_channel(struct ata_channel *, int);
169 1.83 bouyer void wdc_do_reset(struct ata_channel *, int);
170 1.50 thorpej
171 1.65 thorpej int wdc_exec_command(struct ata_drive_datas *, struct ata_command*);
172 1.9 thorpej
173 1.81 perry /*
174 1.6 bouyer * ST506 spec says that if READY or SEEKCMPLT go off, then the read or write
175 1.6 bouyer * command is aborted.
176 1.81 perry */
177 1.51 thorpej #define wdc_wait_for_drq(chp, timeout, flags) \
178 1.41 bouyer wdcwait((chp), WDCS_DRQ, WDCS_DRQ, (timeout), (flags))
179 1.51 thorpej #define wdc_wait_for_unbusy(chp, timeout, flags) \
180 1.41 bouyer wdcwait((chp), 0, 0, (timeout), (flags))
181 1.51 thorpej #define wdc_wait_for_ready(chp, timeout, flags) \
182 1.41 bouyer wdcwait((chp), WDCS_DRDY, WDCS_DRDY, (timeout), (flags))
183 1.50 thorpej
184 1.6 bouyer /* ATA/ATAPI specs says a device can take 31s to reset */
185 1.6 bouyer #define WDC_RESET_WAIT 31000
186 1.1 cgd
187 1.50 thorpej void wdc_atapibus_attach(struct atabus_softc *);
188 1.47 thorpej
189 1.50 thorpej #endif /* _DEV_IC_WDCVAR_H_ */
190