z8530sc.h revision 1.13 1 1.13 jdc /* $NetBSD: z8530sc.h,v 1.13 2000/03/14 21:20:52 jdc Exp $ */
2 1.1 gwr
3 1.1 gwr /*
4 1.1 gwr * Copyright (c) 1994 Gordon W. Ross
5 1.1 gwr * Copyright (c) 1992, 1993
6 1.1 gwr * The Regents of the University of California. All rights reserved.
7 1.1 gwr *
8 1.1 gwr * This software was developed by the Computer Systems Engineering group
9 1.1 gwr * at Lawrence Berkeley Laboratory under DARPA contract BG 91-66 and
10 1.1 gwr * contributed to Berkeley.
11 1.1 gwr *
12 1.1 gwr * All advertising materials mentioning features or use of this software
13 1.1 gwr * must display the following acknowledgement:
14 1.1 gwr * This product includes software developed by the University of
15 1.1 gwr * California, Lawrence Berkeley Laboratory.
16 1.1 gwr *
17 1.1 gwr * Redistribution and use in source and binary forms, with or without
18 1.1 gwr * modification, are permitted provided that the following conditions
19 1.1 gwr * are met:
20 1.1 gwr * 1. Redistributions of source code must retain the above copyright
21 1.1 gwr * notice, this list of conditions and the following disclaimer.
22 1.1 gwr * 2. Redistributions in binary form must reproduce the above copyright
23 1.1 gwr * notice, this list of conditions and the following disclaimer in the
24 1.1 gwr * documentation and/or other materials provided with the distribution.
25 1.1 gwr * 3. All advertising materials mentioning features or use of this software
26 1.1 gwr * must display the following acknowledgement:
27 1.1 gwr * This product includes software developed by the University of
28 1.1 gwr * California, Berkeley and its contributors.
29 1.1 gwr * 4. Neither the name of the University nor the names of its contributors
30 1.1 gwr * may be used to endorse or promote products derived from this software
31 1.1 gwr * without specific prior written permission.
32 1.1 gwr *
33 1.1 gwr * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
34 1.1 gwr * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
35 1.1 gwr * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
36 1.1 gwr * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
37 1.1 gwr * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
38 1.1 gwr * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
39 1.1 gwr * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
40 1.1 gwr * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
41 1.1 gwr * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
42 1.1 gwr * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
43 1.1 gwr * SUCH DAMAGE.
44 1.1 gwr *
45 1.1 gwr * @(#)zsvar.h 8.1 (Berkeley) 6/11/93
46 1.1 gwr */
47 1.1 gwr
48 1.1 gwr
49 1.1 gwr /*
50 1.1 gwr * Function vector - per channel
51 1.1 gwr */
52 1.5 gwr struct zs_chanstate;
53 1.1 gwr struct zsops {
54 1.11 mycroft void (*zsop_rxint) __P((struct zs_chanstate *));
55 1.11 mycroft /* receive char available */
56 1.11 mycroft void (*zsop_stint) __P((struct zs_chanstate *, int));
57 1.11 mycroft /* external/status */
58 1.11 mycroft void (*zsop_txint) __P((struct zs_chanstate *));
59 1.11 mycroft /* xmit buffer empty */
60 1.11 mycroft void (*zsop_softint) __P((struct zs_chanstate *));
61 1.11 mycroft /* process software interrupt */
62 1.1 gwr };
63 1.1 gwr
64 1.1 gwr extern struct zsops zsops_null;
65 1.1 gwr
66 1.1 gwr
67 1.1 gwr /*
68 1.1 gwr * Software state, per zs channel.
69 1.1 gwr */
70 1.1 gwr struct zs_chanstate {
71 1.1 gwr
72 1.1 gwr /* Pointers to the device registers. */
73 1.1 gwr volatile u_char *cs_reg_csr; /* ctrl, status, and reg. number. */
74 1.1 gwr volatile u_char *cs_reg_data; /* data or numbered register */
75 1.1 gwr
76 1.1 gwr int cs_channel; /* sub-unit number */
77 1.3 gwr void *cs_private; /* sub-driver data pointer */
78 1.1 gwr struct zsops *cs_ops;
79 1.1 gwr
80 1.3 gwr int cs_brg_clk; /* BAUD Rate Generator clock
81 1.3 gwr * (usually PCLK / 16) */
82 1.5 gwr int cs_defspeed; /* default baud rate */
83 1.5 gwr int cs_defcflag; /* default cflag */
84 1.1 gwr
85 1.1 gwr /*
86 1.1 gwr * We must keep a copy of the write registers as they are
87 1.1 gwr * mostly write-only and we sometimes need to set and clear
88 1.1 gwr * individual bits (e.g., in WR3). Not all of these are
89 1.1 gwr * needed but 16 bytes is cheap and this makes the addressing
90 1.1 gwr * simpler. Unfortunately, we can only write to some registers
91 1.1 gwr * when the chip is not actually transmitting, so whenever
92 1.1 gwr * we are expecting a `transmit done' interrupt the preg array
93 1.1 gwr * is allowed to `get ahead' of the current values. In a
94 1.1 gwr * few places we must change the current value of a register,
95 1.1 gwr * rather than (or in addition to) the pending value; for these
96 1.1 gwr * cs_creg[] contains the current value.
97 1.1 gwr */
98 1.1 gwr u_char cs_creg[16]; /* current values */
99 1.1 gwr u_char cs_preg[16]; /* pending values */
100 1.5 gwr int cs_heldchange; /* change pending (creg != preg) */
101 1.1 gwr
102 1.1 gwr u_char cs_rr0; /* last rr0 processed */
103 1.4 gwr u_char cs_rr0_delta; /* rr0 changes at status intr. */
104 1.8 mycroft u_char cs_rr0_mask; /* rr0 bits that stop output */
105 1.5 gwr u_char cs_rr0_dcd; /* which bit to read as DCD */
106 1.5 gwr u_char cs_rr0_cts; /* which bit to read as CTS */
107 1.12 wrstuden u_char cs_rr0_pps; /* which bit to use for PPS */
108 1.5 gwr /* the above is set only while CRTSCTS is enabled. */
109 1.5 gwr
110 1.5 gwr u_char cs_wr5_dtr; /* which bit to write as DTR */
111 1.5 gwr u_char cs_wr5_rts; /* which bit to write as RTS */
112 1.5 gwr /* the above is set only while CRTSCTS is enabled. */
113 1.1 gwr
114 1.1 gwr char cs_softreq; /* need soft interrupt call */
115 1.7 gwr char cs_spare1; /* (for skippy :) */
116 1.13 jdc
117 1.13 jdc /* power management hooks */
118 1.13 jdc int (*enable) __P((struct zs_chanstate *));
119 1.13 jdc void (*disable) __P((struct zs_chanstate *));
120 1.13 jdc int enabled;
121 1.13 jdc
122 1.5 gwr /* MD code might define a larger variant of this. */
123 1.1 gwr };
124 1.1 gwr
125 1.1 gwr struct zsc_attach_args {
126 1.1 gwr int channel; /* two serial channels per zsc */
127 1.1 gwr int hwflags;
128 1.1 gwr };
129 1.5 gwr #define ZS_HWFLAG_CONSOLE 1
130 1.5 gwr #define ZS_HWFLAG_NO_DCD 2 /* Ignore the DCD bit */
131 1.5 gwr #define ZS_HWFLAG_NO_CTS 4 /* Ignore the CTS bit */
132 1.5 gwr #define ZS_HWFLAG_RAW 8 /* advise raw mode */
133 1.5 gwr
134 1.5 gwr int zsc_intr_soft __P((void *));
135 1.5 gwr int zsc_intr_hard __P((void *));
136 1.5 gwr
137 1.5 gwr void zs_abort __P((struct zs_chanstate *));
138 1.5 gwr void zs_break __P((struct zs_chanstate *, int));
139 1.5 gwr void zs_iflush __P((struct zs_chanstate *));
140 1.5 gwr void zs_loadchannelregs __P((struct zs_chanstate *));
141 1.5 gwr int zs_set_speed __P((struct zs_chanstate *, int));
142 1.5 gwr int zs_set_modes __P((struct zs_chanstate *, int));
143 1.5 gwr
144 1.5 gwr extern int zs_major;
145 1.6 gwr
146 1.6 gwr int zs_check_kgdb __P((struct zs_chanstate *, int));
147 1.1 gwr
148