fwohci.c revision 1.108.2.2 1 1.108.2.1 bouyer /* $NetBSD: fwohci.c,v 1.108.2.2 2007/11/13 16:01:06 bouyer Exp $ */
2 1.91 christos
3 1.1 matt /*-
4 1.89 kiyohara * Copyright (c) 2003 Hidetoshi Shimokawa
5 1.89 kiyohara * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.89 kiyohara * must display the acknowledgement as bellow:
18 1.89 kiyohara *
19 1.89 kiyohara * This product includes software developed by K. Kobayashi and H. Shimokawa
20 1.89 kiyohara *
21 1.89 kiyohara * 4. The name of the author may not be used to endorse or promote products
22 1.89 kiyohara * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.89 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.89 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
26 1.89 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
27 1.89 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
28 1.89 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.89 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.89 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.89 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
32 1.89 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
33 1.89 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.100 blymn *
36 1.108.2.2 bouyer * $FreeBSD: src/sys/dev/firewire/fwohci.c,v 1.93 2007/06/08 09:04:30 simokawa Exp $
37 1.89 kiyohara *
38 1.1 matt */
39 1.108.2.2 bouyer #include <sys/cdefs.h>
40 1.108.2.2 bouyer __KERNEL_RCSID(0, "$NetBSD: fwohci.c,v 1.108.2.2 2007/11/13 16:01:06 bouyer Exp $");
41 1.1 matt
42 1.89 kiyohara #define ATRQ_CH 0
43 1.89 kiyohara #define ATRS_CH 1
44 1.89 kiyohara #define ARRQ_CH 2
45 1.89 kiyohara #define ARRS_CH 3
46 1.89 kiyohara #define ITX_CH 4
47 1.89 kiyohara #define IRX_CH 0x24
48 1.3 onoe
49 1.89 kiyohara #if defined(__FreeBSD__)
50 1.89 kiyohara #include <sys/param.h>
51 1.89 kiyohara #include <sys/systm.h>
52 1.89 kiyohara #include <sys/mbuf.h>
53 1.89 kiyohara #include <sys/malloc.h>
54 1.89 kiyohara #include <sys/sockio.h>
55 1.89 kiyohara #include <sys/sysctl.h>
56 1.89 kiyohara #include <sys/bus.h>
57 1.89 kiyohara #include <sys/kernel.h>
58 1.89 kiyohara #include <sys/conf.h>
59 1.89 kiyohara #include <sys/endian.h>
60 1.108.2.2 bouyer #include <sys/kdb.h>
61 1.45 lukem
62 1.108.2.2 bouyer #include <machine/bus.h>
63 1.45 lukem
64 1.89 kiyohara #if defined(__DragonFly__) || __FreeBSD_version < 500000
65 1.89 kiyohara #include <machine/clock.h> /* for DELAY() */
66 1.89 kiyohara #endif
67 1.3 onoe
68 1.89 kiyohara #ifdef __DragonFly__
69 1.89 kiyohara #include "fw_port.h"
70 1.89 kiyohara #include "firewire.h"
71 1.89 kiyohara #include "firewirereg.h"
72 1.89 kiyohara #include "fwdma.h"
73 1.89 kiyohara #include "fwohcireg.h"
74 1.89 kiyohara #include "fwohcivar.h"
75 1.89 kiyohara #include "firewire_phy.h"
76 1.89 kiyohara #else
77 1.89 kiyohara #include <dev/firewire/fw_port.h>
78 1.89 kiyohara #include <dev/firewire/firewire.h>
79 1.89 kiyohara #include <dev/firewire/firewirereg.h>
80 1.89 kiyohara #include <dev/firewire/fwdma.h>
81 1.89 kiyohara #include <dev/firewire/fwohcireg.h>
82 1.89 kiyohara #include <dev/firewire/fwohcivar.h>
83 1.89 kiyohara #include <dev/firewire/firewire_phy.h>
84 1.89 kiyohara #endif
85 1.89 kiyohara #elif defined(__NetBSD__)
86 1.1 matt #include <sys/param.h>
87 1.1 matt #include <sys/device.h>
88 1.89 kiyohara #include <sys/errno.h>
89 1.89 kiyohara #include <sys/conf.h>
90 1.7 onoe #include <sys/kernel.h>
91 1.3 onoe #include <sys/malloc.h>
92 1.3 onoe #include <sys/mbuf.h>
93 1.89 kiyohara #include <sys/proc.h>
94 1.89 kiyohara #include <sys/reboot.h>
95 1.89 kiyohara #include <sys/sysctl.h>
96 1.89 kiyohara #include <sys/systm.h>
97 1.7 onoe
98 1.108.2.1 bouyer #include <sys/bus.h>
99 1.1 matt
100 1.89 kiyohara #include <dev/ieee1394/fw_port.h>
101 1.89 kiyohara #include <dev/ieee1394/firewire.h>
102 1.89 kiyohara #include <dev/ieee1394/firewirereg.h>
103 1.89 kiyohara #include <dev/ieee1394/fwdma.h>
104 1.1 matt #include <dev/ieee1394/fwohcireg.h>
105 1.1 matt #include <dev/ieee1394/fwohcivar.h>
106 1.89 kiyohara #include <dev/ieee1394/firewire_phy.h>
107 1.105 kiyohara
108 1.105 kiyohara #include "ioconf.h"
109 1.5 matt #endif
110 1.24 jmc
111 1.89 kiyohara #undef OHCI_DEBUG
112 1.5 matt
113 1.89 kiyohara static int nocyclemaster = 0;
114 1.108.2.2 bouyer int firewire_phydma_enable = 1;
115 1.89 kiyohara #if defined(__FreeBSD__)
116 1.89 kiyohara SYSCTL_DECL(_hw_firewire);
117 1.89 kiyohara SYSCTL_INT(_hw_firewire, OID_AUTO, nocyclemaster, CTLFLAG_RW, &nocyclemaster, 0,
118 1.89 kiyohara "Do not send cycle start packets");
119 1.108.2.2 bouyer SYSCTL_INT(_hw_firewire, OID_AUTO, phydma_enable, CTLFLAG_RW,
120 1.108.2.2 bouyer &firewire_phydma_enable, 1, "Allow physical request DMA from firewire");
121 1.108.2.2 bouyer TUNABLE_INT("hw.firewire.phydma_enable", &firewire_phydma_enable);
122 1.89 kiyohara #elif defined(__NetBSD__)
123 1.89 kiyohara /*
124 1.89 kiyohara * Setup sysctl(3) MIB, hw.fwohci.*
125 1.89 kiyohara *
126 1.89 kiyohara * TBD condition CTLFLAG_PERMANENT on being an LKM or not
127 1.89 kiyohara */
128 1.89 kiyohara SYSCTL_SETUP(sysctl_fwohci, "sysctl fwohci(4) subtree setup")
129 1.89 kiyohara {
130 1.108.2.2 bouyer int rc, fwohci_node_num;
131 1.89 kiyohara const struct sysctlnode *node;
132 1.89 kiyohara
133 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, NULL,
134 1.89 kiyohara CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
135 1.89 kiyohara NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) {
136 1.89 kiyohara goto err;
137 1.89 kiyohara }
138 1.89 kiyohara
139 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, &node,
140 1.89 kiyohara CTLFLAG_PERMANENT, CTLTYPE_NODE, "fwohci",
141 1.89 kiyohara SYSCTL_DESCR("fwohci controls"),
142 1.89 kiyohara NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
143 1.89 kiyohara goto err;
144 1.89 kiyohara }
145 1.108.2.2 bouyer fwohci_node_num = node->sysctl_num;
146 1.89 kiyohara
147 1.89 kiyohara /* fwohci no cyclemaster flag */
148 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, &node,
149 1.100 blymn CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT,
150 1.89 kiyohara "nocyclemaster", SYSCTL_DESCR("Do not send cycle start packets"),
151 1.89 kiyohara NULL, 0, &nocyclemaster,
152 1.108.2.2 bouyer 0, CTL_HW, fwohci_node_num, CTL_CREATE, CTL_EOL)) != 0) {
153 1.108.2.2 bouyer goto err;
154 1.108.2.2 bouyer }
155 1.108.2.2 bouyer
156 1.108.2.2 bouyer /* fwohci physical request DMA enable */
157 1.108.2.2 bouyer if ((rc = sysctl_createv(clog, 0, NULL, &node,
158 1.108.2.2 bouyer CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT, "phydma_enable",
159 1.108.2.2 bouyer SYSCTL_DESCR("Allow physical request DMA from firewire"),
160 1.108.2.2 bouyer NULL, 0, &firewire_phydma_enable,
161 1.108.2.2 bouyer 0, CTL_HW, fwohci_node_num, CTL_CREATE, CTL_EOL)) != 0) {
162 1.89 kiyohara goto err;
163 1.89 kiyohara }
164 1.89 kiyohara return;
165 1.89 kiyohara
166 1.89 kiyohara err:
167 1.89 kiyohara printf("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
168 1.89 kiyohara }
169 1.89 kiyohara #endif
170 1.89 kiyohara
171 1.90 drochner static const char * const dbcode[16] = {"OUTM", "OUTL","INPM","INPL",
172 1.90 drochner "STOR","LOAD","NOP ","STOP",
173 1.90 drochner "", "", "", "", "", "", "", ""};
174 1.89 kiyohara
175 1.90 drochner static const char * const dbkey[8] = {"ST0", "ST1","ST2","ST3",
176 1.89 kiyohara "UNDEF","REG","SYS","DEV"};
177 1.90 drochner static const char * const dbcond[4] = {"NEV","C=1", "C=0", "ALL"};
178 1.90 drochner static const char * const fwohcicode[32] = {
179 1.89 kiyohara "No stat","Undef","long","miss Ack err",
180 1.108.2.2 bouyer "FIFO underrun","FIFO overrun","desc err", "data read err",
181 1.89 kiyohara "data write err","bus reset","timeout","tcode err",
182 1.89 kiyohara "Undef","Undef","unknown event","flushed",
183 1.89 kiyohara "Undef","ack complete","ack pend","Undef",
184 1.89 kiyohara "ack busy_X","ack busy_A","ack busy_B","Undef",
185 1.89 kiyohara "Undef","Undef","Undef","ack tardy",
186 1.89 kiyohara "Undef","ack data_err","ack type_err",""};
187 1.89 kiyohara
188 1.89 kiyohara #define MAX_SPEED 3
189 1.90 drochner extern const char *fw_linkspeed[];
190 1.90 drochner static uint32_t const tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31};
191 1.89 kiyohara
192 1.90 drochner static const struct tcode_info tinfo[] = {
193 1.108.2.2 bouyer /* hdr_len block flag valid_response*/
194 1.108.2.2 bouyer /* 0 WREQQ */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES},
195 1.108.2.2 bouyer /* 1 WREQB */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES},
196 1.108.2.2 bouyer /* 2 WRES */ {12, FWTI_RES, 0xff},
197 1.108.2.2 bouyer /* 3 XXX */ { 0, 0, 0xff},
198 1.108.2.2 bouyer /* 4 RREQQ */ {12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ},
199 1.108.2.2 bouyer /* 5 RREQB */ {16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB},
200 1.108.2.2 bouyer /* 6 RRESQ */ {16, FWTI_RES, 0xff},
201 1.108.2.2 bouyer /* 7 RRESB */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff},
202 1.108.2.2 bouyer /* 8 CYCS */ { 0, 0, 0xff},
203 1.108.2.2 bouyer /* 9 LREQ */ {16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES},
204 1.108.2.2 bouyer /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff},
205 1.108.2.2 bouyer /* b LRES */ {16, FWTI_RES | FWTI_BLOCK_ASY, 0xff},
206 1.108.2.2 bouyer /* c XXX */ { 0, 0, 0xff},
207 1.108.2.2 bouyer /* d XXX */ { 0, 0, 0xff},
208 1.108.2.2 bouyer /* e PHY */ {12, FWTI_REQ, 0xff},
209 1.108.2.2 bouyer /* f XXX */ { 0, 0, 0xff}
210 1.89 kiyohara };
211 1.8 onoe
212 1.89 kiyohara #define OHCI_WRITE_SIGMASK 0xffff0000
213 1.89 kiyohara #define OHCI_READ_SIGMASK 0xffff0000
214 1.62 haya
215 1.89 kiyohara #define OWRITE(sc, r, x) bus_space_write_4((sc)->bst, (sc)->bsh, (r), (x))
216 1.89 kiyohara #define OREAD(sc, r) bus_space_read_4((sc)->bst, (sc)->bsh, (r))
217 1.62 haya
218 1.89 kiyohara static void fwohci_ibr (struct firewire_comm *);
219 1.89 kiyohara static void fwohci_db_init (struct fwohci_softc *, struct fwohci_dbch *);
220 1.89 kiyohara static void fwohci_db_free (struct fwohci_dbch *);
221 1.89 kiyohara static void fwohci_arcv (struct fwohci_softc *, struct fwohci_dbch *, int);
222 1.89 kiyohara static void fwohci_txd (struct fwohci_softc *, struct fwohci_dbch *);
223 1.89 kiyohara static void fwohci_start_atq (struct firewire_comm *);
224 1.89 kiyohara static void fwohci_start_ats (struct firewire_comm *);
225 1.89 kiyohara static void fwohci_start (struct fwohci_softc *, struct fwohci_dbch *);
226 1.89 kiyohara static uint32_t fwphy_wrdata ( struct fwohci_softc *, uint32_t, uint32_t);
227 1.89 kiyohara static uint32_t fwphy_rddata ( struct fwohci_softc *, uint32_t);
228 1.89 kiyohara static int fwohci_rx_enable (struct fwohci_softc *, struct fwohci_dbch *);
229 1.89 kiyohara static int fwohci_tx_enable (struct fwohci_softc *, struct fwohci_dbch *);
230 1.89 kiyohara static int fwohci_irx_enable (struct firewire_comm *, int);
231 1.89 kiyohara static int fwohci_irx_disable (struct firewire_comm *, int);
232 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
233 1.89 kiyohara static void fwohci_irx_post (struct firewire_comm *, uint32_t *);
234 1.89 kiyohara #endif
235 1.89 kiyohara static int fwohci_itxbuf_enable (struct firewire_comm *, int);
236 1.89 kiyohara static int fwohci_itx_disable (struct firewire_comm *, int);
237 1.89 kiyohara static void fwohci_timeout (void *);
238 1.89 kiyohara static void fwohci_set_intr (struct firewire_comm *, int);
239 1.89 kiyohara
240 1.89 kiyohara static int fwohci_add_rx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int, struct fwdma_alloc *);
241 1.89 kiyohara static int fwohci_add_tx_buf (struct fwohci_dbch *, struct fwohcidb_tr *, int);
242 1.89 kiyohara static void dump_db (struct fwohci_softc *, uint32_t);
243 1.89 kiyohara static void print_db (struct fwohcidb_tr *, struct fwohcidb *, uint32_t , uint32_t);
244 1.89 kiyohara static void dump_dma (struct fwohci_softc *, uint32_t);
245 1.89 kiyohara static uint32_t fwohci_cyctimer (struct firewire_comm *);
246 1.89 kiyohara static void fwohci_rbuf_update (struct fwohci_softc *, int);
247 1.89 kiyohara static void fwohci_tbuf_update (struct fwohci_softc *, int);
248 1.89 kiyohara void fwohci_txbufdb (struct fwohci_softc *, int , struct fw_bulkxfer *);
249 1.108.2.2 bouyer static void fwohci_task_busreset(void *, int);
250 1.108.2.2 bouyer static void fwohci_task_sid(void *, int);
251 1.108.2.2 bouyer static void fwohci_task_dma(void *, int);
252 1.89 kiyohara #if defined(__NetBSD__)
253 1.89 kiyohara int fwohci_print(void *, const char *);
254 1.5 matt #endif
255 1.5 matt
256 1.89 kiyohara /*
257 1.89 kiyohara * memory allocated for DMA programs
258 1.89 kiyohara */
259 1.89 kiyohara #define DMA_PROG_ALLOC (8 * PAGE_SIZE)
260 1.1 matt
261 1.89 kiyohara #define NDB FWMAXQUEUE
262 1.89 kiyohara
263 1.89 kiyohara #define OHCI_VERSION 0x00
264 1.89 kiyohara #define OHCI_ATRETRY 0x08
265 1.89 kiyohara #define OHCI_CROMHDR 0x18
266 1.89 kiyohara #define OHCI_BUS_OPT 0x20
267 1.89 kiyohara #define OHCI_BUSIRMC (1 << 31)
268 1.89 kiyohara #define OHCI_BUSCMC (1 << 30)
269 1.89 kiyohara #define OHCI_BUSISC (1 << 29)
270 1.89 kiyohara #define OHCI_BUSBMC (1 << 28)
271 1.89 kiyohara #define OHCI_BUSPMC (1 << 27)
272 1.89 kiyohara #define OHCI_BUSFNC OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC |\
273 1.89 kiyohara OHCI_BUSBMC | OHCI_BUSPMC
274 1.89 kiyohara
275 1.89 kiyohara #define OHCI_EUID_HI 0x24
276 1.89 kiyohara #define OHCI_EUID_LO 0x28
277 1.89 kiyohara
278 1.89 kiyohara #define OHCI_CROMPTR 0x34
279 1.89 kiyohara #define OHCI_HCCCTL 0x50
280 1.89 kiyohara #define OHCI_HCCCTLCLR 0x54
281 1.89 kiyohara #define OHCI_AREQHI 0x100
282 1.89 kiyohara #define OHCI_AREQHICLR 0x104
283 1.89 kiyohara #define OHCI_AREQLO 0x108
284 1.89 kiyohara #define OHCI_AREQLOCLR 0x10c
285 1.89 kiyohara #define OHCI_PREQHI 0x110
286 1.89 kiyohara #define OHCI_PREQHICLR 0x114
287 1.89 kiyohara #define OHCI_PREQLO 0x118
288 1.89 kiyohara #define OHCI_PREQLOCLR 0x11c
289 1.89 kiyohara #define OHCI_PREQUPPER 0x120
290 1.89 kiyohara
291 1.89 kiyohara #define OHCI_SID_BUF 0x64
292 1.89 kiyohara #define OHCI_SID_CNT 0x68
293 1.89 kiyohara #define OHCI_SID_ERR (1 << 31)
294 1.89 kiyohara #define OHCI_SID_CNT_MASK 0xffc
295 1.89 kiyohara
296 1.89 kiyohara #define OHCI_IT_STAT 0x90
297 1.89 kiyohara #define OHCI_IT_STATCLR 0x94
298 1.89 kiyohara #define OHCI_IT_MASK 0x98
299 1.89 kiyohara #define OHCI_IT_MASKCLR 0x9c
300 1.89 kiyohara
301 1.89 kiyohara #define OHCI_IR_STAT 0xa0
302 1.89 kiyohara #define OHCI_IR_STATCLR 0xa4
303 1.89 kiyohara #define OHCI_IR_MASK 0xa8
304 1.89 kiyohara #define OHCI_IR_MASKCLR 0xac
305 1.89 kiyohara
306 1.89 kiyohara #define OHCI_LNKCTL 0xe0
307 1.89 kiyohara #define OHCI_LNKCTLCLR 0xe4
308 1.89 kiyohara
309 1.89 kiyohara #define OHCI_PHYACCESS 0xec
310 1.89 kiyohara #define OHCI_CYCLETIMER 0xf0
311 1.89 kiyohara
312 1.89 kiyohara #define OHCI_DMACTL(off) (off)
313 1.89 kiyohara #define OHCI_DMACTLCLR(off) (off + 4)
314 1.89 kiyohara #define OHCI_DMACMD(off) (off + 0xc)
315 1.89 kiyohara #define OHCI_DMAMATCH(off) (off + 0x10)
316 1.89 kiyohara
317 1.89 kiyohara #define OHCI_ATQOFF 0x180
318 1.89 kiyohara #define OHCI_ATQCTL OHCI_ATQOFF
319 1.89 kiyohara #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 4)
320 1.89 kiyohara #define OHCI_ATQCMD (OHCI_ATQOFF + 0xc)
321 1.89 kiyohara #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10)
322 1.89 kiyohara
323 1.89 kiyohara #define OHCI_ATSOFF 0x1a0
324 1.89 kiyohara #define OHCI_ATSCTL OHCI_ATSOFF
325 1.89 kiyohara #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 4)
326 1.89 kiyohara #define OHCI_ATSCMD (OHCI_ATSOFF + 0xc)
327 1.89 kiyohara #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10)
328 1.89 kiyohara
329 1.89 kiyohara #define OHCI_ARQOFF 0x1c0
330 1.89 kiyohara #define OHCI_ARQCTL OHCI_ARQOFF
331 1.89 kiyohara #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 4)
332 1.89 kiyohara #define OHCI_ARQCMD (OHCI_ARQOFF + 0xc)
333 1.89 kiyohara #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10)
334 1.89 kiyohara
335 1.89 kiyohara #define OHCI_ARSOFF 0x1e0
336 1.89 kiyohara #define OHCI_ARSCTL OHCI_ARSOFF
337 1.89 kiyohara #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 4)
338 1.89 kiyohara #define OHCI_ARSCMD (OHCI_ARSOFF + 0xc)
339 1.89 kiyohara #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10)
340 1.89 kiyohara
341 1.89 kiyohara #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH))
342 1.89 kiyohara #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH))
343 1.89 kiyohara #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 4)
344 1.89 kiyohara #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0xc)
345 1.89 kiyohara
346 1.89 kiyohara #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH))
347 1.89 kiyohara #define OHCI_IRCTL(CH) (OHCI_IROFF(CH))
348 1.89 kiyohara #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 4)
349 1.89 kiyohara #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0xc)
350 1.89 kiyohara #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10)
351 1.89 kiyohara
352 1.89 kiyohara #if defined(__FreeBSD__)
353 1.89 kiyohara d_ioctl_t fwohci_ioctl;
354 1.89 kiyohara #elif defined(__NetBSD__)
355 1.89 kiyohara dev_type_ioctl(fwohci_ioctl);
356 1.89 kiyohara #endif
357 1.89 kiyohara
358 1.89 kiyohara /*
359 1.89 kiyohara * Communication with PHY device
360 1.89 kiyohara */
361 1.108.2.2 bouyer /* XXX need lock for phy access */
362 1.89 kiyohara static uint32_t
363 1.89 kiyohara fwphy_wrdata( struct fwohci_softc *sc, uint32_t addr, uint32_t data)
364 1.89 kiyohara {
365 1.89 kiyohara uint32_t fun;
366 1.89 kiyohara
367 1.89 kiyohara addr &= 0xf;
368 1.89 kiyohara data &= 0xff;
369 1.89 kiyohara
370 1.89 kiyohara fun = (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
371 1.89 kiyohara OWRITE(sc, OHCI_PHYACCESS, fun);
372 1.89 kiyohara DELAY(100);
373 1.89 kiyohara
374 1.89 kiyohara return(fwphy_rddata( sc, addr));
375 1.89 kiyohara }
376 1.89 kiyohara
377 1.89 kiyohara static uint32_t
378 1.89 kiyohara fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
379 1.89 kiyohara {
380 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
381 1.89 kiyohara int i;
382 1.89 kiyohara uint32_t bm;
383 1.89 kiyohara
384 1.89 kiyohara #define OHCI_CSR_DATA 0x0c
385 1.89 kiyohara #define OHCI_CSR_COMP 0x10
386 1.89 kiyohara #define OHCI_CSR_CONT 0x14
387 1.89 kiyohara #define OHCI_BUS_MANAGER_ID 0
388 1.89 kiyohara
389 1.89 kiyohara OWRITE(sc, OHCI_CSR_DATA, node);
390 1.89 kiyohara OWRITE(sc, OHCI_CSR_COMP, 0x3f);
391 1.89 kiyohara OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
392 1.89 kiyohara for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
393 1.89 kiyohara DELAY(10);
394 1.89 kiyohara bm = OREAD(sc, OHCI_CSR_DATA);
395 1.89 kiyohara if((bm & 0x3f) == 0x3f)
396 1.89 kiyohara bm = node;
397 1.89 kiyohara if (firewire_debug)
398 1.108.2.2 bouyer fw_printf(sc->fc.dev,
399 1.89 kiyohara "fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
400 1.89 kiyohara
401 1.89 kiyohara return(bm);
402 1.89 kiyohara }
403 1.89 kiyohara
404 1.89 kiyohara static uint32_t
405 1.89 kiyohara fwphy_rddata(struct fwohci_softc *sc, u_int addr)
406 1.89 kiyohara {
407 1.89 kiyohara uint32_t fun, stat;
408 1.89 kiyohara u_int i, retry = 0;
409 1.89 kiyohara
410 1.89 kiyohara addr &= 0xf;
411 1.89 kiyohara #define MAX_RETRY 100
412 1.89 kiyohara again:
413 1.89 kiyohara OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
414 1.89 kiyohara fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
415 1.89 kiyohara OWRITE(sc, OHCI_PHYACCESS, fun);
416 1.89 kiyohara for ( i = 0 ; i < MAX_RETRY ; i ++ ){
417 1.89 kiyohara fun = OREAD(sc, OHCI_PHYACCESS);
418 1.89 kiyohara if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
419 1.3 onoe break;
420 1.89 kiyohara DELAY(100);
421 1.89 kiyohara }
422 1.89 kiyohara if(i >= MAX_RETRY) {
423 1.89 kiyohara if (firewire_debug)
424 1.108.2.2 bouyer fw_printf(sc->fc.dev, "phy read failed(1).\n");
425 1.89 kiyohara if (++retry < MAX_RETRY) {
426 1.89 kiyohara DELAY(100);
427 1.89 kiyohara goto again;
428 1.89 kiyohara }
429 1.89 kiyohara }
430 1.89 kiyohara /* Make sure that SCLK is started */
431 1.89 kiyohara stat = OREAD(sc, FWOHCI_INTSTAT);
432 1.89 kiyohara if ((stat & OHCI_INT_REG_FAIL) != 0 ||
433 1.89 kiyohara ((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
434 1.89 kiyohara if (firewire_debug)
435 1.108.2.2 bouyer fw_printf(sc->fc.dev, "phy read failed(2).\n");
436 1.89 kiyohara if (++retry < MAX_RETRY) {
437 1.89 kiyohara DELAY(100);
438 1.89 kiyohara goto again;
439 1.89 kiyohara }
440 1.89 kiyohara }
441 1.89 kiyohara if (firewire_debug || retry >= MAX_RETRY)
442 1.108.2.2 bouyer fw_printf(sc->fc.dev,
443 1.89 kiyohara "fwphy_rddata: 0x%x loop=%d, retry=%d\n", addr, i, retry);
444 1.89 kiyohara #undef MAX_RETRY
445 1.89 kiyohara return((fun >> PHYDEV_RDDATA )& 0xff);
446 1.89 kiyohara }
447 1.89 kiyohara /* Device specific ioctl. */
448 1.89 kiyohara FW_IOCTL(fwohci)
449 1.89 kiyohara {
450 1.89 kiyohara FW_IOCTL_START;
451 1.89 kiyohara struct fwohci_softc *fc;
452 1.89 kiyohara int err = 0;
453 1.89 kiyohara struct fw_reg_req_t *reg = (struct fw_reg_req_t *) data;
454 1.89 kiyohara uint32_t *dmach = (uint32_t *) data;
455 1.89 kiyohara
456 1.89 kiyohara if(sc == NULL){
457 1.89 kiyohara return(EINVAL);
458 1.89 kiyohara }
459 1.89 kiyohara fc = (struct fwohci_softc *)sc->fc;
460 1.89 kiyohara
461 1.89 kiyohara if (!data)
462 1.89 kiyohara return(EINVAL);
463 1.89 kiyohara
464 1.89 kiyohara switch (cmd) {
465 1.89 kiyohara case FWOHCI_WRREG:
466 1.89 kiyohara #define OHCI_MAX_REG 0x800
467 1.89 kiyohara if(reg->addr <= OHCI_MAX_REG){
468 1.89 kiyohara OWRITE(fc, reg->addr, reg->data);
469 1.89 kiyohara reg->data = OREAD(fc, reg->addr);
470 1.89 kiyohara }else{
471 1.89 kiyohara err = EINVAL;
472 1.89 kiyohara }
473 1.89 kiyohara break;
474 1.89 kiyohara case FWOHCI_RDREG:
475 1.89 kiyohara if(reg->addr <= OHCI_MAX_REG){
476 1.89 kiyohara reg->data = OREAD(fc, reg->addr);
477 1.89 kiyohara }else{
478 1.89 kiyohara err = EINVAL;
479 1.89 kiyohara }
480 1.89 kiyohara break;
481 1.89 kiyohara /* Read DMA descriptors for debug */
482 1.89 kiyohara case DUMPDMA:
483 1.89 kiyohara if(*dmach <= OHCI_MAX_DMA_CH ){
484 1.89 kiyohara dump_dma(fc, *dmach);
485 1.89 kiyohara dump_db(fc, *dmach);
486 1.89 kiyohara }else{
487 1.89 kiyohara err = EINVAL;
488 1.89 kiyohara }
489 1.89 kiyohara break;
490 1.89 kiyohara /* Read/Write Phy registers */
491 1.89 kiyohara #define OHCI_MAX_PHY_REG 0xf
492 1.89 kiyohara case FWOHCI_RDPHYREG:
493 1.89 kiyohara if (reg->addr <= OHCI_MAX_PHY_REG)
494 1.89 kiyohara reg->data = fwphy_rddata(fc, reg->addr);
495 1.89 kiyohara else
496 1.89 kiyohara err = EINVAL;
497 1.89 kiyohara break;
498 1.89 kiyohara case FWOHCI_WRPHYREG:
499 1.89 kiyohara if (reg->addr <= OHCI_MAX_PHY_REG)
500 1.89 kiyohara reg->data = fwphy_wrdata(fc, reg->addr, reg->data);
501 1.89 kiyohara else
502 1.89 kiyohara err = EINVAL;
503 1.89 kiyohara break;
504 1.89 kiyohara default:
505 1.89 kiyohara err = EINVAL;
506 1.89 kiyohara break;
507 1.3 onoe }
508 1.89 kiyohara return err;
509 1.89 kiyohara }
510 1.3 onoe
511 1.89 kiyohara static int
512 1.89 kiyohara fwohci_probe_phy(struct fwohci_softc *sc, device_t dev)
513 1.89 kiyohara {
514 1.89 kiyohara uint32_t reg, reg2;
515 1.89 kiyohara int e1394a = 1;
516 1.89 kiyohara /*
517 1.89 kiyohara * probe PHY parameters
518 1.89 kiyohara * 0. to prove PHY version, whether compliance of 1394a.
519 1.100 blymn * 1. to probe maximum speed supported by the PHY and
520 1.89 kiyohara * number of port supported by core-logic.
521 1.89 kiyohara * It is not actually available port on your PC .
522 1.89 kiyohara */
523 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
524 1.107 kiyohara DELAY(500);
525 1.107 kiyohara
526 1.89 kiyohara reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
527 1.89 kiyohara
528 1.89 kiyohara if((reg >> 5) != 7 ){
529 1.89 kiyohara sc->fc.mode &= ~FWPHYASYST;
530 1.89 kiyohara sc->fc.nport = reg & FW_PHY_NP;
531 1.89 kiyohara sc->fc.speed = reg & FW_PHY_SPD >> 6;
532 1.89 kiyohara if (sc->fc.speed > MAX_SPEED) {
533 1.108.2.2 bouyer fw_printf(dev, "invalid speed %d (fixed to %d).\n",
534 1.89 kiyohara sc->fc.speed, MAX_SPEED);
535 1.89 kiyohara sc->fc.speed = MAX_SPEED;
536 1.89 kiyohara }
537 1.108.2.2 bouyer fw_printf(dev, "Phy 1394 only %s, %d ports.\n",
538 1.90 drochner fw_linkspeed[sc->fc.speed], sc->fc.nport);
539 1.89 kiyohara }else{
540 1.89 kiyohara reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
541 1.89 kiyohara sc->fc.mode |= FWPHYASYST;
542 1.89 kiyohara sc->fc.nport = reg & FW_PHY_NP;
543 1.89 kiyohara sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
544 1.89 kiyohara if (sc->fc.speed > MAX_SPEED) {
545 1.108.2.2 bouyer fw_printf(dev, "invalid speed %d (fixed to %d).\n",
546 1.89 kiyohara sc->fc.speed, MAX_SPEED);
547 1.89 kiyohara sc->fc.speed = MAX_SPEED;
548 1.89 kiyohara }
549 1.108.2.2 bouyer fw_printf(dev, "Phy 1394a available %s, %d ports.\n",
550 1.90 drochner fw_linkspeed[sc->fc.speed], sc->fc.nport);
551 1.1 matt
552 1.89 kiyohara /* check programPhyEnable */
553 1.89 kiyohara reg2 = fwphy_rddata(sc, 5);
554 1.89 kiyohara #if 0
555 1.89 kiyohara if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
556 1.89 kiyohara #else /* XXX force to enable 1394a */
557 1.89 kiyohara if (e1394a) {
558 1.89 kiyohara #endif
559 1.89 kiyohara if (firewire_debug)
560 1.108.2.2 bouyer fw_printf(dev, "Enable 1394a Enhancements\n");
561 1.89 kiyohara /* enable EAA EMC */
562 1.89 kiyohara reg2 |= 0x03;
563 1.89 kiyohara /* set aPhyEnhanceEnable */
564 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
565 1.89 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
566 1.92 christos }
567 1.92 christos #if 0
568 1.92 christos else {
569 1.89 kiyohara /* for safe */
570 1.89 kiyohara reg2 &= ~0x83;
571 1.89 kiyohara }
572 1.92 christos #endif
573 1.89 kiyohara reg2 = fwphy_wrdata(sc, 5, reg2);
574 1.89 kiyohara }
575 1.26 enami
576 1.89 kiyohara reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
577 1.89 kiyohara if((reg >> 5) == 7 ){
578 1.89 kiyohara reg = fwphy_rddata(sc, 4);
579 1.89 kiyohara reg |= 1 << 6;
580 1.89 kiyohara fwphy_wrdata(sc, 4, reg);
581 1.89 kiyohara reg = fwphy_rddata(sc, 4);
582 1.1 matt }
583 1.89 kiyohara return 0;
584 1.89 kiyohara }
585 1.1 matt
586 1.1 matt
587 1.89 kiyohara void
588 1.89 kiyohara fwohci_reset(struct fwohci_softc *sc, device_t dev)
589 1.89 kiyohara {
590 1.89 kiyohara int i, max_rec, speed;
591 1.89 kiyohara uint32_t reg, reg2;
592 1.89 kiyohara struct fwohcidb_tr *db_tr;
593 1.89 kiyohara
594 1.100 blymn /* Disable interrupts */
595 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
596 1.89 kiyohara
597 1.89 kiyohara /* Now stopping all DMA channels */
598 1.89 kiyohara OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
599 1.89 kiyohara OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
600 1.89 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
601 1.89 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
602 1.89 kiyohara
603 1.89 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, ~0);
604 1.89 kiyohara for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
605 1.89 kiyohara OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
606 1.89 kiyohara OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
607 1.89 kiyohara }
608 1.89 kiyohara
609 1.89 kiyohara /* FLUSH FIFO and reset Transmitter/Reciever */
610 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
611 1.89 kiyohara if (firewire_debug)
612 1.108.2.2 bouyer fw_printf(dev, "resetting OHCI...");
613 1.89 kiyohara i = 0;
614 1.89 kiyohara while(OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
615 1.89 kiyohara if (i++ > 100) break;
616 1.89 kiyohara DELAY(1000);
617 1.89 kiyohara }
618 1.89 kiyohara if (firewire_debug)
619 1.89 kiyohara printf("done (loop=%d)\n", i);
620 1.89 kiyohara
621 1.89 kiyohara /* Probe phy */
622 1.89 kiyohara fwohci_probe_phy(sc, dev);
623 1.89 kiyohara
624 1.89 kiyohara /* Probe link */
625 1.89 kiyohara reg = OREAD(sc, OHCI_BUS_OPT);
626 1.89 kiyohara reg2 = reg | OHCI_BUSFNC;
627 1.89 kiyohara max_rec = (reg & 0x0000f000) >> 12;
628 1.89 kiyohara speed = (reg & 0x00000007);
629 1.108.2.2 bouyer fw_printf(dev, "Link %s, max_rec %d bytes.\n",
630 1.90 drochner fw_linkspeed[speed], MAXREC(max_rec));
631 1.89 kiyohara /* XXX fix max_rec */
632 1.89 kiyohara sc->fc.maxrec = sc->fc.speed + 8;
633 1.89 kiyohara if (max_rec != sc->fc.maxrec) {
634 1.89 kiyohara reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
635 1.108.2.2 bouyer fw_printf(dev, "max_rec %d -> %d\n",
636 1.89 kiyohara MAXREC(max_rec), MAXREC(sc->fc.maxrec));
637 1.89 kiyohara }
638 1.89 kiyohara if (firewire_debug)
639 1.108.2.2 bouyer fw_printf(dev, "BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
640 1.89 kiyohara OWRITE(sc, OHCI_BUS_OPT, reg2);
641 1.89 kiyohara
642 1.89 kiyohara /* Initialize registers */
643 1.89 kiyohara OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
644 1.89 kiyohara OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
645 1.89 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
646 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
647 1.89 kiyohara OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
648 1.89 kiyohara OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
649 1.89 kiyohara
650 1.89 kiyohara /* Enable link */
651 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
652 1.89 kiyohara
653 1.89 kiyohara /* Force to start async RX DMA */
654 1.89 kiyohara sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
655 1.89 kiyohara sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
656 1.89 kiyohara fwohci_rx_enable(sc, &sc->arrq);
657 1.89 kiyohara fwohci_rx_enable(sc, &sc->arrs);
658 1.89 kiyohara
659 1.89 kiyohara /* Initialize async TX */
660 1.89 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
661 1.89 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
662 1.89 kiyohara
663 1.89 kiyohara /* AT Retries */
664 1.89 kiyohara OWRITE(sc, FWOHCI_RETRY,
665 1.89 kiyohara /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */
666 1.89 kiyohara (0xffff << 16 ) | (0x0f << 8) | (0x0f << 4) | 0x0f) ;
667 1.89 kiyohara
668 1.89 kiyohara sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
669 1.89 kiyohara sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
670 1.89 kiyohara sc->atrq.bottom = sc->atrq.top;
671 1.89 kiyohara sc->atrs.bottom = sc->atrs.top;
672 1.89 kiyohara
673 1.89 kiyohara for( i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb ;
674 1.89 kiyohara i ++, db_tr = STAILQ_NEXT(db_tr, link)){
675 1.89 kiyohara db_tr->xfer = NULL;
676 1.89 kiyohara }
677 1.89 kiyohara for( i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb ;
678 1.89 kiyohara i ++, db_tr = STAILQ_NEXT(db_tr, link)){
679 1.89 kiyohara db_tr->xfer = NULL;
680 1.89 kiyohara }
681 1.89 kiyohara
682 1.89 kiyohara
683 1.89 kiyohara /* Enable interrupts */
684 1.108.2.2 bouyer sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID
685 1.100 blymn | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
686 1.89 kiyohara | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
687 1.89 kiyohara | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
688 1.108.2.2 bouyer sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT;
689 1.108.2.2 bouyer sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT;
690 1.108.2.2 bouyer OWRITE(sc, FWOHCI_INTMASK, sc->intmask);
691 1.89 kiyohara fwohci_set_intr(&sc->fc, 1);
692 1.89 kiyohara }
693 1.3 onoe
694 1.89 kiyohara int
695 1.89 kiyohara fwohci_init(struct fwohci_softc *sc, device_t dev)
696 1.89 kiyohara {
697 1.89 kiyohara int i, mver;
698 1.89 kiyohara uint32_t reg;
699 1.89 kiyohara uint8_t ui[8];
700 1.89 kiyohara
701 1.89 kiyohara /* OHCI version */
702 1.89 kiyohara reg = OREAD(sc, OHCI_VERSION);
703 1.89 kiyohara mver = (reg >> 16) & 0xff;
704 1.108.2.2 bouyer fw_printf(dev, "OHCI version %x.%x (ROM=%d)\n",
705 1.89 kiyohara mver, reg & 0xff, (reg>>24) & 1);
706 1.89 kiyohara if (mver < 1 || mver > 9) {
707 1.108.2.2 bouyer fw_printf(dev, "invalid OHCI version\n");
708 1.89 kiyohara return (ENXIO);
709 1.89 kiyohara }
710 1.89 kiyohara
711 1.89 kiyohara /* Available Isochronous DMA channel probe */
712 1.89 kiyohara OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
713 1.89 kiyohara OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
714 1.89 kiyohara reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
715 1.89 kiyohara OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
716 1.89 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
717 1.89 kiyohara for (i = 0; i < 0x20; i++)
718 1.89 kiyohara if ((reg & (1 << i)) == 0)
719 1.89 kiyohara break;
720 1.89 kiyohara sc->fc.nisodma = i;
721 1.108.2.2 bouyer fw_printf(dev, "No. of Isochronous channels is %d.\n", i);
722 1.89 kiyohara if (i == 0)
723 1.89 kiyohara return (ENXIO);
724 1.89 kiyohara
725 1.89 kiyohara sc->fc.arq = &sc->arrq.xferq;
726 1.89 kiyohara sc->fc.ars = &sc->arrs.xferq;
727 1.89 kiyohara sc->fc.atq = &sc->atrq.xferq;
728 1.89 kiyohara sc->fc.ats = &sc->atrs.xferq;
729 1.89 kiyohara
730 1.89 kiyohara sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
731 1.89 kiyohara sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
732 1.89 kiyohara sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
733 1.89 kiyohara sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
734 1.89 kiyohara
735 1.89 kiyohara sc->arrq.xferq.start = NULL;
736 1.89 kiyohara sc->arrs.xferq.start = NULL;
737 1.89 kiyohara sc->atrq.xferq.start = fwohci_start_atq;
738 1.89 kiyohara sc->atrs.xferq.start = fwohci_start_ats;
739 1.89 kiyohara
740 1.89 kiyohara sc->arrq.xferq.buf = NULL;
741 1.89 kiyohara sc->arrs.xferq.buf = NULL;
742 1.89 kiyohara sc->atrq.xferq.buf = NULL;
743 1.89 kiyohara sc->atrs.xferq.buf = NULL;
744 1.89 kiyohara
745 1.89 kiyohara sc->arrq.xferq.dmach = -1;
746 1.89 kiyohara sc->arrs.xferq.dmach = -1;
747 1.89 kiyohara sc->atrq.xferq.dmach = -1;
748 1.89 kiyohara sc->atrs.xferq.dmach = -1;
749 1.89 kiyohara
750 1.89 kiyohara sc->arrq.ndesc = 1;
751 1.89 kiyohara sc->arrs.ndesc = 1;
752 1.89 kiyohara sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */
753 1.89 kiyohara sc->atrs.ndesc = 2;
754 1.89 kiyohara
755 1.89 kiyohara sc->arrq.ndb = NDB;
756 1.89 kiyohara sc->arrs.ndb = NDB / 2;
757 1.89 kiyohara sc->atrq.ndb = NDB;
758 1.89 kiyohara sc->atrs.ndb = NDB / 2;
759 1.89 kiyohara
760 1.89 kiyohara for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
761 1.89 kiyohara sc->fc.it[i] = &sc->it[i].xferq;
762 1.89 kiyohara sc->fc.ir[i] = &sc->ir[i].xferq;
763 1.89 kiyohara sc->it[i].xferq.dmach = i;
764 1.89 kiyohara sc->ir[i].xferq.dmach = i;
765 1.89 kiyohara sc->it[i].ndb = 0;
766 1.89 kiyohara sc->ir[i].ndb = 0;
767 1.89 kiyohara }
768 1.89 kiyohara
769 1.89 kiyohara sc->fc.tcode = tinfo;
770 1.89 kiyohara sc->fc.dev = dev;
771 1.89 kiyohara
772 1.89 kiyohara sc->fc.config_rom = fwdma_malloc(&sc->fc, CROMSIZE, CROMSIZE,
773 1.89 kiyohara &sc->crom_dma, BUS_DMA_WAITOK);
774 1.89 kiyohara if(sc->fc.config_rom == NULL){
775 1.108.2.2 bouyer fw_printf(dev, "config_rom alloc failed.");
776 1.89 kiyohara return ENOMEM;
777 1.3 onoe }
778 1.62 haya
779 1.89 kiyohara #if 0
780 1.89 kiyohara bzero(&sc->fc.config_rom[0], CROMSIZE);
781 1.89 kiyohara sc->fc.config_rom[1] = 0x31333934;
782 1.89 kiyohara sc->fc.config_rom[2] = 0xf000a002;
783 1.89 kiyohara sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
784 1.89 kiyohara sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
785 1.89 kiyohara sc->fc.config_rom[5] = 0;
786 1.89 kiyohara sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
787 1.89 kiyohara
788 1.89 kiyohara sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
789 1.89 kiyohara #endif
790 1.62 haya
791 1.89 kiyohara /* SID recieve buffer must align 2^11 */
792 1.89 kiyohara #define OHCI_SIDSIZE (1 << 11)
793 1.89 kiyohara sc->sid_buf = fwdma_malloc(&sc->fc, OHCI_SIDSIZE, OHCI_SIDSIZE,
794 1.89 kiyohara &sc->sid_dma, BUS_DMA_WAITOK);
795 1.89 kiyohara if (sc->sid_buf == NULL) {
796 1.108.2.2 bouyer fw_printf(dev, "sid_buf alloc failed.");
797 1.89 kiyohara return ENOMEM;
798 1.89 kiyohara }
799 1.89 kiyohara
800 1.89 kiyohara fwdma_malloc(&sc->fc, sizeof(uint32_t), sizeof(uint32_t),
801 1.89 kiyohara &sc->dummy_dma, BUS_DMA_WAITOK);
802 1.89 kiyohara
803 1.89 kiyohara if (sc->dummy_dma.v_addr == NULL) {
804 1.108.2.2 bouyer fw_printf(dev, "dummy_dma alloc failed.");
805 1.89 kiyohara return ENOMEM;
806 1.89 kiyohara }
807 1.89 kiyohara
808 1.89 kiyohara fwohci_db_init(sc, &sc->arrq);
809 1.89 kiyohara if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
810 1.89 kiyohara return ENOMEM;
811 1.89 kiyohara
812 1.89 kiyohara fwohci_db_init(sc, &sc->arrs);
813 1.89 kiyohara if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
814 1.89 kiyohara return ENOMEM;
815 1.89 kiyohara
816 1.89 kiyohara fwohci_db_init(sc, &sc->atrq);
817 1.89 kiyohara if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
818 1.89 kiyohara return ENOMEM;
819 1.89 kiyohara
820 1.89 kiyohara fwohci_db_init(sc, &sc->atrs);
821 1.89 kiyohara if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
822 1.89 kiyohara return ENOMEM;
823 1.89 kiyohara
824 1.89 kiyohara sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
825 1.89 kiyohara sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
826 1.89 kiyohara for( i = 0 ; i < 8 ; i ++)
827 1.89 kiyohara ui[i] = FW_EUI64_BYTE(&sc->fc.eui,i);
828 1.108.2.2 bouyer fw_printf(dev, "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
829 1.89 kiyohara ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
830 1.89 kiyohara
831 1.89 kiyohara sc->fc.ioctl = fwohci_ioctl;
832 1.89 kiyohara sc->fc.cyctimer = fwohci_cyctimer;
833 1.89 kiyohara sc->fc.set_bmr = fwohci_set_bus_manager;
834 1.89 kiyohara sc->fc.ibr = fwohci_ibr;
835 1.89 kiyohara sc->fc.irx_enable = fwohci_irx_enable;
836 1.89 kiyohara sc->fc.irx_disable = fwohci_irx_disable;
837 1.3 onoe
838 1.89 kiyohara sc->fc.itx_enable = fwohci_itxbuf_enable;
839 1.89 kiyohara sc->fc.itx_disable = fwohci_itx_disable;
840 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
841 1.89 kiyohara sc->fc.irx_post = fwohci_irx_post;
842 1.89 kiyohara #else
843 1.89 kiyohara sc->fc.irx_post = NULL;
844 1.5 matt #endif
845 1.89 kiyohara sc->fc.itx_post = NULL;
846 1.89 kiyohara sc->fc.timeout = fwohci_timeout;
847 1.89 kiyohara sc->fc.poll = fwohci_poll;
848 1.89 kiyohara sc->fc.set_intr = fwohci_set_intr;
849 1.89 kiyohara
850 1.89 kiyohara sc->intmask = sc->irstat = sc->itstat = 0;
851 1.89 kiyohara
852 1.108.2.2 bouyer /* Init task queue */
853 1.108.2.2 bouyer sc->fc.taskqueue = fw_taskqueue_create_fast("fw_taskq", M_WAITOK,
854 1.108.2.2 bouyer fw_taskqueue_thread_enqueue, &sc->fc.taskqueue);
855 1.108.2.2 bouyer fw_taskqueue_start_threads(&sc->fc.taskqueue, 1, PI_NET, "fw%d_taskq",
856 1.108.2.2 bouyer fw_get_unit(dev));
857 1.108.2.2 bouyer FW_TASK_INIT(&sc->fwohci_task_busreset, 2, fwohci_task_busreset, sc);
858 1.108.2.2 bouyer FW_TASK_INIT(&sc->fwohci_task_sid, 1, fwohci_task_sid, sc);
859 1.108.2.2 bouyer FW_TASK_INIT(&sc->fwohci_task_dma, 0, fwohci_task_dma, sc);
860 1.108.2.2 bouyer
861 1.89 kiyohara fw_init(&sc->fc);
862 1.89 kiyohara fwohci_reset(sc, dev);
863 1.89 kiyohara FWOHCI_INIT_END;
864 1.5 matt
865 1.1 matt return 0;
866 1.1 matt }
867 1.1 matt
868 1.89 kiyohara void
869 1.89 kiyohara fwohci_timeout(void *arg)
870 1.40 haya {
871 1.89 kiyohara struct fwohci_softc *sc;
872 1.40 haya
873 1.89 kiyohara sc = (struct fwohci_softc *)arg;
874 1.89 kiyohara }
875 1.40 haya
876 1.89 kiyohara uint32_t
877 1.89 kiyohara fwohci_cyctimer(struct firewire_comm *fc)
878 1.89 kiyohara {
879 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
880 1.89 kiyohara return(OREAD(sc, OHCI_CYCLETIMER));
881 1.40 haya }
882 1.40 haya
883 1.89 kiyohara FWOHCI_DETACH()
884 1.1 matt {
885 1.89 kiyohara int i;
886 1.62 haya
887 1.89 kiyohara FWOHCI_DETACH_START;
888 1.89 kiyohara if (sc->sid_buf != NULL)
889 1.89 kiyohara fwdma_free(&sc->fc, &sc->sid_dma);
890 1.89 kiyohara if (sc->fc.config_rom != NULL)
891 1.89 kiyohara fwdma_free(&sc->fc, &sc->crom_dma);
892 1.40 haya
893 1.89 kiyohara fwohci_db_free(&sc->arrq);
894 1.89 kiyohara fwohci_db_free(&sc->arrs);
895 1.62 haya
896 1.89 kiyohara fwohci_db_free(&sc->atrq);
897 1.89 kiyohara fwohci_db_free(&sc->atrs);
898 1.3 onoe
899 1.89 kiyohara for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
900 1.89 kiyohara fwohci_db_free(&sc->it[i]);
901 1.89 kiyohara fwohci_db_free(&sc->ir[i]);
902 1.1 matt }
903 1.89 kiyohara FWOHCI_DETACH_END;
904 1.89 kiyohara
905 1.89 kiyohara return 0;
906 1.3 onoe }
907 1.3 onoe
908 1.89 kiyohara #define LAST_DB(dbtr, db) do { \
909 1.89 kiyohara struct fwohcidb_tr *_dbtr = (dbtr); \
910 1.89 kiyohara int _cnt = _dbtr->dbcnt; \
911 1.89 kiyohara db = &_dbtr->db[ (_cnt > 2) ? (_cnt -1) : 0]; \
912 1.89 kiyohara } while (0)
913 1.100 blymn
914 1.24 jmc static void
915 1.89 kiyohara fwohci_execute_db(void *arg, bus_dma_segment_t *segs, int nseg, int error)
916 1.24 jmc {
917 1.89 kiyohara struct fwohcidb_tr *db_tr;
918 1.89 kiyohara struct fwohcidb *db;
919 1.89 kiyohara bus_dma_segment_t *s;
920 1.89 kiyohara int i;
921 1.24 jmc
922 1.89 kiyohara db_tr = (struct fwohcidb_tr *)arg;
923 1.89 kiyohara db = &db_tr->db[db_tr->dbcnt];
924 1.89 kiyohara if (error) {
925 1.89 kiyohara if (firewire_debug || error != EFBIG)
926 1.89 kiyohara printf("fwohci_execute_db: error=%d\n", error);
927 1.89 kiyohara return;
928 1.89 kiyohara }
929 1.89 kiyohara for (i = 0; i < nseg; i++) {
930 1.89 kiyohara s = &segs[i];
931 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
932 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
933 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, 0);
934 1.89 kiyohara db++;
935 1.89 kiyohara db_tr->dbcnt++;
936 1.26 enami }
937 1.24 jmc }
938 1.24 jmc
939 1.24 jmc static void
940 1.89 kiyohara fwohci_execute_db2(void *arg, bus_dma_segment_t *segs, int nseg,
941 1.103 christos bus_size_t size, int error)
942 1.24 jmc {
943 1.89 kiyohara fwohci_execute_db(arg, segs, nseg, error);
944 1.89 kiyohara }
945 1.26 enami
946 1.89 kiyohara static void
947 1.89 kiyohara fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
948 1.89 kiyohara {
949 1.89 kiyohara int i, s;
950 1.89 kiyohara int tcode, hdr_len, pl_off;
951 1.89 kiyohara int fsegment = -1;
952 1.89 kiyohara uint32_t off;
953 1.89 kiyohara struct fw_xfer *xfer;
954 1.89 kiyohara struct fw_pkt *fp;
955 1.89 kiyohara struct fwohci_txpkthdr *ohcifp;
956 1.89 kiyohara struct fwohcidb_tr *db_tr;
957 1.89 kiyohara struct fwohcidb *db;
958 1.89 kiyohara uint32_t *ld;
959 1.90 drochner const struct tcode_info *info;
960 1.89 kiyohara static int maxdesc=0;
961 1.89 kiyohara
962 1.108.2.2 bouyer FW_GLOCK_ASSERT(&sc->fc);
963 1.108.2.2 bouyer
964 1.89 kiyohara if(&sc->atrq == dbch){
965 1.89 kiyohara off = OHCI_ATQOFF;
966 1.89 kiyohara }else if(&sc->atrs == dbch){
967 1.89 kiyohara off = OHCI_ATSOFF;
968 1.89 kiyohara }else{
969 1.89 kiyohara return;
970 1.26 enami }
971 1.24 jmc
972 1.89 kiyohara if (dbch->flags & FWOHCI_DBCH_FULL)
973 1.89 kiyohara return;
974 1.24 jmc
975 1.89 kiyohara s = splfw();
976 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
977 1.99 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
978 1.89 kiyohara db_tr = dbch->top;
979 1.89 kiyohara txloop:
980 1.89 kiyohara xfer = STAILQ_FIRST(&dbch->xferq.q);
981 1.89 kiyohara if(xfer == NULL){
982 1.89 kiyohara goto kick;
983 1.89 kiyohara }
984 1.108.2.2 bouyer #if 0
985 1.89 kiyohara if(dbch->xferq.queued == 0 ){
986 1.108.2.2 bouyer fw_printf(sc->fc.dev, "TX queue empty\n");
987 1.89 kiyohara }
988 1.108.2.2 bouyer #endif
989 1.89 kiyohara STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
990 1.89 kiyohara db_tr->xfer = xfer;
991 1.108.2.2 bouyer xfer->flag = FWXF_START;
992 1.89 kiyohara
993 1.89 kiyohara fp = &xfer->send.hdr;
994 1.89 kiyohara tcode = fp->mode.common.tcode;
995 1.89 kiyohara
996 1.89 kiyohara ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
997 1.89 kiyohara info = &tinfo[tcode];
998 1.89 kiyohara hdr_len = pl_off = info->hdr_len;
999 1.89 kiyohara
1000 1.89 kiyohara ld = &ohcifp->mode.ld[0];
1001 1.89 kiyohara ld[0] = ld[1] = ld[2] = ld[3] = 0;
1002 1.89 kiyohara for( i = 0 ; i < pl_off ; i+= 4)
1003 1.89 kiyohara ld[i/4] = fp->mode.ld[i/4];
1004 1.89 kiyohara
1005 1.89 kiyohara ohcifp->mode.common.spd = xfer->send.spd & 0x7;
1006 1.89 kiyohara if (tcode == FWTCODE_STREAM ){
1007 1.89 kiyohara hdr_len = 8;
1008 1.89 kiyohara ohcifp->mode.stream.len = fp->mode.stream.len;
1009 1.89 kiyohara } else if (tcode == FWTCODE_PHY) {
1010 1.89 kiyohara hdr_len = 12;
1011 1.89 kiyohara ld[1] = fp->mode.ld[1];
1012 1.89 kiyohara ld[2] = fp->mode.ld[2];
1013 1.89 kiyohara ohcifp->mode.common.spd = 0;
1014 1.89 kiyohara ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
1015 1.89 kiyohara } else {
1016 1.89 kiyohara ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
1017 1.89 kiyohara ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
1018 1.89 kiyohara ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
1019 1.89 kiyohara }
1020 1.89 kiyohara db = &db_tr->db[0];
1021 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.cmd,
1022 1.89 kiyohara OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
1023 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
1024 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, 0);
1025 1.89 kiyohara /* Specify bound timer of asy. responce */
1026 1.89 kiyohara if(&sc->atrs == dbch){
1027 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res,
1028 1.89 kiyohara (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
1029 1.89 kiyohara }
1030 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
1031 1.89 kiyohara if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
1032 1.89 kiyohara hdr_len = 12;
1033 1.89 kiyohara for (i = 0; i < hdr_len/4; i ++)
1034 1.89 kiyohara FWOHCI_DMA_WRITE(ld[i], ld[i]);
1035 1.89 kiyohara #endif
1036 1.89 kiyohara
1037 1.89 kiyohara again:
1038 1.89 kiyohara db_tr->dbcnt = 2;
1039 1.89 kiyohara db = &db_tr->db[db_tr->dbcnt];
1040 1.89 kiyohara if (xfer->send.pay_len > 0) {
1041 1.89 kiyohara int err;
1042 1.89 kiyohara /* handle payload */
1043 1.89 kiyohara if (xfer->mbuf == NULL) {
1044 1.89 kiyohara err = fw_bus_dmamap_load(dbch->dmat, db_tr->dma_map,
1045 1.89 kiyohara &xfer->send.payload[0], xfer->send.pay_len,
1046 1.89 kiyohara fwohci_execute_db, db_tr,
1047 1.89 kiyohara BUS_DMA_WAITOK);
1048 1.89 kiyohara } else {
1049 1.89 kiyohara /* XXX we can handle only 6 (=8-2) mbuf chains */
1050 1.89 kiyohara err = fw_bus_dmamap_load_mbuf(dbch->dmat,
1051 1.89 kiyohara db_tr->dma_map, xfer->mbuf,
1052 1.89 kiyohara fwohci_execute_db2, db_tr,
1053 1.89 kiyohara BUS_DMA_WAITOK);
1054 1.89 kiyohara if (err == EFBIG) {
1055 1.89 kiyohara struct mbuf *m0;
1056 1.89 kiyohara
1057 1.89 kiyohara if (firewire_debug)
1058 1.108.2.2 bouyer fw_printf(sc->fc.dev, "EFBIG.\n");
1059 1.89 kiyohara m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1060 1.89 kiyohara if (m0 != NULL) {
1061 1.89 kiyohara m_copydata(xfer->mbuf, 0,
1062 1.89 kiyohara xfer->mbuf->m_pkthdr.len,
1063 1.106 christos mtod(m0, void *));
1064 1.100 blymn m0->m_len = m0->m_pkthdr.len =
1065 1.89 kiyohara xfer->mbuf->m_pkthdr.len;
1066 1.89 kiyohara m_freem(xfer->mbuf);
1067 1.89 kiyohara xfer->mbuf = m0;
1068 1.89 kiyohara goto again;
1069 1.89 kiyohara }
1070 1.108.2.2 bouyer fw_printf(sc->fc.dev, "m_getcl failed.\n");
1071 1.89 kiyohara }
1072 1.89 kiyohara }
1073 1.89 kiyohara if (err)
1074 1.89 kiyohara printf("dmamap_load: err=%d\n", err);
1075 1.89 kiyohara fw_bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
1076 1.89 kiyohara BUS_DMASYNC_PREWRITE);
1077 1.89 kiyohara #if 0 /* OHCI_OUTPUT_MODE == 0 */
1078 1.89 kiyohara for (i = 2; i < db_tr->dbcnt; i++)
1079 1.89 kiyohara FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
1080 1.89 kiyohara OHCI_OUTPUT_MORE);
1081 1.89 kiyohara #endif
1082 1.89 kiyohara }
1083 1.89 kiyohara if (maxdesc < db_tr->dbcnt) {
1084 1.89 kiyohara maxdesc = db_tr->dbcnt;
1085 1.89 kiyohara if (firewire_debug)
1086 1.108.2.2 bouyer fw_printf(sc->fc.dev, "maxdesc: %d\n", maxdesc);
1087 1.89 kiyohara }
1088 1.89 kiyohara /* last db */
1089 1.89 kiyohara LAST_DB(db_tr, db);
1090 1.89 kiyohara FWOHCI_DMA_SET(db->db.desc.cmd,
1091 1.89 kiyohara OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1092 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.depend,
1093 1.89 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr);
1094 1.89 kiyohara
1095 1.89 kiyohara if(fsegment == -1 )
1096 1.89 kiyohara fsegment = db_tr->dbcnt;
1097 1.89 kiyohara if (dbch->pdb_tr != NULL) {
1098 1.89 kiyohara LAST_DB(dbch->pdb_tr, db);
1099 1.89 kiyohara FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
1100 1.89 kiyohara }
1101 1.108.2.2 bouyer dbch->xferq.queued ++;
1102 1.89 kiyohara dbch->pdb_tr = db_tr;
1103 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1104 1.89 kiyohara if(db_tr != dbch->bottom){
1105 1.89 kiyohara goto txloop;
1106 1.89 kiyohara } else {
1107 1.108.2.2 bouyer fw_printf(sc->fc.dev, "fwohci_start: lack of db_trq\n");
1108 1.89 kiyohara dbch->flags |= FWOHCI_DBCH_FULL;
1109 1.89 kiyohara }
1110 1.89 kiyohara kick:
1111 1.89 kiyohara /* kick asy q */
1112 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
1113 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1114 1.99 kiyohara
1115 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_RUNNING) {
1116 1.89 kiyohara OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
1117 1.89 kiyohara } else {
1118 1.89 kiyohara if (firewire_debug)
1119 1.108.2.2 bouyer fw_printf(sc->fc.dev, "start AT DMA status=%x\n",
1120 1.89 kiyohara OREAD(sc, OHCI_DMACTL(off)));
1121 1.89 kiyohara OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | fsegment);
1122 1.89 kiyohara OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
1123 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1124 1.62 haya }
1125 1.89 kiyohara CTR0(KTR_DEV, "start kick done");
1126 1.89 kiyohara CTR0(KTR_DEV, "start kick done2");
1127 1.24 jmc
1128 1.89 kiyohara dbch->top = db_tr;
1129 1.89 kiyohara splx(s);
1130 1.89 kiyohara return;
1131 1.89 kiyohara }
1132 1.24 jmc
1133 1.89 kiyohara static void
1134 1.89 kiyohara fwohci_start_atq(struct firewire_comm *fc)
1135 1.89 kiyohara {
1136 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1137 1.108.2.2 bouyer FW_GLOCK(&sc->fc);
1138 1.89 kiyohara fwohci_start( sc, &(sc->atrq));
1139 1.108.2.2 bouyer FW_GUNLOCK(&sc->fc);
1140 1.89 kiyohara return;
1141 1.89 kiyohara }
1142 1.24 jmc
1143 1.89 kiyohara static void
1144 1.89 kiyohara fwohci_start_ats(struct firewire_comm *fc)
1145 1.89 kiyohara {
1146 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1147 1.108.2.2 bouyer FW_GLOCK(&sc->fc);
1148 1.89 kiyohara fwohci_start( sc, &(sc->atrs));
1149 1.108.2.2 bouyer FW_GUNLOCK(&sc->fc);
1150 1.89 kiyohara return;
1151 1.89 kiyohara }
1152 1.62 haya
1153 1.89 kiyohara void
1154 1.89 kiyohara fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1155 1.89 kiyohara {
1156 1.89 kiyohara int s, ch, err = 0;
1157 1.89 kiyohara struct fwohcidb_tr *tr;
1158 1.89 kiyohara struct fwohcidb *db;
1159 1.89 kiyohara struct fw_xfer *xfer;
1160 1.89 kiyohara uint32_t off;
1161 1.89 kiyohara u_int stat, status;
1162 1.89 kiyohara int packets;
1163 1.89 kiyohara struct firewire_comm *fc = (struct firewire_comm *)sc;
1164 1.89 kiyohara
1165 1.89 kiyohara if(&sc->atrq == dbch){
1166 1.89 kiyohara off = OHCI_ATQOFF;
1167 1.89 kiyohara ch = ATRQ_CH;
1168 1.89 kiyohara }else if(&sc->atrs == dbch){
1169 1.89 kiyohara off = OHCI_ATSOFF;
1170 1.89 kiyohara ch = ATRS_CH;
1171 1.89 kiyohara }else{
1172 1.89 kiyohara return;
1173 1.89 kiyohara }
1174 1.89 kiyohara s = splfw();
1175 1.89 kiyohara tr = dbch->bottom;
1176 1.89 kiyohara packets = 0;
1177 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
1178 1.99 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1179 1.89 kiyohara while(dbch->xferq.queued > 0){
1180 1.89 kiyohara LAST_DB(tr, db);
1181 1.89 kiyohara status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
1182 1.89 kiyohara if(!(status & OHCI_CNTL_DMA_ACTIVE)){
1183 1.108.2.2 bouyer if (fc->status != FWBUSINIT)
1184 1.89 kiyohara /* maybe out of order?? */
1185 1.89 kiyohara goto out;
1186 1.89 kiyohara }
1187 1.89 kiyohara if (tr->xfer->send.pay_len > 0) {
1188 1.89 kiyohara fw_bus_dmamap_sync(dbch->dmat, tr->dma_map,
1189 1.89 kiyohara BUS_DMASYNC_POSTWRITE);
1190 1.89 kiyohara fw_bus_dmamap_unload(dbch->dmat, tr->dma_map);
1191 1.89 kiyohara }
1192 1.89 kiyohara #if 1
1193 1.89 kiyohara if (firewire_debug > 1)
1194 1.89 kiyohara dump_db(sc, ch);
1195 1.89 kiyohara #endif
1196 1.89 kiyohara if(status & OHCI_CNTL_DMA_DEAD) {
1197 1.89 kiyohara /* Stop DMA */
1198 1.89 kiyohara OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1199 1.108.2.2 bouyer fw_printf(sc->fc.dev, "force reset AT FIFO\n");
1200 1.89 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
1201 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
1202 1.89 kiyohara OWRITE(sc, OHCI_DMACTLCLR(off), OHCI_CNTL_DMA_RUN);
1203 1.89 kiyohara }
1204 1.89 kiyohara stat = status & FWOHCIEV_MASK;
1205 1.89 kiyohara switch(stat){
1206 1.89 kiyohara case FWOHCIEV_ACKPEND:
1207 1.89 kiyohara CTR0(KTR_DEV, "txd: ack pending");
1208 1.89 kiyohara /* fall through */
1209 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
1210 1.89 kiyohara err = 0;
1211 1.89 kiyohara break;
1212 1.89 kiyohara case FWOHCIEV_ACKBSA:
1213 1.89 kiyohara case FWOHCIEV_ACKBSB:
1214 1.89 kiyohara case FWOHCIEV_ACKBSX:
1215 1.108.2.2 bouyer fw_printf(sc->fc.dev, "txd err=%2x %s\n", stat,
1216 1.108.2.2 bouyer fwohcicode[stat]);
1217 1.89 kiyohara err = EBUSY;
1218 1.89 kiyohara break;
1219 1.89 kiyohara case FWOHCIEV_FLUSHED:
1220 1.89 kiyohara case FWOHCIEV_ACKTARD:
1221 1.108.2.2 bouyer fw_printf(sc->fc.dev, "txd err=%2x %s\n", stat,
1222 1.108.2.2 bouyer fwohcicode[stat]);
1223 1.89 kiyohara err = EAGAIN;
1224 1.89 kiyohara break;
1225 1.89 kiyohara case FWOHCIEV_MISSACK:
1226 1.89 kiyohara case FWOHCIEV_UNDRRUN:
1227 1.89 kiyohara case FWOHCIEV_OVRRUN:
1228 1.89 kiyohara case FWOHCIEV_DESCERR:
1229 1.89 kiyohara case FWOHCIEV_DTRDERR:
1230 1.89 kiyohara case FWOHCIEV_TIMEOUT:
1231 1.89 kiyohara case FWOHCIEV_TCODERR:
1232 1.89 kiyohara case FWOHCIEV_UNKNOWN:
1233 1.89 kiyohara case FWOHCIEV_ACKDERR:
1234 1.89 kiyohara case FWOHCIEV_ACKTERR:
1235 1.89 kiyohara default:
1236 1.108.2.2 bouyer fw_printf(sc->fc.dev, "txd err=%2x %s\n",
1237 1.89 kiyohara stat, fwohcicode[stat]);
1238 1.89 kiyohara err = EINVAL;
1239 1.89 kiyohara break;
1240 1.89 kiyohara }
1241 1.89 kiyohara if (tr->xfer != NULL) {
1242 1.89 kiyohara xfer = tr->xfer;
1243 1.89 kiyohara CTR0(KTR_DEV, "txd");
1244 1.108.2.2 bouyer if (xfer->flag & FWXF_RCVD) {
1245 1.62 haya #if 0
1246 1.89 kiyohara if (firewire_debug)
1247 1.89 kiyohara printf("already rcvd\n");
1248 1.62 haya #endif
1249 1.89 kiyohara fw_xfer_done(xfer);
1250 1.89 kiyohara } else {
1251 1.108.2.2 bouyer microtime(&xfer->tv);
1252 1.108.2.2 bouyer xfer->flag = FWXF_SENT;
1253 1.108.2.2 bouyer if (err == EBUSY) {
1254 1.108.2.2 bouyer xfer->flag = FWXF_BUSY;
1255 1.89 kiyohara xfer->resp = err;
1256 1.89 kiyohara xfer->recv.pay_len = 0;
1257 1.89 kiyohara fw_xfer_done(xfer);
1258 1.89 kiyohara } else if (stat != FWOHCIEV_ACKPEND) {
1259 1.89 kiyohara if (stat != FWOHCIEV_ACKCOMPL)
1260 1.108.2.2 bouyer xfer->flag = FWXF_SENTERR;
1261 1.89 kiyohara xfer->resp = err;
1262 1.89 kiyohara xfer->recv.pay_len = 0;
1263 1.89 kiyohara fw_xfer_done(xfer);
1264 1.89 kiyohara }
1265 1.89 kiyohara }
1266 1.89 kiyohara /*
1267 1.89 kiyohara * The watchdog timer takes care of split
1268 1.89 kiyohara * transcation timeout for ACKPEND case.
1269 1.89 kiyohara */
1270 1.89 kiyohara } else {
1271 1.89 kiyohara printf("this shouldn't happen\n");
1272 1.89 kiyohara }
1273 1.108.2.2 bouyer FW_GLOCK(fc);
1274 1.89 kiyohara dbch->xferq.queued --;
1275 1.108.2.2 bouyer FW_GUNLOCK(fc);
1276 1.89 kiyohara tr->xfer = NULL;
1277 1.62 haya
1278 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am, BUS_DMASYNC_PREREAD);
1279 1.89 kiyohara packets ++;
1280 1.89 kiyohara tr = STAILQ_NEXT(tr, link);
1281 1.89 kiyohara dbch->bottom = tr;
1282 1.89 kiyohara if (dbch->bottom == dbch->top) {
1283 1.89 kiyohara /* we reaches the end of context program */
1284 1.89 kiyohara if (firewire_debug && dbch->xferq.queued > 0)
1285 1.89 kiyohara printf("queued > 0\n");
1286 1.89 kiyohara break;
1287 1.89 kiyohara }
1288 1.89 kiyohara }
1289 1.89 kiyohara out:
1290 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
1291 1.89 kiyohara printf("make free slot\n");
1292 1.89 kiyohara dbch->flags &= ~FWOHCI_DBCH_FULL;
1293 1.108.2.2 bouyer FW_GLOCK(fc);
1294 1.89 kiyohara fwohci_start(sc, dbch);
1295 1.108.2.2 bouyer FW_GUNLOCK(fc);
1296 1.89 kiyohara }
1297 1.99 kiyohara fwdma_sync_multiseg_all(
1298 1.99 kiyohara dbch->am, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1299 1.89 kiyohara splx(s);
1300 1.24 jmc }
1301 1.24 jmc
1302 1.24 jmc static void
1303 1.89 kiyohara fwohci_db_free(struct fwohci_dbch *dbch)
1304 1.24 jmc {
1305 1.89 kiyohara struct fwohcidb_tr *db_tr;
1306 1.89 kiyohara int idb;
1307 1.26 enami
1308 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1309 1.89 kiyohara return;
1310 1.26 enami
1311 1.89 kiyohara for(db_tr = STAILQ_FIRST(&dbch->db_trq), idb = 0; idb < dbch->ndb;
1312 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link), idb++){
1313 1.89 kiyohara if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
1314 1.89 kiyohara db_tr->buf != NULL) {
1315 1.89 kiyohara fwdma_free_size(dbch->dmat, db_tr->dma_map,
1316 1.89 kiyohara db_tr->buf, dbch->xferq.psize);
1317 1.89 kiyohara db_tr->buf = NULL;
1318 1.89 kiyohara } else if (db_tr->dma_map != NULL)
1319 1.89 kiyohara fw_bus_dmamap_destroy(dbch->dmat, db_tr->dma_map);
1320 1.89 kiyohara }
1321 1.89 kiyohara dbch->ndb = 0;
1322 1.89 kiyohara db_tr = STAILQ_FIRST(&dbch->db_trq);
1323 1.89 kiyohara fwdma_free_multiseg(dbch->am);
1324 1.89 kiyohara free(db_tr, M_FW);
1325 1.89 kiyohara STAILQ_INIT(&dbch->db_trq);
1326 1.89 kiyohara dbch->flags &= ~FWOHCI_DBCH_INIT;
1327 1.108 ad seldestroy(&dbch->xferq.rsel);
1328 1.89 kiyohara }
1329 1.26 enami
1330 1.89 kiyohara static void
1331 1.89 kiyohara fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1332 1.89 kiyohara {
1333 1.89 kiyohara int idb;
1334 1.89 kiyohara struct fwohcidb_tr *db_tr;
1335 1.89 kiyohara
1336 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
1337 1.89 kiyohara goto out;
1338 1.89 kiyohara
1339 1.89 kiyohara /* create dma_tag for buffers */
1340 1.89 kiyohara #define MAX_REQCOUNT 0xffff
1341 1.89 kiyohara if (fw_bus_dma_tag_create(/*parent*/ sc->fc.dmat,
1342 1.89 kiyohara /*alignment*/ 1, /*boundary*/ 0,
1343 1.89 kiyohara /*lowaddr*/ BUS_SPACE_MAXADDR_32BIT,
1344 1.89 kiyohara /*highaddr*/ BUS_SPACE_MAXADDR,
1345 1.89 kiyohara /*filter*/NULL, /*filterarg*/NULL,
1346 1.89 kiyohara /*maxsize*/ dbch->xferq.psize,
1347 1.89 kiyohara /*nsegments*/ dbch->ndesc > 3 ? dbch->ndesc - 2 : 1,
1348 1.89 kiyohara /*maxsegsz*/ MAX_REQCOUNT,
1349 1.89 kiyohara /*flags*/ 0,
1350 1.89 kiyohara /*lockfunc*/busdma_lock_mutex,
1351 1.108.2.2 bouyer /*lockarg*/FW_GMTX(&sc->fc),
1352 1.89 kiyohara &dbch->dmat))
1353 1.89 kiyohara return;
1354 1.26 enami
1355 1.89 kiyohara /* allocate DB entries and attach one to each DMA channels */
1356 1.89 kiyohara /* DB entry must start at 16 bytes bounary. */
1357 1.89 kiyohara STAILQ_INIT(&dbch->db_trq);
1358 1.89 kiyohara db_tr = (struct fwohcidb_tr *)
1359 1.89 kiyohara malloc(sizeof(struct fwohcidb_tr) * dbch->ndb,
1360 1.89 kiyohara M_FW, M_WAITOK | M_ZERO);
1361 1.89 kiyohara if(db_tr == NULL){
1362 1.89 kiyohara printf("fwohci_db_init: malloc(1) failed\n");
1363 1.89 kiyohara return;
1364 1.89 kiyohara }
1365 1.26 enami
1366 1.89 kiyohara #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
1367 1.89 kiyohara dbch->am = fwdma_malloc_multiseg(&sc->fc, DB_SIZE(dbch),
1368 1.97 kiyohara DB_SIZE(dbch), dbch->ndb, BUS_DMA_WAITOK | BUS_DMA_COHERENT);
1369 1.89 kiyohara if (dbch->am == NULL) {
1370 1.89 kiyohara printf("fwohci_db_init: fwdma_malloc_multiseg failed\n");
1371 1.89 kiyohara free(db_tr, M_FW);
1372 1.89 kiyohara return;
1373 1.89 kiyohara }
1374 1.89 kiyohara /* Attach DB to DMA ch. */
1375 1.89 kiyohara for(idb = 0 ; idb < dbch->ndb ; idb++){
1376 1.89 kiyohara db_tr->dbcnt = 0;
1377 1.89 kiyohara db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
1378 1.89 kiyohara db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
1379 1.89 kiyohara /* create dmamap for buffers */
1380 1.89 kiyohara /* XXX do we need 4bytes alignment tag? */
1381 1.89 kiyohara /* XXX don't alloc dma_map for AR */
1382 1.96 kiyohara if (fw_bus_dmamap_create(dbch->dmat, 0, &db_tr->dma_map) != 0) {
1383 1.96 kiyohara printf("fw_bus_dmamap_create failed\n");
1384 1.89 kiyohara dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
1385 1.89 kiyohara fwohci_db_free(dbch);
1386 1.89 kiyohara return;
1387 1.35 onoe }
1388 1.89 kiyohara STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
1389 1.89 kiyohara if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1390 1.89 kiyohara if (idb % dbch->xferq.bnpacket == 0)
1391 1.89 kiyohara dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1392 1.106 christos ].start = (void *)db_tr;
1393 1.89 kiyohara if ((idb + 1) % dbch->xferq.bnpacket == 0)
1394 1.89 kiyohara dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket
1395 1.106 christos ].end = (void *)db_tr;
1396 1.26 enami }
1397 1.89 kiyohara db_tr++;
1398 1.26 enami }
1399 1.89 kiyohara STAILQ_LAST(&dbch->db_trq, fwohcidb_tr,link)->link.stqe_next
1400 1.89 kiyohara = STAILQ_FIRST(&dbch->db_trq);
1401 1.89 kiyohara out:
1402 1.89 kiyohara dbch->xferq.queued = 0;
1403 1.89 kiyohara dbch->pdb_tr = NULL;
1404 1.89 kiyohara dbch->top = STAILQ_FIRST(&dbch->db_trq);
1405 1.89 kiyohara dbch->bottom = dbch->top;
1406 1.89 kiyohara dbch->flags = FWOHCI_DBCH_INIT;
1407 1.108 ad selinit(&dbch->xferq.rsel);
1408 1.24 jmc }
1409 1.24 jmc
1410 1.5 matt static int
1411 1.89 kiyohara fwohci_itx_disable(struct firewire_comm *fc, int dmach)
1412 1.5 matt {
1413 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1414 1.89 kiyohara int sleepch;
1415 1.5 matt
1416 1.100 blymn OWRITE(sc, OHCI_ITCTLCLR(dmach),
1417 1.89 kiyohara OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
1418 1.89 kiyohara OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1419 1.89 kiyohara OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1420 1.89 kiyohara /* XXX we cannot free buffers until the DMA really stops */
1421 1.89 kiyohara tsleep((void *)&sleepch, FWPRI, "fwitxd", hz);
1422 1.89 kiyohara fwohci_db_free(&sc->it[dmach]);
1423 1.89 kiyohara sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1424 1.89 kiyohara return 0;
1425 1.5 matt }
1426 1.5 matt
1427 1.89 kiyohara static int
1428 1.89 kiyohara fwohci_irx_disable(struct firewire_comm *fc, int dmach)
1429 1.3 onoe {
1430 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1431 1.89 kiyohara int sleepch;
1432 1.3 onoe
1433 1.89 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1434 1.89 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1435 1.89 kiyohara OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1436 1.89 kiyohara /* XXX we cannot free buffers until the DMA really stops */
1437 1.89 kiyohara tsleep((void *)&sleepch, FWPRI, "fwirxd", hz);
1438 1.89 kiyohara fwohci_db_free(&sc->ir[dmach]);
1439 1.89 kiyohara sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1440 1.89 kiyohara return 0;
1441 1.89 kiyohara }
1442 1.3 onoe
1443 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
1444 1.89 kiyohara static void
1445 1.89 kiyohara fwohci_irx_post (struct firewire_comm *fc , uint32_t *qld)
1446 1.89 kiyohara {
1447 1.89 kiyohara qld[0] = FWOHCI_DMA_READ(qld[0]);
1448 1.89 kiyohara return;
1449 1.3 onoe }
1450 1.89 kiyohara #endif
1451 1.3 onoe
1452 1.89 kiyohara static int
1453 1.89 kiyohara fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1454 1.7 onoe {
1455 1.89 kiyohara int err = 0;
1456 1.89 kiyohara int idb, z, i, dmach = 0, ldesc;
1457 1.89 kiyohara uint32_t off = 0;
1458 1.89 kiyohara struct fwohcidb_tr *db_tr;
1459 1.89 kiyohara struct fwohcidb *db;
1460 1.7 onoe
1461 1.89 kiyohara if(!(dbch->xferq.flag & FWXFERQ_EXTBUF)){
1462 1.89 kiyohara err = EINVAL;
1463 1.89 kiyohara return err;
1464 1.89 kiyohara }
1465 1.89 kiyohara z = dbch->ndesc;
1466 1.89 kiyohara for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1467 1.89 kiyohara if( &sc->it[dmach] == dbch){
1468 1.89 kiyohara off = OHCI_ITOFF(dmach);
1469 1.7 onoe break;
1470 1.89 kiyohara }
1471 1.7 onoe }
1472 1.89 kiyohara if(off == 0){
1473 1.89 kiyohara err = EINVAL;
1474 1.89 kiyohara return err;
1475 1.89 kiyohara }
1476 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_RUNNING)
1477 1.89 kiyohara return err;
1478 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1479 1.89 kiyohara for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1480 1.89 kiyohara dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1481 1.89 kiyohara }
1482 1.89 kiyohara db_tr = dbch->top;
1483 1.89 kiyohara for (idb = 0; idb < dbch->ndb; idb ++) {
1484 1.89 kiyohara fwohci_add_tx_buf(dbch, db_tr, idb);
1485 1.89 kiyohara if(STAILQ_NEXT(db_tr, link) == NULL){
1486 1.89 kiyohara break;
1487 1.89 kiyohara }
1488 1.89 kiyohara db = db_tr->db;
1489 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
1490 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.depend,
1491 1.89 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr | z);
1492 1.89 kiyohara db[ldesc].db.desc.depend = db[0].db.desc.depend;
1493 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1494 1.89 kiyohara if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1495 1.89 kiyohara FWOHCI_DMA_SET(
1496 1.89 kiyohara db[ldesc].db.desc.cmd,
1497 1.89 kiyohara OHCI_INTERRUPT_ALWAYS);
1498 1.89 kiyohara /* OHCI 1.1 and above */
1499 1.89 kiyohara FWOHCI_DMA_SET(
1500 1.89 kiyohara db[0].db.desc.cmd,
1501 1.89 kiyohara OHCI_INTERRUPT_ALWAYS);
1502 1.89 kiyohara }
1503 1.89 kiyohara }
1504 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1505 1.89 kiyohara }
1506 1.89 kiyohara FWOHCI_DMA_CLEAR(
1507 1.89 kiyohara dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
1508 1.89 kiyohara return err;
1509 1.89 kiyohara }
1510 1.7 onoe
1511 1.89 kiyohara static int
1512 1.89 kiyohara fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1513 1.89 kiyohara {
1514 1.89 kiyohara int err = 0;
1515 1.89 kiyohara int idb, z, i, dmach = 0, ldesc;
1516 1.89 kiyohara uint32_t off = 0;
1517 1.89 kiyohara struct fwohcidb_tr *db_tr;
1518 1.89 kiyohara struct fwohcidb *db;
1519 1.89 kiyohara
1520 1.89 kiyohara z = dbch->ndesc;
1521 1.89 kiyohara if(&sc->arrq == dbch){
1522 1.89 kiyohara off = OHCI_ARQOFF;
1523 1.89 kiyohara }else if(&sc->arrs == dbch){
1524 1.89 kiyohara off = OHCI_ARSOFF;
1525 1.89 kiyohara }else{
1526 1.89 kiyohara for(dmach = 0 ; dmach < sc->fc.nisodma ; dmach++){
1527 1.89 kiyohara if( &sc->ir[dmach] == dbch){
1528 1.89 kiyohara off = OHCI_IROFF(dmach);
1529 1.89 kiyohara break;
1530 1.89 kiyohara }
1531 1.89 kiyohara }
1532 1.89 kiyohara }
1533 1.89 kiyohara if(off == 0){
1534 1.89 kiyohara err = EINVAL;
1535 1.89 kiyohara return err;
1536 1.89 kiyohara }
1537 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_STREAM){
1538 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_RUNNING)
1539 1.89 kiyohara return err;
1540 1.89 kiyohara }else{
1541 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_RUNNING){
1542 1.89 kiyohara err = EBUSY;
1543 1.89 kiyohara return err;
1544 1.89 kiyohara }
1545 1.89 kiyohara }
1546 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1547 1.89 kiyohara dbch->top = STAILQ_FIRST(&dbch->db_trq);
1548 1.89 kiyohara for( i = 0, dbch->bottom = dbch->top; i < (dbch->ndb - 1); i++){
1549 1.89 kiyohara dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1550 1.89 kiyohara }
1551 1.89 kiyohara db_tr = dbch->top;
1552 1.108.2.2 bouyer if (db_tr->dbcnt != 0)
1553 1.108.2.2 bouyer goto run;
1554 1.89 kiyohara for (idb = 0; idb < dbch->ndb; idb ++) {
1555 1.89 kiyohara fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
1556 1.89 kiyohara if (STAILQ_NEXT(db_tr, link) == NULL)
1557 1.89 kiyohara break;
1558 1.89 kiyohara db = db_tr->db;
1559 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
1560 1.89 kiyohara FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
1561 1.89 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr | z);
1562 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_EXTBUF){
1563 1.89 kiyohara if(((idb + 1 ) % dbch->xferq.bnpacket) == 0){
1564 1.89 kiyohara FWOHCI_DMA_SET(
1565 1.89 kiyohara db[ldesc].db.desc.cmd,
1566 1.89 kiyohara OHCI_INTERRUPT_ALWAYS);
1567 1.89 kiyohara FWOHCI_DMA_CLEAR(
1568 1.89 kiyohara db[ldesc].db.desc.depend,
1569 1.89 kiyohara 0xf);
1570 1.89 kiyohara }
1571 1.89 kiyohara }
1572 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1573 1.89 kiyohara }
1574 1.89 kiyohara FWOHCI_DMA_CLEAR(
1575 1.89 kiyohara dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend, 0xf);
1576 1.89 kiyohara dbch->buf_offset = 0;
1577 1.108.2.2 bouyer run:
1578 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
1579 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1580 1.89 kiyohara if(dbch->xferq.flag & FWXFERQ_STREAM){
1581 1.89 kiyohara return err;
1582 1.89 kiyohara }else{
1583 1.89 kiyohara OWRITE(sc, OHCI_DMACMD(off), dbch->top->bus_addr | z);
1584 1.89 kiyohara }
1585 1.89 kiyohara OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_RUN);
1586 1.89 kiyohara return err;
1587 1.89 kiyohara }
1588 1.7 onoe
1589 1.89 kiyohara static int
1590 1.103 christos fwohci_next_cycle(struct firewire_comm *fc, int cycle_now)
1591 1.89 kiyohara {
1592 1.89 kiyohara int sec, cycle, cycle_match;
1593 1.89 kiyohara
1594 1.89 kiyohara cycle = cycle_now & 0x1fff;
1595 1.89 kiyohara sec = cycle_now >> 13;
1596 1.89 kiyohara #define CYCLE_MOD 0x10
1597 1.89 kiyohara #if 1
1598 1.89 kiyohara #define CYCLE_DELAY 8 /* min delay to start DMA */
1599 1.7 onoe #else
1600 1.89 kiyohara #define CYCLE_DELAY 7000 /* min delay to start DMA */
1601 1.7 onoe #endif
1602 1.89 kiyohara cycle = cycle + CYCLE_DELAY;
1603 1.89 kiyohara if (cycle >= 8000) {
1604 1.89 kiyohara sec ++;
1605 1.89 kiyohara cycle -= 8000;
1606 1.89 kiyohara }
1607 1.89 kiyohara cycle = roundup2(cycle, CYCLE_MOD);
1608 1.89 kiyohara if (cycle >= 8000) {
1609 1.89 kiyohara sec ++;
1610 1.89 kiyohara if (cycle == 8000)
1611 1.89 kiyohara cycle = 0;
1612 1.89 kiyohara else
1613 1.89 kiyohara cycle = CYCLE_MOD;
1614 1.89 kiyohara }
1615 1.89 kiyohara cycle_match = ((sec << 13) | cycle) & 0x7ffff;
1616 1.89 kiyohara
1617 1.89 kiyohara return(cycle_match);
1618 1.89 kiyohara }
1619 1.89 kiyohara
1620 1.89 kiyohara static int
1621 1.89 kiyohara fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
1622 1.89 kiyohara {
1623 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1624 1.89 kiyohara int err = 0;
1625 1.89 kiyohara unsigned short tag, ich;
1626 1.89 kiyohara struct fwohci_dbch *dbch;
1627 1.89 kiyohara int cycle_match, cycle_now, s, ldesc;
1628 1.89 kiyohara uint32_t stat;
1629 1.89 kiyohara struct fw_bulkxfer *first, *chunk, *prev;
1630 1.89 kiyohara struct fw_xferq *it;
1631 1.89 kiyohara
1632 1.89 kiyohara dbch = &sc->it[dmach];
1633 1.89 kiyohara it = &dbch->xferq;
1634 1.89 kiyohara
1635 1.89 kiyohara tag = (it->flag >> 6) & 3;
1636 1.89 kiyohara ich = it->flag & 0x3f;
1637 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
1638 1.89 kiyohara dbch->ndb = it->bnpacket * it->bnchunk;
1639 1.89 kiyohara dbch->ndesc = 3;
1640 1.89 kiyohara fwohci_db_init(sc, dbch);
1641 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1642 1.89 kiyohara return ENOMEM;
1643 1.108.2.2 bouyer
1644 1.89 kiyohara err = fwohci_tx_enable(sc, dbch);
1645 1.89 kiyohara }
1646 1.89 kiyohara if(err)
1647 1.89 kiyohara return err;
1648 1.89 kiyohara
1649 1.89 kiyohara ldesc = dbch->ndesc - 1;
1650 1.89 kiyohara s = splfw();
1651 1.108.2.2 bouyer FW_GLOCK(fc);
1652 1.89 kiyohara prev = STAILQ_LAST(&it->stdma, fw_bulkxfer, link);
1653 1.89 kiyohara while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
1654 1.89 kiyohara struct fwohcidb *db;
1655 1.89 kiyohara
1656 1.89 kiyohara fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
1657 1.89 kiyohara BUS_DMASYNC_PREWRITE);
1658 1.89 kiyohara fwohci_txbufdb(sc, dmach, chunk);
1659 1.89 kiyohara if (prev != NULL) {
1660 1.89 kiyohara db = ((struct fwohcidb_tr *)(prev->end))->db;
1661 1.89 kiyohara #if 0 /* XXX necessary? */
1662 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
1663 1.89 kiyohara OHCI_BRANCH_ALWAYS);
1664 1.89 kiyohara #endif
1665 1.89 kiyohara #if 0 /* if bulkxfer->npacket changes */
1666 1.100 blymn db[ldesc].db.desc.depend = db[0].db.desc.depend =
1667 1.89 kiyohara ((struct fwohcidb_tr *)
1668 1.89 kiyohara (chunk->start))->bus_addr | dbch->ndesc;
1669 1.89 kiyohara #else
1670 1.89 kiyohara FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
1671 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1672 1.89 kiyohara #endif
1673 1.89 kiyohara }
1674 1.89 kiyohara STAILQ_REMOVE_HEAD(&it->stvalid, link);
1675 1.89 kiyohara STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
1676 1.89 kiyohara prev = chunk;
1677 1.89 kiyohara }
1678 1.108.2.2 bouyer FW_GUNLOCK(fc);
1679 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
1680 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1681 1.89 kiyohara splx(s);
1682 1.89 kiyohara stat = OREAD(sc, OHCI_ITCTL(dmach));
1683 1.89 kiyohara if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
1684 1.89 kiyohara printf("stat 0x%x\n", stat);
1685 1.89 kiyohara
1686 1.89 kiyohara if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
1687 1.89 kiyohara return 0;
1688 1.89 kiyohara
1689 1.89 kiyohara #if 0
1690 1.89 kiyohara OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1691 1.89 kiyohara #endif
1692 1.89 kiyohara OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1693 1.89 kiyohara OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1694 1.89 kiyohara OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
1695 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
1696 1.89 kiyohara
1697 1.89 kiyohara first = STAILQ_FIRST(&it->stdma);
1698 1.89 kiyohara OWRITE(sc, OHCI_ITCMD(dmach),
1699 1.89 kiyohara ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
1700 1.89 kiyohara if (firewire_debug > 1) {
1701 1.89 kiyohara printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
1702 1.89 kiyohara #if 1
1703 1.89 kiyohara dump_dma(sc, ITX_CH + dmach);
1704 1.89 kiyohara #endif
1705 1.89 kiyohara }
1706 1.89 kiyohara if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
1707 1.89 kiyohara #if 1
1708 1.89 kiyohara /* Don't start until all chunks are buffered */
1709 1.89 kiyohara if (STAILQ_FIRST(&it->stfree) != NULL)
1710 1.89 kiyohara goto out;
1711 1.89 kiyohara #endif
1712 1.89 kiyohara #if 1
1713 1.89 kiyohara /* Clear cycle match counter bits */
1714 1.89 kiyohara OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
1715 1.89 kiyohara
1716 1.89 kiyohara /* 2bit second + 13bit cycle */
1717 1.89 kiyohara cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
1718 1.89 kiyohara cycle_match = fwohci_next_cycle(fc, cycle_now);
1719 1.89 kiyohara
1720 1.89 kiyohara OWRITE(sc, OHCI_ITCTL(dmach),
1721 1.89 kiyohara OHCI_CNTL_CYCMATCH_S | (cycle_match << 16)
1722 1.89 kiyohara | OHCI_CNTL_DMA_RUN);
1723 1.89 kiyohara #else
1724 1.89 kiyohara OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
1725 1.89 kiyohara #endif
1726 1.89 kiyohara if (firewire_debug > 1) {
1727 1.89 kiyohara printf("cycle_match: 0x%04x->0x%04x\n",
1728 1.89 kiyohara cycle_now, cycle_match);
1729 1.89 kiyohara dump_dma(sc, ITX_CH + dmach);
1730 1.89 kiyohara dump_db(sc, ITX_CH + dmach);
1731 1.89 kiyohara }
1732 1.89 kiyohara } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
1733 1.108.2.2 bouyer fw_printf(sc->fc.dev, "IT DMA underrun (0x%08x)\n", stat);
1734 1.89 kiyohara OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
1735 1.89 kiyohara }
1736 1.89 kiyohara out:
1737 1.89 kiyohara return err;
1738 1.89 kiyohara }
1739 1.7 onoe
1740 1.89 kiyohara static int
1741 1.89 kiyohara fwohci_irx_enable(struct firewire_comm *fc, int dmach)
1742 1.89 kiyohara {
1743 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1744 1.89 kiyohara int err = 0, s, ldesc;
1745 1.89 kiyohara unsigned short tag, ich;
1746 1.89 kiyohara uint32_t stat;
1747 1.89 kiyohara struct fwohci_dbch *dbch;
1748 1.89 kiyohara struct fwohcidb_tr *db_tr;
1749 1.89 kiyohara struct fw_bulkxfer *first, *prev, *chunk;
1750 1.89 kiyohara struct fw_xferq *ir;
1751 1.89 kiyohara
1752 1.89 kiyohara dbch = &sc->ir[dmach];
1753 1.89 kiyohara ir = &dbch->xferq;
1754 1.89 kiyohara
1755 1.89 kiyohara if ((ir->flag & FWXFERQ_RUNNING) == 0) {
1756 1.89 kiyohara tag = (ir->flag >> 6) & 3;
1757 1.89 kiyohara ich = ir->flag & 0x3f;
1758 1.89 kiyohara OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
1759 1.89 kiyohara
1760 1.89 kiyohara ir->queued = 0;
1761 1.89 kiyohara dbch->ndb = ir->bnpacket * ir->bnchunk;
1762 1.89 kiyohara dbch->ndesc = 2;
1763 1.89 kiyohara fwohci_db_init(sc, dbch);
1764 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1765 1.89 kiyohara return ENOMEM;
1766 1.89 kiyohara err = fwohci_rx_enable(sc, dbch);
1767 1.89 kiyohara }
1768 1.89 kiyohara if(err)
1769 1.89 kiyohara return err;
1770 1.89 kiyohara
1771 1.89 kiyohara first = STAILQ_FIRST(&ir->stfree);
1772 1.89 kiyohara if (first == NULL) {
1773 1.108.2.2 bouyer fw_printf(fc->dev, "IR DMA no free chunk\n");
1774 1.89 kiyohara return 0;
1775 1.89 kiyohara }
1776 1.7 onoe
1777 1.89 kiyohara ldesc = dbch->ndesc - 1;
1778 1.89 kiyohara s = splfw();
1779 1.108.2.2 bouyer if ((ir->flag & FWXFERQ_HANDLER) == 0)
1780 1.108.2.2 bouyer FW_GLOCK(fc);
1781 1.89 kiyohara prev = STAILQ_LAST(&ir->stdma, fw_bulkxfer, link);
1782 1.89 kiyohara while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
1783 1.89 kiyohara struct fwohcidb *db;
1784 1.89 kiyohara
1785 1.89 kiyohara #if 1 /* XXX for if_fwe */
1786 1.89 kiyohara if (chunk->mbuf != NULL) {
1787 1.89 kiyohara db_tr = (struct fwohcidb_tr *)(chunk->start);
1788 1.89 kiyohara db_tr->dbcnt = 1;
1789 1.89 kiyohara err = fw_bus_dmamap_load_mbuf(
1790 1.89 kiyohara dbch->dmat, db_tr->dma_map,
1791 1.89 kiyohara chunk->mbuf, fwohci_execute_db2, db_tr,
1792 1.89 kiyohara BUS_DMA_WAITOK);
1793 1.89 kiyohara FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
1794 1.89 kiyohara OHCI_UPDATE | OHCI_INPUT_LAST |
1795 1.89 kiyohara OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1796 1.89 kiyohara }
1797 1.89 kiyohara #endif
1798 1.89 kiyohara db = ((struct fwohcidb_tr *)(chunk->end))->db;
1799 1.89 kiyohara FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
1800 1.89 kiyohara FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
1801 1.89 kiyohara if (prev != NULL) {
1802 1.89 kiyohara db = ((struct fwohcidb_tr *)(prev->end))->db;
1803 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
1804 1.89 kiyohara }
1805 1.89 kiyohara STAILQ_REMOVE_HEAD(&ir->stfree, link);
1806 1.89 kiyohara STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
1807 1.89 kiyohara prev = chunk;
1808 1.89 kiyohara }
1809 1.108.2.2 bouyer if ((ir->flag & FWXFERQ_HANDLER) == 0)
1810 1.108.2.2 bouyer FW_GUNLOCK(fc);
1811 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
1812 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1813 1.89 kiyohara splx(s);
1814 1.89 kiyohara stat = OREAD(sc, OHCI_IRCTL(dmach));
1815 1.89 kiyohara if (stat & OHCI_CNTL_DMA_ACTIVE)
1816 1.89 kiyohara return 0;
1817 1.89 kiyohara if (stat & OHCI_CNTL_DMA_RUN) {
1818 1.89 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
1819 1.108.2.2 bouyer fw_printf(sc->fc.dev, "IR DMA overrun (0x%08x)\n", stat);
1820 1.89 kiyohara }
1821 1.89 kiyohara
1822 1.89 kiyohara if (firewire_debug)
1823 1.89 kiyohara printf("start IR DMA 0x%x\n", stat);
1824 1.89 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
1825 1.89 kiyohara OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
1826 1.89 kiyohara OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
1827 1.89 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
1828 1.89 kiyohara OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
1829 1.89 kiyohara OWRITE(sc, OHCI_IRCMD(dmach),
1830 1.89 kiyohara ((struct fwohcidb_tr *)(first->start))->bus_addr
1831 1.89 kiyohara | dbch->ndesc);
1832 1.89 kiyohara OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
1833 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
1834 1.89 kiyohara #if 0
1835 1.89 kiyohara dump_db(sc, IRX_CH + dmach);
1836 1.22 enami #endif
1837 1.89 kiyohara return err;
1838 1.89 kiyohara }
1839 1.89 kiyohara
1840 1.108.2.2 bouyer int
1841 1.108.2.2 bouyer fwohci_stop(struct fwohci_softc *sc, device_t dev)
1842 1.89 kiyohara {
1843 1.89 kiyohara u_int i;
1844 1.89 kiyohara
1845 1.89 kiyohara /* Now stopping all DMA channel */
1846 1.89 kiyohara OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
1847 1.89 kiyohara OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
1848 1.89 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1849 1.89 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1850 1.89 kiyohara
1851 1.89 kiyohara for( i = 0 ; i < sc->fc.nisodma ; i ++ ){
1852 1.89 kiyohara OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
1853 1.89 kiyohara OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
1854 1.89 kiyohara }
1855 1.89 kiyohara
1856 1.108.2.2 bouyer if (sc->fc.arq !=0 && sc->fc.arq->maxq > 0)
1857 1.108.2.2 bouyer fw_drain_txq(&sc->fc);
1858 1.7 onoe
1859 1.108.2.2 bouyer #if 0 /* Let dcons(4) be accessed */
1860 1.89 kiyohara /* Stop interrupt */
1861 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR,
1862 1.89 kiyohara OHCI_INT_EN | OHCI_INT_ERR | OHCI_INT_PHY_SID
1863 1.89 kiyohara | OHCI_INT_PHY_INT
1864 1.100 blymn | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
1865 1.89 kiyohara | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
1866 1.100 blymn | OHCI_INT_DMA_ARRQ | OHCI_INT_DMA_ARRS
1867 1.89 kiyohara | OHCI_INT_PHY_BUS_R);
1868 1.7 onoe
1869 1.108.2.2 bouyer /* FLUSH FIFO and reset Transmitter/Reciever */
1870 1.108.2.2 bouyer OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
1871 1.108.2.2 bouyer #endif
1872 1.7 onoe
1873 1.89 kiyohara /* XXX Link down? Bus reset? */
1874 1.108.2.2 bouyer return 0;
1875 1.7 onoe }
1876 1.7 onoe
1877 1.89 kiyohara int
1878 1.89 kiyohara fwohci_resume(struct fwohci_softc *sc, device_t dev)
1879 1.7 onoe {
1880 1.89 kiyohara int i;
1881 1.89 kiyohara struct fw_xferq *ir;
1882 1.89 kiyohara struct fw_bulkxfer *chunk;
1883 1.7 onoe
1884 1.89 kiyohara fwohci_reset(sc, dev);
1885 1.89 kiyohara /* XXX resume isochronous receive automatically. (how about TX?) */
1886 1.89 kiyohara for(i = 0; i < sc->fc.nisodma; i ++) {
1887 1.89 kiyohara ir = &sc->ir[i].xferq;
1888 1.89 kiyohara if((ir->flag & FWXFERQ_RUNNING) != 0) {
1889 1.108.2.2 bouyer fw_printf(sc->fc.dev,
1890 1.89 kiyohara "resume iso receive ch: %d\n", i);
1891 1.89 kiyohara ir->flag &= ~FWXFERQ_RUNNING;
1892 1.89 kiyohara /* requeue stdma to stfree */
1893 1.89 kiyohara while((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
1894 1.89 kiyohara STAILQ_REMOVE_HEAD(&ir->stdma, link);
1895 1.89 kiyohara STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
1896 1.89 kiyohara }
1897 1.89 kiyohara sc->fc.irx_enable(&sc->fc, i);
1898 1.89 kiyohara }
1899 1.89 kiyohara }
1900 1.89 kiyohara
1901 1.89 kiyohara #if defined(__FreeBSD__)
1902 1.89 kiyohara bus_generic_resume(dev);
1903 1.108.2.2 bouyer #elif defined(__NetBSD__)
1904 1.108.2.2 bouyer {
1905 1.108.2.2 bouyer extern int firewire_resume(struct firewire_comm *);
1906 1.108.2.2 bouyer firewire_resume(&sc->fc);
1907 1.108.2.2 bouyer }
1908 1.89 kiyohara #endif
1909 1.89 kiyohara sc->fc.ibr(&sc->fc);
1910 1.89 kiyohara return 0;
1911 1.89 kiyohara }
1912 1.89 kiyohara
1913 1.108.2.2 bouyer #ifdef OHCI_DEBUG
1914 1.89 kiyohara static void
1915 1.108.2.2 bouyer fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat)
1916 1.89 kiyohara {
1917 1.89 kiyohara if(stat & OREAD(sc, FWOHCI_INTMASK))
1918 1.108.2.2 bouyer fw_printf(fc->dev, "INTERRUPT < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s> 0x%08x, 0x%08x\n",
1919 1.89 kiyohara stat & OHCI_INT_EN ? "DMA_EN ":"",
1920 1.89 kiyohara stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
1921 1.89 kiyohara stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
1922 1.89 kiyohara stat & OHCI_INT_ERR ? "INT_ERR ":"",
1923 1.89 kiyohara stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
1924 1.89 kiyohara stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
1925 1.89 kiyohara stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
1926 1.89 kiyohara stat & OHCI_INT_CYC_START ? "CYC_START ":"",
1927 1.89 kiyohara stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
1928 1.89 kiyohara stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
1929 1.89 kiyohara stat & OHCI_INT_PHY_SID ? "SID ":"",
1930 1.89 kiyohara stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
1931 1.89 kiyohara stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
1932 1.89 kiyohara stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
1933 1.89 kiyohara stat & OHCI_INT_DMA_IT ? "DMA_IT " :"",
1934 1.89 kiyohara stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"",
1935 1.89 kiyohara stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"",
1936 1.89 kiyohara stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"",
1937 1.89 kiyohara stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"",
1938 1.89 kiyohara stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"",
1939 1.89 kiyohara stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"",
1940 1.100 blymn stat, OREAD(sc, FWOHCI_INTMASK)
1941 1.89 kiyohara );
1942 1.108.2.2 bouyer }
1943 1.89 kiyohara #endif
1944 1.108.2.2 bouyer static void
1945 1.108.2.2 bouyer fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat, int count)
1946 1.108.2.2 bouyer {
1947 1.108.2.2 bouyer struct firewire_comm *fc = (struct firewire_comm *)sc;
1948 1.108.2.2 bouyer uint32_t node_id, plen;
1949 1.108.2.2 bouyer
1950 1.108.2.2 bouyer CTR0(KTR_DEV, "fwohci_intr_core");
1951 1.108.2.2 bouyer
1952 1.108.2.2 bouyer if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) {
1953 1.108.2.2 bouyer fc->status = FWBUSRESET;
1954 1.89 kiyohara /* Disable bus reset interrupt until sid recv. */
1955 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R);
1956 1.100 blymn
1957 1.108.2.2 bouyer fw_printf(fc->dev, "BUS reset\n");
1958 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
1959 1.89 kiyohara OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
1960 1.89 kiyohara
1961 1.89 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1962 1.89 kiyohara sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
1963 1.89 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1964 1.89 kiyohara sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
1965 1.89 kiyohara
1966 1.108.2.2 bouyer if (!kdb_active)
1967 1.108.2.2 bouyer fw_taskqueue_enqueue(sc->fc.taskqueue,
1968 1.108.2.2 bouyer &sc->fwohci_task_busreset);
1969 1.108.2.2 bouyer }
1970 1.108.2.2 bouyer if (stat & OHCI_INT_PHY_SID) {
1971 1.108.2.2 bouyer /* Enable bus reset interrupt */
1972 1.89 kiyohara OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
1973 1.108.2.2 bouyer OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R);
1974 1.108.2.2 bouyer
1975 1.108.2.2 bouyer /* Allow async. request to us */
1976 1.108.2.2 bouyer OWRITE(sc, OHCI_AREQHI, 1 << 31);
1977 1.108.2.2 bouyer if (firewire_phydma_enable) {
1978 1.108.2.2 bouyer /* allow from all nodes */
1979 1.108.2.2 bouyer OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
1980 1.108.2.2 bouyer OWRITE(sc, OHCI_PREQLO, 0xffffffff);
1981 1.108.2.2 bouyer /* 0 to 4GB regison */
1982 1.108.2.2 bouyer OWRITE(sc, OHCI_PREQUPPER, 0x10000);
1983 1.108.2.2 bouyer }
1984 1.108.2.2 bouyer /* Set ATRetries register */
1985 1.108.2.2 bouyer OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
1986 1.108.2.2 bouyer
1987 1.108.2.2 bouyer /*
1988 1.108.2.2 bouyer * Checking whether the node is root or not. If root, turn on
1989 1.108.2.2 bouyer * cycle master.
1990 1.108.2.2 bouyer */
1991 1.108.2.2 bouyer node_id = OREAD(sc, FWOHCI_NODEID);
1992 1.108.2.2 bouyer plen = OREAD(sc, OHCI_SID_CNT);
1993 1.108.2.2 bouyer
1994 1.108.2.2 bouyer fc->nodeid = node_id & 0x3f;
1995 1.108.2.2 bouyer fw_printf(fc->dev, "node_id=0x%08x, gen=%d, ",
1996 1.108.2.2 bouyer node_id, (plen >> 16) & 0xff);
1997 1.108.2.2 bouyer if (!(node_id & OHCI_NODE_VALID)) {
1998 1.108.2.2 bouyer printf("Bus reset failure\n");
1999 1.108.2.2 bouyer goto sidout;
2000 1.108.2.2 bouyer }
2001 1.108.2.2 bouyer
2002 1.108.2.2 bouyer /* cycle timer */
2003 1.108.2.2 bouyer sc->cycle_lost = 0;
2004 1.108.2.2 bouyer OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST);
2005 1.108.2.2 bouyer if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) {
2006 1.108.2.2 bouyer printf("CYCLEMASTER mode\n");
2007 1.108.2.2 bouyer OWRITE(sc, OHCI_LNKCTL,
2008 1.108.2.2 bouyer OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
2009 1.108.2.2 bouyer } else {
2010 1.108.2.2 bouyer printf("non CYCLEMASTER mode\n");
2011 1.108.2.2 bouyer OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
2012 1.108.2.2 bouyer OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
2013 1.108.2.2 bouyer }
2014 1.108.2.2 bouyer
2015 1.108.2.2 bouyer fc->status = FWBUSINIT;
2016 1.108.2.2 bouyer
2017 1.108.2.2 bouyer if (!kdb_active)
2018 1.108.2.2 bouyer fw_taskqueue_enqueue(sc->fc.taskqueue,
2019 1.108.2.2 bouyer &sc->fwohci_task_sid);
2020 1.108.2.2 bouyer }
2021 1.108.2.2 bouyer sidout:
2022 1.108.2.2 bouyer if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)) && (!kdb_active))
2023 1.108.2.2 bouyer fw_taskqueue_enqueue(sc->fc.taskqueue, &sc->fwohci_task_dma);
2024 1.108.2.2 bouyer
2025 1.108.2.2 bouyer CTR0(KTR_DEV, "fwohci_intr_core done");
2026 1.108.2.2 bouyer }
2027 1.108.2.2 bouyer
2028 1.108.2.2 bouyer static void
2029 1.108.2.2 bouyer fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat, int count)
2030 1.108.2.2 bouyer {
2031 1.108.2.2 bouyer uint32_t irstat, itstat;
2032 1.108.2.2 bouyer u_int i;
2033 1.108.2.2 bouyer struct firewire_comm *fc = (struct firewire_comm *)sc;
2034 1.108.2.2 bouyer
2035 1.108.2.2 bouyer CTR0(KTR_DEV, "fwohci_intr_dma");
2036 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_IR) {
2037 1.108.2.2 bouyer irstat = fw_atomic_readandclear_int(&sc->irstat);
2038 1.89 kiyohara for(i = 0; i < fc->nisodma ; i++){
2039 1.89 kiyohara struct fwohci_dbch *dbch;
2040 1.7 onoe
2041 1.89 kiyohara if((irstat & (1 << i)) != 0){
2042 1.89 kiyohara dbch = &sc->ir[i];
2043 1.89 kiyohara if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
2044 1.108.2.2 bouyer fw_printf(sc->fc.dev,
2045 1.89 kiyohara "dma(%d) not active\n", i);
2046 1.89 kiyohara continue;
2047 1.89 kiyohara }
2048 1.89 kiyohara fwohci_rbuf_update(sc, i);
2049 1.89 kiyohara }
2050 1.89 kiyohara }
2051 1.89 kiyohara }
2052 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_IT) {
2053 1.108.2.2 bouyer itstat = fw_atomic_readandclear_int(&sc->itstat);
2054 1.89 kiyohara for(i = 0; i < fc->nisodma ; i++){
2055 1.89 kiyohara if((itstat & (1 << i)) != 0){
2056 1.89 kiyohara fwohci_tbuf_update(sc, i);
2057 1.89 kiyohara }
2058 1.89 kiyohara }
2059 1.89 kiyohara }
2060 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_PRRS) {
2061 1.89 kiyohara #if 0
2062 1.89 kiyohara dump_dma(sc, ARRS_CH);
2063 1.89 kiyohara dump_db(sc, ARRS_CH);
2064 1.89 kiyohara #endif
2065 1.89 kiyohara fwohci_arcv(sc, &sc->arrs, count);
2066 1.89 kiyohara }
2067 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_PRRQ) {
2068 1.89 kiyohara #if 0
2069 1.89 kiyohara dump_dma(sc, ARRQ_CH);
2070 1.89 kiyohara dump_db(sc, ARRQ_CH);
2071 1.89 kiyohara #endif
2072 1.89 kiyohara fwohci_arcv(sc, &sc->arrq, count);
2073 1.89 kiyohara }
2074 1.89 kiyohara if (stat & OHCI_INT_CYC_LOST) {
2075 1.89 kiyohara if (sc->cycle_lost >= 0)
2076 1.89 kiyohara sc->cycle_lost ++;
2077 1.89 kiyohara if (sc->cycle_lost > 10) {
2078 1.89 kiyohara sc->cycle_lost = -1;
2079 1.89 kiyohara #if 0
2080 1.89 kiyohara OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER);
2081 1.89 kiyohara #endif
2082 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
2083 1.108.2.2 bouyer fw_printf(fc->dev, "too many cycle lost, "
2084 1.89 kiyohara "no cycle master presents?\n");
2085 1.89 kiyohara }
2086 1.89 kiyohara }
2087 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_ATRQ) {
2088 1.89 kiyohara fwohci_txd(sc, &(sc->atrq));
2089 1.89 kiyohara }
2090 1.108.2.2 bouyer if (stat & OHCI_INT_DMA_ATRS) {
2091 1.89 kiyohara fwohci_txd(sc, &(sc->atrs));
2092 1.89 kiyohara }
2093 1.108.2.2 bouyer if (stat & OHCI_INT_PW_ERR) {
2094 1.108.2.2 bouyer fw_printf(fc->dev, "posted write error\n");
2095 1.89 kiyohara }
2096 1.108.2.2 bouyer if (stat & OHCI_INT_ERR) {
2097 1.108.2.2 bouyer fw_printf(fc->dev, "unrecoverable error\n");
2098 1.89 kiyohara }
2099 1.108.2.2 bouyer if (stat & OHCI_INT_PHY_INT) {
2100 1.108.2.2 bouyer fw_printf(fc->dev, "phy int\n");
2101 1.3 onoe }
2102 1.7 onoe
2103 1.108.2.2 bouyer CTR0(KTR_DEV, "fwohci_intr_dma done");
2104 1.89 kiyohara return;
2105 1.3 onoe }
2106 1.3 onoe
2107 1.7 onoe static void
2108 1.108.2.2 bouyer fwohci_task_busreset(void *arg, int pending)
2109 1.108.2.2 bouyer {
2110 1.108.2.2 bouyer struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2111 1.108.2.2 bouyer
2112 1.108.2.2 bouyer fw_busreset(&sc->fc, FWBUSRESET);
2113 1.108.2.2 bouyer OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2114 1.108.2.2 bouyer OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2115 1.108.2.2 bouyer }
2116 1.108.2.2 bouyer
2117 1.108.2.2 bouyer static void
2118 1.108.2.2 bouyer fwohci_task_sid(void *arg, int pending)
2119 1.108.2.2 bouyer {
2120 1.108.2.2 bouyer struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2121 1.108.2.2 bouyer struct firewire_comm *fc = &sc->fc;
2122 1.108.2.2 bouyer uint32_t *buf;
2123 1.108.2.2 bouyer int i, plen;
2124 1.108.2.2 bouyer
2125 1.108.2.2 bouyer plen = OREAD(sc, OHCI_SID_CNT);
2126 1.108.2.2 bouyer
2127 1.108.2.2 bouyer if (plen & OHCI_SID_ERR) {
2128 1.108.2.2 bouyer fw_printf(fc->dev, "SID Error\n");
2129 1.108.2.2 bouyer return;
2130 1.108.2.2 bouyer }
2131 1.108.2.2 bouyer plen &= OHCI_SID_CNT_MASK;
2132 1.108.2.2 bouyer if (plen < 4 || plen > OHCI_SIDSIZE) {
2133 1.108.2.2 bouyer fw_printf(fc->dev, "invalid SID len = %d\n", plen);
2134 1.108.2.2 bouyer return;
2135 1.108.2.2 bouyer }
2136 1.108.2.2 bouyer plen -= 4; /* chop control info */
2137 1.108.2.2 bouyer buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
2138 1.108.2.2 bouyer if (buf == NULL) {
2139 1.108.2.2 bouyer fw_printf(fc->dev, "malloc failed\n");
2140 1.108.2.2 bouyer return;
2141 1.108.2.2 bouyer }
2142 1.108.2.2 bouyer for (i = 0; i < plen / 4; i ++)
2143 1.108.2.2 bouyer buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i+1]);
2144 1.108.2.2 bouyer #if 1 /* XXX needed?? */
2145 1.108.2.2 bouyer /* pending all pre-bus_reset packets */
2146 1.108.2.2 bouyer fwohci_txd(sc, &sc->atrq);
2147 1.108.2.2 bouyer fwohci_txd(sc, &sc->atrs);
2148 1.108.2.2 bouyer fwohci_arcv(sc, &sc->arrs, -1);
2149 1.108.2.2 bouyer fwohci_arcv(sc, &sc->arrq, -1);
2150 1.108.2.2 bouyer fw_drain_txq(fc);
2151 1.108.2.2 bouyer #endif
2152 1.108.2.2 bouyer fw_sidrcv(fc, buf, plen);
2153 1.108.2.2 bouyer free(buf, M_FW);
2154 1.108.2.2 bouyer }
2155 1.108.2.2 bouyer
2156 1.108.2.2 bouyer static void
2157 1.108.2.2 bouyer fwohci_task_dma(void *arg, int pending)
2158 1.7 onoe {
2159 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2160 1.89 kiyohara uint32_t stat;
2161 1.7 onoe
2162 1.89 kiyohara again:
2163 1.108.2.2 bouyer stat = fw_atomic_readandclear_int(&sc->intstat);
2164 1.108.2.2 bouyer if (stat)
2165 1.108.2.2 bouyer fwohci_intr_dma(sc, stat, -1);
2166 1.108.2.2 bouyer else
2167 1.89 kiyohara return;
2168 1.89 kiyohara goto again;
2169 1.7 onoe }
2170 1.7 onoe
2171 1.108.2.2 bouyer static int
2172 1.108.2.2 bouyer fwohci_check_stat(struct fwohci_softc *sc)
2173 1.7 onoe {
2174 1.89 kiyohara uint32_t stat, irstat, itstat;
2175 1.7 onoe
2176 1.89 kiyohara stat = OREAD(sc, FWOHCI_INTSTAT);
2177 1.89 kiyohara CTR1(KTR_DEV, "fwoch_check_stat 0x%08x", stat);
2178 1.89 kiyohara if (stat == 0xffffffff) {
2179 1.108.2.2 bouyer fw_printf(sc->fc.dev,
2180 1.89 kiyohara "device physically ejected?\n");
2181 1.108.2.2 bouyer return (FILTER_STRAY);
2182 1.7 onoe }
2183 1.89 kiyohara if (stat)
2184 1.108.2.2 bouyer OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R);
2185 1.108.2.2 bouyer
2186 1.108.2.2 bouyer stat &= sc->intmask;
2187 1.108.2.2 bouyer if (stat == 0)
2188 1.108.2.2 bouyer return (FILTER_STRAY);
2189 1.108.2.2 bouyer
2190 1.108.2.2 bouyer fw_atomic_set_int(&sc->intstat, stat);
2191 1.89 kiyohara if (stat & OHCI_INT_DMA_IR) {
2192 1.89 kiyohara irstat = OREAD(sc, OHCI_IR_STAT);
2193 1.89 kiyohara OWRITE(sc, OHCI_IR_STATCLR, irstat);
2194 1.108.2.2 bouyer fw_atomic_set_int(&sc->irstat, irstat);
2195 1.89 kiyohara }
2196 1.89 kiyohara if (stat & OHCI_INT_DMA_IT) {
2197 1.89 kiyohara itstat = OREAD(sc, OHCI_IT_STAT);
2198 1.89 kiyohara OWRITE(sc, OHCI_IT_STATCLR, itstat);
2199 1.108.2.2 bouyer fw_atomic_set_int(&sc->itstat, itstat);
2200 1.89 kiyohara }
2201 1.108.2.2 bouyer
2202 1.108.2.2 bouyer fwohci_intr_core(sc, stat, -1);
2203 1.108.2.2 bouyer return (FILTER_HANDLED);
2204 1.7 onoe }
2205 1.7 onoe
2206 1.108.2.2 bouyer int
2207 1.108.2.2 bouyer fwohci_filt(void *arg)
2208 1.3 onoe {
2209 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)arg;
2210 1.3 onoe
2211 1.89 kiyohara if (!(sc->intmask & OHCI_INT_EN)) {
2212 1.89 kiyohara /* polling mode */
2213 1.108.2.2 bouyer return (FILTER_STRAY);
2214 1.3 onoe }
2215 1.108.2.2 bouyer return (fwohci_check_stat(sc));
2216 1.108.2.2 bouyer }
2217 1.3 onoe
2218 1.108.2.2 bouyer void
2219 1.108.2.2 bouyer fwohci_intr(void *arg)
2220 1.108.2.2 bouyer {
2221 1.108.2.2 bouyer
2222 1.108.2.2 bouyer fwohci_filt(arg);
2223 1.89 kiyohara CTR0(KTR_DEV, "fwohci_intr end");
2224 1.9 onoe }
2225 1.9 onoe
2226 1.89 kiyohara void
2227 1.103 christos fwohci_poll(struct firewire_comm *fc, int quick, int count)
2228 1.9 onoe {
2229 1.108.2.2 bouyer struct fwohci_softc *sc = (struct fwohci_softc *)fc;
2230 1.9 onoe
2231 1.108.2.2 bouyer fwohci_check_stat(sc);
2232 1.3 onoe }
2233 1.3 onoe
2234 1.3 onoe static void
2235 1.89 kiyohara fwohci_set_intr(struct firewire_comm *fc, int enable)
2236 1.9 onoe {
2237 1.89 kiyohara struct fwohci_softc *sc;
2238 1.9 onoe
2239 1.89 kiyohara sc = (struct fwohci_softc *)fc;
2240 1.89 kiyohara if (firewire_debug)
2241 1.108.2.2 bouyer fw_printf(sc->fc.dev, "fwohci_set_intr: %d\n", enable);
2242 1.89 kiyohara if (enable) {
2243 1.89 kiyohara sc->intmask |= OHCI_INT_EN;
2244 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
2245 1.89 kiyohara } else {
2246 1.89 kiyohara sc->intmask &= ~OHCI_INT_EN;
2247 1.89 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
2248 1.89 kiyohara }
2249 1.9 onoe }
2250 1.9 onoe
2251 1.9 onoe static void
2252 1.89 kiyohara fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
2253 1.89 kiyohara {
2254 1.89 kiyohara struct firewire_comm *fc = &sc->fc;
2255 1.89 kiyohara struct fwohcidb *db;
2256 1.89 kiyohara struct fw_bulkxfer *chunk;
2257 1.89 kiyohara struct fw_xferq *it;
2258 1.89 kiyohara uint32_t stat, count;
2259 1.89 kiyohara int s, w=0, ldesc;
2260 1.89 kiyohara
2261 1.89 kiyohara it = fc->it[dmach];
2262 1.89 kiyohara ldesc = sc->it[dmach].ndesc - 1;
2263 1.89 kiyohara s = splfw(); /* unnecessary ? */
2264 1.108.2.2 bouyer FW_GLOCK(fc);
2265 1.99 kiyohara fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2266 1.89 kiyohara if (firewire_debug)
2267 1.89 kiyohara dump_db(sc, ITX_CH + dmach);
2268 1.89 kiyohara while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
2269 1.89 kiyohara db = ((struct fwohcidb_tr *)(chunk->end))->db;
2270 1.100 blymn stat = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2271 1.89 kiyohara >> OHCI_STATUS_SHIFT;
2272 1.89 kiyohara db = ((struct fwohcidb_tr *)(chunk->start))->db;
2273 1.89 kiyohara /* timestamp */
2274 1.89 kiyohara count = FWOHCI_DMA_READ(db[ldesc].db.desc.res)
2275 1.89 kiyohara & OHCI_COUNT_MASK;
2276 1.89 kiyohara if (stat == 0)
2277 1.89 kiyohara break;
2278 1.89 kiyohara STAILQ_REMOVE_HEAD(&it->stdma, link);
2279 1.89 kiyohara switch (stat & FWOHCIEV_MASK){
2280 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
2281 1.89 kiyohara #if 0
2282 1.108.2.2 bouyer fw_printf(fc->dev, "0x%08x\n", count);
2283 1.89 kiyohara #endif
2284 1.89 kiyohara break;
2285 1.89 kiyohara default:
2286 1.108.2.2 bouyer fw_printf(fc->dev,
2287 1.89 kiyohara "Isochronous transmit err %02x(%s)\n",
2288 1.89 kiyohara stat, fwohcicode[stat & 0x1f]);
2289 1.89 kiyohara }
2290 1.89 kiyohara STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
2291 1.89 kiyohara w++;
2292 1.9 onoe }
2293 1.108.2.2 bouyer FW_GUNLOCK(fc);
2294 1.89 kiyohara splx(s);
2295 1.89 kiyohara if (w)
2296 1.89 kiyohara wakeup(it);
2297 1.3 onoe }
2298 1.3 onoe
2299 1.89 kiyohara static void
2300 1.89 kiyohara fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
2301 1.3 onoe {
2302 1.89 kiyohara struct firewire_comm *fc = &sc->fc;
2303 1.89 kiyohara struct fwohcidb_tr *db_tr;
2304 1.89 kiyohara struct fw_bulkxfer *chunk;
2305 1.89 kiyohara struct fw_xferq *ir;
2306 1.89 kiyohara uint32_t stat;
2307 1.108.2.2 bouyer int s, w = 0, ldesc;
2308 1.3 onoe
2309 1.89 kiyohara ir = fc->ir[dmach];
2310 1.89 kiyohara ldesc = sc->ir[dmach].ndesc - 1;
2311 1.108.2.2 bouyer
2312 1.89 kiyohara #if 0
2313 1.89 kiyohara dump_db(sc, dmach);
2314 1.89 kiyohara #endif
2315 1.89 kiyohara s = splfw();
2316 1.108.2.2 bouyer if ((ir->flag & FWXFERQ_HANDLER) == 0)
2317 1.108.2.2 bouyer FW_GLOCK(fc);
2318 1.99 kiyohara fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
2319 1.89 kiyohara while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
2320 1.89 kiyohara db_tr = (struct fwohcidb_tr *)chunk->end;
2321 1.89 kiyohara stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res)
2322 1.89 kiyohara >> OHCI_STATUS_SHIFT;
2323 1.89 kiyohara if (stat == 0)
2324 1.89 kiyohara break;
2325 1.3 onoe
2326 1.89 kiyohara if (chunk->mbuf != NULL) {
2327 1.89 kiyohara fw_bus_dmamap_sync(sc->ir[dmach].dmat, db_tr->dma_map,
2328 1.89 kiyohara BUS_DMASYNC_POSTREAD);
2329 1.89 kiyohara fw_bus_dmamap_unload(
2330 1.89 kiyohara sc->ir[dmach].dmat, db_tr->dma_map);
2331 1.89 kiyohara } else if (ir->buf != NULL) {
2332 1.89 kiyohara fwdma_sync_multiseg(ir->buf, chunk->poffset,
2333 1.89 kiyohara ir->bnpacket, BUS_DMASYNC_POSTREAD);
2334 1.89 kiyohara } else {
2335 1.89 kiyohara /* XXX */
2336 1.89 kiyohara printf("fwohci_rbuf_update: this shouldn't happend\n");
2337 1.89 kiyohara }
2338 1.3 onoe
2339 1.89 kiyohara STAILQ_REMOVE_HEAD(&ir->stdma, link);
2340 1.89 kiyohara STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
2341 1.89 kiyohara switch (stat & FWOHCIEV_MASK) {
2342 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
2343 1.89 kiyohara chunk->resp = 0;
2344 1.89 kiyohara break;
2345 1.89 kiyohara default:
2346 1.89 kiyohara chunk->resp = EINVAL;
2347 1.108.2.2 bouyer fw_printf(fc->dev, "Isochronous receive err %02x(%s)\n",
2348 1.89 kiyohara stat, fwohcicode[stat & 0x1f]);
2349 1.89 kiyohara }
2350 1.89 kiyohara w++;
2351 1.89 kiyohara }
2352 1.108.2.2 bouyer if ((ir->flag & FWXFERQ_HANDLER) == 0)
2353 1.108.2.2 bouyer FW_GUNLOCK(fc);
2354 1.89 kiyohara splx(s);
2355 1.108.2.2 bouyer if (w == 0)
2356 1.108.2.2 bouyer return;
2357 1.108.2.2 bouyer if (ir->flag & FWXFERQ_HANDLER)
2358 1.108.2.2 bouyer ir->hand(ir);
2359 1.108.2.2 bouyer else
2360 1.108.2.2 bouyer wakeup(ir);
2361 1.3 onoe }
2362 1.3 onoe
2363 1.89 kiyohara void
2364 1.89 kiyohara dump_dma(struct fwohci_softc *sc, uint32_t ch)
2365 1.3 onoe {
2366 1.89 kiyohara uint32_t off, cntl, stat, cmd, match;
2367 1.3 onoe
2368 1.89 kiyohara if(ch == 0){
2369 1.89 kiyohara off = OHCI_ATQOFF;
2370 1.89 kiyohara }else if(ch == 1){
2371 1.89 kiyohara off = OHCI_ATSOFF;
2372 1.89 kiyohara }else if(ch == 2){
2373 1.89 kiyohara off = OHCI_ARQOFF;
2374 1.89 kiyohara }else if(ch == 3){
2375 1.89 kiyohara off = OHCI_ARSOFF;
2376 1.89 kiyohara }else if(ch < IRX_CH){
2377 1.89 kiyohara off = OHCI_ITCTL(ch - ITX_CH);
2378 1.89 kiyohara }else{
2379 1.89 kiyohara off = OHCI_IRCTL(ch - IRX_CH);
2380 1.89 kiyohara }
2381 1.89 kiyohara cntl = stat = OREAD(sc, off);
2382 1.89 kiyohara cmd = OREAD(sc, off + 0xc);
2383 1.89 kiyohara match = OREAD(sc, off + 0x10);
2384 1.89 kiyohara
2385 1.108.2.2 bouyer fw_printf(sc->fc.dev, "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
2386 1.89 kiyohara ch,
2387 1.100 blymn cntl,
2388 1.100 blymn cmd,
2389 1.89 kiyohara match);
2390 1.89 kiyohara stat &= 0xffff ;
2391 1.89 kiyohara if (stat) {
2392 1.108.2.2 bouyer fw_printf(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
2393 1.89 kiyohara ch,
2394 1.89 kiyohara stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2395 1.89 kiyohara stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2396 1.89 kiyohara stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2397 1.89 kiyohara stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2398 1.89 kiyohara stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2399 1.89 kiyohara stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2400 1.89 kiyohara fwohcicode[stat & 0x1f],
2401 1.89 kiyohara stat & 0x1f
2402 1.89 kiyohara );
2403 1.89 kiyohara }else{
2404 1.108.2.2 bouyer fw_printf(sc->fc.dev, "dma %d ch: Nostat\n", ch);
2405 1.89 kiyohara }
2406 1.3 onoe }
2407 1.3 onoe
2408 1.89 kiyohara void
2409 1.89 kiyohara dump_db(struct fwohci_softc *sc, uint32_t ch)
2410 1.3 onoe {
2411 1.89 kiyohara struct fwohci_dbch *dbch;
2412 1.89 kiyohara struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2413 1.89 kiyohara struct fwohcidb *curr = NULL, *prev, *next = NULL;
2414 1.89 kiyohara int idb, jdb;
2415 1.89 kiyohara uint32_t cmd, off;
2416 1.89 kiyohara if(ch == 0){
2417 1.89 kiyohara off = OHCI_ATQOFF;
2418 1.89 kiyohara dbch = &sc->atrq;
2419 1.89 kiyohara }else if(ch == 1){
2420 1.89 kiyohara off = OHCI_ATSOFF;
2421 1.89 kiyohara dbch = &sc->atrs;
2422 1.89 kiyohara }else if(ch == 2){
2423 1.89 kiyohara off = OHCI_ARQOFF;
2424 1.89 kiyohara dbch = &sc->arrq;
2425 1.89 kiyohara }else if(ch == 3){
2426 1.89 kiyohara off = OHCI_ARSOFF;
2427 1.89 kiyohara dbch = &sc->arrs;
2428 1.89 kiyohara }else if(ch < IRX_CH){
2429 1.89 kiyohara off = OHCI_ITCTL(ch - ITX_CH);
2430 1.89 kiyohara dbch = &sc->it[ch - ITX_CH];
2431 1.89 kiyohara }else {
2432 1.89 kiyohara off = OHCI_IRCTL(ch - IRX_CH);
2433 1.89 kiyohara dbch = &sc->ir[ch - IRX_CH];
2434 1.89 kiyohara }
2435 1.89 kiyohara cmd = OREAD(sc, off + 0xc);
2436 1.3 onoe
2437 1.89 kiyohara if( dbch->ndb == 0 ){
2438 1.108.2.2 bouyer fw_printf(sc->fc.dev, "No DB is attached ch=%d\n", ch);
2439 1.89 kiyohara return;
2440 1.89 kiyohara }
2441 1.89 kiyohara pp = dbch->top;
2442 1.89 kiyohara prev = pp->db;
2443 1.89 kiyohara for(idb = 0 ; idb < dbch->ndb ; idb ++ ){
2444 1.89 kiyohara cp = STAILQ_NEXT(pp, link);
2445 1.89 kiyohara if(cp == NULL){
2446 1.89 kiyohara curr = NULL;
2447 1.89 kiyohara goto outdb;
2448 1.89 kiyohara }
2449 1.89 kiyohara np = STAILQ_NEXT(cp, link);
2450 1.89 kiyohara for(jdb = 0 ; jdb < dbch->ndesc ; jdb ++ ){
2451 1.89 kiyohara if ((cmd & 0xfffffff0) == cp->bus_addr) {
2452 1.89 kiyohara curr = cp->db;
2453 1.89 kiyohara if(np != NULL){
2454 1.89 kiyohara next = np->db;
2455 1.89 kiyohara }else{
2456 1.89 kiyohara next = NULL;
2457 1.89 kiyohara }
2458 1.89 kiyohara goto outdb;
2459 1.89 kiyohara }
2460 1.89 kiyohara }
2461 1.89 kiyohara pp = STAILQ_NEXT(pp, link);
2462 1.89 kiyohara if(pp == NULL){
2463 1.89 kiyohara curr = NULL;
2464 1.89 kiyohara goto outdb;
2465 1.62 haya }
2466 1.89 kiyohara prev = pp->db;
2467 1.89 kiyohara }
2468 1.89 kiyohara outdb:
2469 1.89 kiyohara if( curr != NULL){
2470 1.89 kiyohara #if 0
2471 1.89 kiyohara printf("Prev DB %d\n", ch);
2472 1.89 kiyohara print_db(pp, prev, ch, dbch->ndesc);
2473 1.89 kiyohara #endif
2474 1.89 kiyohara printf("Current DB %d\n", ch);
2475 1.89 kiyohara print_db(cp, curr, ch, dbch->ndesc);
2476 1.89 kiyohara #if 0
2477 1.89 kiyohara printf("Next DB %d\n", ch);
2478 1.89 kiyohara print_db(np, next, ch, dbch->ndesc);
2479 1.89 kiyohara #endif
2480 1.89 kiyohara }else{
2481 1.89 kiyohara printf("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
2482 1.7 onoe }
2483 1.89 kiyohara return;
2484 1.7 onoe }
2485 1.7 onoe
2486 1.89 kiyohara void
2487 1.89 kiyohara print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db,
2488 1.89 kiyohara uint32_t ch, uint32_t hogemax)
2489 1.7 onoe {
2490 1.89 kiyohara fwohcireg_t stat;
2491 1.89 kiyohara int i, key;
2492 1.89 kiyohara uint32_t cmd, res;
2493 1.89 kiyohara
2494 1.89 kiyohara if(db == NULL){
2495 1.89 kiyohara printf("No Descriptor is found\n");
2496 1.89 kiyohara return;
2497 1.89 kiyohara }
2498 1.7 onoe
2499 1.89 kiyohara printf("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
2500 1.89 kiyohara ch,
2501 1.89 kiyohara "Current",
2502 1.89 kiyohara "OP ",
2503 1.89 kiyohara "KEY",
2504 1.89 kiyohara "INT",
2505 1.89 kiyohara "BR ",
2506 1.89 kiyohara "len",
2507 1.89 kiyohara "Addr",
2508 1.89 kiyohara "Depend",
2509 1.89 kiyohara "Stat",
2510 1.89 kiyohara "Cnt");
2511 1.89 kiyohara for( i = 0 ; i <= hogemax ; i ++){
2512 1.89 kiyohara cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
2513 1.89 kiyohara res = FWOHCI_DMA_READ(db[i].db.desc.res);
2514 1.89 kiyohara key = cmd & OHCI_KEY_MASK;
2515 1.89 kiyohara stat = res >> OHCI_STATUS_SHIFT;
2516 1.89 kiyohara #if defined(__DragonFly__) || \
2517 1.89 kiyohara (defined(__FreeBSD__) && __FreeBSD_version < 500000)
2518 1.89 kiyohara printf("%08x %s %s %s %s %5d %08x %08x %04x:%04x",
2519 1.89 kiyohara db_tr->bus_addr,
2520 1.89 kiyohara #else
2521 1.89 kiyohara printf("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
2522 1.89 kiyohara (uintmax_t)db_tr->bus_addr,
2523 1.89 kiyohara #endif
2524 1.89 kiyohara dbcode[(cmd >> 28) & 0xf],
2525 1.89 kiyohara dbkey[(cmd >> 24) & 0x7],
2526 1.89 kiyohara dbcond[(cmd >> 20) & 0x3],
2527 1.89 kiyohara dbcond[(cmd >> 18) & 0x3],
2528 1.89 kiyohara cmd & OHCI_COUNT_MASK,
2529 1.89 kiyohara FWOHCI_DMA_READ(db[i].db.desc.addr),
2530 1.89 kiyohara FWOHCI_DMA_READ(db[i].db.desc.depend),
2531 1.89 kiyohara stat,
2532 1.89 kiyohara res & OHCI_COUNT_MASK);
2533 1.89 kiyohara if(stat & 0xff00){
2534 1.89 kiyohara printf(" %s%s%s%s%s%s %s(%x)\n",
2535 1.89 kiyohara stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2536 1.89 kiyohara stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2537 1.89 kiyohara stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2538 1.89 kiyohara stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2539 1.89 kiyohara stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2540 1.89 kiyohara stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2541 1.89 kiyohara fwohcicode[stat & 0x1f],
2542 1.89 kiyohara stat & 0x1f
2543 1.89 kiyohara );
2544 1.89 kiyohara }else{
2545 1.89 kiyohara printf(" Nostat\n");
2546 1.89 kiyohara }
2547 1.89 kiyohara if(key == OHCI_KEY_ST2 ){
2548 1.100 blymn printf("0x%08x 0x%08x 0x%08x 0x%08x\n",
2549 1.89 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[0]),
2550 1.89 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[1]),
2551 1.89 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[2]),
2552 1.89 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[3]));
2553 1.89 kiyohara }
2554 1.89 kiyohara if(key == OHCI_KEY_DEVICE){
2555 1.89 kiyohara return;
2556 1.89 kiyohara }
2557 1.100 blymn if((cmd & OHCI_BRANCH_MASK)
2558 1.89 kiyohara == OHCI_BRANCH_ALWAYS){
2559 1.89 kiyohara return;
2560 1.89 kiyohara }
2561 1.100 blymn if((cmd & OHCI_CMD_MASK)
2562 1.89 kiyohara == OHCI_OUTPUT_LAST){
2563 1.89 kiyohara return;
2564 1.89 kiyohara }
2565 1.100 blymn if((cmd & OHCI_CMD_MASK)
2566 1.89 kiyohara == OHCI_INPUT_LAST){
2567 1.89 kiyohara return;
2568 1.89 kiyohara }
2569 1.89 kiyohara if(key == OHCI_KEY_ST2 ){
2570 1.89 kiyohara i++;
2571 1.62 haya }
2572 1.3 onoe }
2573 1.89 kiyohara return;
2574 1.3 onoe }
2575 1.3 onoe
2576 1.89 kiyohara void
2577 1.89 kiyohara fwohci_ibr(struct firewire_comm *fc)
2578 1.7 onoe {
2579 1.89 kiyohara struct fwohci_softc *sc;
2580 1.89 kiyohara uint32_t fun;
2581 1.7 onoe
2582 1.108.2.2 bouyer fw_printf(fc->dev, "Initiate bus reset\n");
2583 1.89 kiyohara sc = (struct fwohci_softc *)fc;
2584 1.7 onoe
2585 1.7 onoe /*
2586 1.89 kiyohara * Make sure our cached values from the config rom are
2587 1.89 kiyohara * initialised.
2588 1.7 onoe */
2589 1.89 kiyohara OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2590 1.89 kiyohara OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2591 1.36 onoe
2592 1.36 onoe /*
2593 1.89 kiyohara * Set root hold-off bit so that non cyclemaster capable node
2594 1.89 kiyohara * shouldn't became the root node.
2595 1.36 onoe */
2596 1.89 kiyohara #if 1
2597 1.89 kiyohara fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
2598 1.89 kiyohara fun |= FW_PHY_IBR | FW_PHY_RHB;
2599 1.89 kiyohara fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
2600 1.89 kiyohara #else /* Short bus reset */
2601 1.89 kiyohara fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
2602 1.89 kiyohara fun |= FW_PHY_ISBR | FW_PHY_RHB;
2603 1.89 kiyohara fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
2604 1.89 kiyohara #endif
2605 1.36 onoe }
2606 1.36 onoe
2607 1.89 kiyohara void
2608 1.89 kiyohara fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
2609 1.36 onoe {
2610 1.89 kiyohara struct fwohcidb_tr *db_tr, *fdb_tr;
2611 1.89 kiyohara struct fwohci_dbch *dbch;
2612 1.89 kiyohara struct fwohcidb *db;
2613 1.89 kiyohara struct fw_pkt *fp;
2614 1.89 kiyohara struct fwohci_txpkthdr *ohcifp;
2615 1.89 kiyohara unsigned short chtag;
2616 1.89 kiyohara int idb;
2617 1.89 kiyohara
2618 1.108.2.2 bouyer FW_GLOCK_ASSERT(&sc->fc);
2619 1.108.2.2 bouyer
2620 1.89 kiyohara dbch = &sc->it[dmach];
2621 1.89 kiyohara chtag = sc->it[dmach].xferq.flag & 0xff;
2622 1.89 kiyohara
2623 1.89 kiyohara db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
2624 1.89 kiyohara fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
2625 1.89 kiyohara /*
2626 1.108.2.2 bouyer fw_printf(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
2627 1.89 kiyohara */
2628 1.89 kiyohara for (idb = 0; idb < dbch->xferq.bnpacket; idb ++) {
2629 1.89 kiyohara db = db_tr->db;
2630 1.89 kiyohara fp = (struct fw_pkt *)db_tr->buf;
2631 1.89 kiyohara ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
2632 1.89 kiyohara ohcifp->mode.ld[0] = fp->mode.ld[0];
2633 1.89 kiyohara ohcifp->mode.common.spd = 0 & 0x7;
2634 1.89 kiyohara ohcifp->mode.stream.len = fp->mode.stream.len;
2635 1.89 kiyohara ohcifp->mode.stream.chtag = chtag;
2636 1.89 kiyohara ohcifp->mode.stream.tcode = 0xa;
2637 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2638 1.100 blymn FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
2639 1.100 blymn FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
2640 1.89 kiyohara #endif
2641 1.36 onoe
2642 1.89 kiyohara FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
2643 1.89 kiyohara FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
2644 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2645 1.89 kiyohara #if 0 /* if bulkxfer->npackets changes */
2646 1.89 kiyohara db[2].db.desc.cmd = OHCI_OUTPUT_LAST
2647 1.89 kiyohara | OHCI_UPDATE
2648 1.89 kiyohara | OHCI_BRANCH_ALWAYS;
2649 1.89 kiyohara db[0].db.desc.depend =
2650 1.89 kiyohara = db[dbch->ndesc - 1].db.desc.depend
2651 1.89 kiyohara = STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
2652 1.89 kiyohara #else
2653 1.89 kiyohara FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
2654 1.89 kiyohara FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
2655 1.89 kiyohara #endif
2656 1.106 christos bulkxfer->end = (void *)db_tr;
2657 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
2658 1.36 onoe }
2659 1.89 kiyohara db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
2660 1.89 kiyohara FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
2661 1.89 kiyohara FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
2662 1.89 kiyohara #if 0 /* if bulkxfer->npackets changes */
2663 1.89 kiyohara db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2664 1.89 kiyohara /* OHCI 1.1 and above */
2665 1.89 kiyohara db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2666 1.89 kiyohara #endif
2667 1.89 kiyohara /*
2668 1.89 kiyohara db_tr = (struct fwohcidb_tr *)bulkxfer->start;
2669 1.89 kiyohara fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
2670 1.108.2.2 bouyer fw_printf(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
2671 1.89 kiyohara */
2672 1.89 kiyohara return;
2673 1.7 onoe }
2674 1.7 onoe
2675 1.89 kiyohara static int
2676 1.89 kiyohara fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2677 1.89 kiyohara int poffset)
2678 1.3 onoe {
2679 1.89 kiyohara struct fwohcidb *db = db_tr->db;
2680 1.89 kiyohara struct fw_xferq *it;
2681 1.89 kiyohara int err = 0;
2682 1.3 onoe
2683 1.89 kiyohara it = &dbch->xferq;
2684 1.89 kiyohara if(it->buf == 0){
2685 1.89 kiyohara err = EINVAL;
2686 1.89 kiyohara return err;
2687 1.89 kiyohara }
2688 1.89 kiyohara db_tr->buf = fwdma_v_addr(it->buf, poffset);
2689 1.89 kiyohara db_tr->dbcnt = 3;
2690 1.40 haya
2691 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
2692 1.89 kiyohara OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2693 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2694 1.89 kiyohara bzero((void *)&db[1].db.immed[0], sizeof(db[1].db.immed));
2695 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.addr,
2696 1.95 kiyohara fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t));
2697 1.62 haya
2698 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
2699 1.89 kiyohara OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
2700 1.62 haya #if 1
2701 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
2702 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2703 1.62 haya #endif
2704 1.89 kiyohara return 0;
2705 1.62 haya }
2706 1.62 haya
2707 1.62 haya int
2708 1.89 kiyohara fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2709 1.89 kiyohara int poffset, struct fwdma_alloc *dummy_dma)
2710 1.62 haya {
2711 1.89 kiyohara struct fwohcidb *db = db_tr->db;
2712 1.89 kiyohara struct fw_xferq *ir;
2713 1.89 kiyohara int i, ldesc;
2714 1.89 kiyohara bus_addr_t dbuf[2];
2715 1.89 kiyohara int dsiz[2];
2716 1.62 haya
2717 1.89 kiyohara ir = &dbch->xferq;
2718 1.104 kiyohara if (ir->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
2719 1.104 kiyohara if (db_tr->buf == NULL)
2720 1.104 kiyohara db_tr->buf = fwdma_malloc_size(
2721 1.104 kiyohara dbch->dmat, &db_tr->dma_map,
2722 1.104 kiyohara ir->psize, &dbuf[0], BUS_DMA_NOWAIT);
2723 1.89 kiyohara if (db_tr->buf == NULL)
2724 1.89 kiyohara return(ENOMEM);
2725 1.89 kiyohara db_tr->dbcnt = 1;
2726 1.89 kiyohara dsiz[0] = ir->psize;
2727 1.89 kiyohara fw_bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2728 1.89 kiyohara BUS_DMASYNC_PREREAD);
2729 1.62 haya } else {
2730 1.89 kiyohara db_tr->dbcnt = 0;
2731 1.89 kiyohara if (dummy_dma != NULL) {
2732 1.89 kiyohara dsiz[db_tr->dbcnt] = sizeof(uint32_t);
2733 1.89 kiyohara dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
2734 1.89 kiyohara }
2735 1.89 kiyohara dsiz[db_tr->dbcnt] = ir->psize;
2736 1.104 kiyohara if (ir->buf != NULL) {
2737 1.89 kiyohara db_tr->buf = fwdma_v_addr(ir->buf, poffset);
2738 1.89 kiyohara dbuf[db_tr->dbcnt] = fwdma_bus_addr( ir->buf, poffset);
2739 1.62 haya }
2740 1.89 kiyohara db_tr->dbcnt++;
2741 1.62 haya }
2742 1.89 kiyohara for(i = 0 ; i < db_tr->dbcnt ; i++){
2743 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
2744 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
2745 1.89 kiyohara if (ir->flag & FWXFERQ_STREAM) {
2746 1.89 kiyohara FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
2747 1.62 haya }
2748 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
2749 1.62 haya }
2750 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
2751 1.89 kiyohara if (ir->flag & FWXFERQ_STREAM) {
2752 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
2753 1.62 haya }
2754 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
2755 1.89 kiyohara return 0;
2756 1.62 haya }
2757 1.62 haya
2758 1.62 haya
2759 1.89 kiyohara static int
2760 1.89 kiyohara fwohci_arcv_swap(struct fw_pkt *fp, int len)
2761 1.89 kiyohara {
2762 1.89 kiyohara struct fw_pkt *fp0;
2763 1.89 kiyohara uint32_t ld0;
2764 1.89 kiyohara int slen, hlen;
2765 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2766 1.89 kiyohara int i;
2767 1.89 kiyohara #endif
2768 1.62 haya
2769 1.89 kiyohara ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
2770 1.62 haya #if 0
2771 1.89 kiyohara printf("ld0: x%08x\n", ld0);
2772 1.62 haya #endif
2773 1.89 kiyohara fp0 = (struct fw_pkt *)&ld0;
2774 1.89 kiyohara /* determine length to swap */
2775 1.89 kiyohara switch (fp0->mode.common.tcode) {
2776 1.89 kiyohara case FWTCODE_WRES:
2777 1.89 kiyohara CTR0(KTR_DEV, "WRES");
2778 1.89 kiyohara case FWTCODE_RREQQ:
2779 1.89 kiyohara case FWTCODE_WREQQ:
2780 1.89 kiyohara case FWTCODE_RRESQ:
2781 1.89 kiyohara case FWOHCITCODE_PHY:
2782 1.89 kiyohara slen = 12;
2783 1.89 kiyohara break;
2784 1.89 kiyohara case FWTCODE_RREQB:
2785 1.89 kiyohara case FWTCODE_WREQB:
2786 1.89 kiyohara case FWTCODE_LREQ:
2787 1.89 kiyohara case FWTCODE_RRESB:
2788 1.89 kiyohara case FWTCODE_LRES:
2789 1.89 kiyohara slen = 16;
2790 1.89 kiyohara break;
2791 1.89 kiyohara default:
2792 1.89 kiyohara printf("Unknown tcode %d\n", fp0->mode.common.tcode);
2793 1.89 kiyohara return(0);
2794 1.62 haya }
2795 1.89 kiyohara hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2796 1.89 kiyohara if (hlen > len) {
2797 1.89 kiyohara if (firewire_debug)
2798 1.89 kiyohara printf("splitted header\n");
2799 1.89 kiyohara return(-hlen);
2800 1.62 haya }
2801 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2802 1.89 kiyohara for(i = 0; i < slen/4; i ++)
2803 1.89 kiyohara fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
2804 1.62 haya #endif
2805 1.89 kiyohara return(hlen);
2806 1.62 haya }
2807 1.62 haya
2808 1.62 haya static int
2809 1.89 kiyohara fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch, struct fw_pkt *fp)
2810 1.62 haya {
2811 1.90 drochner const struct tcode_info *info;
2812 1.89 kiyohara int r;
2813 1.62 haya
2814 1.89 kiyohara info = &tinfo[fp->mode.common.tcode];
2815 1.89 kiyohara r = info->hdr_len + sizeof(uint32_t);
2816 1.89 kiyohara if ((info->flag & FWTI_BLOCK_ASY) != 0)
2817 1.89 kiyohara r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t));
2818 1.62 haya
2819 1.89 kiyohara if (r == sizeof(uint32_t)) {
2820 1.89 kiyohara /* XXX */
2821 1.108.2.2 bouyer fw_printf(sc->fc.dev, "Unknown tcode %d\n",
2822 1.89 kiyohara fp->mode.common.tcode);
2823 1.89 kiyohara return (-1);
2824 1.62 haya }
2825 1.62 haya
2826 1.89 kiyohara if (r > dbch->xferq.psize) {
2827 1.108.2.2 bouyer fw_printf(sc->fc.dev, "Invalid packet length %d\n", r);
2828 1.89 kiyohara return (-1);
2829 1.89 kiyohara /* panic ? */
2830 1.62 haya }
2831 1.62 haya
2832 1.89 kiyohara return r;
2833 1.62 haya }
2834 1.62 haya
2835 1.62 haya static void
2836 1.89 kiyohara fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch,
2837 1.89 kiyohara struct fwohcidb_tr *db_tr, uint32_t off, int wake)
2838 1.62 haya {
2839 1.89 kiyohara struct fwohcidb *db = &db_tr->db[0];
2840 1.62 haya
2841 1.89 kiyohara FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
2842 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
2843 1.89 kiyohara FWOHCI_DMA_SET(dbch->bottom->db[0].db.desc.depend, 1);
2844 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
2845 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2846 1.89 kiyohara dbch->bottom = db_tr;
2847 1.62 haya
2848 1.89 kiyohara if (wake)
2849 1.89 kiyohara OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
2850 1.62 haya }
2851 1.62 haya
2852 1.89 kiyohara static void
2853 1.89 kiyohara fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch, int count)
2854 1.62 haya {
2855 1.89 kiyohara struct fwohcidb_tr *db_tr;
2856 1.89 kiyohara struct iovec vec[2];
2857 1.89 kiyohara struct fw_pkt pktbuf;
2858 1.89 kiyohara int nvec;
2859 1.89 kiyohara struct fw_pkt *fp;
2860 1.89 kiyohara uint8_t *ld;
2861 1.89 kiyohara uint32_t stat, off, status, event;
2862 1.89 kiyohara u_int spd;
2863 1.89 kiyohara int len, plen, hlen, pcnt, offset;
2864 1.89 kiyohara int s;
2865 1.106 christos void *buf;
2866 1.89 kiyohara int resCount;
2867 1.62 haya
2868 1.89 kiyohara CTR0(KTR_DEV, "fwohci_arv");
2869 1.62 haya
2870 1.89 kiyohara if(&sc->arrq == dbch){
2871 1.89 kiyohara off = OHCI_ARQOFF;
2872 1.89 kiyohara }else if(&sc->arrs == dbch){
2873 1.89 kiyohara off = OHCI_ARSOFF;
2874 1.89 kiyohara }else{
2875 1.89 kiyohara return;
2876 1.62 haya }
2877 1.62 haya
2878 1.89 kiyohara s = splfw();
2879 1.89 kiyohara db_tr = dbch->top;
2880 1.89 kiyohara pcnt = 0;
2881 1.89 kiyohara /* XXX we cannot handle a packet which lies in more than two buf */
2882 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
2883 1.99 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2884 1.89 kiyohara status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
2885 1.89 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
2886 1.89 kiyohara while (status & OHCI_CNTL_DMA_ACTIVE) {
2887 1.89 kiyohara #if 0
2888 1.62 haya
2889 1.89 kiyohara if (off == OHCI_ARQOFF)
2890 1.89 kiyohara printf("buf 0x%08x, status 0x%04x, resCount 0x%04x\n",
2891 1.89 kiyohara db_tr->bus_addr, status, resCount);
2892 1.89 kiyohara #endif
2893 1.89 kiyohara len = dbch->xferq.psize - resCount;
2894 1.89 kiyohara ld = (uint8_t *)db_tr->buf;
2895 1.89 kiyohara if (dbch->pdb_tr == NULL) {
2896 1.89 kiyohara len -= dbch->buf_offset;
2897 1.89 kiyohara ld += dbch->buf_offset;
2898 1.89 kiyohara }
2899 1.89 kiyohara if (len > 0)
2900 1.89 kiyohara fw_bus_dmamap_sync(dbch->dmat, db_tr->dma_map,
2901 1.89 kiyohara BUS_DMASYNC_POSTREAD);
2902 1.89 kiyohara while (len > 0 ) {
2903 1.89 kiyohara if (count >= 0 && count-- == 0)
2904 1.89 kiyohara goto out;
2905 1.89 kiyohara if(dbch->pdb_tr != NULL){
2906 1.89 kiyohara /* we have a fragment in previous buffer */
2907 1.89 kiyohara int rlen;
2908 1.89 kiyohara
2909 1.89 kiyohara offset = dbch->buf_offset;
2910 1.89 kiyohara if (offset < 0)
2911 1.89 kiyohara offset = - offset;
2912 1.106 christos buf = (char *)dbch->pdb_tr->buf + offset;
2913 1.89 kiyohara rlen = dbch->xferq.psize - offset;
2914 1.89 kiyohara if (firewire_debug)
2915 1.89 kiyohara printf("rlen=%d, offset=%d\n",
2916 1.89 kiyohara rlen, dbch->buf_offset);
2917 1.89 kiyohara if (dbch->buf_offset < 0) {
2918 1.89 kiyohara /* splitted in header, pull up */
2919 1.89 kiyohara char *p;
2920 1.89 kiyohara
2921 1.89 kiyohara p = (char *)&pktbuf;
2922 1.89 kiyohara bcopy(buf, p, rlen);
2923 1.89 kiyohara p += rlen;
2924 1.89 kiyohara /* this must be too long but harmless */
2925 1.89 kiyohara rlen = sizeof(pktbuf) - rlen;
2926 1.89 kiyohara if (rlen < 0)
2927 1.89 kiyohara printf("why rlen < 0\n");
2928 1.89 kiyohara bcopy(db_tr->buf, p, rlen);
2929 1.89 kiyohara ld += rlen;
2930 1.89 kiyohara len -= rlen;
2931 1.89 kiyohara hlen = fwohci_arcv_swap(&pktbuf, sizeof(pktbuf));
2932 1.89 kiyohara if (hlen <= 0) {
2933 1.108.2.2 bouyer printf("hlen should be positive.");
2934 1.89 kiyohara goto err;
2935 1.89 kiyohara }
2936 1.89 kiyohara offset = sizeof(pktbuf);
2937 1.89 kiyohara vec[0].iov_base = (char *)&pktbuf;
2938 1.89 kiyohara vec[0].iov_len = offset;
2939 1.89 kiyohara } else {
2940 1.89 kiyohara /* splitted in payload */
2941 1.89 kiyohara offset = rlen;
2942 1.89 kiyohara vec[0].iov_base = buf;
2943 1.89 kiyohara vec[0].iov_len = rlen;
2944 1.89 kiyohara }
2945 1.89 kiyohara fp=(struct fw_pkt *)vec[0].iov_base;
2946 1.89 kiyohara nvec = 1;
2947 1.89 kiyohara } else {
2948 1.89 kiyohara /* no fragment in previous buffer */
2949 1.89 kiyohara fp=(struct fw_pkt *)ld;
2950 1.89 kiyohara hlen = fwohci_arcv_swap(fp, len);
2951 1.89 kiyohara if (hlen == 0)
2952 1.89 kiyohara goto err;
2953 1.89 kiyohara if (hlen < 0) {
2954 1.89 kiyohara dbch->pdb_tr = db_tr;
2955 1.89 kiyohara dbch->buf_offset = - dbch->buf_offset;
2956 1.89 kiyohara /* sanity check */
2957 1.89 kiyohara if (resCount != 0) {
2958 1.89 kiyohara printf("resCount=%d hlen=%d\n",
2959 1.89 kiyohara resCount, hlen);
2960 1.89 kiyohara goto err;
2961 1.89 kiyohara }
2962 1.89 kiyohara goto out;
2963 1.89 kiyohara }
2964 1.89 kiyohara offset = 0;
2965 1.89 kiyohara nvec = 0;
2966 1.89 kiyohara }
2967 1.89 kiyohara plen = fwohci_get_plen(sc, dbch, fp) - offset;
2968 1.89 kiyohara if (plen < 0) {
2969 1.89 kiyohara /* minimum header size + trailer
2970 1.89 kiyohara = sizeof(fw_pkt) so this shouldn't happens */
2971 1.89 kiyohara printf("plen(%d) is negative! offset=%d\n",
2972 1.89 kiyohara plen, offset);
2973 1.89 kiyohara goto err;
2974 1.89 kiyohara }
2975 1.89 kiyohara if (plen > 0) {
2976 1.89 kiyohara len -= plen;
2977 1.89 kiyohara if (len < 0) {
2978 1.89 kiyohara dbch->pdb_tr = db_tr;
2979 1.89 kiyohara if (firewire_debug)
2980 1.89 kiyohara printf("splitted payload\n");
2981 1.89 kiyohara /* sanity check */
2982 1.89 kiyohara if (resCount != 0) {
2983 1.89 kiyohara printf("resCount=%d plen=%d"
2984 1.89 kiyohara " len=%d\n",
2985 1.89 kiyohara resCount, plen, len);
2986 1.89 kiyohara goto err;
2987 1.89 kiyohara }
2988 1.89 kiyohara goto out;
2989 1.89 kiyohara }
2990 1.89 kiyohara vec[nvec].iov_base = ld;
2991 1.89 kiyohara vec[nvec].iov_len = plen;
2992 1.89 kiyohara nvec ++;
2993 1.89 kiyohara ld += plen;
2994 1.89 kiyohara }
2995 1.89 kiyohara dbch->buf_offset = ld - (uint8_t *)db_tr->buf;
2996 1.89 kiyohara if (nvec == 0)
2997 1.89 kiyohara printf("nvec == 0\n");
2998 1.62 haya
2999 1.89 kiyohara /* DMA result-code will be written at the tail of packet */
3000 1.89 kiyohara stat = FWOHCI_DMA_READ(*(uint32_t *)(ld - sizeof(struct fwohci_trailer)));
3001 1.89 kiyohara #if 0
3002 1.89 kiyohara printf("plen: %d, stat %x\n",
3003 1.89 kiyohara plen ,stat);
3004 1.89 kiyohara #endif
3005 1.89 kiyohara spd = (stat >> 21) & 0x3;
3006 1.89 kiyohara event = (stat >> 16) & 0x1f;
3007 1.89 kiyohara switch (event) {
3008 1.89 kiyohara case FWOHCIEV_ACKPEND:
3009 1.89 kiyohara #if 0
3010 1.89 kiyohara printf("fwohci_arcv: ack pending tcode=0x%x..\n", fp->mode.common.tcode);
3011 1.89 kiyohara #endif
3012 1.89 kiyohara /* fall through */
3013 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
3014 1.89 kiyohara {
3015 1.89 kiyohara struct fw_rcv_buf rb;
3016 1.89 kiyohara
3017 1.89 kiyohara if ((vec[nvec-1].iov_len -=
3018 1.89 kiyohara sizeof(struct fwohci_trailer)) == 0)
3019 1.100 blymn nvec--;
3020 1.89 kiyohara rb.fc = &sc->fc;
3021 1.89 kiyohara rb.vec = vec;
3022 1.89 kiyohara rb.nvec = nvec;
3023 1.89 kiyohara rb.spd = spd;
3024 1.89 kiyohara fw_rcv(&rb);
3025 1.62 haya break;
3026 1.89 kiyohara }
3027 1.89 kiyohara case FWOHCIEV_BUSRST:
3028 1.108.2.2 bouyer if ((sc->fc.status != FWBUSRESET) &&
3029 1.108.2.2 bouyer (sc->fc.status != FWBUSINIT))
3030 1.89 kiyohara printf("got BUSRST packet!?\n");
3031 1.62 haya break;
3032 1.62 haya default:
3033 1.108.2.2 bouyer fw_printf(sc->fc.dev,
3034 1.89 kiyohara "Async DMA Receive error err=%02x %s"
3035 1.89 kiyohara " plen=%d offset=%d len=%d status=0x%08x"
3036 1.89 kiyohara " tcode=0x%x, stat=0x%08x\n",
3037 1.89 kiyohara event, fwohcicode[event], plen,
3038 1.89 kiyohara dbch->buf_offset, len,
3039 1.89 kiyohara OREAD(sc, OHCI_DMACTL(off)),
3040 1.89 kiyohara fp->mode.common.tcode, stat);
3041 1.89 kiyohara #if 1 /* XXX */
3042 1.89 kiyohara goto err;
3043 1.89 kiyohara #endif
3044 1.62 haya break;
3045 1.62 haya }
3046 1.89 kiyohara pcnt ++;
3047 1.89 kiyohara if (dbch->pdb_tr != NULL) {
3048 1.89 kiyohara fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr,
3049 1.89 kiyohara off, 1);
3050 1.89 kiyohara dbch->pdb_tr = NULL;
3051 1.89 kiyohara }
3052 1.62 haya
3053 1.62 haya }
3054 1.89 kiyohara out:
3055 1.89 kiyohara if (resCount == 0) {
3056 1.89 kiyohara /* done on this buffer */
3057 1.89 kiyohara if (dbch->pdb_tr == NULL) {
3058 1.89 kiyohara fwohci_arcv_free_buf(sc, dbch, db_tr, off, 1);
3059 1.89 kiyohara dbch->buf_offset = 0;
3060 1.89 kiyohara } else
3061 1.89 kiyohara if (dbch->pdb_tr != db_tr)
3062 1.89 kiyohara printf("pdb_tr != db_tr\n");
3063 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
3064 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
3065 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3066 1.89 kiyohara status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
3067 1.89 kiyohara >> OHCI_STATUS_SHIFT;
3068 1.89 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
3069 1.89 kiyohara & OHCI_COUNT_MASK;
3070 1.89 kiyohara /* XXX check buffer overrun */
3071 1.89 kiyohara dbch->top = db_tr;
3072 1.62 haya } else {
3073 1.89 kiyohara dbch->buf_offset = dbch->xferq.psize - resCount;
3074 1.89 kiyohara fw_bus_dmamap_sync(
3075 1.89 kiyohara dbch->dmat, db_tr->dma_map, BUS_DMASYNC_PREREAD);
3076 1.62 haya break;
3077 1.62 haya }
3078 1.89 kiyohara /* XXX make sure DMA is not dead */
3079 1.62 haya }
3080 1.89 kiyohara #if 0
3081 1.89 kiyohara if (pcnt < 1)
3082 1.89 kiyohara printf("fwohci_arcv: no packets\n");
3083 1.89 kiyohara #endif
3084 1.99 kiyohara fwdma_sync_multiseg_all(dbch->am,
3085 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3086 1.89 kiyohara splx(s);
3087 1.89 kiyohara return;
3088 1.62 haya
3089 1.89 kiyohara err:
3090 1.108.2.2 bouyer fw_printf(sc->fc.dev, "AR DMA status=%x, ",
3091 1.89 kiyohara OREAD(sc, OHCI_DMACTL(off)));
3092 1.89 kiyohara dbch->pdb_tr = NULL;
3093 1.89 kiyohara /* skip until resCount != 0 */
3094 1.89 kiyohara printf(" skip buffer");
3095 1.89 kiyohara while (resCount == 0) {
3096 1.89 kiyohara printf(" #");
3097 1.89 kiyohara fwohci_arcv_free_buf(sc, dbch, db_tr, off, 0);
3098 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
3099 1.89 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
3100 1.89 kiyohara & OHCI_COUNT_MASK;
3101 1.89 kiyohara }
3102 1.89 kiyohara printf(" done\n");
3103 1.89 kiyohara dbch->top = db_tr;
3104 1.89 kiyohara dbch->buf_offset = dbch->xferq.psize - resCount;
3105 1.89 kiyohara OWRITE(sc, OHCI_DMACTL(off), OHCI_CNTL_DMA_WAKE);
3106 1.99 kiyohara fwdma_sync_multiseg_all(
3107 1.99 kiyohara dbch->am, BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3108 1.89 kiyohara fw_bus_dmamap_sync(dbch->dmat, db_tr->dma_map, BUS_DMASYNC_PREREAD);
3109 1.89 kiyohara splx(s);
3110 1.62 haya }
3111 1.89 kiyohara #if defined(__NetBSD__)
3112 1.62 haya
3113 1.89 kiyohara int
3114 1.89 kiyohara fwohci_print(void *aux, const char *pnp)
3115 1.100 blymn {
3116 1.101 kiyohara struct fw_attach_args *fwa = (struct fw_attach_args *)aux;
3117 1.62 haya
3118 1.89 kiyohara if (pnp)
3119 1.101 kiyohara aprint_normal("%s at %s", fwa->name, pnp);
3120 1.62 haya
3121 1.89 kiyohara return UNCONF;
3122 1.62 haya }
3123 1.89 kiyohara #endif
3124