fwohci.c revision 1.134 1 1.134 kiyohara /* $NetBSD: fwohci.c,v 1.134 2013/04/07 07:42:20 kiyohara Exp $ */
2 1.91 christos
3 1.1 matt /*-
4 1.89 kiyohara * Copyright (c) 2003 Hidetoshi Shimokawa
5 1.89 kiyohara * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.89 kiyohara * must display the acknowledgement as bellow:
18 1.89 kiyohara *
19 1.89 kiyohara * This product includes software developed by K. Kobayashi and H. Shimokawa
20 1.89 kiyohara *
21 1.89 kiyohara * 4. The name of the author may not be used to endorse or promote products
22 1.89 kiyohara * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.89 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.89 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
26 1.89 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
27 1.89 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
28 1.89 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.89 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.89 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.89 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
32 1.89 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
33 1.89 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.100 blymn *
36 1.121 kiyohara * $FreeBSD: src/sys/dev/firewire/fwohci.c,v 1.98 2009/02/13 17:44:07 sbruno Exp $
37 1.89 kiyohara *
38 1.1 matt */
39 1.112 kiyohara #include <sys/cdefs.h>
40 1.134 kiyohara __KERNEL_RCSID(0, "$NetBSD: fwohci.c,v 1.134 2013/04/07 07:42:20 kiyohara Exp $");
41 1.1 matt
42 1.89 kiyohara #include <sys/param.h>
43 1.121 kiyohara #include <sys/atomic.h>
44 1.89 kiyohara #include <sys/bus.h>
45 1.1 matt #include <sys/device.h>
46 1.89 kiyohara #include <sys/errno.h>
47 1.89 kiyohara #include <sys/conf.h>
48 1.7 onoe #include <sys/kernel.h>
49 1.128 christos #include <sys/malloc.h>
50 1.3 onoe #include <sys/mbuf.h>
51 1.89 kiyohara #include <sys/proc.h>
52 1.89 kiyohara #include <sys/reboot.h>
53 1.121 kiyohara #include <sys/select.h>
54 1.89 kiyohara #include <sys/sysctl.h>
55 1.89 kiyohara #include <sys/systm.h>
56 1.7 onoe
57 1.89 kiyohara #include <dev/ieee1394/firewire.h>
58 1.89 kiyohara #include <dev/ieee1394/firewirereg.h>
59 1.89 kiyohara #include <dev/ieee1394/fwdma.h>
60 1.1 matt #include <dev/ieee1394/fwohcireg.h>
61 1.1 matt #include <dev/ieee1394/fwohcivar.h>
62 1.89 kiyohara #include <dev/ieee1394/firewire_phy.h>
63 1.105 kiyohara
64 1.132 uebayasi #include "ioconf.h"
65 1.132 uebayasi
66 1.89 kiyohara #undef OHCI_DEBUG
67 1.5 matt
68 1.89 kiyohara static int nocyclemaster = 0;
69 1.110 kiyohara int firewire_phydma_enable = 1;
70 1.89 kiyohara /*
71 1.89 kiyohara * Setup sysctl(3) MIB, hw.fwohci.*
72 1.89 kiyohara *
73 1.115 ad * TBD condition CTLFLAG_PERMANENT on being a module or not
74 1.89 kiyohara */
75 1.89 kiyohara SYSCTL_SETUP(sysctl_fwohci, "sysctl fwohci(4) subtree setup")
76 1.89 kiyohara {
77 1.110 kiyohara int rc, fwohci_node_num;
78 1.89 kiyohara const struct sysctlnode *node;
79 1.89 kiyohara
80 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, NULL,
81 1.89 kiyohara CTLFLAG_PERMANENT, CTLTYPE_NODE, "hw", NULL,
82 1.89 kiyohara NULL, 0, NULL, 0, CTL_HW, CTL_EOL)) != 0) {
83 1.89 kiyohara goto err;
84 1.89 kiyohara }
85 1.89 kiyohara
86 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, &node,
87 1.89 kiyohara CTLFLAG_PERMANENT, CTLTYPE_NODE, "fwohci",
88 1.89 kiyohara SYSCTL_DESCR("fwohci controls"),
89 1.89 kiyohara NULL, 0, NULL, 0, CTL_HW, CTL_CREATE, CTL_EOL)) != 0) {
90 1.89 kiyohara goto err;
91 1.89 kiyohara }
92 1.110 kiyohara fwohci_node_num = node->sysctl_num;
93 1.89 kiyohara
94 1.89 kiyohara /* fwohci no cyclemaster flag */
95 1.89 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, &node,
96 1.100 blymn CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT,
97 1.89 kiyohara "nocyclemaster", SYSCTL_DESCR("Do not send cycle start packets"),
98 1.89 kiyohara NULL, 0, &nocyclemaster,
99 1.110 kiyohara 0, CTL_HW, fwohci_node_num, CTL_CREATE, CTL_EOL)) != 0) {
100 1.110 kiyohara goto err;
101 1.110 kiyohara }
102 1.110 kiyohara
103 1.110 kiyohara /* fwohci physical request DMA enable */
104 1.110 kiyohara if ((rc = sysctl_createv(clog, 0, NULL, &node,
105 1.110 kiyohara CTLFLAG_PERMANENT | CTLFLAG_READWRITE, CTLTYPE_INT, "phydma_enable",
106 1.110 kiyohara SYSCTL_DESCR("Allow physical request DMA from firewire"),
107 1.110 kiyohara NULL, 0, &firewire_phydma_enable,
108 1.110 kiyohara 0, CTL_HW, fwohci_node_num, CTL_CREATE, CTL_EOL)) != 0) {
109 1.89 kiyohara goto err;
110 1.89 kiyohara }
111 1.89 kiyohara return;
112 1.89 kiyohara
113 1.89 kiyohara err:
114 1.121 kiyohara aprint_error("%s: sysctl_createv failed (rc = %d)\n", __func__, rc);
115 1.89 kiyohara }
116 1.89 kiyohara
117 1.121 kiyohara static const char * const dbcode[16] = {
118 1.121 kiyohara "OUTM", "OUTL", "INPM", "INPL", "STOR", "LOAD", "NOP ", "STOP",
119 1.121 kiyohara "", "", "", "", "", "", "", ""
120 1.121 kiyohara };
121 1.121 kiyohara
122 1.121 kiyohara static const char * const dbkey[8] = {
123 1.121 kiyohara "ST0", "ST1", "ST2", "ST3", "UNDEF", "REG", "SYS", "DEV"
124 1.121 kiyohara };
125 1.89 kiyohara
126 1.121 kiyohara static const char * const dbcond[4] = { "NEV", "C=1", "C=0", "ALL" };
127 1.90 drochner static const char * const fwohcicode[32] = {
128 1.121 kiyohara "No stat", "Undef", "long", "miss Ack err",
129 1.121 kiyohara "FIFO underrun","FIFO overrun", "desc err", "data read err",
130 1.121 kiyohara "data write err","bus reset", "timeout", "tcode err",
131 1.121 kiyohara "Undef", "Undef", "unknown event","flushed",
132 1.121 kiyohara "Undef", "ack complete", "ack pend", "Undef",
133 1.121 kiyohara "ack busy_X", "ack busy_A", "ack busy_B", "Undef",
134 1.121 kiyohara "Undef", "Undef", "Undef", "ack tardy",
135 1.121 kiyohara "Undef", "ack data_err", "ack type_err", ""
136 1.121 kiyohara };
137 1.89 kiyohara
138 1.89 kiyohara #define MAX_SPEED 3
139 1.90 drochner extern const char *fw_linkspeed[];
140 1.121 kiyohara static uint32_t const tagbit[4] = { 1 << 28, 1 << 29, 1 << 30, 1 << 31 };
141 1.89 kiyohara
142 1.90 drochner static const struct tcode_info tinfo[] = {
143 1.121 kiyohara /* hdr_len block flag valid_response */
144 1.121 kiyohara /* 0 WREQQ */ { 16, FWTI_REQ | FWTI_TLABEL, FWTCODE_WRES },
145 1.121 kiyohara /* 1 WREQB */ { 16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_WRES },
146 1.121 kiyohara /* 2 WRES */ { 12, FWTI_RES, 0xff },
147 1.121 kiyohara /* 3 XXX */ { 0, 0, 0xff },
148 1.121 kiyohara /* 4 RREQQ */ { 12, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESQ },
149 1.121 kiyohara /* 5 RREQB */ { 16, FWTI_REQ | FWTI_TLABEL, FWTCODE_RRESB },
150 1.121 kiyohara /* 6 RRESQ */ { 16, FWTI_RES, 0xff },
151 1.121 kiyohara /* 7 RRESB */ { 16, FWTI_RES | FWTI_BLOCK_ASY, 0xff },
152 1.121 kiyohara /* 8 CYCS */ { 0, 0, 0xff },
153 1.121 kiyohara /* 9 LREQ */ { 16, FWTI_REQ | FWTI_TLABEL | FWTI_BLOCK_ASY, FWTCODE_LRES },
154 1.121 kiyohara /* a STREAM */ { 4, FWTI_REQ | FWTI_BLOCK_STR, 0xff },
155 1.121 kiyohara /* b LRES */ { 16, FWTI_RES | FWTI_BLOCK_ASY, 0xff },
156 1.121 kiyohara /* c XXX */ { 0, 0, 0xff },
157 1.121 kiyohara /* d XXX */ { 0, 0, 0xff },
158 1.121 kiyohara /* e PHY */ { 12, FWTI_REQ, 0xff },
159 1.121 kiyohara /* f XXX */ { 0, 0, 0xff }
160 1.89 kiyohara };
161 1.8 onoe
162 1.89 kiyohara #define OHCI_WRITE_SIGMASK 0xffff0000
163 1.89 kiyohara #define OHCI_READ_SIGMASK 0xffff0000
164 1.62 haya
165 1.62 haya
166 1.121 kiyohara int fwohci_print(void *, const char *);
167 1.121 kiyohara
168 1.121 kiyohara static int fwohci_ioctl(dev_t, u_long, void *, int, struct lwp *);
169 1.121 kiyohara
170 1.121 kiyohara static uint32_t fwohci_cyctimer(struct firewire_comm *);
171 1.121 kiyohara static uint32_t fwohci_set_bus_manager(struct firewire_comm *, u_int);
172 1.121 kiyohara static void fwohci_ibr(struct firewire_comm *);
173 1.121 kiyohara static int fwohci_irx_enable(struct firewire_comm *, int);
174 1.121 kiyohara static int fwohci_irx_disable(struct firewire_comm *, int);
175 1.121 kiyohara static int fwohci_itxbuf_enable(struct firewire_comm *, int);
176 1.121 kiyohara static int fwohci_itx_disable(struct firewire_comm *, int);
177 1.121 kiyohara static void fwohci_timeout(struct firewire_comm *fc);
178 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
179 1.121 kiyohara static void fwohci_irx_post(struct firewire_comm *, uint32_t *);
180 1.89 kiyohara #endif
181 1.121 kiyohara static void fwohci_set_intr(struct firewire_comm *, int);
182 1.121 kiyohara
183 1.121 kiyohara static uint32_t fwphy_rddata(struct fwohci_softc *, uint32_t);
184 1.121 kiyohara static uint32_t fwphy_wrdata(struct fwohci_softc *, uint32_t, uint32_t);
185 1.121 kiyohara static int fwohci_probe_phy(struct fwohci_softc *);
186 1.121 kiyohara static void fwohci_reset(struct fwohci_softc *);
187 1.121 kiyohara static void fwohci_execute_db(struct fwohcidb_tr *, bus_dmamap_t);
188 1.121 kiyohara static void fwohci_start(struct fwohci_softc *, struct fwohci_dbch *);
189 1.121 kiyohara static void fwohci_start_atq(struct firewire_comm *);
190 1.121 kiyohara static void fwohci_start_ats(struct firewire_comm *);
191 1.121 kiyohara static void fwohci_txd(struct fwohci_softc *, struct fwohci_dbch *);
192 1.121 kiyohara static void fwohci_db_free(struct fwohci_softc *, struct fwohci_dbch *);
193 1.121 kiyohara static void fwohci_db_init(struct fwohci_softc *, struct fwohci_dbch *);
194 1.121 kiyohara static int fwohci_rx_enable(struct fwohci_softc *, struct fwohci_dbch *);
195 1.121 kiyohara static int fwohci_tx_enable(struct fwohci_softc *, struct fwohci_dbch *);
196 1.121 kiyohara static int fwohci_next_cycle(struct fwohci_softc *, int);
197 1.121 kiyohara #ifdef OHCI_DEBUG
198 1.121 kiyohara static void fwohci_dump_intr(struct fwohci_softc *, uint32_t);
199 1.5 matt #endif
200 1.121 kiyohara static void fwohci_intr_core(struct fwohci_softc *, uint32_t);
201 1.121 kiyohara static void fwohci_intr_dma(struct fwohci_softc *, uint32_t);
202 1.121 kiyohara static void fwohci_task_sid(struct fwohci_softc *);
203 1.121 kiyohara static void fwohci_task_dma(struct fwohci_softc *);
204 1.121 kiyohara static void fwohci_tbuf_update(struct fwohci_softc *, int);
205 1.121 kiyohara static void fwohci_rbuf_update(struct fwohci_softc *, int);
206 1.121 kiyohara static void dump_dma(struct fwohci_softc *, uint32_t);
207 1.121 kiyohara static void dump_db(struct fwohci_softc *, uint32_t);
208 1.121 kiyohara static void print_db(struct fwohcidb_tr *, struct fwohcidb *, uint32_t,
209 1.121 kiyohara uint32_t);
210 1.121 kiyohara static void fwohci_txbufdb(struct fwohci_softc *, int, struct fw_bulkxfer *);
211 1.121 kiyohara static int fwohci_add_tx_buf(struct fwohci_dbch *, struct fwohcidb_tr *, int);
212 1.121 kiyohara static int fwohci_add_rx_buf(struct fwohci_dbch *, struct fwohcidb_tr *, int,
213 1.121 kiyohara struct fwdma_alloc *);
214 1.121 kiyohara static int fwohci_arcv_swap(struct fw_pkt *, int);
215 1.121 kiyohara static int fwohci_get_plen(struct fwohci_softc *, struct fwohci_dbch *,
216 1.121 kiyohara struct fw_pkt *);
217 1.121 kiyohara static void fwohci_arcv_free_buf(struct fwohci_softc *, struct fwohci_dbch *,
218 1.121 kiyohara struct fwohcidb_tr *, int);
219 1.121 kiyohara static void fwohci_arcv(struct fwohci_softc *, struct fwohci_dbch *);
220 1.121 kiyohara
221 1.5 matt
222 1.89 kiyohara /*
223 1.89 kiyohara * memory allocated for DMA programs
224 1.89 kiyohara */
225 1.89 kiyohara #define DMA_PROG_ALLOC (8 * PAGE_SIZE)
226 1.1 matt
227 1.89 kiyohara #define NDB FWMAXQUEUE
228 1.89 kiyohara
229 1.121 kiyohara #define OHCI_VERSION 0x000
230 1.121 kiyohara #define OHCI_ATRETRY 0x008
231 1.121 kiyohara #define OHCI_CROMHDR 0x018
232 1.121 kiyohara #define OHCI_BUS_OPT 0x020
233 1.89 kiyohara #define OHCI_BUSIRMC (1 << 31)
234 1.89 kiyohara #define OHCI_BUSCMC (1 << 30)
235 1.89 kiyohara #define OHCI_BUSISC (1 << 29)
236 1.89 kiyohara #define OHCI_BUSBMC (1 << 28)
237 1.89 kiyohara #define OHCI_BUSPMC (1 << 27)
238 1.121 kiyohara #define OHCI_BUSFNC \
239 1.121 kiyohara (OHCI_BUSIRMC | OHCI_BUSCMC | OHCI_BUSISC | OHCI_BUSBMC | OHCI_BUSPMC)
240 1.89 kiyohara
241 1.121 kiyohara #define OHCI_EUID_HI 0x024
242 1.121 kiyohara #define OHCI_EUID_LO 0x028
243 1.89 kiyohara
244 1.121 kiyohara #define OHCI_CROMPTR 0x034
245 1.121 kiyohara #define OHCI_HCCCTL 0x050
246 1.121 kiyohara #define OHCI_HCCCTLCLR 0x054
247 1.89 kiyohara #define OHCI_AREQHI 0x100
248 1.89 kiyohara #define OHCI_AREQHICLR 0x104
249 1.89 kiyohara #define OHCI_AREQLO 0x108
250 1.89 kiyohara #define OHCI_AREQLOCLR 0x10c
251 1.89 kiyohara #define OHCI_PREQHI 0x110
252 1.89 kiyohara #define OHCI_PREQHICLR 0x114
253 1.89 kiyohara #define OHCI_PREQLO 0x118
254 1.89 kiyohara #define OHCI_PREQLOCLR 0x11c
255 1.89 kiyohara #define OHCI_PREQUPPER 0x120
256 1.89 kiyohara
257 1.121 kiyohara #define OHCI_SID_BUF 0x064
258 1.121 kiyohara #define OHCI_SID_CNT 0x068
259 1.89 kiyohara #define OHCI_SID_ERR (1 << 31)
260 1.89 kiyohara #define OHCI_SID_CNT_MASK 0xffc
261 1.89 kiyohara
262 1.121 kiyohara #define OHCI_IT_STAT 0x090
263 1.121 kiyohara #define OHCI_IT_STATCLR 0x094
264 1.121 kiyohara #define OHCI_IT_MASK 0x098
265 1.121 kiyohara #define OHCI_IT_MASKCLR 0x09c
266 1.121 kiyohara
267 1.121 kiyohara #define OHCI_IR_STAT 0x0a0
268 1.121 kiyohara #define OHCI_IR_STATCLR 0x0a4
269 1.121 kiyohara #define OHCI_IR_MASK 0x0a8
270 1.121 kiyohara #define OHCI_IR_MASKCLR 0x0ac
271 1.89 kiyohara
272 1.121 kiyohara #define OHCI_LNKCTL 0x0e0
273 1.121 kiyohara #define OHCI_LNKCTLCLR 0x0e4
274 1.89 kiyohara
275 1.121 kiyohara #define OHCI_PHYACCESS 0x0ec
276 1.121 kiyohara #define OHCI_CYCLETIMER 0x0f0
277 1.89 kiyohara
278 1.89 kiyohara #define OHCI_DMACTL(off) (off)
279 1.121 kiyohara #define OHCI_DMACTLCLR(off) (off + 0x04)
280 1.121 kiyohara #define OHCI_DMACMD(off) (off + 0x0c)
281 1.89 kiyohara #define OHCI_DMAMATCH(off) (off + 0x10)
282 1.89 kiyohara
283 1.89 kiyohara #define OHCI_ATQOFF 0x180
284 1.89 kiyohara #define OHCI_ATQCTL OHCI_ATQOFF
285 1.121 kiyohara #define OHCI_ATQCTLCLR (OHCI_ATQOFF + 0x04)
286 1.121 kiyohara #define OHCI_ATQCMD (OHCI_ATQOFF + 0x0c)
287 1.89 kiyohara #define OHCI_ATQMATCH (OHCI_ATQOFF + 0x10)
288 1.89 kiyohara
289 1.89 kiyohara #define OHCI_ATSOFF 0x1a0
290 1.89 kiyohara #define OHCI_ATSCTL OHCI_ATSOFF
291 1.121 kiyohara #define OHCI_ATSCTLCLR (OHCI_ATSOFF + 0x04)
292 1.121 kiyohara #define OHCI_ATSCMD (OHCI_ATSOFF + 0x0c)
293 1.89 kiyohara #define OHCI_ATSMATCH (OHCI_ATSOFF + 0x10)
294 1.89 kiyohara
295 1.89 kiyohara #define OHCI_ARQOFF 0x1c0
296 1.89 kiyohara #define OHCI_ARQCTL OHCI_ARQOFF
297 1.121 kiyohara #define OHCI_ARQCTLCLR (OHCI_ARQOFF + 0x04)
298 1.121 kiyohara #define OHCI_ARQCMD (OHCI_ARQOFF + 0x0c)
299 1.89 kiyohara #define OHCI_ARQMATCH (OHCI_ARQOFF + 0x10)
300 1.89 kiyohara
301 1.89 kiyohara #define OHCI_ARSOFF 0x1e0
302 1.89 kiyohara #define OHCI_ARSCTL OHCI_ARSOFF
303 1.121 kiyohara #define OHCI_ARSCTLCLR (OHCI_ARSOFF + 0x04)
304 1.121 kiyohara #define OHCI_ARSCMD (OHCI_ARSOFF + 0x0c)
305 1.89 kiyohara #define OHCI_ARSMATCH (OHCI_ARSOFF + 0x10)
306 1.89 kiyohara
307 1.89 kiyohara #define OHCI_ITOFF(CH) (0x200 + 0x10 * (CH))
308 1.89 kiyohara #define OHCI_ITCTL(CH) (OHCI_ITOFF(CH))
309 1.121 kiyohara #define OHCI_ITCTLCLR(CH) (OHCI_ITOFF(CH) + 0x04)
310 1.121 kiyohara #define OHCI_ITCMD(CH) (OHCI_ITOFF(CH) + 0x0c)
311 1.89 kiyohara
312 1.89 kiyohara #define OHCI_IROFF(CH) (0x400 + 0x20 * (CH))
313 1.89 kiyohara #define OHCI_IRCTL(CH) (OHCI_IROFF(CH))
314 1.121 kiyohara #define OHCI_IRCTLCLR(CH) (OHCI_IROFF(CH) + 0x04)
315 1.121 kiyohara #define OHCI_IRCMD(CH) (OHCI_IROFF(CH) + 0x0c)
316 1.89 kiyohara #define OHCI_IRMATCH(CH) (OHCI_IROFF(CH) + 0x10)
317 1.89 kiyohara
318 1.121 kiyohara #define ATRQ_CH 0
319 1.121 kiyohara #define ATRS_CH 1
320 1.121 kiyohara #define ARRQ_CH 2
321 1.121 kiyohara #define ARRS_CH 3
322 1.121 kiyohara #define ITX_CH 4
323 1.121 kiyohara #define IRX_CH 36
324 1.121 kiyohara
325 1.121 kiyohara
326 1.133 riastrad /*
327 1.133 riastrad * Call fwohci_init before fwohci_attach to initialize the kernel's
328 1.133 riastrad * data structures well enough that fwohci_detach won't crash, even if
329 1.133 riastrad * fwohci_attach fails.
330 1.133 riastrad */
331 1.133 riastrad
332 1.133 riastrad void
333 1.121 kiyohara fwohci_init(struct fwohci_softc *sc)
334 1.121 kiyohara {
335 1.121 kiyohara sc->fc.arq = &sc->arrq.xferq;
336 1.121 kiyohara sc->fc.ars = &sc->arrs.xferq;
337 1.121 kiyohara sc->fc.atq = &sc->atrq.xferq;
338 1.121 kiyohara sc->fc.ats = &sc->atrs.xferq;
339 1.121 kiyohara
340 1.121 kiyohara sc->arrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
341 1.121 kiyohara sc->arrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
342 1.121 kiyohara sc->atrq.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
343 1.121 kiyohara sc->atrs.xferq.psize = roundup2(FWPMAX_S400, PAGE_SIZE);
344 1.121 kiyohara
345 1.121 kiyohara sc->arrq.xferq.start = NULL;
346 1.121 kiyohara sc->arrs.xferq.start = NULL;
347 1.121 kiyohara sc->atrq.xferq.start = fwohci_start_atq;
348 1.121 kiyohara sc->atrs.xferq.start = fwohci_start_ats;
349 1.121 kiyohara
350 1.121 kiyohara sc->arrq.xferq.buf = NULL;
351 1.121 kiyohara sc->arrs.xferq.buf = NULL;
352 1.121 kiyohara sc->atrq.xferq.buf = NULL;
353 1.121 kiyohara sc->atrs.xferq.buf = NULL;
354 1.121 kiyohara
355 1.121 kiyohara sc->arrq.xferq.dmach = -1;
356 1.121 kiyohara sc->arrs.xferq.dmach = -1;
357 1.121 kiyohara sc->atrq.xferq.dmach = -1;
358 1.121 kiyohara sc->atrs.xferq.dmach = -1;
359 1.121 kiyohara
360 1.121 kiyohara sc->arrq.ndesc = 1;
361 1.121 kiyohara sc->arrs.ndesc = 1;
362 1.121 kiyohara sc->atrq.ndesc = 8; /* equal to maximum of mbuf chains */
363 1.121 kiyohara sc->atrs.ndesc = 2;
364 1.121 kiyohara
365 1.121 kiyohara sc->arrq.ndb = NDB;
366 1.121 kiyohara sc->arrs.ndb = NDB / 2;
367 1.121 kiyohara sc->atrq.ndb = NDB;
368 1.121 kiyohara sc->atrs.ndb = NDB / 2;
369 1.121 kiyohara
370 1.121 kiyohara sc->arrq.off = OHCI_ARQOFF;
371 1.121 kiyohara sc->arrs.off = OHCI_ARSOFF;
372 1.121 kiyohara sc->atrq.off = OHCI_ATQOFF;
373 1.121 kiyohara sc->atrs.off = OHCI_ATSOFF;
374 1.121 kiyohara
375 1.133 riastrad sc->fc.tcode = tinfo;
376 1.133 riastrad
377 1.133 riastrad sc->fc.cyctimer = fwohci_cyctimer;
378 1.133 riastrad sc->fc.ibr = fwohci_ibr;
379 1.133 riastrad sc->fc.set_bmr = fwohci_set_bus_manager;
380 1.133 riastrad sc->fc.ioctl = fwohci_ioctl;
381 1.133 riastrad sc->fc.irx_enable = fwohci_irx_enable;
382 1.133 riastrad sc->fc.irx_disable = fwohci_irx_disable;
383 1.133 riastrad
384 1.133 riastrad sc->fc.itx_enable = fwohci_itxbuf_enable;
385 1.133 riastrad sc->fc.itx_disable = fwohci_itx_disable;
386 1.133 riastrad sc->fc.timeout = fwohci_timeout;
387 1.133 riastrad sc->fc.set_intr = fwohci_set_intr;
388 1.133 riastrad #if BYTE_ORDER == BIG_ENDIAN
389 1.133 riastrad sc->fc.irx_post = fwohci_irx_post;
390 1.133 riastrad #else
391 1.133 riastrad sc->fc.irx_post = NULL;
392 1.133 riastrad #endif
393 1.133 riastrad sc->fc.itx_post = NULL;
394 1.133 riastrad
395 1.133 riastrad sc->intmask = sc->irstat = sc->itstat = 0;
396 1.133 riastrad
397 1.133 riastrad fw_init(&sc->fc);
398 1.133 riastrad }
399 1.133 riastrad
400 1.133 riastrad /*
401 1.133 riastrad * Call fwohci_attach after fwohci_init to initialize the hardware and
402 1.133 riastrad * attach children.
403 1.133 riastrad */
404 1.133 riastrad
405 1.133 riastrad int
406 1.133 riastrad fwohci_attach(struct fwohci_softc *sc)
407 1.133 riastrad {
408 1.133 riastrad uint32_t reg;
409 1.133 riastrad uint8_t ui[8];
410 1.133 riastrad int i, mver;
411 1.133 riastrad
412 1.133 riastrad /* OHCI version */
413 1.133 riastrad reg = OREAD(sc, OHCI_VERSION);
414 1.133 riastrad mver = (reg >> 16) & 0xff;
415 1.133 riastrad aprint_normal_dev(sc->fc.dev, "OHCI version %x.%x (ROM=%d)\n",
416 1.133 riastrad mver, reg & 0xff, (reg >> 24) & 1);
417 1.133 riastrad if (mver < 1 || mver > 9) {
418 1.133 riastrad aprint_error_dev(sc->fc.dev, "invalid OHCI version\n");
419 1.133 riastrad return ENXIO;
420 1.133 riastrad }
421 1.133 riastrad
422 1.133 riastrad /* Available Isochronous DMA channel probe */
423 1.133 riastrad OWRITE(sc, OHCI_IT_MASK, 0xffffffff);
424 1.133 riastrad OWRITE(sc, OHCI_IR_MASK, 0xffffffff);
425 1.133 riastrad reg = OREAD(sc, OHCI_IT_MASK) & OREAD(sc, OHCI_IR_MASK);
426 1.133 riastrad OWRITE(sc, OHCI_IT_MASKCLR, 0xffffffff);
427 1.133 riastrad OWRITE(sc, OHCI_IR_MASKCLR, 0xffffffff);
428 1.133 riastrad for (i = 0; i < 0x20; i++)
429 1.133 riastrad if ((reg & (1 << i)) == 0)
430 1.133 riastrad break;
431 1.133 riastrad sc->fc.nisodma = i;
432 1.133 riastrad aprint_normal_dev(sc->fc.dev, "No. of Isochronous channels is %d.\n",
433 1.133 riastrad i);
434 1.133 riastrad if (i == 0)
435 1.133 riastrad return ENXIO;
436 1.133 riastrad
437 1.121 kiyohara for (i = 0; i < sc->fc.nisodma; i++) {
438 1.121 kiyohara sc->fc.it[i] = &sc->it[i].xferq;
439 1.121 kiyohara sc->fc.ir[i] = &sc->ir[i].xferq;
440 1.121 kiyohara sc->it[i].xferq.dmach = i;
441 1.121 kiyohara sc->ir[i].xferq.dmach = i;
442 1.121 kiyohara sc->it[i].ndb = 0;
443 1.121 kiyohara sc->ir[i].ndb = 0;
444 1.121 kiyohara sc->it[i].off = OHCI_ITOFF(i);
445 1.121 kiyohara sc->ir[i].off = OHCI_IROFF(i);
446 1.121 kiyohara }
447 1.121 kiyohara
448 1.121 kiyohara sc->fc.config_rom = fwdma_alloc_setup(sc->fc.dev, sc->fc.dmat,
449 1.121 kiyohara CROMSIZE, &sc->crom_dma, CROMSIZE, BUS_DMA_NOWAIT);
450 1.121 kiyohara if (sc->fc.config_rom == NULL) {
451 1.134 kiyohara aprint_error_dev(sc->fc.dev, "config_rom alloc failed.\n");
452 1.121 kiyohara return ENOMEM;
453 1.121 kiyohara }
454 1.121 kiyohara
455 1.121 kiyohara #if 0
456 1.121 kiyohara memset(sc->fc.config_rom, 0, CROMSIZE);
457 1.121 kiyohara sc->fc.config_rom[1] = 0x31333934;
458 1.121 kiyohara sc->fc.config_rom[2] = 0xf000a002;
459 1.121 kiyohara sc->fc.config_rom[3] = OREAD(sc, OHCI_EUID_HI);
460 1.121 kiyohara sc->fc.config_rom[4] = OREAD(sc, OHCI_EUID_LO);
461 1.121 kiyohara sc->fc.config_rom[5] = 0;
462 1.121 kiyohara sc->fc.config_rom[0] = (4 << 24) | (5 << 16);
463 1.121 kiyohara
464 1.121 kiyohara sc->fc.config_rom[0] |= fw_crc16(&sc->fc.config_rom[1], 5*4);
465 1.121 kiyohara #endif
466 1.121 kiyohara
467 1.128 christos /* SID recieve buffer must align 2^11 */
468 1.121 kiyohara #define OHCI_SIDSIZE (1 << 11)
469 1.121 kiyohara sc->sid_buf = fwdma_alloc_setup(sc->fc.dev, sc->fc.dmat, OHCI_SIDSIZE,
470 1.121 kiyohara &sc->sid_dma, OHCI_SIDSIZE, BUS_DMA_NOWAIT);
471 1.121 kiyohara if (sc->sid_buf == NULL) {
472 1.121 kiyohara aprint_error_dev(sc->fc.dev, "sid_buf alloc failed.");
473 1.121 kiyohara return ENOMEM;
474 1.121 kiyohara }
475 1.121 kiyohara
476 1.121 kiyohara fwdma_alloc_setup(sc->fc.dev, sc->fc.dmat, sizeof(uint32_t),
477 1.121 kiyohara &sc->dummy_dma, sizeof(uint32_t), BUS_DMA_NOWAIT);
478 1.121 kiyohara if (sc->dummy_dma.v_addr == NULL) {
479 1.121 kiyohara aprint_error_dev(sc->fc.dev, "dummy_dma alloc failed.");
480 1.121 kiyohara return ENOMEM;
481 1.121 kiyohara }
482 1.121 kiyohara
483 1.121 kiyohara fwohci_db_init(sc, &sc->arrq);
484 1.121 kiyohara if ((sc->arrq.flags & FWOHCI_DBCH_INIT) == 0)
485 1.121 kiyohara return ENOMEM;
486 1.121 kiyohara
487 1.121 kiyohara fwohci_db_init(sc, &sc->arrs);
488 1.121 kiyohara if ((sc->arrs.flags & FWOHCI_DBCH_INIT) == 0)
489 1.121 kiyohara return ENOMEM;
490 1.121 kiyohara
491 1.121 kiyohara fwohci_db_init(sc, &sc->atrq);
492 1.121 kiyohara if ((sc->atrq.flags & FWOHCI_DBCH_INIT) == 0)
493 1.121 kiyohara return ENOMEM;
494 1.121 kiyohara
495 1.121 kiyohara fwohci_db_init(sc, &sc->atrs);
496 1.121 kiyohara if ((sc->atrs.flags & FWOHCI_DBCH_INIT) == 0)
497 1.121 kiyohara return ENOMEM;
498 1.121 kiyohara
499 1.121 kiyohara sc->fc.eui.hi = OREAD(sc, FWOHCIGUID_H);
500 1.121 kiyohara sc->fc.eui.lo = OREAD(sc, FWOHCIGUID_L);
501 1.121 kiyohara for (i = 0; i < 8; i++)
502 1.121 kiyohara ui[i] = FW_EUI64_BYTE(&sc->fc.eui, i);
503 1.121 kiyohara aprint_normal_dev(sc->fc.dev,
504 1.121 kiyohara "EUI64 %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
505 1.121 kiyohara ui[0], ui[1], ui[2], ui[3], ui[4], ui[5], ui[6], ui[7]);
506 1.121 kiyohara
507 1.121 kiyohara fwohci_reset(sc);
508 1.89 kiyohara
509 1.121 kiyohara sc->fc.bdev =
510 1.121 kiyohara config_found(sc->fc.dev, __UNCONST("ieee1394if"), fwohci_print);
511 1.89 kiyohara
512 1.121 kiyohara return 0;
513 1.89 kiyohara }
514 1.89 kiyohara
515 1.121 kiyohara int
516 1.121 kiyohara fwohci_detach(struct fwohci_softc *sc, int flags)
517 1.89 kiyohara {
518 1.133 riastrad int i, rv;
519 1.89 kiyohara
520 1.133 riastrad if (sc->fc.bdev != NULL) {
521 1.133 riastrad rv = config_detach(sc->fc.bdev, flags);
522 1.133 riastrad if (rv)
523 1.133 riastrad return rv;
524 1.133 riastrad }
525 1.121 kiyohara if (sc->sid_buf != NULL)
526 1.121 kiyohara fwdma_free(sc->sid_dma.dma_tag, sc->sid_dma.dma_map,
527 1.121 kiyohara sc->sid_dma.v_addr);
528 1.121 kiyohara if (sc->fc.config_rom != NULL)
529 1.121 kiyohara fwdma_free(sc->crom_dma.dma_tag, sc->crom_dma.dma_map,
530 1.121 kiyohara sc->crom_dma.v_addr);
531 1.89 kiyohara
532 1.121 kiyohara fwohci_db_free(sc, &sc->arrq);
533 1.121 kiyohara fwohci_db_free(sc, &sc->arrs);
534 1.121 kiyohara fwohci_db_free(sc, &sc->atrq);
535 1.121 kiyohara fwohci_db_free(sc, &sc->atrs);
536 1.121 kiyohara for (i = 0; i < sc->fc.nisodma; i++) {
537 1.121 kiyohara fwohci_db_free(sc, &sc->it[i]);
538 1.121 kiyohara fwohci_db_free(sc, &sc->ir[i]);
539 1.121 kiyohara }
540 1.121 kiyohara
541 1.133 riastrad fw_destroy(&sc->fc);
542 1.89 kiyohara
543 1.121 kiyohara return 0;
544 1.89 kiyohara }
545 1.89 kiyohara
546 1.121 kiyohara int
547 1.121 kiyohara fwohci_intr(void *arg)
548 1.89 kiyohara {
549 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)arg;
550 1.121 kiyohara uint32_t stat, irstat, itstat;
551 1.121 kiyohara
552 1.121 kiyohara if (!device_is_active(sc->fc.dev))
553 1.121 kiyohara return 0;
554 1.121 kiyohara
555 1.121 kiyohara if (!(sc->intmask & OHCI_INT_EN))
556 1.121 kiyohara /* polling mode? */
557 1.121 kiyohara return 0;
558 1.89 kiyohara
559 1.121 kiyohara stat = OREAD(sc, FWOHCI_INTSTAT);
560 1.121 kiyohara if (stat == 0xffffffff) {
561 1.121 kiyohara aprint_error_dev(sc->fc.dev, "device physically ejected?\n");
562 1.121 kiyohara return 0;
563 1.89 kiyohara }
564 1.121 kiyohara if (stat)
565 1.121 kiyohara OWRITE(sc, FWOHCI_INTSTATCLR, stat & ~OHCI_INT_PHY_BUS_R);
566 1.121 kiyohara
567 1.121 kiyohara stat &= sc->intmask;
568 1.121 kiyohara if (stat == 0)
569 1.121 kiyohara return 0;
570 1.121 kiyohara
571 1.121 kiyohara atomic_swap_32(&sc->intstat, stat);
572 1.121 kiyohara if (stat & OHCI_INT_DMA_IR) {
573 1.121 kiyohara irstat = OREAD(sc, OHCI_IR_STAT);
574 1.121 kiyohara OWRITE(sc, OHCI_IR_STATCLR, irstat);
575 1.121 kiyohara atomic_swap_32(&sc->irstat, irstat);
576 1.89 kiyohara }
577 1.121 kiyohara if (stat & OHCI_INT_DMA_IT) {
578 1.121 kiyohara itstat = OREAD(sc, OHCI_IT_STAT);
579 1.121 kiyohara OWRITE(sc, OHCI_IT_STATCLR, itstat);
580 1.121 kiyohara atomic_swap_32(&sc->itstat, itstat);
581 1.89 kiyohara }
582 1.121 kiyohara
583 1.121 kiyohara fwohci_intr_core(sc, stat);
584 1.121 kiyohara return 1;
585 1.89 kiyohara }
586 1.121 kiyohara
587 1.121 kiyohara int
588 1.121 kiyohara fwohci_resume(struct fwohci_softc *sc)
589 1.89 kiyohara {
590 1.121 kiyohara struct fw_xferq *ir;
591 1.121 kiyohara struct fw_bulkxfer *chunk;
592 1.121 kiyohara int i;
593 1.121 kiyohara extern int firewire_resume(struct firewire_comm *);
594 1.89 kiyohara
595 1.121 kiyohara fwohci_reset(sc);
596 1.121 kiyohara /* XXX resume isochronous receive automatically. (how about TX?) */
597 1.121 kiyohara for (i = 0; i < sc->fc.nisodma; i++) {
598 1.121 kiyohara ir = &sc->ir[i].xferq;
599 1.121 kiyohara if ((ir->flag & FWXFERQ_RUNNING) != 0) {
600 1.121 kiyohara aprint_normal_dev(sc->fc.dev,
601 1.121 kiyohara "resume iso receive ch: %d\n", i);
602 1.121 kiyohara ir->flag &= ~FWXFERQ_RUNNING;
603 1.121 kiyohara /* requeue stdma to stfree */
604 1.121 kiyohara while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
605 1.121 kiyohara STAILQ_REMOVE_HEAD(&ir->stdma, link);
606 1.121 kiyohara STAILQ_INSERT_TAIL(&ir->stfree, chunk, link);
607 1.121 kiyohara }
608 1.121 kiyohara sc->fc.irx_enable(&sc->fc, i);
609 1.121 kiyohara }
610 1.121 kiyohara }
611 1.121 kiyohara
612 1.121 kiyohara firewire_resume(&sc->fc);
613 1.121 kiyohara sc->fc.ibr(&sc->fc);
614 1.121 kiyohara return 0;
615 1.121 kiyohara }
616 1.121 kiyohara
617 1.121 kiyohara int
618 1.121 kiyohara fwohci_stop(struct fwohci_softc *sc)
619 1.121 kiyohara {
620 1.121 kiyohara u_int i;
621 1.121 kiyohara
622 1.121 kiyohara fwohci_set_intr(&sc->fc, 0);
623 1.121 kiyohara
624 1.121 kiyohara /* Now stopping all DMA channel */
625 1.121 kiyohara OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
626 1.121 kiyohara OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
627 1.121 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
628 1.121 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
629 1.121 kiyohara
630 1.121 kiyohara for (i = 0; i < sc->fc.nisodma; i++) {
631 1.121 kiyohara OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
632 1.121 kiyohara OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
633 1.89 kiyohara }
634 1.121 kiyohara
635 1.121 kiyohara #if 0 /* Let dcons(4) be accessed */
636 1.121 kiyohara /* Stop interrupt */
637 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR,
638 1.121 kiyohara OHCI_INT_EN |
639 1.121 kiyohara OHCI_INT_ERR |
640 1.121 kiyohara OHCI_INT_PHY_SID |
641 1.121 kiyohara OHCI_INT_PHY_INT |
642 1.121 kiyohara OHCI_INT_DMA_ATRQ |
643 1.121 kiyohara OHCI_INT_DMA_ATRS |
644 1.121 kiyohara OHCI_INT_DMA_PRRQ |
645 1.121 kiyohara OHCI_INT_DMA_PRRS |
646 1.121 kiyohara OHCI_INT_DMA_ARRQ |
647 1.121 kiyohara OHCI_INT_DMA_ARRS |
648 1.121 kiyohara OHCI_INT_PHY_BUS_R);
649 1.121 kiyohara
650 1.121 kiyohara /* FLUSH FIFO and reset Transmitter/Reciever */
651 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
652 1.121 kiyohara #endif
653 1.121 kiyohara
654 1.121 kiyohara /* XXX Link down? Bus reset? */
655 1.121 kiyohara return 0;
656 1.121 kiyohara }
657 1.121 kiyohara
658 1.121 kiyohara
659 1.121 kiyohara static int
660 1.121 kiyohara fwohci_ioctl(dev_t dev, u_long cmd, void *data, int flag, struct lwp *td)
661 1.121 kiyohara {
662 1.121 kiyohara struct fwohci_softc *sc;
663 1.121 kiyohara struct fw_reg_req_t *reg = (struct fw_reg_req_t *)data;
664 1.121 kiyohara uint32_t *dmach = (uint32_t *)data;
665 1.121 kiyohara int err = 0;
666 1.121 kiyohara
667 1.121 kiyohara sc = device_lookup_private(&fwohci_cd, DEV2UNIT(dev));
668 1.121 kiyohara if (sc == NULL)
669 1.121 kiyohara return ENXIO;
670 1.89 kiyohara
671 1.89 kiyohara if (!data)
672 1.121 kiyohara return EINVAL;
673 1.89 kiyohara
674 1.89 kiyohara switch (cmd) {
675 1.89 kiyohara case FWOHCI_WRREG:
676 1.89 kiyohara #define OHCI_MAX_REG 0x800
677 1.121 kiyohara if (reg->addr <= OHCI_MAX_REG) {
678 1.121 kiyohara OWRITE(sc, reg->addr, reg->data);
679 1.121 kiyohara reg->data = OREAD(sc, reg->addr);
680 1.121 kiyohara } else
681 1.89 kiyohara err = EINVAL;
682 1.89 kiyohara break;
683 1.121 kiyohara
684 1.89 kiyohara case FWOHCI_RDREG:
685 1.121 kiyohara if (reg->addr <= OHCI_MAX_REG)
686 1.121 kiyohara reg->data = OREAD(sc, reg->addr);
687 1.121 kiyohara else
688 1.89 kiyohara err = EINVAL;
689 1.89 kiyohara break;
690 1.121 kiyohara
691 1.89 kiyohara /* Read DMA descriptors for debug */
692 1.89 kiyohara case DUMPDMA:
693 1.121 kiyohara if (*dmach <= OHCI_MAX_DMA_CH) {
694 1.121 kiyohara dump_dma(sc, *dmach);
695 1.121 kiyohara dump_db(sc, *dmach);
696 1.121 kiyohara } else
697 1.89 kiyohara err = EINVAL;
698 1.89 kiyohara break;
699 1.121 kiyohara
700 1.89 kiyohara /* Read/Write Phy registers */
701 1.89 kiyohara #define OHCI_MAX_PHY_REG 0xf
702 1.89 kiyohara case FWOHCI_RDPHYREG:
703 1.89 kiyohara if (reg->addr <= OHCI_MAX_PHY_REG)
704 1.121 kiyohara reg->data = fwphy_rddata(sc, reg->addr);
705 1.89 kiyohara else
706 1.89 kiyohara err = EINVAL;
707 1.89 kiyohara break;
708 1.121 kiyohara
709 1.89 kiyohara case FWOHCI_WRPHYREG:
710 1.89 kiyohara if (reg->addr <= OHCI_MAX_PHY_REG)
711 1.121 kiyohara reg->data = fwphy_wrdata(sc, reg->addr, reg->data);
712 1.89 kiyohara else
713 1.89 kiyohara err = EINVAL;
714 1.89 kiyohara break;
715 1.121 kiyohara
716 1.89 kiyohara default:
717 1.89 kiyohara err = EINVAL;
718 1.89 kiyohara break;
719 1.3 onoe }
720 1.89 kiyohara return err;
721 1.89 kiyohara }
722 1.3 onoe
723 1.121 kiyohara int
724 1.121 kiyohara fwohci_print(void *aux, const char *pnp)
725 1.89 kiyohara {
726 1.121 kiyohara struct fw_attach_args *fwa = (struct fw_attach_args *)aux;
727 1.121 kiyohara
728 1.121 kiyohara if (pnp)
729 1.121 kiyohara aprint_normal("%s at %s", fwa->name, pnp);
730 1.107 kiyohara
731 1.121 kiyohara return UNCONF;
732 1.121 kiyohara }
733 1.89 kiyohara
734 1.1 matt
735 1.121 kiyohara static uint32_t
736 1.121 kiyohara fwohci_cyctimer(struct firewire_comm *fc)
737 1.121 kiyohara {
738 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
739 1.26 enami
740 1.121 kiyohara return OREAD(sc, OHCI_CYCLETIMER);
741 1.89 kiyohara }
742 1.1 matt
743 1.121 kiyohara static uint32_t
744 1.121 kiyohara fwohci_set_bus_manager(struct firewire_comm *fc, u_int node)
745 1.89 kiyohara {
746 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
747 1.121 kiyohara uint32_t bm;
748 1.121 kiyohara int i;
749 1.89 kiyohara
750 1.121 kiyohara #define OHCI_CSR_DATA 0x0c
751 1.121 kiyohara #define OHCI_CSR_COMP 0x10
752 1.121 kiyohara #define OHCI_CSR_CONT 0x14
753 1.121 kiyohara #define OHCI_BUS_MANAGER_ID 0
754 1.89 kiyohara
755 1.121 kiyohara OWRITE(sc, OHCI_CSR_DATA, node);
756 1.121 kiyohara OWRITE(sc, OHCI_CSR_COMP, 0x3f);
757 1.121 kiyohara OWRITE(sc, OHCI_CSR_CONT, OHCI_BUS_MANAGER_ID);
758 1.121 kiyohara for (i = 0; !(OREAD(sc, OHCI_CSR_CONT) & (1<<31)) && (i < 1000); i++)
759 1.121 kiyohara DELAY(10);
760 1.121 kiyohara bm = OREAD(sc, OHCI_CSR_DATA);
761 1.121 kiyohara if ((bm & 0x3f) == 0x3f)
762 1.121 kiyohara bm = node;
763 1.89 kiyohara if (firewire_debug)
764 1.121 kiyohara printf("fw_set_bus_manager: %d->%d (loop=%d)\n", bm, node, i);
765 1.89 kiyohara
766 1.121 kiyohara return bm;
767 1.121 kiyohara }
768 1.89 kiyohara
769 1.121 kiyohara static void
770 1.121 kiyohara fwohci_ibr(struct firewire_comm *fc)
771 1.121 kiyohara {
772 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
773 1.121 kiyohara uint32_t fun;
774 1.89 kiyohara
775 1.121 kiyohara aprint_normal_dev(fc->dev, "Initiate bus reset\n");
776 1.89 kiyohara
777 1.121 kiyohara /*
778 1.121 kiyohara * Make sure our cached values from the config rom are
779 1.121 kiyohara * initialised.
780 1.121 kiyohara */
781 1.121 kiyohara OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
782 1.121 kiyohara OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
783 1.89 kiyohara
784 1.121 kiyohara /*
785 1.121 kiyohara * Set root hold-off bit so that non cyclemaster capable node
786 1.121 kiyohara * shouldn't became the root node.
787 1.121 kiyohara */
788 1.121 kiyohara #if 1
789 1.121 kiyohara fun = fwphy_rddata(sc, FW_PHY_IBR_REG);
790 1.121 kiyohara fun |= FW_PHY_IBR | FW_PHY_RHB;
791 1.121 kiyohara fun = fwphy_wrdata(sc, FW_PHY_IBR_REG, fun);
792 1.121 kiyohara #else /* Short bus reset */
793 1.121 kiyohara fun = fwphy_rddata(sc, FW_PHY_ISBR_REG);
794 1.121 kiyohara fun |= FW_PHY_ISBR | FW_PHY_RHB;
795 1.121 kiyohara fun = fwphy_wrdata(sc, FW_PHY_ISBR_REG, fun);
796 1.121 kiyohara #endif
797 1.121 kiyohara }
798 1.89 kiyohara
799 1.121 kiyohara static int
800 1.121 kiyohara fwohci_irx_enable(struct firewire_comm *fc, int dmach)
801 1.121 kiyohara {
802 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
803 1.121 kiyohara struct fwohci_dbch *dbch;
804 1.121 kiyohara struct fwohcidb_tr *db_tr;
805 1.121 kiyohara struct fw_bulkxfer *first, *prev, *chunk, *txfer;
806 1.121 kiyohara struct fw_xferq *ir;
807 1.121 kiyohara uint32_t stat;
808 1.121 kiyohara unsigned short tag, ich;
809 1.121 kiyohara int err = 0, ldesc;
810 1.89 kiyohara
811 1.121 kiyohara dbch = &sc->ir[dmach];
812 1.121 kiyohara ir = &dbch->xferq;
813 1.89 kiyohara
814 1.121 kiyohara if ((ir->flag & FWXFERQ_RUNNING) == 0) {
815 1.121 kiyohara tag = (ir->flag >> 6) & 3;
816 1.121 kiyohara ich = ir->flag & 0x3f;
817 1.121 kiyohara OWRITE(sc, OHCI_IRMATCH(dmach), tagbit[tag] | ich);
818 1.89 kiyohara
819 1.121 kiyohara ir->queued = 0;
820 1.121 kiyohara dbch->ndb = ir->bnpacket * ir->bnchunk;
821 1.121 kiyohara dbch->ndesc = 2;
822 1.121 kiyohara fwohci_db_init(sc, dbch);
823 1.121 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
824 1.121 kiyohara return ENOMEM;
825 1.121 kiyohara err = fwohci_rx_enable(sc, dbch);
826 1.121 kiyohara if (err)
827 1.121 kiyohara return err;
828 1.89 kiyohara }
829 1.121 kiyohara
830 1.121 kiyohara first = STAILQ_FIRST(&ir->stfree);
831 1.121 kiyohara if (first == NULL) {
832 1.121 kiyohara aprint_error_dev(fc->dev, "IR DMA no free chunk\n");
833 1.121 kiyohara return 0;
834 1.89 kiyohara }
835 1.89 kiyohara
836 1.121 kiyohara ldesc = dbch->ndesc - 1;
837 1.121 kiyohara prev = NULL;
838 1.121 kiyohara STAILQ_FOREACH(txfer, &ir->stdma, link)
839 1.121 kiyohara prev = txfer;
840 1.121 kiyohara while ((chunk = STAILQ_FIRST(&ir->stfree)) != NULL) {
841 1.121 kiyohara struct fwohcidb *db;
842 1.89 kiyohara
843 1.121 kiyohara if (chunk->mbuf != NULL) {
844 1.121 kiyohara db_tr = (struct fwohcidb_tr *)(chunk->start);
845 1.121 kiyohara db_tr->dbcnt = 1;
846 1.121 kiyohara err = bus_dmamap_load_mbuf(fc->dmat, db_tr->dma_map,
847 1.121 kiyohara chunk->mbuf, BUS_DMA_NOWAIT);
848 1.121 kiyohara if (err == 0)
849 1.121 kiyohara fwohci_execute_db(db_tr, db_tr->dma_map);
850 1.121 kiyohara else
851 1.121 kiyohara aprint_error_dev(fc->dev,
852 1.121 kiyohara "mbuf load failed: %d\n", err);
853 1.121 kiyohara FWOHCI_DMA_SET(db_tr->db[1].db.desc.cmd,
854 1.121 kiyohara OHCI_UPDATE |
855 1.121 kiyohara OHCI_INPUT_LAST |
856 1.121 kiyohara OHCI_INTERRUPT_ALWAYS |
857 1.121 kiyohara OHCI_BRANCH_ALWAYS);
858 1.121 kiyohara }
859 1.121 kiyohara db = ((struct fwohcidb_tr *)(chunk->end))->db;
860 1.121 kiyohara FWOHCI_DMA_WRITE(db[ldesc].db.desc.res, 0);
861 1.121 kiyohara FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
862 1.121 kiyohara if (prev != NULL) {
863 1.121 kiyohara db = ((struct fwohcidb_tr *)(prev->end))->db;
864 1.121 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
865 1.121 kiyohara }
866 1.121 kiyohara STAILQ_REMOVE_HEAD(&ir->stfree, link);
867 1.121 kiyohara STAILQ_INSERT_TAIL(&ir->stdma, chunk, link);
868 1.121 kiyohara prev = chunk;
869 1.121 kiyohara }
870 1.121 kiyohara fwdma_sync_multiseg_all(dbch->am,
871 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
872 1.121 kiyohara stat = OREAD(sc, OHCI_IRCTL(dmach));
873 1.121 kiyohara if (stat & OHCI_CNTL_DMA_ACTIVE)
874 1.121 kiyohara return 0;
875 1.121 kiyohara if (stat & OHCI_CNTL_DMA_RUN) {
876 1.121 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
877 1.121 kiyohara aprint_error_dev(fc->dev, "IR DMA overrun (0x%08x)\n", stat);
878 1.121 kiyohara }
879 1.121 kiyohara
880 1.121 kiyohara if (firewire_debug)
881 1.121 kiyohara printf("start IR DMA 0x%x\n", stat);
882 1.121 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
883 1.121 kiyohara OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
884 1.121 kiyohara OWRITE(sc, OHCI_IR_MASK, 1 << dmach);
885 1.121 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), 0xf0000000);
886 1.121 kiyohara OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_ISOHDR);
887 1.121 kiyohara OWRITE(sc, OHCI_IRCMD(dmach),
888 1.121 kiyohara ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
889 1.121 kiyohara OWRITE(sc, OHCI_IRCTL(dmach), OHCI_CNTL_DMA_RUN);
890 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IR);
891 1.121 kiyohara #if 0
892 1.121 kiyohara dump_db(sc, IRX_CH + dmach);
893 1.121 kiyohara #endif
894 1.121 kiyohara return err;
895 1.89 kiyohara }
896 1.3 onoe
897 1.121 kiyohara static int
898 1.121 kiyohara fwohci_irx_disable(struct firewire_comm *fc, int dmach)
899 1.89 kiyohara {
900 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
901 1.89 kiyohara
902 1.121 kiyohara OWRITE(sc, OHCI_IRCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
903 1.121 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, 1 << dmach);
904 1.121 kiyohara OWRITE(sc, OHCI_IR_STATCLR, 1 << dmach);
905 1.121 kiyohara /* XXX we cannot free buffers until the DMA really stops */
906 1.130 cegger kpause("fwirxd", true, hz, NULL);
907 1.121 kiyohara fwohci_db_free(sc, &sc->ir[dmach]);
908 1.121 kiyohara sc->ir[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
909 1.121 kiyohara return 0;
910 1.121 kiyohara }
911 1.89 kiyohara
912 1.89 kiyohara
913 1.121 kiyohara static int
914 1.121 kiyohara fwohci_itxbuf_enable(struct firewire_comm *fc, int dmach)
915 1.121 kiyohara {
916 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
917 1.121 kiyohara struct fwohci_dbch *dbch;
918 1.121 kiyohara struct fw_bulkxfer *first, *chunk, *prev, *txfer;
919 1.121 kiyohara struct fw_xferq *it;
920 1.121 kiyohara uint32_t stat;
921 1.121 kiyohara int cycle_match, cycle_now, ldesc, err = 0;
922 1.121 kiyohara unsigned short tag, ich;
923 1.89 kiyohara
924 1.121 kiyohara dbch = &sc->it[dmach];
925 1.121 kiyohara it = &dbch->xferq;
926 1.89 kiyohara
927 1.121 kiyohara tag = (it->flag >> 6) & 3;
928 1.121 kiyohara ich = it->flag & 0x3f;
929 1.121 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0) {
930 1.121 kiyohara dbch->ndb = it->bnpacket * it->bnchunk;
931 1.121 kiyohara dbch->ndesc = 3;
932 1.121 kiyohara fwohci_db_init(sc, dbch);
933 1.121 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
934 1.121 kiyohara return ENOMEM;
935 1.89 kiyohara
936 1.121 kiyohara err = fwohci_tx_enable(sc, dbch);
937 1.121 kiyohara if (err)
938 1.121 kiyohara return err;
939 1.121 kiyohara }
940 1.89 kiyohara
941 1.121 kiyohara ldesc = dbch->ndesc - 1;
942 1.121 kiyohara prev = NULL;
943 1.121 kiyohara STAILQ_FOREACH(txfer, &it->stdma, link)
944 1.121 kiyohara prev = txfer;
945 1.121 kiyohara while ((chunk = STAILQ_FIRST(&it->stvalid)) != NULL) {
946 1.121 kiyohara struct fwohcidb *db;
947 1.89 kiyohara
948 1.121 kiyohara fwdma_sync_multiseg(it->buf, chunk->poffset, it->bnpacket,
949 1.121 kiyohara BUS_DMASYNC_PREWRITE);
950 1.121 kiyohara fwohci_txbufdb(sc, dmach, chunk);
951 1.121 kiyohara if (prev != NULL) {
952 1.121 kiyohara db = ((struct fwohcidb_tr *)(prev->end))->db;
953 1.121 kiyohara #if 0 /* XXX necessary? */
954 1.121 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
955 1.121 kiyohara OHCI_BRANCH_ALWAYS);
956 1.121 kiyohara #endif
957 1.121 kiyohara #if 0 /* if bulkxfer->npacket changes */
958 1.121 kiyohara db[ldesc].db.desc.depend = db[0].db.desc.depend =
959 1.121 kiyohara ((struct fwohcidb_tr *)(chunk->start))->bus_addr |
960 1.121 kiyohara dbch->ndesc;
961 1.121 kiyohara #else
962 1.121 kiyohara FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
963 1.121 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.depend, dbch->ndesc);
964 1.121 kiyohara #endif
965 1.121 kiyohara }
966 1.121 kiyohara STAILQ_REMOVE_HEAD(&it->stvalid, link);
967 1.121 kiyohara STAILQ_INSERT_TAIL(&it->stdma, chunk, link);
968 1.121 kiyohara prev = chunk;
969 1.89 kiyohara }
970 1.121 kiyohara fwdma_sync_multiseg_all(dbch->am,
971 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
972 1.121 kiyohara stat = OREAD(sc, OHCI_ITCTL(dmach));
973 1.121 kiyohara if (firewire_debug && (stat & OHCI_CNTL_CYCMATCH_S))
974 1.121 kiyohara printf("stat 0x%x\n", stat);
975 1.89 kiyohara
976 1.121 kiyohara if (stat & (OHCI_CNTL_DMA_ACTIVE | OHCI_CNTL_CYCMATCH_S))
977 1.121 kiyohara return 0;
978 1.62 haya
979 1.89 kiyohara #if 0
980 1.121 kiyohara OWRITE(sc, OHCI_ITCTLCLR(dmach), OHCI_CNTL_DMA_RUN);
981 1.121 kiyohara #endif
982 1.121 kiyohara OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
983 1.121 kiyohara OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
984 1.121 kiyohara OWRITE(sc, OHCI_IT_MASK, 1 << dmach);
985 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_DMA_IT);
986 1.89 kiyohara
987 1.121 kiyohara first = STAILQ_FIRST(&it->stdma);
988 1.121 kiyohara OWRITE(sc, OHCI_ITCMD(dmach),
989 1.121 kiyohara ((struct fwohcidb_tr *)(first->start))->bus_addr | dbch->ndesc);
990 1.121 kiyohara if (firewire_debug > 1) {
991 1.121 kiyohara printf("fwohci_itxbuf_enable: kick 0x%08x\n", stat);
992 1.121 kiyohara #if 1
993 1.121 kiyohara dump_dma(sc, ITX_CH + dmach);
994 1.89 kiyohara #endif
995 1.89 kiyohara }
996 1.121 kiyohara if ((stat & OHCI_CNTL_DMA_RUN) == 0) {
997 1.121 kiyohara #if 1
998 1.121 kiyohara /* Don't start until all chunks are buffered */
999 1.121 kiyohara if (STAILQ_FIRST(&it->stfree) != NULL)
1000 1.121 kiyohara goto out;
1001 1.121 kiyohara #endif
1002 1.121 kiyohara #if 1
1003 1.121 kiyohara /* Clear cycle match counter bits */
1004 1.121 kiyohara OWRITE(sc, OHCI_ITCTLCLR(dmach), 0xffff0000);
1005 1.89 kiyohara
1006 1.121 kiyohara /* 2bit second + 13bit cycle */
1007 1.121 kiyohara cycle_now = (fc->cyctimer(fc) >> 12) & 0x7fff;
1008 1.121 kiyohara cycle_match = fwohci_next_cycle(sc, cycle_now);
1009 1.89 kiyohara
1010 1.121 kiyohara OWRITE(sc, OHCI_ITCTL(dmach),
1011 1.121 kiyohara OHCI_CNTL_CYCMATCH_S | (cycle_match << 16) |
1012 1.121 kiyohara OHCI_CNTL_DMA_RUN);
1013 1.89 kiyohara #else
1014 1.121 kiyohara OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_RUN);
1015 1.5 matt #endif
1016 1.121 kiyohara if (firewire_debug > 1) {
1017 1.121 kiyohara printf("cycle_match: 0x%04x->0x%04x\n",
1018 1.121 kiyohara cycle_now, cycle_match);
1019 1.121 kiyohara dump_dma(sc, ITX_CH + dmach);
1020 1.121 kiyohara dump_db(sc, ITX_CH + dmach);
1021 1.121 kiyohara }
1022 1.121 kiyohara } else if ((stat & OHCI_CNTL_CYCMATCH_S) == 0) {
1023 1.121 kiyohara aprint_error_dev(fc->dev, "IT DMA underrun (0x%08x)\n", stat);
1024 1.121 kiyohara OWRITE(sc, OHCI_ITCTL(dmach), OHCI_CNTL_DMA_WAKE);
1025 1.121 kiyohara }
1026 1.121 kiyohara out:
1027 1.121 kiyohara return err;
1028 1.1 matt }
1029 1.1 matt
1030 1.121 kiyohara static int
1031 1.121 kiyohara fwohci_itx_disable(struct firewire_comm *fc, int dmach)
1032 1.40 haya {
1033 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1034 1.40 haya
1035 1.121 kiyohara OWRITE(sc, OHCI_ITCTLCLR(dmach),
1036 1.121 kiyohara OHCI_CNTL_DMA_RUN | OHCI_CNTL_CYCMATCH_S);
1037 1.121 kiyohara OWRITE(sc, OHCI_IT_MASKCLR, 1 << dmach);
1038 1.121 kiyohara OWRITE(sc, OHCI_IT_STATCLR, 1 << dmach);
1039 1.121 kiyohara /* XXX we cannot free buffers until the DMA really stops */
1040 1.130 cegger kpause("fwitxd", true, hz, NULL);
1041 1.121 kiyohara fwohci_db_free(sc, &sc->it[dmach]);
1042 1.121 kiyohara sc->it[dmach].xferq.flag &= ~FWXFERQ_RUNNING;
1043 1.121 kiyohara return 0;
1044 1.89 kiyohara }
1045 1.40 haya
1046 1.121 kiyohara static void
1047 1.121 kiyohara fwohci_timeout(struct firewire_comm *fc)
1048 1.89 kiyohara {
1049 1.121 kiyohara #if 0
1050 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1051 1.121 kiyohara #endif
1052 1.121 kiyohara /* nothing? */
1053 1.40 haya }
1054 1.40 haya
1055 1.121 kiyohara #if BYTE_ORDER == BIG_ENDIAN
1056 1.121 kiyohara static void
1057 1.121 kiyohara fwohci_irx_post (struct firewire_comm *fc, uint32_t *qld)
1058 1.121 kiyohara {
1059 1.121 kiyohara
1060 1.121 kiyohara qld[0] = FWOHCI_DMA_READ(qld[0]);
1061 1.121 kiyohara return;
1062 1.121 kiyohara }
1063 1.121 kiyohara #endif
1064 1.121 kiyohara
1065 1.121 kiyohara static void
1066 1.121 kiyohara fwohci_set_intr(struct firewire_comm *fc, int enable)
1067 1.121 kiyohara {
1068 1.121 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1069 1.121 kiyohara
1070 1.121 kiyohara if (firewire_debug)
1071 1.121 kiyohara printf("fwohci_set_intr: %d\n", enable);
1072 1.121 kiyohara if (enable) {
1073 1.121 kiyohara sc->intmask |= OHCI_INT_EN;
1074 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_EN);
1075 1.121 kiyohara } else {
1076 1.121 kiyohara sc->intmask &= ~OHCI_INT_EN;
1077 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_EN);
1078 1.121 kiyohara }
1079 1.121 kiyohara }
1080 1.121 kiyohara
1081 1.121 kiyohara /*
1082 1.121 kiyohara * Communication with PHY device
1083 1.121 kiyohara */
1084 1.121 kiyohara /* XXX need lock for phy access */
1085 1.121 kiyohara static uint32_t
1086 1.121 kiyohara fwphy_rddata(struct fwohci_softc *sc, u_int addr)
1087 1.121 kiyohara {
1088 1.121 kiyohara uint32_t fun, stat;
1089 1.121 kiyohara u_int i, retry = 0;
1090 1.121 kiyohara
1091 1.121 kiyohara addr &= 0xf;
1092 1.121 kiyohara #define MAX_RETRY 100
1093 1.121 kiyohara again:
1094 1.121 kiyohara OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_REG_FAIL);
1095 1.121 kiyohara fun = PHYDEV_RDCMD | (addr << PHYDEV_REGADDR);
1096 1.121 kiyohara OWRITE(sc, OHCI_PHYACCESS, fun);
1097 1.121 kiyohara for (i = 0; i < MAX_RETRY; i++) {
1098 1.121 kiyohara fun = OREAD(sc, OHCI_PHYACCESS);
1099 1.121 kiyohara if ((fun & PHYDEV_RDCMD) == 0 && (fun & PHYDEV_RDDONE) != 0)
1100 1.121 kiyohara break;
1101 1.121 kiyohara DELAY(100);
1102 1.121 kiyohara }
1103 1.121 kiyohara if (i >= MAX_RETRY) {
1104 1.121 kiyohara if (firewire_debug)
1105 1.121 kiyohara printf("phy read failed(1).\n");
1106 1.121 kiyohara if (++retry < MAX_RETRY) {
1107 1.121 kiyohara DELAY(100);
1108 1.121 kiyohara goto again;
1109 1.121 kiyohara }
1110 1.121 kiyohara }
1111 1.121 kiyohara /* Make sure that SCLK is started */
1112 1.121 kiyohara stat = OREAD(sc, FWOHCI_INTSTAT);
1113 1.121 kiyohara if ((stat & OHCI_INT_REG_FAIL) != 0 ||
1114 1.121 kiyohara ((fun >> PHYDEV_REGADDR) & 0xf) != addr) {
1115 1.121 kiyohara if (firewire_debug)
1116 1.121 kiyohara printf("phy read failed(2).\n");
1117 1.121 kiyohara if (++retry < MAX_RETRY) {
1118 1.121 kiyohara DELAY(100);
1119 1.121 kiyohara goto again;
1120 1.121 kiyohara }
1121 1.121 kiyohara }
1122 1.121 kiyohara if (firewire_debug || retry >= MAX_RETRY)
1123 1.121 kiyohara aprint_error_dev(sc->fc.dev,
1124 1.121 kiyohara "fwphy_rddata: 0x%x loop=%d, retry=%d\n",
1125 1.121 kiyohara addr, i, retry);
1126 1.121 kiyohara #undef MAX_RETRY
1127 1.121 kiyohara return (fun >> PHYDEV_RDDATA) & 0xff;
1128 1.121 kiyohara }
1129 1.121 kiyohara
1130 1.121 kiyohara static uint32_t
1131 1.121 kiyohara fwphy_wrdata(struct fwohci_softc *sc, uint32_t addr, uint32_t data)
1132 1.121 kiyohara {
1133 1.121 kiyohara uint32_t fun;
1134 1.121 kiyohara
1135 1.121 kiyohara addr &= 0xf;
1136 1.121 kiyohara data &= 0xff;
1137 1.121 kiyohara
1138 1.121 kiyohara fun =
1139 1.121 kiyohara (PHYDEV_WRCMD | (addr << PHYDEV_REGADDR) | (data << PHYDEV_WRDATA));
1140 1.121 kiyohara OWRITE(sc, OHCI_PHYACCESS, fun);
1141 1.121 kiyohara DELAY(100);
1142 1.121 kiyohara
1143 1.121 kiyohara return fwphy_rddata(sc, addr);
1144 1.121 kiyohara }
1145 1.121 kiyohara
1146 1.121 kiyohara static int
1147 1.121 kiyohara fwohci_probe_phy(struct fwohci_softc *sc)
1148 1.1 matt {
1149 1.121 kiyohara uint32_t reg, reg2;
1150 1.121 kiyohara int e1394a = 1;
1151 1.62 haya
1152 1.121 kiyohara /*
1153 1.121 kiyohara * probe PHY parameters
1154 1.121 kiyohara * 0. to prove PHY version, whether compliance of 1394a.
1155 1.121 kiyohara * 1. to probe maximum speed supported by the PHY and
1156 1.121 kiyohara * number of port supported by core-logic.
1157 1.121 kiyohara * It is not actually available port on your PC .
1158 1.121 kiyohara */
1159 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS);
1160 1.121 kiyohara DELAY(500);
1161 1.40 haya
1162 1.121 kiyohara reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
1163 1.62 haya
1164 1.121 kiyohara if ((reg >> 5) != 7) {
1165 1.121 kiyohara sc->fc.mode &= ~FWPHYASYST;
1166 1.121 kiyohara sc->fc.nport = reg & FW_PHY_NP;
1167 1.121 kiyohara sc->fc.speed = reg & FW_PHY_SPD >> 6;
1168 1.121 kiyohara if (sc->fc.speed > MAX_SPEED) {
1169 1.121 kiyohara aprint_error_dev(sc->fc.dev,
1170 1.121 kiyohara "invalid speed %d (fixed to %d).\n",
1171 1.121 kiyohara sc->fc.speed, MAX_SPEED);
1172 1.121 kiyohara sc->fc.speed = MAX_SPEED;
1173 1.121 kiyohara }
1174 1.121 kiyohara aprint_normal_dev(sc->fc.dev, "Phy 1394 only %s, %d ports.\n",
1175 1.121 kiyohara fw_linkspeed[sc->fc.speed], sc->fc.nport);
1176 1.121 kiyohara } else {
1177 1.121 kiyohara reg2 = fwphy_rddata(sc, FW_PHY_ESPD_REG);
1178 1.121 kiyohara sc->fc.mode |= FWPHYASYST;
1179 1.121 kiyohara sc->fc.nport = reg & FW_PHY_NP;
1180 1.121 kiyohara sc->fc.speed = (reg2 & FW_PHY_ESPD) >> 5;
1181 1.121 kiyohara if (sc->fc.speed > MAX_SPEED) {
1182 1.121 kiyohara aprint_error_dev(sc->fc.dev,
1183 1.121 kiyohara "invalid speed %d (fixed to %d).\n",
1184 1.121 kiyohara sc->fc.speed, MAX_SPEED);
1185 1.121 kiyohara sc->fc.speed = MAX_SPEED;
1186 1.121 kiyohara }
1187 1.121 kiyohara aprint_normal_dev(sc->fc.dev,
1188 1.121 kiyohara "Phy 1394a available %s, %d ports.\n",
1189 1.121 kiyohara fw_linkspeed[sc->fc.speed], sc->fc.nport);
1190 1.3 onoe
1191 1.121 kiyohara /* check programPhyEnable */
1192 1.121 kiyohara reg2 = fwphy_rddata(sc, 5);
1193 1.121 kiyohara #if 0
1194 1.121 kiyohara if (e1394a && (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_PRPHY)) {
1195 1.121 kiyohara #else /* XXX force to enable 1394a */
1196 1.121 kiyohara if (e1394a) {
1197 1.121 kiyohara #endif
1198 1.121 kiyohara if (firewire_debug)
1199 1.121 kiyohara printf("Enable 1394a Enhancements\n");
1200 1.121 kiyohara /* enable EAA EMC */
1201 1.121 kiyohara reg2 |= 0x03;
1202 1.121 kiyohara /* set aPhyEnhanceEnable */
1203 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_PHYEN);
1204 1.121 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_PRPHY);
1205 1.121 kiyohara }
1206 1.121 kiyohara #if 0
1207 1.121 kiyohara else {
1208 1.121 kiyohara /* for safe */
1209 1.121 kiyohara reg2 &= ~0x83;
1210 1.121 kiyohara }
1211 1.121 kiyohara #endif
1212 1.121 kiyohara reg2 = fwphy_wrdata(sc, 5, reg2);
1213 1.1 matt }
1214 1.89 kiyohara
1215 1.121 kiyohara reg = fwphy_rddata(sc, FW_PHY_SPD_REG);
1216 1.121 kiyohara if ((reg >> 5) == 7) {
1217 1.121 kiyohara reg = fwphy_rddata(sc, 4);
1218 1.121 kiyohara reg |= 1 << 6;
1219 1.121 kiyohara fwphy_wrdata(sc, 4, reg);
1220 1.121 kiyohara reg = fwphy_rddata(sc, 4);
1221 1.121 kiyohara }
1222 1.89 kiyohara return 0;
1223 1.3 onoe }
1224 1.3 onoe
1225 1.121 kiyohara static void
1226 1.121 kiyohara fwohci_reset(struct fwohci_softc *sc)
1227 1.121 kiyohara {
1228 1.121 kiyohara struct fwohcidb_tr *db_tr;
1229 1.121 kiyohara uint32_t reg, reg2;
1230 1.121 kiyohara int i, max_rec, speed;
1231 1.121 kiyohara
1232 1.121 kiyohara /* Disable interrupts */
1233 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, ~0);
1234 1.121 kiyohara
1235 1.121 kiyohara /* Now stopping all DMA channels */
1236 1.121 kiyohara OWRITE(sc, OHCI_ARQCTLCLR, OHCI_CNTL_DMA_RUN);
1237 1.121 kiyohara OWRITE(sc, OHCI_ARSCTLCLR, OHCI_CNTL_DMA_RUN);
1238 1.121 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
1239 1.121 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
1240 1.121 kiyohara
1241 1.121 kiyohara OWRITE(sc, OHCI_IR_MASKCLR, ~0);
1242 1.121 kiyohara for (i = 0; i < sc->fc.nisodma; i++) {
1243 1.121 kiyohara OWRITE(sc, OHCI_IRCTLCLR(i), OHCI_CNTL_DMA_RUN);
1244 1.121 kiyohara OWRITE(sc, OHCI_ITCTLCLR(i), OHCI_CNTL_DMA_RUN);
1245 1.121 kiyohara }
1246 1.121 kiyohara
1247 1.121 kiyohara /* FLUSH FIFO and reset Transmitter/Reciever */
1248 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_RESET);
1249 1.121 kiyohara if (firewire_debug)
1250 1.121 kiyohara printf("resetting OHCI...");
1251 1.121 kiyohara i = 0;
1252 1.121 kiyohara while (OREAD(sc, OHCI_HCCCTL) & OHCI_HCC_RESET) {
1253 1.121 kiyohara if (i++ > 100)
1254 1.121 kiyohara break;
1255 1.121 kiyohara DELAY(1000);
1256 1.121 kiyohara }
1257 1.121 kiyohara if (firewire_debug)
1258 1.121 kiyohara printf("done (loop=%d)\n", i);
1259 1.121 kiyohara
1260 1.121 kiyohara /* Probe phy */
1261 1.121 kiyohara fwohci_probe_phy(sc);
1262 1.121 kiyohara
1263 1.121 kiyohara /* Probe link */
1264 1.121 kiyohara reg = OREAD(sc, OHCI_BUS_OPT);
1265 1.121 kiyohara reg2 = reg | OHCI_BUSFNC;
1266 1.121 kiyohara max_rec = (reg & 0x0000f000) >> 12;
1267 1.121 kiyohara speed = (reg & 0x00000007);
1268 1.121 kiyohara aprint_normal_dev(sc->fc.dev, "Link %s, max_rec %d bytes.\n",
1269 1.121 kiyohara fw_linkspeed[speed], MAXREC(max_rec));
1270 1.121 kiyohara /* XXX fix max_rec */
1271 1.121 kiyohara sc->fc.maxrec = sc->fc.speed + 8;
1272 1.121 kiyohara if (max_rec != sc->fc.maxrec) {
1273 1.121 kiyohara reg2 = (reg2 & 0xffff0fff) | (sc->fc.maxrec << 12);
1274 1.121 kiyohara aprint_normal_dev(sc->fc.dev, "max_rec %d -> %d\n",
1275 1.121 kiyohara MAXREC(max_rec), MAXREC(sc->fc.maxrec));
1276 1.121 kiyohara }
1277 1.121 kiyohara if (firewire_debug)
1278 1.121 kiyohara printf("BUS_OPT 0x%x -> 0x%x\n", reg, reg2);
1279 1.121 kiyohara OWRITE(sc, OHCI_BUS_OPT, reg2);
1280 1.121 kiyohara
1281 1.121 kiyohara /* Initialize registers */
1282 1.121 kiyohara OWRITE(sc, OHCI_CROMHDR, sc->fc.config_rom[0]);
1283 1.121 kiyohara OWRITE(sc, OHCI_CROMPTR, sc->crom_dma.bus_addr);
1284 1.121 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_BIGEND);
1285 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_POSTWR);
1286 1.121 kiyohara OWRITE(sc, OHCI_SID_BUF, sc->sid_dma.bus_addr);
1287 1.121 kiyohara OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_SID);
1288 1.121 kiyohara
1289 1.121 kiyohara /* Enable link */
1290 1.121 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LINKEN);
1291 1.121 kiyohara
1292 1.121 kiyohara /* Force to start async RX DMA */
1293 1.121 kiyohara sc->arrq.xferq.flag &= ~FWXFERQ_RUNNING;
1294 1.121 kiyohara sc->arrs.xferq.flag &= ~FWXFERQ_RUNNING;
1295 1.121 kiyohara fwohci_rx_enable(sc, &sc->arrq);
1296 1.121 kiyohara fwohci_rx_enable(sc, &sc->arrs);
1297 1.121 kiyohara
1298 1.121 kiyohara /* Initialize async TX */
1299 1.121 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
1300 1.121 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN | OHCI_CNTL_DMA_DEAD);
1301 1.121 kiyohara
1302 1.121 kiyohara /* AT Retries */
1303 1.121 kiyohara OWRITE(sc, FWOHCI_RETRY,
1304 1.121 kiyohara /* CycleLimit PhyRespRetries ATRespRetries ATReqRetries */
1305 1.121 kiyohara (0xffff << 16) | (0x0f << 8) | (0x0f << 4) | 0x0f);
1306 1.121 kiyohara
1307 1.121 kiyohara sc->atrq.top = STAILQ_FIRST(&sc->atrq.db_trq);
1308 1.121 kiyohara sc->atrs.top = STAILQ_FIRST(&sc->atrs.db_trq);
1309 1.121 kiyohara sc->atrq.bottom = sc->atrq.top;
1310 1.121 kiyohara sc->atrs.bottom = sc->atrs.top;
1311 1.121 kiyohara
1312 1.121 kiyohara for (i = 0, db_tr = sc->atrq.top; i < sc->atrq.ndb;
1313 1.121 kiyohara i++, db_tr = STAILQ_NEXT(db_tr, link))
1314 1.121 kiyohara db_tr->xfer = NULL;
1315 1.121 kiyohara for (i = 0, db_tr = sc->atrs.top; i < sc->atrs.ndb;
1316 1.121 kiyohara i++, db_tr = STAILQ_NEXT(db_tr, link))
1317 1.121 kiyohara db_tr->xfer = NULL;
1318 1.121 kiyohara
1319 1.121 kiyohara
1320 1.121 kiyohara /* Enable interrupts */
1321 1.121 kiyohara sc->intmask = (OHCI_INT_ERR | OHCI_INT_PHY_SID
1322 1.121 kiyohara | OHCI_INT_DMA_ATRQ | OHCI_INT_DMA_ATRS
1323 1.121 kiyohara | OHCI_INT_DMA_PRRQ | OHCI_INT_DMA_PRRS
1324 1.121 kiyohara | OHCI_INT_PHY_BUS_R | OHCI_INT_PW_ERR);
1325 1.121 kiyohara sc->intmask |= OHCI_INT_DMA_IR | OHCI_INT_DMA_IT;
1326 1.121 kiyohara sc->intmask |= OHCI_INT_CYC_LOST | OHCI_INT_PHY_INT;
1327 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASK, sc->intmask);
1328 1.121 kiyohara fwohci_set_intr(&sc->fc, 1);
1329 1.121 kiyohara }
1330 1.121 kiyohara
1331 1.121 kiyohara #define LAST_DB(dbtr) \
1332 1.121 kiyohara &dbtr->db[(dbtr->dbcnt > 2) ? (dbtr->dbcnt - 1) : 0];
1333 1.100 blymn
1334 1.24 jmc static void
1335 1.121 kiyohara fwohci_execute_db(struct fwohcidb_tr *db_tr, bus_dmamap_t dmamap)
1336 1.24 jmc {
1337 1.89 kiyohara struct fwohcidb *db;
1338 1.89 kiyohara bus_dma_segment_t *s;
1339 1.89 kiyohara int i;
1340 1.24 jmc
1341 1.89 kiyohara db = &db_tr->db[db_tr->dbcnt];
1342 1.121 kiyohara for (i = 0; i < dmamap->dm_nsegs; i++) {
1343 1.121 kiyohara s = &dmamap->dm_segs[i];
1344 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.addr, s->ds_addr);
1345 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.cmd, s->ds_len);
1346 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, 0);
1347 1.89 kiyohara db++;
1348 1.89 kiyohara db_tr->dbcnt++;
1349 1.26 enami }
1350 1.24 jmc }
1351 1.24 jmc
1352 1.24 jmc static void
1353 1.89 kiyohara fwohci_start(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1354 1.89 kiyohara {
1355 1.89 kiyohara struct fw_xfer *xfer;
1356 1.89 kiyohara struct fw_pkt *fp;
1357 1.89 kiyohara struct fwohci_txpkthdr *ohcifp;
1358 1.121 kiyohara struct fwohcidb_tr *db_tr, *kick;
1359 1.89 kiyohara struct fwohcidb *db;
1360 1.89 kiyohara uint32_t *ld;
1361 1.121 kiyohara int tcode, hdr_len, pl_off, fsegment = -1, i;
1362 1.90 drochner const struct tcode_info *info;
1363 1.121 kiyohara static int maxdesc = 0;
1364 1.89 kiyohara
1365 1.121 kiyohara KASSERT(mutex_owned(&dbch->xferq.q_mtx));
1366 1.110 kiyohara
1367 1.121 kiyohara #if DIAGNOSTIC
1368 1.121 kiyohara if (dbch->off != OHCI_ATQOFF &&
1369 1.121 kiyohara dbch->off != OHCI_ATSOFF)
1370 1.121 kiyohara panic("not async tx");
1371 1.121 kiyohara #endif
1372 1.24 jmc
1373 1.89 kiyohara if (dbch->flags & FWOHCI_DBCH_FULL)
1374 1.89 kiyohara return;
1375 1.24 jmc
1376 1.89 kiyohara db_tr = dbch->top;
1377 1.121 kiyohara kick = db_tr;
1378 1.121 kiyohara if (dbch->pdb_tr != NULL) {
1379 1.121 kiyohara kick = dbch->pdb_tr;
1380 1.121 kiyohara fwdma_sync_multiseg(dbch->am, kick->idx, kick->idx,
1381 1.121 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1382 1.121 kiyohara }
1383 1.89 kiyohara txloop:
1384 1.89 kiyohara xfer = STAILQ_FIRST(&dbch->xferq.q);
1385 1.121 kiyohara if (xfer == NULL)
1386 1.89 kiyohara goto kick;
1387 1.110 kiyohara #if 0
1388 1.121 kiyohara if (dbch->xferq.queued == 0)
1389 1.121 kiyohara aprint_error_dev(sc->fc.dev, "TX queue empty\n");
1390 1.110 kiyohara #endif
1391 1.89 kiyohara STAILQ_REMOVE_HEAD(&dbch->xferq.q, link);
1392 1.89 kiyohara db_tr->xfer = xfer;
1393 1.110 kiyohara xfer->flag = FWXF_START;
1394 1.89 kiyohara
1395 1.89 kiyohara fp = &xfer->send.hdr;
1396 1.89 kiyohara tcode = fp->mode.common.tcode;
1397 1.89 kiyohara
1398 1.89 kiyohara ohcifp = (struct fwohci_txpkthdr *) db_tr->db[1].db.immed;
1399 1.89 kiyohara info = &tinfo[tcode];
1400 1.89 kiyohara hdr_len = pl_off = info->hdr_len;
1401 1.89 kiyohara
1402 1.121 kiyohara ld = ohcifp->mode.ld;
1403 1.89 kiyohara ld[0] = ld[1] = ld[2] = ld[3] = 0;
1404 1.121 kiyohara for (i = 0; i < pl_off / 4; i++)
1405 1.121 kiyohara ld[i] = fp->mode.ld[i];
1406 1.89 kiyohara
1407 1.89 kiyohara ohcifp->mode.common.spd = xfer->send.spd & 0x7;
1408 1.121 kiyohara if (tcode == FWTCODE_STREAM) {
1409 1.89 kiyohara hdr_len = 8;
1410 1.89 kiyohara ohcifp->mode.stream.len = fp->mode.stream.len;
1411 1.89 kiyohara } else if (tcode == FWTCODE_PHY) {
1412 1.89 kiyohara hdr_len = 12;
1413 1.89 kiyohara ld[1] = fp->mode.ld[1];
1414 1.89 kiyohara ld[2] = fp->mode.ld[2];
1415 1.89 kiyohara ohcifp->mode.common.spd = 0;
1416 1.89 kiyohara ohcifp->mode.common.tcode = FWOHCITCODE_PHY;
1417 1.89 kiyohara } else {
1418 1.89 kiyohara ohcifp->mode.asycomm.dst = fp->mode.hdr.dst;
1419 1.89 kiyohara ohcifp->mode.asycomm.srcbus = OHCI_ASYSRCBUS;
1420 1.89 kiyohara ohcifp->mode.asycomm.tlrt |= FWRETRY_X;
1421 1.89 kiyohara }
1422 1.121 kiyohara db = db_tr->db;
1423 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.cmd,
1424 1.121 kiyohara OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | hdr_len);
1425 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.addr, 0);
1426 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, 0);
1427 1.89 kiyohara /* Specify bound timer of asy. responce */
1428 1.121 kiyohara if (dbch->off != OHCI_ATSOFF)
1429 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res,
1430 1.121 kiyohara (OREAD(sc, OHCI_CYCLETIMER) >> 12) + (1 << 13));
1431 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
1432 1.89 kiyohara if (tcode == FWTCODE_WREQQ || tcode == FWTCODE_RRESQ)
1433 1.89 kiyohara hdr_len = 12;
1434 1.121 kiyohara for (i = 0; i < hdr_len / 4; i++)
1435 1.89 kiyohara FWOHCI_DMA_WRITE(ld[i], ld[i]);
1436 1.89 kiyohara #endif
1437 1.89 kiyohara
1438 1.89 kiyohara again:
1439 1.89 kiyohara db_tr->dbcnt = 2;
1440 1.89 kiyohara db = &db_tr->db[db_tr->dbcnt];
1441 1.89 kiyohara if (xfer->send.pay_len > 0) {
1442 1.89 kiyohara int err;
1443 1.89 kiyohara /* handle payload */
1444 1.121 kiyohara if (xfer->mbuf == NULL)
1445 1.121 kiyohara err = bus_dmamap_load(sc->fc.dmat, db_tr->dma_map,
1446 1.121 kiyohara xfer->send.payload, xfer->send.pay_len, NULL,
1447 1.121 kiyohara BUS_DMA_WAITOK);
1448 1.121 kiyohara else {
1449 1.89 kiyohara /* XXX we can handle only 6 (=8-2) mbuf chains */
1450 1.121 kiyohara err = bus_dmamap_load_mbuf(sc->fc.dmat, db_tr->dma_map,
1451 1.121 kiyohara xfer->mbuf, BUS_DMA_WAITOK);
1452 1.89 kiyohara if (err == EFBIG) {
1453 1.89 kiyohara struct mbuf *m0;
1454 1.89 kiyohara
1455 1.89 kiyohara if (firewire_debug)
1456 1.121 kiyohara printf("EFBIG.\n");
1457 1.89 kiyohara m0 = m_getcl(M_DONTWAIT, MT_DATA, M_PKTHDR);
1458 1.89 kiyohara if (m0 != NULL) {
1459 1.89 kiyohara m_copydata(xfer->mbuf, 0,
1460 1.121 kiyohara xfer->mbuf->m_pkthdr.len,
1461 1.121 kiyohara mtod(m0, void *));
1462 1.100 blymn m0->m_len = m0->m_pkthdr.len =
1463 1.121 kiyohara xfer->mbuf->m_pkthdr.len;
1464 1.89 kiyohara m_freem(xfer->mbuf);
1465 1.89 kiyohara xfer->mbuf = m0;
1466 1.89 kiyohara goto again;
1467 1.89 kiyohara }
1468 1.121 kiyohara aprint_error_dev(sc->fc.dev,
1469 1.121 kiyohara "m_getcl failed.\n");
1470 1.89 kiyohara }
1471 1.89 kiyohara }
1472 1.121 kiyohara if (!err)
1473 1.121 kiyohara fwohci_execute_db(db_tr, db_tr->dma_map);
1474 1.121 kiyohara else
1475 1.121 kiyohara aprint_error_dev(sc->fc.dev,
1476 1.121 kiyohara "dmamap_load: err=%d\n", err);
1477 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, db_tr->dma_map,
1478 1.121 kiyohara 0, db_tr->dma_map->dm_mapsize, BUS_DMASYNC_PREWRITE);
1479 1.89 kiyohara #if 0 /* OHCI_OUTPUT_MODE == 0 */
1480 1.89 kiyohara for (i = 2; i < db_tr->dbcnt; i++)
1481 1.89 kiyohara FWOHCI_DMA_SET(db_tr->db[i].db.desc.cmd,
1482 1.121 kiyohara OHCI_OUTPUT_MORE);
1483 1.89 kiyohara #endif
1484 1.89 kiyohara }
1485 1.89 kiyohara if (maxdesc < db_tr->dbcnt) {
1486 1.89 kiyohara maxdesc = db_tr->dbcnt;
1487 1.89 kiyohara if (firewire_debug)
1488 1.121 kiyohara printf("maxdesc: %d\n", maxdesc);
1489 1.89 kiyohara }
1490 1.89 kiyohara /* last db */
1491 1.121 kiyohara db = LAST_DB(db_tr);
1492 1.89 kiyohara FWOHCI_DMA_SET(db->db.desc.cmd,
1493 1.121 kiyohara OHCI_OUTPUT_LAST | OHCI_INTERRUPT_ALWAYS | OHCI_BRANCH_ALWAYS);
1494 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.depend,
1495 1.121 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr);
1496 1.89 kiyohara
1497 1.121 kiyohara if (fsegment == -1)
1498 1.89 kiyohara fsegment = db_tr->dbcnt;
1499 1.89 kiyohara if (dbch->pdb_tr != NULL) {
1500 1.121 kiyohara db = LAST_DB(dbch->pdb_tr);
1501 1.89 kiyohara FWOHCI_DMA_SET(db->db.desc.depend, db_tr->dbcnt);
1502 1.89 kiyohara }
1503 1.121 kiyohara dbch->xferq.queued++;
1504 1.89 kiyohara dbch->pdb_tr = db_tr;
1505 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1506 1.121 kiyohara if (db_tr != dbch->bottom)
1507 1.89 kiyohara goto txloop;
1508 1.121 kiyohara else {
1509 1.121 kiyohara aprint_error_dev(sc->fc.dev, "fwohci_start: lack of db_trq\n");
1510 1.89 kiyohara dbch->flags |= FWOHCI_DBCH_FULL;
1511 1.89 kiyohara }
1512 1.89 kiyohara kick:
1513 1.89 kiyohara /* kick asy q */
1514 1.121 kiyohara fwdma_sync_multiseg(dbch->am, kick->idx, dbch->pdb_tr->idx,
1515 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1516 1.99 kiyohara
1517 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_RUNNING)
1518 1.121 kiyohara OWRITE(sc, OHCI_DMACTL(dbch->off), OHCI_CNTL_DMA_WAKE);
1519 1.121 kiyohara else {
1520 1.89 kiyohara if (firewire_debug)
1521 1.121 kiyohara printf("start AT DMA status=%x\n",
1522 1.121 kiyohara OREAD(sc, OHCI_DMACTL(dbch->off)));
1523 1.121 kiyohara OWRITE(sc, OHCI_DMACMD(dbch->off),
1524 1.121 kiyohara dbch->top->bus_addr | fsegment);
1525 1.121 kiyohara OWRITE(sc, OHCI_DMACTL(dbch->off), OHCI_CNTL_DMA_RUN);
1526 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1527 1.62 haya }
1528 1.24 jmc
1529 1.89 kiyohara dbch->top = db_tr;
1530 1.89 kiyohara return;
1531 1.89 kiyohara }
1532 1.24 jmc
1533 1.89 kiyohara static void
1534 1.89 kiyohara fwohci_start_atq(struct firewire_comm *fc)
1535 1.89 kiyohara {
1536 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1537 1.121 kiyohara struct fwohci_dbch *dbch = &sc->atrq;
1538 1.121 kiyohara
1539 1.121 kiyohara mutex_enter(&dbch->xferq.q_mtx);
1540 1.121 kiyohara fwohci_start(sc, dbch);
1541 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
1542 1.89 kiyohara return;
1543 1.89 kiyohara }
1544 1.24 jmc
1545 1.89 kiyohara static void
1546 1.89 kiyohara fwohci_start_ats(struct firewire_comm *fc)
1547 1.89 kiyohara {
1548 1.89 kiyohara struct fwohci_softc *sc = (struct fwohci_softc *)fc;
1549 1.121 kiyohara struct fwohci_dbch *dbch = &sc->atrs;
1550 1.121 kiyohara
1551 1.121 kiyohara mutex_enter(&dbch->xferq.q_mtx);
1552 1.121 kiyohara fwohci_start(sc, dbch);
1553 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
1554 1.89 kiyohara return;
1555 1.89 kiyohara }
1556 1.62 haya
1557 1.121 kiyohara static void
1558 1.89 kiyohara fwohci_txd(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1559 1.89 kiyohara {
1560 1.121 kiyohara struct firewire_comm *fc = &sc->fc;
1561 1.89 kiyohara struct fwohcidb_tr *tr;
1562 1.89 kiyohara struct fwohcidb *db;
1563 1.89 kiyohara struct fw_xfer *xfer;
1564 1.89 kiyohara u_int stat, status;
1565 1.121 kiyohara int packets = 0, ch, err = 0;
1566 1.89 kiyohara
1567 1.121 kiyohara #if DIAGNOSTIC
1568 1.121 kiyohara if (dbch->off != OHCI_ATQOFF &&
1569 1.121 kiyohara dbch->off != OHCI_ATSOFF)
1570 1.121 kiyohara panic("not async tx");
1571 1.121 kiyohara #endif
1572 1.121 kiyohara if (dbch->off == OHCI_ATQOFF)
1573 1.89 kiyohara ch = ATRQ_CH;
1574 1.121 kiyohara else /* OHCI_ATSOFF */
1575 1.89 kiyohara ch = ATRS_CH;
1576 1.121 kiyohara
1577 1.121 kiyohara mutex_enter(&dbch->xferq.q_mtx);
1578 1.89 kiyohara tr = dbch->bottom;
1579 1.121 kiyohara while (dbch->xferq.queued > 0) {
1580 1.121 kiyohara fwdma_sync_multiseg(dbch->am, tr->idx, tr->idx,
1581 1.121 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
1582 1.121 kiyohara db = LAST_DB(tr);
1583 1.89 kiyohara status = FWOHCI_DMA_READ(db->db.desc.res) >> OHCI_STATUS_SHIFT;
1584 1.121 kiyohara if (!(status & OHCI_CNTL_DMA_ACTIVE))
1585 1.121 kiyohara if (fc->status != FWBUSINIT)
1586 1.89 kiyohara goto out;
1587 1.89 kiyohara if (tr->xfer->send.pay_len > 0) {
1588 1.121 kiyohara bus_dmamap_sync(fc->dmat, tr->dma_map,
1589 1.121 kiyohara 0, tr->dma_map->dm_mapsize, BUS_DMASYNC_POSTWRITE);
1590 1.121 kiyohara bus_dmamap_unload(fc->dmat, tr->dma_map);
1591 1.89 kiyohara }
1592 1.89 kiyohara #if 1
1593 1.89 kiyohara if (firewire_debug > 1)
1594 1.89 kiyohara dump_db(sc, ch);
1595 1.89 kiyohara #endif
1596 1.121 kiyohara if (status & OHCI_CNTL_DMA_DEAD) {
1597 1.89 kiyohara /* Stop DMA */
1598 1.121 kiyohara OWRITE(sc, OHCI_DMACTLCLR(dbch->off),
1599 1.121 kiyohara OHCI_CNTL_DMA_RUN);
1600 1.121 kiyohara aprint_error_dev(fc->dev, "force reset AT FIFO\n");
1601 1.89 kiyohara OWRITE(sc, OHCI_HCCCTLCLR, OHCI_HCC_LINKEN);
1602 1.89 kiyohara OWRITE(sc, OHCI_HCCCTL, OHCI_HCC_LPS | OHCI_HCC_LINKEN);
1603 1.121 kiyohara OWRITE(sc, OHCI_DMACTLCLR(dbch->off),
1604 1.121 kiyohara OHCI_CNTL_DMA_RUN);
1605 1.89 kiyohara }
1606 1.89 kiyohara stat = status & FWOHCIEV_MASK;
1607 1.121 kiyohara switch(stat) {
1608 1.89 kiyohara case FWOHCIEV_ACKPEND:
1609 1.121 kiyohara
1610 1.121 kiyohara /* FALLTHROUGH */
1611 1.121 kiyohara
1612 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
1613 1.89 kiyohara err = 0;
1614 1.89 kiyohara break;
1615 1.121 kiyohara
1616 1.89 kiyohara case FWOHCIEV_ACKBSA:
1617 1.89 kiyohara case FWOHCIEV_ACKBSB:
1618 1.89 kiyohara case FWOHCIEV_ACKBSX:
1619 1.121 kiyohara aprint_error_dev(fc->dev, "txd err=%2x %s\n", stat,
1620 1.110 kiyohara fwohcicode[stat]);
1621 1.89 kiyohara err = EBUSY;
1622 1.89 kiyohara break;
1623 1.121 kiyohara
1624 1.89 kiyohara case FWOHCIEV_FLUSHED:
1625 1.89 kiyohara case FWOHCIEV_ACKTARD:
1626 1.121 kiyohara aprint_error_dev(fc->dev, "txd err=%2x %s\n", stat,
1627 1.110 kiyohara fwohcicode[stat]);
1628 1.89 kiyohara err = EAGAIN;
1629 1.89 kiyohara break;
1630 1.121 kiyohara
1631 1.89 kiyohara case FWOHCIEV_MISSACK:
1632 1.89 kiyohara case FWOHCIEV_UNDRRUN:
1633 1.89 kiyohara case FWOHCIEV_OVRRUN:
1634 1.89 kiyohara case FWOHCIEV_DESCERR:
1635 1.89 kiyohara case FWOHCIEV_DTRDERR:
1636 1.89 kiyohara case FWOHCIEV_TIMEOUT:
1637 1.89 kiyohara case FWOHCIEV_TCODERR:
1638 1.89 kiyohara case FWOHCIEV_UNKNOWN:
1639 1.89 kiyohara case FWOHCIEV_ACKDERR:
1640 1.89 kiyohara case FWOHCIEV_ACKTERR:
1641 1.89 kiyohara default:
1642 1.121 kiyohara aprint_error_dev(fc->dev, "txd err=%2x %s\n", stat,
1643 1.121 kiyohara fwohcicode[stat]);
1644 1.89 kiyohara err = EINVAL;
1645 1.89 kiyohara break;
1646 1.89 kiyohara }
1647 1.121 kiyohara dbch->xferq.queued--;
1648 1.121 kiyohara dbch->bottom = STAILQ_NEXT(tr, link);
1649 1.89 kiyohara if (tr->xfer != NULL) {
1650 1.89 kiyohara xfer = tr->xfer;
1651 1.121 kiyohara tr->xfer = NULL;
1652 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
1653 1.110 kiyohara if (xfer->flag & FWXF_RCVD) {
1654 1.62 haya #if 0
1655 1.89 kiyohara if (firewire_debug)
1656 1.89 kiyohara printf("already rcvd\n");
1657 1.62 haya #endif
1658 1.89 kiyohara fw_xfer_done(xfer);
1659 1.89 kiyohara } else {
1660 1.110 kiyohara microtime(&xfer->tv);
1661 1.110 kiyohara xfer->flag = FWXF_SENT;
1662 1.110 kiyohara if (err == EBUSY) {
1663 1.110 kiyohara xfer->flag = FWXF_BUSY;
1664 1.89 kiyohara xfer->resp = err;
1665 1.89 kiyohara xfer->recv.pay_len = 0;
1666 1.89 kiyohara fw_xfer_done(xfer);
1667 1.89 kiyohara } else if (stat != FWOHCIEV_ACKPEND) {
1668 1.89 kiyohara if (stat != FWOHCIEV_ACKCOMPL)
1669 1.110 kiyohara xfer->flag = FWXF_SENTERR;
1670 1.89 kiyohara xfer->resp = err;
1671 1.89 kiyohara xfer->recv.pay_len = 0;
1672 1.89 kiyohara fw_xfer_done(xfer);
1673 1.89 kiyohara }
1674 1.89 kiyohara }
1675 1.121 kiyohara mutex_enter(&dbch->xferq.q_mtx);
1676 1.89 kiyohara /*
1677 1.89 kiyohara * The watchdog timer takes care of split
1678 1.89 kiyohara * transcation timeout for ACKPEND case.
1679 1.89 kiyohara */
1680 1.121 kiyohara } else
1681 1.121 kiyohara aprint_error_dev(fc->dev, "this shouldn't happen\n");
1682 1.121 kiyohara packets++;
1683 1.89 kiyohara if (dbch->bottom == dbch->top) {
1684 1.89 kiyohara /* we reaches the end of context program */
1685 1.89 kiyohara if (firewire_debug && dbch->xferq.queued > 0)
1686 1.89 kiyohara printf("queued > 0\n");
1687 1.89 kiyohara break;
1688 1.89 kiyohara }
1689 1.121 kiyohara tr = dbch->bottom;
1690 1.89 kiyohara }
1691 1.89 kiyohara out:
1692 1.121 kiyohara if (dbch->xferq.queued > 0 || packets > 0)
1693 1.121 kiyohara fwdma_sync_multiseg(dbch->am, tr->idx, tr->idx,
1694 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1695 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_FULL) && packets > 0) {
1696 1.121 kiyohara aprint_normal_dev(fc->dev, "make free slot\n");
1697 1.89 kiyohara dbch->flags &= ~FWOHCI_DBCH_FULL;
1698 1.89 kiyohara fwohci_start(sc, dbch);
1699 1.89 kiyohara }
1700 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
1701 1.24 jmc }
1702 1.24 jmc
1703 1.24 jmc static void
1704 1.121 kiyohara fwohci_db_free(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1705 1.24 jmc {
1706 1.124 kiyohara struct fwohcidb_tr *db_tr, *last;
1707 1.26 enami
1708 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) == 0)
1709 1.89 kiyohara return;
1710 1.26 enami
1711 1.124 kiyohara for (last = db_tr = STAILQ_FIRST(&dbch->db_trq); db_tr != last;
1712 1.121 kiyohara db_tr = STAILQ_NEXT(db_tr, link)) {
1713 1.121 kiyohara bus_dmamap_destroy(sc->fc.dmat, db_tr->dma_map);
1714 1.89 kiyohara if ((dbch->xferq.flag & FWXFERQ_EXTBUF) == 0 &&
1715 1.121 kiyohara db_tr->buf != NULL) {
1716 1.121 kiyohara fwdma_free(sc->fc.dmat, db_tr->dma_map, db_tr->buf);
1717 1.89 kiyohara db_tr->buf = NULL;
1718 1.121 kiyohara }
1719 1.89 kiyohara }
1720 1.128 christos dbch->ndb = 0;
1721 1.89 kiyohara db_tr = STAILQ_FIRST(&dbch->db_trq);
1722 1.89 kiyohara fwdma_free_multiseg(dbch->am);
1723 1.128 christos free(db_tr, M_FW);
1724 1.89 kiyohara STAILQ_INIT(&dbch->db_trq);
1725 1.89 kiyohara dbch->flags &= ~FWOHCI_DBCH_INIT;
1726 1.108 ad seldestroy(&dbch->xferq.rsel);
1727 1.89 kiyohara }
1728 1.26 enami
1729 1.89 kiyohara static void
1730 1.89 kiyohara fwohci_db_init(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1731 1.89 kiyohara {
1732 1.121 kiyohara struct firewire_comm *fc = &sc->fc;
1733 1.121 kiyohara struct fwohcidb_tr *db_tr, *lastq, *tmpq;
1734 1.121 kiyohara int idb;
1735 1.121 kiyohara const int db_tr_sz = sizeof(struct fwohcidb_tr) * dbch->ndb;
1736 1.89 kiyohara
1737 1.89 kiyohara if ((dbch->flags & FWOHCI_DBCH_INIT) != 0)
1738 1.89 kiyohara goto out;
1739 1.89 kiyohara
1740 1.89 kiyohara /* allocate DB entries and attach one to each DMA channels */
1741 1.89 kiyohara /* DB entry must start at 16 bytes bounary. */
1742 1.89 kiyohara STAILQ_INIT(&dbch->db_trq);
1743 1.128 christos db_tr = (struct fwohcidb_tr *)malloc(db_tr_sz, M_FW, M_WAITOK | M_ZERO);
1744 1.121 kiyohara if (db_tr == NULL) {
1745 1.128 christos aprint_error_dev(fc->dev, "malloc(1) failed\n");
1746 1.89 kiyohara return;
1747 1.89 kiyohara }
1748 1.26 enami
1749 1.89 kiyohara #define DB_SIZE(x) (sizeof(struct fwohcidb) * (x)->ndesc)
1750 1.121 kiyohara dbch->am = fwdma_malloc_multiseg(fc, DB_SIZE(dbch), DB_SIZE(dbch),
1751 1.121 kiyohara #if 0
1752 1.121 kiyohara dbch->ndb, BUS_DMA_WAITOK);
1753 1.121 kiyohara #else /* Ooops, debugging now... */
1754 1.121 kiyohara dbch->ndb, BUS_DMA_WAITOK |
1755 1.121 kiyohara (dbch->off == OHCI_ARQOFF || dbch->off == OHCI_ARSOFF) ?
1756 1.121 kiyohara BUS_DMA_COHERENT : 0);
1757 1.121 kiyohara #endif
1758 1.89 kiyohara if (dbch->am == NULL) {
1759 1.121 kiyohara aprint_error_dev(fc->dev, "fwdma_malloc_multiseg failed\n");
1760 1.128 christos free(db_tr, M_FW);
1761 1.89 kiyohara return;
1762 1.89 kiyohara }
1763 1.89 kiyohara /* Attach DB to DMA ch. */
1764 1.121 kiyohara for (idb = 0; idb < dbch->ndb; idb++) {
1765 1.121 kiyohara db_tr->idx = idb;
1766 1.89 kiyohara db_tr->dbcnt = 0;
1767 1.89 kiyohara db_tr->db = (struct fwohcidb *)fwdma_v_addr(dbch->am, idb);
1768 1.89 kiyohara db_tr->bus_addr = fwdma_bus_addr(dbch->am, idb);
1769 1.89 kiyohara /* create dmamap for buffers */
1770 1.121 kiyohara #define MAX_REQCOUNT 0xffff
1771 1.121 kiyohara if (bus_dmamap_create(fc->dmat, dbch->xferq.psize,
1772 1.121 kiyohara dbch->ndesc > 3 ? dbch->ndesc - 2 : 1, MAX_REQCOUNT, 0,
1773 1.121 kiyohara 0, &db_tr->dma_map) != 0) {
1774 1.121 kiyohara aprint_error_dev(fc->dev, "bus_dmamap_create failed\n");
1775 1.89 kiyohara dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
1776 1.121 kiyohara fwohci_db_free(sc, dbch);
1777 1.89 kiyohara return;
1778 1.35 onoe }
1779 1.121 kiyohara if (dbch->off == OHCI_ARQOFF ||
1780 1.121 kiyohara dbch->off == OHCI_ARSOFF) {
1781 1.121 kiyohara db_tr->buf = fwdma_malloc(fc->dev, fc->dmat,
1782 1.121 kiyohara &db_tr->dma_map, dbch->xferq.psize, 1,
1783 1.121 kiyohara BUS_DMA_NOWAIT);
1784 1.121 kiyohara if (db_tr->buf == NULL) {
1785 1.121 kiyohara aprint_error_dev(fc->dev,
1786 1.121 kiyohara "fwdma_malloc failed\n");
1787 1.121 kiyohara dbch->flags = FWOHCI_DBCH_INIT; /* XXX fake */
1788 1.121 kiyohara fwohci_db_free(sc, dbch);
1789 1.121 kiyohara return;
1790 1.121 kiyohara }
1791 1.121 kiyohara }
1792 1.89 kiyohara STAILQ_INSERT_TAIL(&dbch->db_trq, db_tr, link);
1793 1.89 kiyohara if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1794 1.121 kiyohara struct fw_bulkxfer *bulkxfer =
1795 1.121 kiyohara &dbch->xferq.bulkxfer[idb / dbch->xferq.bnpacket];
1796 1.121 kiyohara
1797 1.89 kiyohara if (idb % dbch->xferq.bnpacket == 0)
1798 1.121 kiyohara bulkxfer->start = (void *)db_tr;
1799 1.89 kiyohara if ((idb + 1) % dbch->xferq.bnpacket == 0)
1800 1.121 kiyohara bulkxfer->end = (void *)db_tr;
1801 1.26 enami }
1802 1.89 kiyohara db_tr++;
1803 1.26 enami }
1804 1.121 kiyohara lastq = NULL;
1805 1.121 kiyohara STAILQ_FOREACH(tmpq, &dbch->db_trq, link)
1806 1.121 kiyohara lastq = tmpq;
1807 1.121 kiyohara lastq->link.stqe_next = STAILQ_FIRST(&dbch->db_trq);
1808 1.89 kiyohara out:
1809 1.89 kiyohara dbch->xferq.queued = 0;
1810 1.89 kiyohara dbch->pdb_tr = NULL;
1811 1.89 kiyohara dbch->top = STAILQ_FIRST(&dbch->db_trq);
1812 1.89 kiyohara dbch->bottom = dbch->top;
1813 1.89 kiyohara dbch->flags = FWOHCI_DBCH_INIT;
1814 1.108 ad selinit(&dbch->xferq.rsel);
1815 1.24 jmc }
1816 1.24 jmc
1817 1.5 matt static int
1818 1.89 kiyohara fwohci_tx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1819 1.7 onoe {
1820 1.89 kiyohara int err = 0;
1821 1.89 kiyohara int idb, z, i, dmach = 0, ldesc;
1822 1.89 kiyohara struct fwohcidb_tr *db_tr;
1823 1.89 kiyohara struct fwohcidb *db;
1824 1.7 onoe
1825 1.121 kiyohara if (!(dbch->xferq.flag & FWXFERQ_EXTBUF)) {
1826 1.89 kiyohara err = EINVAL;
1827 1.89 kiyohara return err;
1828 1.89 kiyohara }
1829 1.89 kiyohara z = dbch->ndesc;
1830 1.121 kiyohara for (dmach = 0; dmach < sc->fc.nisodma; dmach++)
1831 1.121 kiyohara if (dbch->off == sc->it[dmach].off)
1832 1.7 onoe break;
1833 1.121 kiyohara if (dmach == sc->fc.nisodma) {
1834 1.89 kiyohara err = EINVAL;
1835 1.89 kiyohara return err;
1836 1.89 kiyohara }
1837 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_RUNNING)
1838 1.89 kiyohara return err;
1839 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1840 1.121 kiyohara for (i = 0, dbch->bottom = dbch->top; i < dbch->ndb - 1; i++)
1841 1.89 kiyohara dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1842 1.89 kiyohara db_tr = dbch->top;
1843 1.121 kiyohara for (idb = 0; idb < dbch->ndb; idb++) {
1844 1.89 kiyohara fwohci_add_tx_buf(dbch, db_tr, idb);
1845 1.121 kiyohara if (STAILQ_NEXT(db_tr, link) == NULL)
1846 1.89 kiyohara break;
1847 1.89 kiyohara db = db_tr->db;
1848 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
1849 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.depend,
1850 1.121 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr | z);
1851 1.89 kiyohara db[ldesc].db.desc.depend = db[0].db.desc.depend;
1852 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1853 1.121 kiyohara if (((idb + 1) % dbch->xferq.bnpacket) == 0) {
1854 1.121 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
1855 1.121 kiyohara OHCI_INTERRUPT_ALWAYS);
1856 1.89 kiyohara /* OHCI 1.1 and above */
1857 1.121 kiyohara FWOHCI_DMA_SET(db[0].db.desc.cmd,
1858 1.121 kiyohara OHCI_INTERRUPT_ALWAYS);
1859 1.89 kiyohara }
1860 1.89 kiyohara }
1861 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1862 1.89 kiyohara }
1863 1.89 kiyohara FWOHCI_DMA_CLEAR(
1864 1.121 kiyohara dbch->bottom->db[dbch->bottom->dbcnt - 1].db.desc.depend, 0xf);
1865 1.89 kiyohara return err;
1866 1.89 kiyohara }
1867 1.7 onoe
1868 1.89 kiyohara static int
1869 1.89 kiyohara fwohci_rx_enable(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
1870 1.89 kiyohara {
1871 1.89 kiyohara struct fwohcidb_tr *db_tr;
1872 1.89 kiyohara struct fwohcidb *db;
1873 1.121 kiyohara int idb, z, i, ldesc, err = 0;
1874 1.89 kiyohara
1875 1.89 kiyohara z = dbch->ndesc;
1876 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_STREAM) {
1877 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_RUNNING)
1878 1.89 kiyohara return err;
1879 1.121 kiyohara } else
1880 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_RUNNING) {
1881 1.89 kiyohara err = EBUSY;
1882 1.89 kiyohara return err;
1883 1.89 kiyohara }
1884 1.89 kiyohara dbch->xferq.flag |= FWXFERQ_RUNNING;
1885 1.89 kiyohara dbch->top = STAILQ_FIRST(&dbch->db_trq);
1886 1.121 kiyohara for (i = 0, dbch->bottom = dbch->top; i < dbch->ndb - 1; i++)
1887 1.89 kiyohara dbch->bottom = STAILQ_NEXT(dbch->bottom, link);
1888 1.89 kiyohara db_tr = dbch->top;
1889 1.110 kiyohara if (db_tr->dbcnt != 0)
1890 1.110 kiyohara goto run;
1891 1.121 kiyohara for (idb = 0; idb < dbch->ndb; idb++) {
1892 1.121 kiyohara if (dbch->off == OHCI_ARQOFF ||
1893 1.121 kiyohara dbch->off == OHCI_ARSOFF)
1894 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, db_tr->dma_map,
1895 1.121 kiyohara 0, db_tr->dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
1896 1.89 kiyohara fwohci_add_rx_buf(dbch, db_tr, idb, &sc->dummy_dma);
1897 1.89 kiyohara if (STAILQ_NEXT(db_tr, link) == NULL)
1898 1.89 kiyohara break;
1899 1.89 kiyohara db = db_tr->db;
1900 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
1901 1.89 kiyohara FWOHCI_DMA_WRITE(db[ldesc].db.desc.depend,
1902 1.121 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr | z);
1903 1.121 kiyohara if (dbch->xferq.flag & FWXFERQ_EXTBUF) {
1904 1.121 kiyohara if (((idb + 1) % dbch->xferq.bnpacket) == 0) {
1905 1.121 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd,
1906 1.121 kiyohara OHCI_INTERRUPT_ALWAYS);
1907 1.121 kiyohara FWOHCI_DMA_CLEAR(db[ldesc].db.desc.depend, 0xf);
1908 1.89 kiyohara }
1909 1.89 kiyohara }
1910 1.121 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
1911 1.121 kiyohara }
1912 1.121 kiyohara FWOHCI_DMA_CLEAR(dbch->bottom->db[db_tr->dbcnt - 1].db.desc.depend,
1913 1.121 kiyohara 0xf);
1914 1.121 kiyohara dbch->buf_offset = 0;
1915 1.121 kiyohara run:
1916 1.121 kiyohara fwdma_sync_multiseg_all(dbch->am,
1917 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
1918 1.121 kiyohara if (!(dbch->xferq.flag & FWXFERQ_STREAM)) {
1919 1.121 kiyohara OWRITE(sc, OHCI_DMACMD(dbch->off), dbch->top->bus_addr | z);
1920 1.121 kiyohara OWRITE(sc, OHCI_DMACTL(dbch->off), OHCI_CNTL_DMA_RUN);
1921 1.89 kiyohara }
1922 1.121 kiyohara return err;
1923 1.121 kiyohara }
1924 1.89 kiyohara
1925 1.121 kiyohara static int
1926 1.121 kiyohara fwohci_next_cycle(struct fwohci_softc *sc, int cycle_now)
1927 1.121 kiyohara {
1928 1.121 kiyohara int sec, cycle, cycle_match;
1929 1.121 kiyohara
1930 1.121 kiyohara cycle = cycle_now & 0x1fff;
1931 1.121 kiyohara sec = cycle_now >> 13;
1932 1.121 kiyohara #define CYCLE_MOD 0x10
1933 1.121 kiyohara #if 1
1934 1.121 kiyohara #define CYCLE_DELAY 8 /* min delay to start DMA */
1935 1.121 kiyohara #else
1936 1.121 kiyohara #define CYCLE_DELAY 7000 /* min delay to start DMA */
1937 1.121 kiyohara #endif
1938 1.121 kiyohara cycle = cycle + CYCLE_DELAY;
1939 1.121 kiyohara if (cycle >= 8000) {
1940 1.121 kiyohara sec++;
1941 1.121 kiyohara cycle -= 8000;
1942 1.121 kiyohara }
1943 1.121 kiyohara cycle = roundup2(cycle, CYCLE_MOD);
1944 1.121 kiyohara if (cycle >= 8000) {
1945 1.121 kiyohara sec++;
1946 1.121 kiyohara if (cycle == 8000)
1947 1.121 kiyohara cycle = 0;
1948 1.121 kiyohara else
1949 1.121 kiyohara cycle = CYCLE_MOD;
1950 1.110 kiyohara }
1951 1.121 kiyohara cycle_match = ((sec << 13) | cycle) & 0x7ffff;
1952 1.121 kiyohara
1953 1.121 kiyohara return cycle_match;
1954 1.89 kiyohara }
1955 1.89 kiyohara
1956 1.110 kiyohara #ifdef OHCI_DEBUG
1957 1.89 kiyohara static void
1958 1.110 kiyohara fwohci_dump_intr(struct fwohci_softc *sc, uint32_t stat)
1959 1.89 kiyohara {
1960 1.121 kiyohara
1961 1.121 kiyohara if (stat & OREAD(sc, FWOHCI_INTMASK))
1962 1.121 kiyohara print("%s: INTERRUPT"
1963 1.121 kiyohara " < %s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s%s>"
1964 1.121 kiyohara " 0x%08x, 0x%08x\n",
1965 1.121 kiyohara device_xname(fc->dev),
1966 1.121 kiyohara stat & OHCI_INT_EN ? "DMA_EN ":"",
1967 1.121 kiyohara stat & OHCI_INT_PHY_REG ? "PHY_REG ":"",
1968 1.121 kiyohara stat & OHCI_INT_CYC_LONG ? "CYC_LONG ":"",
1969 1.121 kiyohara stat & OHCI_INT_ERR ? "INT_ERR ":"",
1970 1.121 kiyohara stat & OHCI_INT_CYC_ERR ? "CYC_ERR ":"",
1971 1.121 kiyohara stat & OHCI_INT_CYC_LOST ? "CYC_LOST ":"",
1972 1.121 kiyohara stat & OHCI_INT_CYC_64SECOND ? "CYC_64SECOND ":"",
1973 1.121 kiyohara stat & OHCI_INT_CYC_START ? "CYC_START ":"",
1974 1.121 kiyohara stat & OHCI_INT_PHY_INT ? "PHY_INT ":"",
1975 1.121 kiyohara stat & OHCI_INT_PHY_BUS_R ? "BUS_RESET ":"",
1976 1.121 kiyohara stat & OHCI_INT_PHY_SID ? "SID ":"",
1977 1.121 kiyohara stat & OHCI_INT_LR_ERR ? "DMA_LR_ERR ":"",
1978 1.121 kiyohara stat & OHCI_INT_PW_ERR ? "DMA_PW_ERR ":"",
1979 1.121 kiyohara stat & OHCI_INT_DMA_IR ? "DMA_IR ":"",
1980 1.121 kiyohara stat & OHCI_INT_DMA_IT ? "DMA_IT " :"",
1981 1.121 kiyohara stat & OHCI_INT_DMA_PRRS ? "DMA_PRRS " :"",
1982 1.121 kiyohara stat & OHCI_INT_DMA_PRRQ ? "DMA_PRRQ " :"",
1983 1.121 kiyohara stat & OHCI_INT_DMA_ARRS ? "DMA_ARRS " :"",
1984 1.121 kiyohara stat & OHCI_INT_DMA_ARRQ ? "DMA_ARRQ " :"",
1985 1.121 kiyohara stat & OHCI_INT_DMA_ATRS ? "DMA_ATRS " :"",
1986 1.121 kiyohara stat & OHCI_INT_DMA_ATRQ ? "DMA_ATRQ " :"",
1987 1.121 kiyohara stat, OREAD(sc, FWOHCI_INTMASK)
1988 1.89 kiyohara );
1989 1.110 kiyohara }
1990 1.89 kiyohara #endif
1991 1.121 kiyohara
1992 1.110 kiyohara static void
1993 1.121 kiyohara fwohci_intr_core(struct fwohci_softc *sc, uint32_t stat)
1994 1.110 kiyohara {
1995 1.121 kiyohara struct firewire_comm *fc = &sc->fc;
1996 1.110 kiyohara uint32_t node_id, plen;
1997 1.110 kiyohara
1998 1.110 kiyohara if ((stat & OHCI_INT_PHY_BUS_R) && (fc->status != FWBUSRESET)) {
1999 1.110 kiyohara fc->status = FWBUSRESET;
2000 1.89 kiyohara /* Disable bus reset interrupt until sid recv. */
2001 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_PHY_BUS_R);
2002 1.100 blymn
2003 1.121 kiyohara aprint_normal_dev(fc->dev, "BUS reset\n");
2004 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
2005 1.89 kiyohara OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCSRC);
2006 1.89 kiyohara
2007 1.121 kiyohara OWRITE(sc, OHCI_ATQCTLCLR, OHCI_CNTL_DMA_RUN);
2008 1.89 kiyohara sc->atrq.xferq.flag &= ~FWXFERQ_RUNNING;
2009 1.121 kiyohara OWRITE(sc, OHCI_ATSCTLCLR, OHCI_CNTL_DMA_RUN);
2010 1.89 kiyohara sc->atrs.xferq.flag &= ~FWXFERQ_RUNNING;
2011 1.89 kiyohara
2012 1.121 kiyohara fw_busreset(&sc->fc, FWBUSRESET);
2013 1.121 kiyohara OWRITE(sc, OHCI_CROMHDR, ntohl(sc->fc.config_rom[0]));
2014 1.121 kiyohara OWRITE(sc, OHCI_BUS_OPT, ntohl(sc->fc.config_rom[2]));
2015 1.110 kiyohara }
2016 1.110 kiyohara if (stat & OHCI_INT_PHY_SID) {
2017 1.110 kiyohara /* Enable bus reset interrupt */
2018 1.89 kiyohara OWRITE(sc, FWOHCI_INTSTATCLR, OHCI_INT_PHY_BUS_R);
2019 1.110 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_PHY_BUS_R);
2020 1.110 kiyohara
2021 1.110 kiyohara /* Allow async. request to us */
2022 1.110 kiyohara OWRITE(sc, OHCI_AREQHI, 1 << 31);
2023 1.110 kiyohara if (firewire_phydma_enable) {
2024 1.110 kiyohara /* allow from all nodes */
2025 1.110 kiyohara OWRITE(sc, OHCI_PREQHI, 0x7fffffff);
2026 1.110 kiyohara OWRITE(sc, OHCI_PREQLO, 0xffffffff);
2027 1.125 kiyohara /* 0 to 4GB region */
2028 1.110 kiyohara OWRITE(sc, OHCI_PREQUPPER, 0x10000);
2029 1.110 kiyohara }
2030 1.110 kiyohara /* Set ATRetries register */
2031 1.110 kiyohara OWRITE(sc, OHCI_ATRETRY, 1<<(13+16) | 0xfff);
2032 1.110 kiyohara
2033 1.110 kiyohara /*
2034 1.110 kiyohara * Checking whether the node is root or not. If root, turn on
2035 1.110 kiyohara * cycle master.
2036 1.110 kiyohara */
2037 1.110 kiyohara node_id = OREAD(sc, FWOHCI_NODEID);
2038 1.110 kiyohara plen = OREAD(sc, OHCI_SID_CNT);
2039 1.110 kiyohara
2040 1.110 kiyohara fc->nodeid = node_id & 0x3f;
2041 1.121 kiyohara aprint_normal_dev(fc->dev, "node_id=0x%08x, gen=%d, ",
2042 1.110 kiyohara node_id, (plen >> 16) & 0xff);
2043 1.110 kiyohara if (!(node_id & OHCI_NODE_VALID)) {
2044 1.125 kiyohara aprint_error_dev(fc->dev, "Bus reset failure\n");
2045 1.110 kiyohara goto sidout;
2046 1.110 kiyohara }
2047 1.110 kiyohara
2048 1.110 kiyohara /* cycle timer */
2049 1.110 kiyohara sc->cycle_lost = 0;
2050 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASK, OHCI_INT_CYC_LOST);
2051 1.110 kiyohara if ((node_id & OHCI_NODE_ROOT) && !nocyclemaster) {
2052 1.114 jmcneill aprint_normal("CYCLEMASTER mode\n");
2053 1.110 kiyohara OWRITE(sc, OHCI_LNKCTL,
2054 1.110 kiyohara OHCI_CNTL_CYCMTR | OHCI_CNTL_CYCTIMER);
2055 1.110 kiyohara } else {
2056 1.114 jmcneill aprint_normal("non CYCLEMASTER mode\n");
2057 1.110 kiyohara OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCMTR);
2058 1.110 kiyohara OWRITE(sc, OHCI_LNKCTL, OHCI_CNTL_CYCTIMER);
2059 1.110 kiyohara }
2060 1.110 kiyohara
2061 1.110 kiyohara fc->status = FWBUSINIT;
2062 1.110 kiyohara
2063 1.121 kiyohara fwohci_task_sid(sc);
2064 1.110 kiyohara }
2065 1.110 kiyohara sidout:
2066 1.121 kiyohara if ((stat & ~(OHCI_INT_PHY_BUS_R | OHCI_INT_PHY_SID)))
2067 1.121 kiyohara fwohci_task_dma(sc);
2068 1.110 kiyohara }
2069 1.110 kiyohara
2070 1.110 kiyohara static void
2071 1.121 kiyohara fwohci_intr_dma(struct fwohci_softc *sc, uint32_t stat)
2072 1.110 kiyohara {
2073 1.121 kiyohara struct firewire_comm *fc = &sc->fc;
2074 1.110 kiyohara uint32_t irstat, itstat;
2075 1.110 kiyohara u_int i;
2076 1.110 kiyohara
2077 1.110 kiyohara if (stat & OHCI_INT_DMA_IR) {
2078 1.121 kiyohara irstat = atomic_swap_32(&sc->irstat, 0);
2079 1.121 kiyohara for (i = 0; i < fc->nisodma; i++)
2080 1.121 kiyohara if ((irstat & (1 << i)) != 0) {
2081 1.121 kiyohara struct fwohci_dbch *dbch = &sc->ir[i];
2082 1.7 onoe
2083 1.89 kiyohara if ((dbch->xferq.flag & FWXFERQ_OPEN) == 0) {
2084 1.121 kiyohara aprint_error_dev(fc->dev,
2085 1.121 kiyohara "dma(%d) not active\n", i);
2086 1.89 kiyohara continue;
2087 1.89 kiyohara }
2088 1.89 kiyohara fwohci_rbuf_update(sc, i);
2089 1.89 kiyohara }
2090 1.89 kiyohara }
2091 1.110 kiyohara if (stat & OHCI_INT_DMA_IT) {
2092 1.121 kiyohara itstat = atomic_swap_32(&sc->itstat, 0);
2093 1.121 kiyohara for (i = 0; i < fc->nisodma; i++)
2094 1.121 kiyohara if ((itstat & (1 << i)) != 0)
2095 1.89 kiyohara fwohci_tbuf_update(sc, i);
2096 1.89 kiyohara }
2097 1.110 kiyohara if (stat & OHCI_INT_DMA_PRRS) {
2098 1.89 kiyohara #if 0
2099 1.89 kiyohara dump_dma(sc, ARRS_CH);
2100 1.89 kiyohara dump_db(sc, ARRS_CH);
2101 1.89 kiyohara #endif
2102 1.121 kiyohara fwohci_arcv(sc, &sc->arrs);
2103 1.89 kiyohara }
2104 1.110 kiyohara if (stat & OHCI_INT_DMA_PRRQ) {
2105 1.89 kiyohara #if 0
2106 1.89 kiyohara dump_dma(sc, ARRQ_CH);
2107 1.89 kiyohara dump_db(sc, ARRQ_CH);
2108 1.89 kiyohara #endif
2109 1.121 kiyohara fwohci_arcv(sc, &sc->arrq);
2110 1.89 kiyohara }
2111 1.89 kiyohara if (stat & OHCI_INT_CYC_LOST) {
2112 1.89 kiyohara if (sc->cycle_lost >= 0)
2113 1.121 kiyohara sc->cycle_lost++;
2114 1.89 kiyohara if (sc->cycle_lost > 10) {
2115 1.89 kiyohara sc->cycle_lost = -1;
2116 1.89 kiyohara #if 0
2117 1.89 kiyohara OWRITE(sc, OHCI_LNKCTLCLR, OHCI_CNTL_CYCTIMER);
2118 1.89 kiyohara #endif
2119 1.121 kiyohara OWRITE(sc, FWOHCI_INTMASKCLR, OHCI_INT_CYC_LOST);
2120 1.121 kiyohara aprint_error_dev(fc->dev, "too many cycle lost, "
2121 1.129 cegger "no cycle master present?\n");
2122 1.89 kiyohara }
2123 1.89 kiyohara }
2124 1.121 kiyohara if (stat & OHCI_INT_DMA_ATRQ)
2125 1.110 kiyohara fwohci_txd(sc, &(sc->atrq));
2126 1.121 kiyohara if (stat & OHCI_INT_DMA_ATRS)
2127 1.110 kiyohara fwohci_txd(sc, &(sc->atrs));
2128 1.121 kiyohara if (stat & OHCI_INT_PW_ERR)
2129 1.121 kiyohara aprint_error_dev(fc->dev, "posted write error\n");
2130 1.121 kiyohara if (stat & OHCI_INT_ERR)
2131 1.121 kiyohara aprint_error_dev(fc->dev, "unrecoverable error\n");
2132 1.121 kiyohara if (stat & OHCI_INT_PHY_INT)
2133 1.121 kiyohara aprint_normal_dev(fc->dev, "phy int\n");
2134 1.110 kiyohara
2135 1.110 kiyohara return;
2136 1.110 kiyohara }
2137 1.89 kiyohara
2138 1.110 kiyohara static void
2139 1.121 kiyohara fwohci_task_sid(struct fwohci_softc *sc)
2140 1.110 kiyohara {
2141 1.110 kiyohara struct firewire_comm *fc = &sc->fc;
2142 1.110 kiyohara uint32_t *buf;
2143 1.110 kiyohara int i, plen;
2144 1.3 onoe
2145 1.110 kiyohara plen = OREAD(sc, OHCI_SID_CNT);
2146 1.3 onoe
2147 1.110 kiyohara if (plen & OHCI_SID_ERR) {
2148 1.121 kiyohara aprint_error_dev(fc->dev, "SID Error\n");
2149 1.110 kiyohara return;
2150 1.89 kiyohara }
2151 1.110 kiyohara plen &= OHCI_SID_CNT_MASK;
2152 1.110 kiyohara if (plen < 4 || plen > OHCI_SIDSIZE) {
2153 1.121 kiyohara aprint_error_dev(fc->dev, "invalid SID len = %d\n", plen);
2154 1.110 kiyohara return;
2155 1.89 kiyohara }
2156 1.110 kiyohara plen -= 4; /* chop control info */
2157 1.128 christos buf = (uint32_t *)malloc(OHCI_SIDSIZE, M_FW, M_NOWAIT);
2158 1.128 christos if (buf == NULL) {
2159 1.128 christos aprint_error_dev(fc->dev, "malloc failed\n");
2160 1.128 christos return;
2161 1.128 christos }
2162 1.121 kiyohara for (i = 0; i < plen / 4; i++)
2163 1.121 kiyohara buf[i] = FWOHCI_DMA_READ(sc->sid_buf[i + 1]);
2164 1.110 kiyohara #if 1 /* XXX needed?? */
2165 1.110 kiyohara /* pending all pre-bus_reset packets */
2166 1.110 kiyohara fwohci_txd(sc, &sc->atrq);
2167 1.110 kiyohara fwohci_txd(sc, &sc->atrs);
2168 1.121 kiyohara fwohci_arcv(sc, &sc->arrs);
2169 1.121 kiyohara fwohci_arcv(sc, &sc->arrq);
2170 1.110 kiyohara fw_drain_txq(fc);
2171 1.89 kiyohara #endif
2172 1.110 kiyohara fw_sidrcv(fc, buf, plen);
2173 1.128 christos free(buf, M_FW);
2174 1.3 onoe }
2175 1.3 onoe
2176 1.7 onoe static void
2177 1.121 kiyohara fwohci_task_dma(struct fwohci_softc *sc)
2178 1.7 onoe {
2179 1.89 kiyohara uint32_t stat;
2180 1.7 onoe
2181 1.89 kiyohara again:
2182 1.121 kiyohara stat = atomic_swap_32(&sc->intstat, 0);
2183 1.110 kiyohara if (stat)
2184 1.121 kiyohara fwohci_intr_dma(sc, stat);
2185 1.110 kiyohara else
2186 1.89 kiyohara return;
2187 1.89 kiyohara goto again;
2188 1.7 onoe }
2189 1.7 onoe
2190 1.9 onoe static void
2191 1.89 kiyohara fwohci_tbuf_update(struct fwohci_softc *sc, int dmach)
2192 1.89 kiyohara {
2193 1.89 kiyohara struct firewire_comm *fc = &sc->fc;
2194 1.89 kiyohara struct fwohcidb *db;
2195 1.89 kiyohara struct fw_bulkxfer *chunk;
2196 1.89 kiyohara struct fw_xferq *it;
2197 1.89 kiyohara uint32_t stat, count;
2198 1.121 kiyohara int w = 0, ldesc;
2199 1.89 kiyohara
2200 1.89 kiyohara it = fc->it[dmach];
2201 1.89 kiyohara ldesc = sc->it[dmach].ndesc - 1;
2202 1.121 kiyohara mutex_enter(&fc->fc_mtx);
2203 1.99 kiyohara fwdma_sync_multiseg_all(sc->it[dmach].am, BUS_DMASYNC_POSTREAD);
2204 1.89 kiyohara if (firewire_debug)
2205 1.89 kiyohara dump_db(sc, ITX_CH + dmach);
2206 1.89 kiyohara while ((chunk = STAILQ_FIRST(&it->stdma)) != NULL) {
2207 1.89 kiyohara db = ((struct fwohcidb_tr *)(chunk->end))->db;
2208 1.121 kiyohara stat =
2209 1.121 kiyohara FWOHCI_DMA_READ(db[ldesc].db.desc.res) >> OHCI_STATUS_SHIFT;
2210 1.89 kiyohara db = ((struct fwohcidb_tr *)(chunk->start))->db;
2211 1.89 kiyohara /* timestamp */
2212 1.121 kiyohara count =
2213 1.121 kiyohara FWOHCI_DMA_READ(db[ldesc].db.desc.res) & OHCI_COUNT_MASK;
2214 1.89 kiyohara if (stat == 0)
2215 1.89 kiyohara break;
2216 1.89 kiyohara STAILQ_REMOVE_HEAD(&it->stdma, link);
2217 1.121 kiyohara switch (stat & FWOHCIEV_MASK) {
2218 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
2219 1.89 kiyohara #if 0
2220 1.121 kiyohara printf("0x%08x\n", count);
2221 1.89 kiyohara #endif
2222 1.89 kiyohara break;
2223 1.89 kiyohara default:
2224 1.121 kiyohara aprint_error_dev(fc->dev,
2225 1.121 kiyohara "Isochronous transmit err %02x(%s)\n",
2226 1.121 kiyohara stat, fwohcicode[stat & 0x1f]);
2227 1.89 kiyohara }
2228 1.89 kiyohara STAILQ_INSERT_TAIL(&it->stfree, chunk, link);
2229 1.89 kiyohara w++;
2230 1.9 onoe }
2231 1.121 kiyohara mutex_exit(&fc->fc_mtx);
2232 1.89 kiyohara if (w)
2233 1.89 kiyohara wakeup(it);
2234 1.3 onoe }
2235 1.3 onoe
2236 1.89 kiyohara static void
2237 1.89 kiyohara fwohci_rbuf_update(struct fwohci_softc *sc, int dmach)
2238 1.3 onoe {
2239 1.89 kiyohara struct firewire_comm *fc = &sc->fc;
2240 1.89 kiyohara struct fwohcidb_tr *db_tr;
2241 1.89 kiyohara struct fw_bulkxfer *chunk;
2242 1.89 kiyohara struct fw_xferq *ir;
2243 1.89 kiyohara uint32_t stat;
2244 1.121 kiyohara int w = 0, ldesc;
2245 1.3 onoe
2246 1.89 kiyohara ir = fc->ir[dmach];
2247 1.89 kiyohara ldesc = sc->ir[dmach].ndesc - 1;
2248 1.110 kiyohara
2249 1.89 kiyohara #if 0
2250 1.89 kiyohara dump_db(sc, dmach);
2251 1.89 kiyohara #endif
2252 1.110 kiyohara if ((ir->flag & FWXFERQ_HANDLER) == 0)
2253 1.121 kiyohara mutex_enter(&fc->fc_mtx);
2254 1.99 kiyohara fwdma_sync_multiseg_all(sc->ir[dmach].am, BUS_DMASYNC_POSTREAD);
2255 1.89 kiyohara while ((chunk = STAILQ_FIRST(&ir->stdma)) != NULL) {
2256 1.89 kiyohara db_tr = (struct fwohcidb_tr *)chunk->end;
2257 1.121 kiyohara stat = FWOHCI_DMA_READ(db_tr->db[ldesc].db.desc.res) >>
2258 1.121 kiyohara OHCI_STATUS_SHIFT;
2259 1.89 kiyohara if (stat == 0)
2260 1.89 kiyohara break;
2261 1.3 onoe
2262 1.89 kiyohara if (chunk->mbuf != NULL) {
2263 1.121 kiyohara bus_dmamap_sync(fc->dmat, db_tr->dma_map, 0,
2264 1.121 kiyohara db_tr->dma_map->dm_mapsize, BUS_DMASYNC_POSTREAD);
2265 1.121 kiyohara bus_dmamap_unload(fc->dmat, db_tr->dma_map);
2266 1.121 kiyohara } else if (ir->buf != NULL)
2267 1.89 kiyohara fwdma_sync_multiseg(ir->buf, chunk->poffset,
2268 1.121 kiyohara ir->bnpacket, BUS_DMASYNC_POSTREAD);
2269 1.121 kiyohara else
2270 1.89 kiyohara /* XXX */
2271 1.121 kiyohara aprint_error_dev(fc->dev,
2272 1.121 kiyohara "fwohci_rbuf_update: this shouldn't happend\n");
2273 1.3 onoe
2274 1.89 kiyohara STAILQ_REMOVE_HEAD(&ir->stdma, link);
2275 1.89 kiyohara STAILQ_INSERT_TAIL(&ir->stvalid, chunk, link);
2276 1.89 kiyohara switch (stat & FWOHCIEV_MASK) {
2277 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
2278 1.89 kiyohara chunk->resp = 0;
2279 1.89 kiyohara break;
2280 1.89 kiyohara default:
2281 1.89 kiyohara chunk->resp = EINVAL;
2282 1.121 kiyohara aprint_error_dev(fc->dev,
2283 1.121 kiyohara "Isochronous receive err %02x(%s)\n",
2284 1.121 kiyohara stat, fwohcicode[stat & 0x1f]);
2285 1.89 kiyohara }
2286 1.89 kiyohara w++;
2287 1.89 kiyohara }
2288 1.110 kiyohara if ((ir->flag & FWXFERQ_HANDLER) == 0)
2289 1.121 kiyohara mutex_exit(&fc->fc_mtx);
2290 1.110 kiyohara if (w == 0)
2291 1.110 kiyohara return;
2292 1.110 kiyohara if (ir->flag & FWXFERQ_HANDLER)
2293 1.110 kiyohara ir->hand(ir);
2294 1.110 kiyohara else
2295 1.110 kiyohara wakeup(ir);
2296 1.3 onoe }
2297 1.3 onoe
2298 1.121 kiyohara static void
2299 1.89 kiyohara dump_dma(struct fwohci_softc *sc, uint32_t ch)
2300 1.3 onoe {
2301 1.121 kiyohara struct fwohci_dbch *dbch;
2302 1.121 kiyohara uint32_t cntl, stat, cmd, match;
2303 1.3 onoe
2304 1.121 kiyohara if (ch == ATRQ_CH)
2305 1.121 kiyohara dbch = &sc->atrq;
2306 1.121 kiyohara else if (ch == ATRS_CH)
2307 1.121 kiyohara dbch = &sc->atrs;
2308 1.121 kiyohara else if (ch == ARRQ_CH)
2309 1.121 kiyohara dbch = &sc->arrq;
2310 1.121 kiyohara else if (ch == ARRS_CH)
2311 1.121 kiyohara dbch = &sc->arrs;
2312 1.121 kiyohara else if (ch < IRX_CH)
2313 1.121 kiyohara dbch = &sc->it[ch - ITX_CH];
2314 1.121 kiyohara else
2315 1.121 kiyohara dbch = &sc->ir[ch - IRX_CH];
2316 1.121 kiyohara cntl = stat = OREAD(sc, dbch->off);
2317 1.121 kiyohara cmd = OREAD(sc, dbch->off + 0xc);
2318 1.121 kiyohara match = OREAD(sc, dbch->off + 0x10);
2319 1.121 kiyohara
2320 1.121 kiyohara aprint_normal_dev(sc->fc.dev,
2321 1.121 kiyohara "ch %1x cntl:0x%08x cmd:0x%08x match:0x%08x\n",
2322 1.121 kiyohara ch,
2323 1.121 kiyohara cntl,
2324 1.121 kiyohara cmd,
2325 1.121 kiyohara match);
2326 1.121 kiyohara stat &= 0xffff;
2327 1.121 kiyohara if (stat)
2328 1.121 kiyohara aprint_normal_dev(sc->fc.dev, "dma %d ch:%s%s%s%s%s%s %s(%x)\n",
2329 1.121 kiyohara ch,
2330 1.121 kiyohara stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2331 1.121 kiyohara stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2332 1.121 kiyohara stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2333 1.121 kiyohara stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2334 1.121 kiyohara stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2335 1.121 kiyohara stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2336 1.121 kiyohara fwohcicode[stat & 0x1f],
2337 1.121 kiyohara stat & 0x1f
2338 1.89 kiyohara );
2339 1.121 kiyohara else
2340 1.121 kiyohara aprint_normal_dev(sc->fc.dev, "dma %d ch: Nostat\n", ch);
2341 1.3 onoe }
2342 1.3 onoe
2343 1.121 kiyohara static void
2344 1.89 kiyohara dump_db(struct fwohci_softc *sc, uint32_t ch)
2345 1.3 onoe {
2346 1.89 kiyohara struct fwohci_dbch *dbch;
2347 1.89 kiyohara struct fwohcidb_tr *cp = NULL, *pp, *np = NULL;
2348 1.89 kiyohara struct fwohcidb *curr = NULL, *prev, *next = NULL;
2349 1.89 kiyohara int idb, jdb;
2350 1.121 kiyohara uint32_t cmd;
2351 1.121 kiyohara
2352 1.121 kiyohara if (ch == ATRQ_CH)
2353 1.89 kiyohara dbch = &sc->atrq;
2354 1.121 kiyohara else if (ch == ATRS_CH)
2355 1.89 kiyohara dbch = &sc->atrs;
2356 1.121 kiyohara else if (ch == ARRQ_CH)
2357 1.89 kiyohara dbch = &sc->arrq;
2358 1.121 kiyohara else if (ch == ARRS_CH)
2359 1.89 kiyohara dbch = &sc->arrs;
2360 1.121 kiyohara else if (ch < IRX_CH)
2361 1.89 kiyohara dbch = &sc->it[ch - ITX_CH];
2362 1.121 kiyohara else
2363 1.89 kiyohara dbch = &sc->ir[ch - IRX_CH];
2364 1.121 kiyohara cmd = OREAD(sc, dbch->off + 0xc);
2365 1.3 onoe
2366 1.121 kiyohara if (dbch->ndb == 0) {
2367 1.121 kiyohara aprint_error_dev(sc->fc.dev, "No DB is attached ch=%d\n", ch);
2368 1.89 kiyohara return;
2369 1.89 kiyohara }
2370 1.89 kiyohara pp = dbch->top;
2371 1.89 kiyohara prev = pp->db;
2372 1.121 kiyohara for (idb = 0; idb < dbch->ndb; idb++) {
2373 1.89 kiyohara cp = STAILQ_NEXT(pp, link);
2374 1.121 kiyohara if (cp == NULL) {
2375 1.89 kiyohara curr = NULL;
2376 1.89 kiyohara goto outdb;
2377 1.89 kiyohara }
2378 1.89 kiyohara np = STAILQ_NEXT(cp, link);
2379 1.121 kiyohara for (jdb = 0; jdb < dbch->ndesc; jdb++)
2380 1.121 kiyohara if ((cmd & 0xfffffff0) == cp->bus_addr) {
2381 1.89 kiyohara curr = cp->db;
2382 1.121 kiyohara if (np != NULL)
2383 1.89 kiyohara next = np->db;
2384 1.121 kiyohara else
2385 1.89 kiyohara next = NULL;
2386 1.89 kiyohara goto outdb;
2387 1.89 kiyohara }
2388 1.89 kiyohara pp = STAILQ_NEXT(pp, link);
2389 1.121 kiyohara if (pp == NULL) {
2390 1.89 kiyohara curr = NULL;
2391 1.89 kiyohara goto outdb;
2392 1.62 haya }
2393 1.89 kiyohara prev = pp->db;
2394 1.89 kiyohara }
2395 1.89 kiyohara outdb:
2396 1.121 kiyohara if (curr != NULL) {
2397 1.89 kiyohara #if 0
2398 1.121 kiyohara aprint_normal("Prev DB %d\n", ch);
2399 1.89 kiyohara print_db(pp, prev, ch, dbch->ndesc);
2400 1.89 kiyohara #endif
2401 1.121 kiyohara aprint_normal("Current DB %d\n", ch);
2402 1.89 kiyohara print_db(cp, curr, ch, dbch->ndesc);
2403 1.89 kiyohara #if 0
2404 1.121 kiyohara aprint_normal("Next DB %d\n", ch);
2405 1.89 kiyohara print_db(np, next, ch, dbch->ndesc);
2406 1.89 kiyohara #endif
2407 1.121 kiyohara } else
2408 1.121 kiyohara aprint_error("dbdump err ch = %d cmd = 0x%08x\n", ch, cmd);
2409 1.89 kiyohara return;
2410 1.7 onoe }
2411 1.7 onoe
2412 1.121 kiyohara static void
2413 1.121 kiyohara print_db(struct fwohcidb_tr *db_tr, struct fwohcidb *db, uint32_t ch,
2414 1.121 kiyohara uint32_t hogemax)
2415 1.7 onoe {
2416 1.89 kiyohara fwohcireg_t stat;
2417 1.89 kiyohara int i, key;
2418 1.89 kiyohara uint32_t cmd, res;
2419 1.89 kiyohara
2420 1.121 kiyohara if (db == NULL) {
2421 1.121 kiyohara aprint_error("No Descriptor is found\n");
2422 1.89 kiyohara return;
2423 1.89 kiyohara }
2424 1.7 onoe
2425 1.121 kiyohara aprint_normal("ch = %d\n%8s %s %s %s %s %4s %8s %8s %4s:%4s\n",
2426 1.121 kiyohara ch,
2427 1.121 kiyohara "Current",
2428 1.121 kiyohara "OP ",
2429 1.121 kiyohara "KEY",
2430 1.121 kiyohara "INT",
2431 1.121 kiyohara "BR ",
2432 1.121 kiyohara "len",
2433 1.121 kiyohara "Addr",
2434 1.121 kiyohara "Depend",
2435 1.121 kiyohara "Stat",
2436 1.121 kiyohara "Cnt");
2437 1.121 kiyohara for (i = 0; i <= hogemax; i++) {
2438 1.89 kiyohara cmd = FWOHCI_DMA_READ(db[i].db.desc.cmd);
2439 1.89 kiyohara res = FWOHCI_DMA_READ(db[i].db.desc.res);
2440 1.89 kiyohara key = cmd & OHCI_KEY_MASK;
2441 1.89 kiyohara stat = res >> OHCI_STATUS_SHIFT;
2442 1.121 kiyohara aprint_normal("%08jx %s %s %s %s %5d %08x %08x %04x:%04x",
2443 1.121 kiyohara (uintmax_t)db_tr->bus_addr,
2444 1.121 kiyohara dbcode[(cmd >> 28) & 0xf],
2445 1.121 kiyohara dbkey[(cmd >> 24) & 0x7],
2446 1.121 kiyohara dbcond[(cmd >> 20) & 0x3],
2447 1.121 kiyohara dbcond[(cmd >> 18) & 0x3],
2448 1.121 kiyohara cmd & OHCI_COUNT_MASK,
2449 1.121 kiyohara FWOHCI_DMA_READ(db[i].db.desc.addr),
2450 1.121 kiyohara FWOHCI_DMA_READ(db[i].db.desc.depend),
2451 1.121 kiyohara stat,
2452 1.121 kiyohara res & OHCI_COUNT_MASK);
2453 1.121 kiyohara if (stat & 0xff00)
2454 1.121 kiyohara aprint_normal(" %s%s%s%s%s%s %s(%x)\n",
2455 1.121 kiyohara stat & OHCI_CNTL_DMA_RUN ? "RUN," : "",
2456 1.121 kiyohara stat & OHCI_CNTL_DMA_WAKE ? "WAKE," : "",
2457 1.121 kiyohara stat & OHCI_CNTL_DMA_DEAD ? "DEAD," : "",
2458 1.121 kiyohara stat & OHCI_CNTL_DMA_ACTIVE ? "ACTIVE," : "",
2459 1.121 kiyohara stat & OHCI_CNTL_DMA_BT ? "BRANCH," : "",
2460 1.121 kiyohara stat & OHCI_CNTL_DMA_BAD ? "BADDMA," : "",
2461 1.121 kiyohara fwohcicode[stat & 0x1f],
2462 1.121 kiyohara stat & 0x1f
2463 1.89 kiyohara );
2464 1.121 kiyohara else
2465 1.121 kiyohara aprint_normal(" Nostat\n");
2466 1.121 kiyohara if (key == OHCI_KEY_ST2)
2467 1.121 kiyohara aprint_normal("0x%08x 0x%08x 0x%08x 0x%08x\n",
2468 1.121 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[0]),
2469 1.121 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[1]),
2470 1.121 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[2]),
2471 1.121 kiyohara FWOHCI_DMA_READ(db[i+1].db.immed[3]));
2472 1.121 kiyohara if (key == OHCI_KEY_DEVICE)
2473 1.89 kiyohara return;
2474 1.121 kiyohara if ((cmd & OHCI_BRANCH_MASK) == OHCI_BRANCH_ALWAYS)
2475 1.89 kiyohara return;
2476 1.121 kiyohara if ((cmd & OHCI_CMD_MASK) == OHCI_OUTPUT_LAST)
2477 1.89 kiyohara return;
2478 1.121 kiyohara if ((cmd & OHCI_CMD_MASK) == OHCI_INPUT_LAST)
2479 1.89 kiyohara return;
2480 1.121 kiyohara if (key == OHCI_KEY_ST2)
2481 1.89 kiyohara i++;
2482 1.3 onoe }
2483 1.89 kiyohara return;
2484 1.3 onoe }
2485 1.3 onoe
2486 1.121 kiyohara static void
2487 1.89 kiyohara fwohci_txbufdb(struct fwohci_softc *sc, int dmach, struct fw_bulkxfer *bulkxfer)
2488 1.36 onoe {
2489 1.89 kiyohara struct fwohcidb_tr *db_tr, *fdb_tr;
2490 1.89 kiyohara struct fwohci_dbch *dbch;
2491 1.89 kiyohara struct fwohcidb *db;
2492 1.89 kiyohara struct fw_pkt *fp;
2493 1.89 kiyohara struct fwohci_txpkthdr *ohcifp;
2494 1.89 kiyohara unsigned short chtag;
2495 1.89 kiyohara int idb;
2496 1.89 kiyohara
2497 1.121 kiyohara KASSERT(mutex_owner(&sc->fc.fc_mtx));
2498 1.110 kiyohara
2499 1.89 kiyohara dbch = &sc->it[dmach];
2500 1.89 kiyohara chtag = sc->it[dmach].xferq.flag & 0xff;
2501 1.89 kiyohara
2502 1.89 kiyohara db_tr = (struct fwohcidb_tr *)(bulkxfer->start);
2503 1.89 kiyohara fdb_tr = (struct fwohcidb_tr *)(bulkxfer->end);
2504 1.89 kiyohara /*
2505 1.121 kiyohara aprint_normal(sc->fc.dev, "DB %08x %08x %08x\n", bulkxfer, db_tr->bus_addr, fdb_tr->bus_addr);
2506 1.89 kiyohara */
2507 1.121 kiyohara for (idb = 0; idb < dbch->xferq.bnpacket; idb++) {
2508 1.89 kiyohara db = db_tr->db;
2509 1.89 kiyohara fp = (struct fw_pkt *)db_tr->buf;
2510 1.89 kiyohara ohcifp = (struct fwohci_txpkthdr *) db[1].db.immed;
2511 1.89 kiyohara ohcifp->mode.ld[0] = fp->mode.ld[0];
2512 1.89 kiyohara ohcifp->mode.common.spd = 0 & 0x7;
2513 1.89 kiyohara ohcifp->mode.stream.len = fp->mode.stream.len;
2514 1.89 kiyohara ohcifp->mode.stream.chtag = chtag;
2515 1.89 kiyohara ohcifp->mode.stream.tcode = 0xa;
2516 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2517 1.100 blymn FWOHCI_DMA_WRITE(db[1].db.immed[0], db[1].db.immed[0]);
2518 1.100 blymn FWOHCI_DMA_WRITE(db[1].db.immed[1], db[1].db.immed[1]);
2519 1.89 kiyohara #endif
2520 1.36 onoe
2521 1.89 kiyohara FWOHCI_DMA_CLEAR(db[2].db.desc.cmd, OHCI_COUNT_MASK);
2522 1.89 kiyohara FWOHCI_DMA_SET(db[2].db.desc.cmd, fp->mode.stream.len);
2523 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2524 1.89 kiyohara #if 0 /* if bulkxfer->npackets changes */
2525 1.121 kiyohara db[2].db.desc.cmd =
2526 1.121 kiyohara OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS;
2527 1.121 kiyohara db[0].db.desc.depend = db[dbch->ndesc - 1].db.desc.depend =
2528 1.121 kiyohara STAILQ_NEXT(db_tr, link)->bus_addr | dbch->ndesc;
2529 1.89 kiyohara #else
2530 1.89 kiyohara FWOHCI_DMA_SET(db[0].db.desc.depend, dbch->ndesc);
2531 1.89 kiyohara FWOHCI_DMA_SET(db[dbch->ndesc - 1].db.desc.depend, dbch->ndesc);
2532 1.89 kiyohara #endif
2533 1.106 christos bulkxfer->end = (void *)db_tr;
2534 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
2535 1.36 onoe }
2536 1.89 kiyohara db = ((struct fwohcidb_tr *)bulkxfer->end)->db;
2537 1.89 kiyohara FWOHCI_DMA_CLEAR(db[0].db.desc.depend, 0xf);
2538 1.89 kiyohara FWOHCI_DMA_CLEAR(db[dbch->ndesc - 1].db.desc.depend, 0xf);
2539 1.89 kiyohara #if 0 /* if bulkxfer->npackets changes */
2540 1.89 kiyohara db[dbch->ndesc - 1].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2541 1.89 kiyohara /* OHCI 1.1 and above */
2542 1.89 kiyohara db[0].db.desc.control |= OHCI_INTERRUPT_ALWAYS;
2543 1.89 kiyohara #endif
2544 1.89 kiyohara /*
2545 1.89 kiyohara db_tr = (struct fwohcidb_tr *)bulkxfer->start;
2546 1.89 kiyohara fdb_tr = (struct fwohcidb_tr *)bulkxfer->end;
2547 1.121 kiyohara aprint_normal(sc->fc.dev, "DB %08x %3d %08x %08x\n", bulkxfer, bulkxfer->npacket, db_tr->bus_addr, fdb_tr->bus_addr);
2548 1.89 kiyohara */
2549 1.89 kiyohara return;
2550 1.7 onoe }
2551 1.7 onoe
2552 1.89 kiyohara static int
2553 1.89 kiyohara fwohci_add_tx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2554 1.121 kiyohara int poffset)
2555 1.3 onoe {
2556 1.89 kiyohara struct fwohcidb *db = db_tr->db;
2557 1.89 kiyohara struct fw_xferq *it;
2558 1.89 kiyohara int err = 0;
2559 1.3 onoe
2560 1.89 kiyohara it = &dbch->xferq;
2561 1.121 kiyohara if (it->buf == 0) {
2562 1.89 kiyohara err = EINVAL;
2563 1.89 kiyohara return err;
2564 1.89 kiyohara }
2565 1.89 kiyohara db_tr->buf = fwdma_v_addr(it->buf, poffset);
2566 1.89 kiyohara db_tr->dbcnt = 3;
2567 1.40 haya
2568 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.cmd,
2569 1.121 kiyohara OHCI_OUTPUT_MORE | OHCI_KEY_ST2 | 8);
2570 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.addr, 0);
2571 1.121 kiyohara memset((void *)db[1].db.immed, 0, sizeof(db[1].db.immed));
2572 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.addr,
2573 1.95 kiyohara fwdma_bus_addr(it->buf, poffset) + sizeof(uint32_t));
2574 1.62 haya
2575 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.cmd,
2576 1.121 kiyohara OHCI_OUTPUT_LAST | OHCI_UPDATE | OHCI_BRANCH_ALWAYS);
2577 1.62 haya #if 1
2578 1.89 kiyohara FWOHCI_DMA_WRITE(db[0].db.desc.res, 0);
2579 1.89 kiyohara FWOHCI_DMA_WRITE(db[2].db.desc.res, 0);
2580 1.62 haya #endif
2581 1.89 kiyohara return 0;
2582 1.62 haya }
2583 1.62 haya
2584 1.62 haya int
2585 1.89 kiyohara fwohci_add_rx_buf(struct fwohci_dbch *dbch, struct fwohcidb_tr *db_tr,
2586 1.121 kiyohara int poffset, struct fwdma_alloc *dummy_dma)
2587 1.62 haya {
2588 1.89 kiyohara struct fwohcidb *db = db_tr->db;
2589 1.121 kiyohara struct fw_xferq *rq;
2590 1.89 kiyohara int i, ldesc;
2591 1.89 kiyohara bus_addr_t dbuf[2];
2592 1.89 kiyohara int dsiz[2];
2593 1.62 haya
2594 1.121 kiyohara rq = &dbch->xferq;
2595 1.121 kiyohara if (rq->buf == NULL && (dbch->xferq.flag & FWXFERQ_EXTBUF) == 0) {
2596 1.121 kiyohara /* async */
2597 1.89 kiyohara db_tr->dbcnt = 1;
2598 1.121 kiyohara dsiz[0] = rq->psize;
2599 1.121 kiyohara dbuf[0] = db_tr->dma_map->dm_segs[0].ds_addr;
2600 1.62 haya } else {
2601 1.121 kiyohara /* isoc */
2602 1.89 kiyohara db_tr->dbcnt = 0;
2603 1.121 kiyohara dsiz[db_tr->dbcnt] = sizeof(uint32_t);
2604 1.121 kiyohara dbuf[db_tr->dbcnt++] = dummy_dma->bus_addr;
2605 1.121 kiyohara dsiz[db_tr->dbcnt] = rq->psize;
2606 1.121 kiyohara if (rq->buf != NULL) {
2607 1.121 kiyohara db_tr->buf = fwdma_v_addr(rq->buf, poffset);
2608 1.121 kiyohara dbuf[db_tr->dbcnt] = fwdma_bus_addr(rq->buf, poffset);
2609 1.62 haya }
2610 1.89 kiyohara db_tr->dbcnt++;
2611 1.62 haya }
2612 1.121 kiyohara for (i = 0; i < db_tr->dbcnt; i++) {
2613 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.addr, dbuf[i]);
2614 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.cmd, OHCI_INPUT_MORE | dsiz[i]);
2615 1.121 kiyohara if (rq->flag & FWXFERQ_STREAM)
2616 1.89 kiyohara FWOHCI_DMA_SET(db[i].db.desc.cmd, OHCI_UPDATE);
2617 1.89 kiyohara FWOHCI_DMA_WRITE(db[i].db.desc.res, dsiz[i]);
2618 1.62 haya }
2619 1.89 kiyohara ldesc = db_tr->dbcnt - 1;
2620 1.121 kiyohara if (rq->flag & FWXFERQ_STREAM)
2621 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_INPUT_LAST);
2622 1.89 kiyohara FWOHCI_DMA_SET(db[ldesc].db.desc.cmd, OHCI_BRANCH_ALWAYS);
2623 1.89 kiyohara return 0;
2624 1.62 haya }
2625 1.62 haya
2626 1.62 haya
2627 1.89 kiyohara static int
2628 1.89 kiyohara fwohci_arcv_swap(struct fw_pkt *fp, int len)
2629 1.89 kiyohara {
2630 1.89 kiyohara struct fw_pkt *fp0;
2631 1.89 kiyohara uint32_t ld0;
2632 1.89 kiyohara int slen, hlen;
2633 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2634 1.89 kiyohara int i;
2635 1.89 kiyohara #endif
2636 1.62 haya
2637 1.89 kiyohara ld0 = FWOHCI_DMA_READ(fp->mode.ld[0]);
2638 1.62 haya #if 0
2639 1.89 kiyohara printf("ld0: x%08x\n", ld0);
2640 1.62 haya #endif
2641 1.89 kiyohara fp0 = (struct fw_pkt *)&ld0;
2642 1.89 kiyohara /* determine length to swap */
2643 1.89 kiyohara switch (fp0->mode.common.tcode) {
2644 1.89 kiyohara case FWTCODE_WRES:
2645 1.89 kiyohara case FWTCODE_RREQQ:
2646 1.89 kiyohara case FWTCODE_WREQQ:
2647 1.89 kiyohara case FWTCODE_RRESQ:
2648 1.89 kiyohara case FWOHCITCODE_PHY:
2649 1.89 kiyohara slen = 12;
2650 1.89 kiyohara break;
2651 1.121 kiyohara
2652 1.89 kiyohara case FWTCODE_RREQB:
2653 1.89 kiyohara case FWTCODE_WREQB:
2654 1.89 kiyohara case FWTCODE_LREQ:
2655 1.89 kiyohara case FWTCODE_RRESB:
2656 1.89 kiyohara case FWTCODE_LRES:
2657 1.89 kiyohara slen = 16;
2658 1.89 kiyohara break;
2659 1.121 kiyohara
2660 1.89 kiyohara default:
2661 1.121 kiyohara aprint_error("Unknown tcode %d\n", fp0->mode.common.tcode);
2662 1.121 kiyohara return 0;
2663 1.62 haya }
2664 1.89 kiyohara hlen = tinfo[fp0->mode.common.tcode].hdr_len;
2665 1.89 kiyohara if (hlen > len) {
2666 1.89 kiyohara if (firewire_debug)
2667 1.89 kiyohara printf("splitted header\n");
2668 1.121 kiyohara return len - hlen;
2669 1.62 haya }
2670 1.89 kiyohara #if BYTE_ORDER == BIG_ENDIAN
2671 1.121 kiyohara for (i = 0; i < slen / 4; i++)
2672 1.89 kiyohara fp->mode.ld[i] = FWOHCI_DMA_READ(fp->mode.ld[i]);
2673 1.62 haya #endif
2674 1.121 kiyohara return hlen;
2675 1.62 haya }
2676 1.62 haya
2677 1.62 haya static int
2678 1.121 kiyohara fwohci_get_plen(struct fwohci_softc *sc, struct fwohci_dbch *dbch,
2679 1.121 kiyohara struct fw_pkt *fp)
2680 1.62 haya {
2681 1.90 drochner const struct tcode_info *info;
2682 1.89 kiyohara int r;
2683 1.62 haya
2684 1.89 kiyohara info = &tinfo[fp->mode.common.tcode];
2685 1.89 kiyohara r = info->hdr_len + sizeof(uint32_t);
2686 1.121 kiyohara if (info->flag & FWTI_BLOCK_ASY)
2687 1.89 kiyohara r += roundup2(fp->mode.wreqb.len, sizeof(uint32_t));
2688 1.62 haya
2689 1.89 kiyohara if (r == sizeof(uint32_t)) {
2690 1.89 kiyohara /* XXX */
2691 1.121 kiyohara aprint_error_dev(sc->fc.dev, "Unknown tcode %d\n",
2692 1.121 kiyohara fp->mode.common.tcode);
2693 1.121 kiyohara return -1;
2694 1.62 haya }
2695 1.62 haya
2696 1.89 kiyohara if (r > dbch->xferq.psize) {
2697 1.121 kiyohara aprint_error_dev(sc->fc.dev, "Invalid packet length %d\n", r);
2698 1.121 kiyohara return -1;
2699 1.89 kiyohara /* panic ? */
2700 1.62 haya }
2701 1.62 haya
2702 1.89 kiyohara return r;
2703 1.62 haya }
2704 1.62 haya
2705 1.62 haya static void
2706 1.89 kiyohara fwohci_arcv_free_buf(struct fwohci_softc *sc, struct fwohci_dbch *dbch,
2707 1.121 kiyohara struct fwohcidb_tr *db_tr, int wake)
2708 1.62 haya {
2709 1.121 kiyohara struct fwohcidb *db = db_tr->db;
2710 1.121 kiyohara struct fwohcidb_tr *bdb_tr = dbch->bottom;
2711 1.62 haya
2712 1.89 kiyohara FWOHCI_DMA_CLEAR(db->db.desc.depend, 0xf);
2713 1.89 kiyohara FWOHCI_DMA_WRITE(db->db.desc.res, dbch->xferq.psize);
2714 1.121 kiyohara
2715 1.121 kiyohara fwdma_sync_multiseg(dbch->am, bdb_tr->idx, bdb_tr->idx,
2716 1.121 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2717 1.121 kiyohara FWOHCI_DMA_SET(bdb_tr->db[0].db.desc.depend, dbch->ndesc);
2718 1.121 kiyohara
2719 1.121 kiyohara fwdma_sync_multiseg(dbch->am, bdb_tr->idx, db_tr->idx,
2720 1.99 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2721 1.89 kiyohara dbch->bottom = db_tr;
2722 1.62 haya
2723 1.89 kiyohara if (wake)
2724 1.121 kiyohara OWRITE(sc, OHCI_DMACTL(dbch->off), OHCI_CNTL_DMA_WAKE);
2725 1.62 haya }
2726 1.62 haya
2727 1.89 kiyohara static void
2728 1.121 kiyohara fwohci_arcv(struct fwohci_softc *sc, struct fwohci_dbch *dbch)
2729 1.62 haya {
2730 1.89 kiyohara struct fwohcidb_tr *db_tr;
2731 1.121 kiyohara struct fw_pkt pktbuf, *fp;
2732 1.89 kiyohara struct iovec vec[2];
2733 1.121 kiyohara bus_addr_t m;
2734 1.121 kiyohara bus_size_t n;
2735 1.121 kiyohara u_int spd;
2736 1.121 kiyohara uint32_t stat, status, event;
2737 1.89 kiyohara uint8_t *ld;
2738 1.121 kiyohara int nvec, resCount, len, plen, hlen, offset;
2739 1.121 kiyohara const int psize = dbch->xferq.psize;
2740 1.121 kiyohara
2741 1.121 kiyohara #if DIAGNOSTIC
2742 1.121 kiyohara if (dbch->off != OHCI_ARQOFF &&
2743 1.121 kiyohara dbch->off != OHCI_ARSOFF)
2744 1.121 kiyohara panic("not async rx");
2745 1.121 kiyohara #endif
2746 1.62 haya
2747 1.121 kiyohara mutex_enter(&dbch->xferq.q_mtx);
2748 1.89 kiyohara db_tr = dbch->top;
2749 1.89 kiyohara /* XXX we cannot handle a packet which lies in more than two buf */
2750 1.121 kiyohara fwdma_sync_multiseg(dbch->am, db_tr->idx, db_tr->idx,
2751 1.99 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2752 1.89 kiyohara status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >> OHCI_STATUS_SHIFT;
2753 1.89 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) & OHCI_COUNT_MASK;
2754 1.89 kiyohara while (status & OHCI_CNTL_DMA_ACTIVE) {
2755 1.89 kiyohara #if 0
2756 1.121 kiyohara if (dbch->off == OHCI_ARQOFF)
2757 1.121 kiyohara aprint_normal_dev(sc->fc.dev,
2758 1.121 kiyohara "buf 0x%08x, status 0x%04x, resCount 0x%04x\n",
2759 1.89 kiyohara db_tr->bus_addr, status, resCount);
2760 1.89 kiyohara #endif
2761 1.121 kiyohara n = 0;
2762 1.121 kiyohara len = psize - resCount;
2763 1.89 kiyohara ld = (uint8_t *)db_tr->buf;
2764 1.89 kiyohara if (dbch->pdb_tr == NULL) {
2765 1.89 kiyohara len -= dbch->buf_offset;
2766 1.89 kiyohara ld += dbch->buf_offset;
2767 1.121 kiyohara m = dbch->buf_offset;
2768 1.121 kiyohara } else
2769 1.121 kiyohara m = 0;
2770 1.89 kiyohara if (len > 0)
2771 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, db_tr->dma_map,
2772 1.121 kiyohara m, len, BUS_DMASYNC_POSTREAD);
2773 1.121 kiyohara while (len > 0) {
2774 1.121 kiyohara if (dbch->pdb_tr != NULL) {
2775 1.89 kiyohara /* we have a fragment in previous buffer */
2776 1.121 kiyohara int rlen = 0;
2777 1.121 kiyohara void *buf;
2778 1.89 kiyohara
2779 1.89 kiyohara if (dbch->buf_offset < 0) {
2780 1.89 kiyohara /* splitted in header, pull up */
2781 1.89 kiyohara char *p;
2782 1.89 kiyohara
2783 1.121 kiyohara rlen -= dbch->buf_offset;
2784 1.121 kiyohara buf = (char *)dbch->pdb_tr->buf +
2785 1.121 kiyohara psize - rlen;
2786 1.121 kiyohara
2787 1.121 kiyohara KASSERT(rlen <= sizeof(pktbuf));
2788 1.121 kiyohara
2789 1.89 kiyohara p = (char *)&pktbuf;
2790 1.120 tsutsui memcpy(p, buf, rlen);
2791 1.89 kiyohara p += rlen;
2792 1.89 kiyohara /* this must be too long but harmless */
2793 1.89 kiyohara rlen = sizeof(pktbuf) - rlen;
2794 1.120 tsutsui memcpy(p, db_tr->buf, rlen);
2795 1.89 kiyohara ld += rlen;
2796 1.89 kiyohara len -= rlen;
2797 1.121 kiyohara hlen = fwohci_arcv_swap(&pktbuf,
2798 1.121 kiyohara sizeof(pktbuf));
2799 1.89 kiyohara if (hlen <= 0) {
2800 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2801 1.121 kiyohara "hlen should be positive.");
2802 1.89 kiyohara goto err;
2803 1.89 kiyohara }
2804 1.89 kiyohara offset = sizeof(pktbuf);
2805 1.89 kiyohara vec[0].iov_base = (char *)&pktbuf;
2806 1.89 kiyohara vec[0].iov_len = offset;
2807 1.89 kiyohara } else {
2808 1.89 kiyohara /* splitted in payload */
2809 1.121 kiyohara buf = (char *)dbch->pdb_tr->buf +
2810 1.121 kiyohara dbch->buf_offset;
2811 1.121 kiyohara rlen = psize - dbch->buf_offset;
2812 1.121 kiyohara if (firewire_debug)
2813 1.121 kiyohara printf("rlen=%d, offset=%d\n",
2814 1.121 kiyohara rlen, dbch->buf_offset);
2815 1.89 kiyohara offset = rlen;
2816 1.89 kiyohara vec[0].iov_base = buf;
2817 1.89 kiyohara vec[0].iov_len = rlen;
2818 1.89 kiyohara }
2819 1.121 kiyohara fp = (struct fw_pkt *)vec[0].iov_base;
2820 1.89 kiyohara nvec = 1;
2821 1.89 kiyohara } else {
2822 1.89 kiyohara /* no fragment in previous buffer */
2823 1.121 kiyohara fp = (struct fw_pkt *)ld;
2824 1.89 kiyohara hlen = fwohci_arcv_swap(fp, len);
2825 1.89 kiyohara if (hlen == 0)
2826 1.89 kiyohara goto err;
2827 1.89 kiyohara if (hlen < 0) {
2828 1.89 kiyohara dbch->pdb_tr = db_tr;
2829 1.121 kiyohara dbch->buf_offset -= psize;
2830 1.89 kiyohara /* sanity check */
2831 1.89 kiyohara if (resCount != 0) {
2832 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2833 1.121 kiyohara "resCount=%d hlen=%d\n",
2834 1.89 kiyohara resCount, hlen);
2835 1.89 kiyohara goto err;
2836 1.89 kiyohara }
2837 1.89 kiyohara goto out;
2838 1.89 kiyohara }
2839 1.89 kiyohara offset = 0;
2840 1.89 kiyohara nvec = 0;
2841 1.89 kiyohara }
2842 1.89 kiyohara plen = fwohci_get_plen(sc, dbch, fp) - offset;
2843 1.89 kiyohara if (plen < 0) {
2844 1.121 kiyohara /*
2845 1.121 kiyohara * minimum header size + trailer =
2846 1.121 kiyohara * sizeof(fw_pkt) so this shouldn't happens
2847 1.121 kiyohara */
2848 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2849 1.121 kiyohara "plen(%d) is negative! offset=%d\n",
2850 1.89 kiyohara plen, offset);
2851 1.89 kiyohara goto err;
2852 1.89 kiyohara }
2853 1.89 kiyohara if (plen > 0) {
2854 1.89 kiyohara len -= plen;
2855 1.89 kiyohara if (len < 0) {
2856 1.89 kiyohara dbch->pdb_tr = db_tr;
2857 1.89 kiyohara if (firewire_debug)
2858 1.89 kiyohara printf("splitted payload\n");
2859 1.89 kiyohara /* sanity check */
2860 1.121 kiyohara if (resCount != 0) {
2861 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2862 1.121 kiyohara "resCount=%d plen=%d"
2863 1.89 kiyohara " len=%d\n",
2864 1.89 kiyohara resCount, plen, len);
2865 1.89 kiyohara goto err;
2866 1.89 kiyohara }
2867 1.89 kiyohara goto out;
2868 1.89 kiyohara }
2869 1.89 kiyohara vec[nvec].iov_base = ld;
2870 1.89 kiyohara vec[nvec].iov_len = plen;
2871 1.121 kiyohara nvec++;
2872 1.89 kiyohara ld += plen;
2873 1.89 kiyohara }
2874 1.89 kiyohara if (nvec == 0)
2875 1.121 kiyohara aprint_error_dev(sc->fc.dev, "nvec == 0\n");
2876 1.62 haya
2877 1.89 kiyohara /* DMA result-code will be written at the tail of packet */
2878 1.121 kiyohara stat = FWOHCI_DMA_READ(*(uint32_t *)(ld -
2879 1.121 kiyohara sizeof(struct fwohci_trailer)));
2880 1.89 kiyohara #if 0
2881 1.121 kiyohara aprint_normal("plen: %d, stat %x\n", plen, stat);
2882 1.89 kiyohara #endif
2883 1.89 kiyohara spd = (stat >> 21) & 0x3;
2884 1.89 kiyohara event = (stat >> 16) & 0x1f;
2885 1.89 kiyohara switch (event) {
2886 1.89 kiyohara case FWOHCIEV_ACKPEND:
2887 1.89 kiyohara #if 0
2888 1.121 kiyohara aprint_normal(sc->fc.dev,
2889 1.121 kiyohara "ack pending tcode=0x%x..\n",
2890 1.121 kiyohara fp->mode.common.tcode);
2891 1.89 kiyohara #endif
2892 1.89 kiyohara /* fall through */
2893 1.89 kiyohara case FWOHCIEV_ACKCOMPL:
2894 1.89 kiyohara {
2895 1.89 kiyohara struct fw_rcv_buf rb;
2896 1.89 kiyohara
2897 1.121 kiyohara vec[nvec - 1].iov_len -=
2898 1.121 kiyohara sizeof(struct fwohci_trailer);
2899 1.121 kiyohara if (vec[nvec - 1].iov_len == 0)
2900 1.100 blymn nvec--;
2901 1.89 kiyohara rb.fc = &sc->fc;
2902 1.89 kiyohara rb.vec = vec;
2903 1.89 kiyohara rb.nvec = nvec;
2904 1.89 kiyohara rb.spd = spd;
2905 1.89 kiyohara fw_rcv(&rb);
2906 1.62 haya break;
2907 1.89 kiyohara }
2908 1.89 kiyohara case FWOHCIEV_BUSRST:
2909 1.110 kiyohara if ((sc->fc.status != FWBUSRESET) &&
2910 1.110 kiyohara (sc->fc.status != FWBUSINIT))
2911 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2912 1.121 kiyohara "got BUSRST packet!?\n");
2913 1.62 haya break;
2914 1.62 haya default:
2915 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2916 1.89 kiyohara "Async DMA Receive error err=%02x %s"
2917 1.89 kiyohara " plen=%d offset=%d len=%d status=0x%08x"
2918 1.89 kiyohara " tcode=0x%x, stat=0x%08x\n",
2919 1.89 kiyohara event, fwohcicode[event], plen,
2920 1.121 kiyohara (int)(ld - (uint8_t *)db_tr->buf - plen),
2921 1.121 kiyohara len, OREAD(sc, OHCI_DMACTL(dbch->off)),
2922 1.89 kiyohara fp->mode.common.tcode, stat);
2923 1.89 kiyohara #if 1 /* XXX */
2924 1.89 kiyohara goto err;
2925 1.89 kiyohara #endif
2926 1.62 haya break;
2927 1.62 haya }
2928 1.89 kiyohara if (dbch->pdb_tr != NULL) {
2929 1.121 kiyohara if (dbch->buf_offset < 0)
2930 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat,
2931 1.121 kiyohara dbch->pdb_tr->dma_map,
2932 1.121 kiyohara psize + dbch->buf_offset,
2933 1.121 kiyohara 0 - dbch->buf_offset,
2934 1.121 kiyohara BUS_DMASYNC_PREREAD);
2935 1.121 kiyohara else
2936 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat,
2937 1.121 kiyohara dbch->pdb_tr->dma_map,
2938 1.121 kiyohara dbch->buf_offset,
2939 1.121 kiyohara psize - dbch->buf_offset,
2940 1.121 kiyohara BUS_DMASYNC_PREREAD);
2941 1.121 kiyohara fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 1);
2942 1.89 kiyohara dbch->pdb_tr = NULL;
2943 1.89 kiyohara }
2944 1.121 kiyohara dbch->buf_offset = ld - (uint8_t *)db_tr->buf;
2945 1.121 kiyohara n += (plen + offset);
2946 1.62 haya }
2947 1.89 kiyohara out:
2948 1.121 kiyohara if (n > 0)
2949 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, db_tr->dma_map, m, n,
2950 1.121 kiyohara BUS_DMASYNC_PREREAD);
2951 1.121 kiyohara
2952 1.121 kiyohara if (resCount != 0) {
2953 1.121 kiyohara dbch->buf_offset = psize - resCount;
2954 1.62 haya break;
2955 1.62 haya }
2956 1.121 kiyohara
2957 1.121 kiyohara /* done on this buffer */
2958 1.121 kiyohara
2959 1.121 kiyohara if (dbch->pdb_tr == NULL) {
2960 1.121 kiyohara fwohci_arcv_free_buf(sc, dbch, db_tr, 1);
2961 1.121 kiyohara dbch->buf_offset = 0;
2962 1.121 kiyohara } else
2963 1.121 kiyohara if (dbch->pdb_tr != db_tr)
2964 1.121 kiyohara aprint_error_dev(sc->fc.dev,
2965 1.121 kiyohara "pdb_tr != db_tr\n");
2966 1.121 kiyohara dbch->top = STAILQ_NEXT(db_tr, link);
2967 1.121 kiyohara
2968 1.121 kiyohara db_tr = dbch->top;
2969 1.121 kiyohara fwdma_sync_multiseg(dbch->am, db_tr->idx, db_tr->idx,
2970 1.121 kiyohara BUS_DMASYNC_POSTREAD | BUS_DMASYNC_POSTWRITE);
2971 1.121 kiyohara status = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res) >>
2972 1.121 kiyohara OHCI_STATUS_SHIFT;
2973 1.121 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
2974 1.121 kiyohara & OHCI_COUNT_MASK;
2975 1.121 kiyohara
2976 1.121 kiyohara /* XXX check buffer overrun */
2977 1.121 kiyohara
2978 1.89 kiyohara /* XXX make sure DMA is not dead */
2979 1.62 haya }
2980 1.121 kiyohara fwdma_sync_multiseg(dbch->am, db_tr->idx, db_tr->idx,
2981 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
2982 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
2983 1.89 kiyohara return;
2984 1.62 haya
2985 1.89 kiyohara err:
2986 1.121 kiyohara aprint_error_dev(sc->fc.dev, "AR DMA status=%x, ",
2987 1.121 kiyohara OREAD(sc, OHCI_DMACTL(dbch->off)));
2988 1.121 kiyohara if (dbch->pdb_tr != NULL) {
2989 1.121 kiyohara if (dbch->buf_offset < 0)
2990 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, dbch->pdb_tr->dma_map,
2991 1.121 kiyohara psize + dbch->buf_offset, 0 - dbch->buf_offset,
2992 1.121 kiyohara BUS_DMASYNC_PREREAD);
2993 1.121 kiyohara else
2994 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, dbch->pdb_tr->dma_map,
2995 1.121 kiyohara dbch->buf_offset, psize - dbch->buf_offset,
2996 1.121 kiyohara BUS_DMASYNC_PREREAD);
2997 1.121 kiyohara fwohci_arcv_free_buf(sc, dbch, dbch->pdb_tr, 1);
2998 1.121 kiyohara dbch->pdb_tr = NULL;
2999 1.121 kiyohara }
3000 1.89 kiyohara /* skip until resCount != 0 */
3001 1.121 kiyohara aprint_error(" skip buffer");
3002 1.89 kiyohara while (resCount == 0) {
3003 1.121 kiyohara aprint_error(" #");
3004 1.121 kiyohara fwohci_arcv_free_buf(sc, dbch, db_tr, 0);
3005 1.89 kiyohara db_tr = STAILQ_NEXT(db_tr, link);
3006 1.89 kiyohara resCount = FWOHCI_DMA_READ(db_tr->db[0].db.desc.res)
3007 1.121 kiyohara & OHCI_COUNT_MASK;
3008 1.89 kiyohara }
3009 1.121 kiyohara aprint_error(" done\n");
3010 1.89 kiyohara dbch->top = db_tr;
3011 1.121 kiyohara dbch->buf_offset = psize - resCount;
3012 1.121 kiyohara OWRITE(sc, OHCI_DMACTL(dbch->off), OHCI_CNTL_DMA_WAKE);
3013 1.121 kiyohara fwdma_sync_multiseg(dbch->am, db_tr->idx, db_tr->idx,
3014 1.121 kiyohara BUS_DMASYNC_PREREAD | BUS_DMASYNC_PREWRITE);
3015 1.121 kiyohara bus_dmamap_sync(sc->fc.dmat, db_tr->dma_map,
3016 1.121 kiyohara 0, db_tr->dma_map->dm_mapsize, BUS_DMASYNC_PREREAD);
3017 1.121 kiyohara mutex_exit(&dbch->xferq.q_mtx);
3018 1.62 haya }
3019