Home | History | Annotate | Line # | Download | only in ieee1394
fwohci.c revision 1.16.2.4
      1  1.16.2.4   nathanw /*	$NetBSD: fwohci.c,v 1.16.2.4 2001/09/21 22:35:45 nathanw Exp $	*/
      2      1.14     enami 
      3  1.16.2.3   nathanw #define DOUBLEBUF 1
      4  1.16.2.3   nathanw #define NO_THREAD 1
      5       1.1      matt /*-
      6       1.1      matt  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      7       1.1      matt  * All rights reserved.
      8       1.1      matt  *
      9       1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
     10       1.1      matt  * by Matt Thomas of 3am Software Foundry.
     11       1.1      matt  *
     12       1.1      matt  * Redistribution and use in source and binary forms, with or without
     13       1.1      matt  * modification, are permitted provided that the following conditions
     14       1.1      matt  * are met:
     15       1.1      matt  * 1. Redistributions of source code must retain the above copyright
     16       1.1      matt  *    notice, this list of conditions and the following disclaimer.
     17       1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     18       1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     19       1.1      matt  *    documentation and/or other materials provided with the distribution.
     20       1.1      matt  * 3. All advertising materials mentioning features or use of this software
     21       1.1      matt  *    must display the following acknowledgement:
     22       1.1      matt  *        This product includes software developed by the NetBSD
     23       1.1      matt  *        Foundation, Inc. and its contributors.
     24       1.1      matt  * 4. Neither the name of The NetBSD Foundation nor the names of its
     25       1.1      matt  *    contributors may be used to endorse or promote products derived
     26       1.1      matt  *    from this software without specific prior written permission.
     27       1.1      matt  *
     28       1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     29       1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     30       1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     31       1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     32       1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     33       1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     34       1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     35       1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     36       1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     37       1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     38       1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     39       1.1      matt  */
     40       1.1      matt 
     41       1.3      onoe /*
     42       1.3      onoe  * IEEE1394 Open Host Controller Interface
     43       1.3      onoe  *	based on OHCI Specification 1.1 (January 6, 2000)
     44       1.3      onoe  * The first version to support network interface part is wrtten by
     45       1.3      onoe  * Atsushi Onoe <onoe (at) netbsd.org>.
     46       1.3      onoe  */
     47       1.3      onoe 
     48  1.16.2.3   nathanw /*
     49  1.16.2.3   nathanw  * The first version to support isochronous acquisition part is wrtten
     50  1.16.2.3   nathanw  * by HAYAKAWA Koichi <haya (at) netbsd.org>.
     51  1.16.2.3   nathanw  */
     52  1.16.2.3   nathanw 
     53       1.3      onoe #include "opt_inet.h"
     54       1.3      onoe 
     55       1.1      matt #include <sys/param.h>
     56       1.2  augustss #include <sys/systm.h>
     57  1.16.2.2   nathanw #include <sys/kthread.h>
     58       1.1      matt #include <sys/types.h>
     59       1.1      matt #include <sys/socket.h>
     60       1.7      onoe #include <sys/callout.h>
     61       1.1      matt #include <sys/device.h>
     62       1.7      onoe #include <sys/kernel.h>
     63       1.3      onoe #include <sys/malloc.h>
     64       1.3      onoe #include <sys/mbuf.h>
     65       1.1      matt 
     66       1.7      onoe #if __NetBSD_Version__ >= 105010000
     67       1.7      onoe #include <uvm/uvm_extern.h>
     68       1.7      onoe #else
     69       1.7      onoe #include <vm/vm.h>
     70       1.7      onoe #endif
     71       1.7      onoe 
     72       1.1      matt #include <machine/bus.h>
     73  1.16.2.2   nathanw #include <machine/intr.h>
     74       1.1      matt 
     75       1.1      matt #include <dev/ieee1394/ieee1394reg.h>
     76       1.1      matt #include <dev/ieee1394/fwohcireg.h>
     77       1.1      matt 
     78       1.1      matt #include <dev/ieee1394/ieee1394var.h>
     79       1.1      matt #include <dev/ieee1394/fwohcivar.h>
     80       1.1      matt 
     81       1.1      matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
     82       1.1      matt 
     83       1.5      matt #if 0
     84  1.16.2.2   nathanw static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size,
     85  1.16.2.2   nathanw     int alignment, bus_dmamap_t *mapp, caddr_t *kvap, int flags);
     86       1.5      matt #endif
     87  1.16.2.2   nathanw static void fwohci_create_event_thread(void *);
     88  1.16.2.2   nathanw static void fwohci_thread_init(void *);
     89  1.16.2.2   nathanw 
     90  1.16.2.2   nathanw static void fwohci_event_thread(struct fwohci_softc *);
     91       1.7      onoe static void fwohci_hw_init(struct fwohci_softc *);
     92       1.7      onoe static void fwohci_power(int, void *);
     93       1.7      onoe static void fwohci_shutdown(void *);
     94       1.5      matt 
     95       1.3      onoe static int  fwohci_desc_alloc(struct fwohci_softc *);
     96       1.9      onoe static struct fwohci_desc *fwohci_desc_get(struct fwohci_softc *, int);
     97       1.9      onoe static void fwohci_desc_put(struct fwohci_softc *, struct fwohci_desc *, int);
     98       1.3      onoe 
     99       1.3      onoe static int  fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
    100  1.16.2.3   nathanw     int, int, int);
    101       1.9      onoe static void fwohci_ctx_free(struct fwohci_softc *, struct fwohci_ctx *);
    102       1.3      onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
    103       1.3      onoe 
    104       1.3      onoe static int  fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
    105       1.3      onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
    106  1.16.2.3   nathanw static void fwohci_buf_init_rx(struct fwohci_softc *);
    107  1.16.2.3   nathanw static void fwohci_buf_start_rx(struct fwohci_softc *);
    108  1.16.2.3   nathanw static void fwohci_buf_stop_tx(struct fwohci_softc *);
    109  1.16.2.3   nathanw static void fwohci_buf_stop_rx(struct fwohci_softc *);
    110       1.3      onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
    111  1.16.2.3   nathanw static int  fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_buf **,
    112  1.16.2.2   nathanw     caddr_t *, int);
    113       1.3      onoe static int  fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
    114  1.16.2.2   nathanw     struct fwohci_pkt *);
    115  1.16.2.3   nathanw static int  fwohci_buf_input_ppb(struct fwohci_softc *, struct fwohci_ctx *,
    116  1.16.2.3   nathanw     struct fwohci_pkt *);
    117       1.3      onoe 
    118       1.7      onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
    119       1.7      onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
    120       1.3      onoe static void fwohci_phy_busreset(struct fwohci_softc *);
    121       1.7      onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
    122       1.3      onoe 
    123       1.3      onoe static int  fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
    124  1.16.2.2   nathanw     int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *), void *);
    125       1.3      onoe 
    126       1.3      onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
    127       1.3      onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
    128       1.3      onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
    129       1.3      onoe 
    130       1.3      onoe static int  fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
    131  1.16.2.2   nathanw     struct fwohci_pkt *);
    132       1.9      onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *, int);
    133       1.3      onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
    134  1.16.2.2   nathanw     struct fwohci_pkt *);
    135       1.3      onoe 
    136      1.16      onoe static int  fwohci_guidrom_init(struct fwohci_softc *);
    137       1.3      onoe static void fwohci_configrom_init(struct fwohci_softc *);
    138  1.16.2.2   nathanw static int  fwohci_configrom_input(struct fwohci_softc *, void *,
    139  1.16.2.2   nathanw     struct fwohci_pkt *);
    140       1.3      onoe static void fwohci_selfid_init(struct fwohci_softc *);
    141       1.7      onoe static int  fwohci_selfid_input(struct fwohci_softc *);
    142       1.3      onoe 
    143       1.3      onoe static void fwohci_csr_init(struct fwohci_softc *);
    144       1.3      onoe static int  fwohci_csr_input(struct fwohci_softc *, void *,
    145  1.16.2.2   nathanw     struct fwohci_pkt *);
    146       1.3      onoe 
    147       1.3      onoe static void fwohci_uid_collect(struct fwohci_softc *);
    148  1.16.2.3   nathanw static void fwohci_uid_req(struct fwohci_softc *, int);
    149       1.3      onoe static int  fwohci_uid_input(struct fwohci_softc *, void *,
    150  1.16.2.2   nathanw     struct fwohci_pkt *);
    151       1.8      onoe static int  fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
    152  1.16.2.2   nathanw static void fwohci_check_nodes(struct fwohci_softc *);
    153       1.3      onoe 
    154       1.3      onoe static int  fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
    155  1.16.2.2   nathanw     void (*)(struct device *, struct mbuf *));
    156       1.3      onoe static int  fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
    157  1.16.2.3   nathanw static int  fwohci_if_input_iso(struct fwohci_softc *, void *, struct fwohci_pkt *);
    158       1.3      onoe static int  fwohci_if_output(struct device *, struct mbuf *,
    159  1.16.2.2   nathanw     void (*)(struct device *, struct mbuf *));
    160  1.16.2.3   nathanw static int fwohci_if_setiso(struct device *, u_int32_t, u_int32_t, u_int32_t,
    161  1.16.2.3   nathanw     void (*)(struct device *, struct mbuf *));
    162  1.16.2.2   nathanw static int  fwohci_read(struct ieee1394_abuf *);
    163  1.16.2.2   nathanw static int  fwohci_write(struct ieee1394_abuf *);
    164  1.16.2.2   nathanw static int  fwohci_read_resp(struct fwohci_softc *, void *, struct fwohci_pkt *);
    165  1.16.2.2   nathanw static int  fwohci_write_ack(struct fwohci_softc *, void *, struct fwohci_pkt *);
    166  1.16.2.2   nathanw static int  fwohci_read_multi_resp(struct fwohci_softc *, void *,
    167  1.16.2.2   nathanw     struct fwohci_pkt *);
    168  1.16.2.2   nathanw static int  fwohci_inreg(struct ieee1394_abuf *, int);
    169  1.16.2.2   nathanw static int  fwohci_parse_input(struct fwohci_softc *, void *,
    170  1.16.2.2   nathanw     struct fwohci_pkt *);
    171  1.16.2.2   nathanw static int  fwohci_submatch(struct device *, struct cfdata *, void *);
    172       1.3      onoe 
    173       1.8      onoe #ifdef FW_DEBUG
    174  1.16.2.3   nathanw static void fwohci_show_intr(struct fwohci_softc *, u_int32_t);
    175  1.16.2.3   nathanw static void fwohci_show_phypkt(struct fwohci_softc *, u_int32_t);
    176  1.16.2.2   nathanw 
    177  1.16.2.2   nathanw /* 1 is normal debug, 2 is verbose debug, 3 is complete (packet dumps). */
    178  1.16.2.2   nathanw 
    179  1.16.2.2   nathanw #define DPRINTF(x)      if (fwdebug) printf x
    180  1.16.2.2   nathanw #define DPRINTFN(n,x)   if (fwdebug>(n)) printf x
    181  1.16.2.2   nathanw int     fwdebug = 0;
    182  1.16.2.2   nathanw #else
    183  1.16.2.2   nathanw #define DPRINTF(x)
    184  1.16.2.2   nathanw #define DPRINTFN(n,x)
    185       1.8      onoe #endif
    186       1.8      onoe 
    187       1.1      matt int
    188       1.5      matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
    189       1.1      matt {
    190       1.3      onoe 	int i;
    191       1.1      matt 	u_int32_t val;
    192       1.5      matt #if 0
    193       1.5      matt 	int error;
    194       1.5      matt #endif
    195       1.5      matt 
    196       1.5      matt 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
    197       1.5      matt 	    sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
    198       1.1      matt 
    199  1.16.2.3   nathanw 	evcnt_attach_dynamic(&sc->sc_isocnt, EVCNT_TYPE_MISC, ev,
    200  1.16.2.3   nathanw 	    sc->sc_sc1394.sc1394_dev.dv_xname, "iso");
    201  1.16.2.3   nathanw 	evcnt_attach_dynamic(&sc->sc_isopktcnt, EVCNT_TYPE_MISC, ev,
    202  1.16.2.3   nathanw 	    sc->sc_sc1394.sc1394_dev.dv_xname, "isopackets");
    203  1.16.2.3   nathanw 
    204       1.3      onoe 	/*
    205       1.3      onoe 	 * Wait for reset completion
    206       1.3      onoe 	 */
    207       1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    208       1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    209       1.3      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    210       1.3      onoe 			break;
    211  1.16.2.3   nathanw 		DELAY(10);
    212       1.3      onoe 	}
    213       1.3      onoe 
    214       1.1      matt 	/* What dialect of OHCI is this device?
    215       1.1      matt 	 */
    216       1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_Version);
    217       1.1      matt 	printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
    218       1.1      matt 	    OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
    219       1.1      matt 
    220  1.16.2.2   nathanw 	LIST_INIT(&sc->sc_nodelist);
    221  1.16.2.2   nathanw 
    222      1.16      onoe 	if (fwohci_guidrom_init(sc) != 0) {
    223      1.16      onoe 		printf("\n%s: fatal: no global UID ROM\n",
    224      1.16      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    225       1.1      matt 		return -1;
    226       1.1      matt 	}
    227       1.1      matt 
    228       1.1      matt 	printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
    229       1.1      matt 	    sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
    230       1.1      matt 	    sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
    231       1.1      matt 	    sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
    232       1.1      matt 	    sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
    233       1.1      matt 
    234       1.1      matt 	/* Get the maximum link speed and receive size
    235       1.1      matt 	 */
    236       1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    237       1.1      matt 	sc->sc_sc1394.sc1394_link_speed =
    238  1.16.2.1   nathanw 	    OHCI_BITVAL(val, OHCI_BusOptions_LinkSpd);
    239       1.1      matt 	if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
    240  1.16.2.2   nathanw 		printf(", %s",
    241  1.16.2.2   nathanw 		    ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
    242       1.1      matt 	} else {
    243       1.1      matt 		printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
    244       1.1      matt 	}
    245  1.16.2.2   nathanw 
    246       1.1      matt 	/* MaxRec is encoded as log2(max_rec_octets)-1
    247       1.1      matt 	 */
    248       1.1      matt 	sc->sc_sc1394.sc1394_max_receive =
    249  1.16.2.1   nathanw 	    1 << (OHCI_BITVAL(val, OHCI_BusOptions_MaxRec) + 1);
    250       1.3      onoe 	printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
    251       1.3      onoe 
    252       1.3      onoe 	/*
    253       1.3      onoe 	 * Count how many isochronous ctx we have.
    254       1.3      onoe 	 */
    255       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    256       1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
    257       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
    258       1.3      onoe 	for (i = 0; val != 0; val >>= 1) {
    259       1.3      onoe 		if (val & 0x1)
    260       1.3      onoe 			i++;
    261       1.3      onoe 	}
    262       1.3      onoe 	sc->sc_isoctx = i;
    263       1.3      onoe 	printf(", %d iso_ctx", sc->sc_isoctx);
    264  1.16.2.2   nathanw 
    265       1.1      matt 	printf("\n");
    266       1.3      onoe 
    267       1.5      matt #if 0
    268  1.16.2.2   nathanw 	error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE,
    269  1.16.2.2   nathanw 	    OHCI_CONFIG_ALIGNMENT, &sc->sc_configrom_map,
    270  1.16.2.2   nathanw 	    (caddr_t *) &sc->sc_configrom, BUS_DMA_WAITOK|BUS_DMA_COHERENT);
    271       1.5      matt 	return error;
    272       1.5      matt #endif
    273       1.5      matt 
    274  1.16.2.2   nathanw 	sc->sc_dying = 0;
    275  1.16.2.3   nathanw 	sc->sc_nodeid = 0xffff;		/* invalid */
    276       1.3      onoe 
    277  1.16.2.2   nathanw 	kthread_create(fwohci_create_event_thread, sc);
    278       1.1      matt 	return 0;
    279       1.1      matt }
    280       1.1      matt 
    281  1.16.2.3   nathanw static int
    282  1.16.2.3   nathanw fwohci_if_setiso(struct device *self, u_int32_t channel, u_int32_t tag,
    283  1.16.2.3   nathanw     u_int32_t direction, void (*handler)(struct device *, struct mbuf *))
    284  1.16.2.3   nathanw {
    285  1.16.2.3   nathanw 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
    286  1.16.2.3   nathanw 	int retval;
    287  1.16.2.3   nathanw 	int s;
    288  1.16.2.3   nathanw 
    289  1.16.2.3   nathanw 	if (direction == 1) {
    290  1.16.2.3   nathanw 		return EIO;
    291  1.16.2.3   nathanw 	}
    292  1.16.2.3   nathanw 
    293  1.16.2.3   nathanw 	s = splnet();
    294  1.16.2.3   nathanw 	retval = fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
    295  1.16.2.3   nathanw 	    channel, tag, fwohci_if_input_iso, handler);
    296  1.16.2.3   nathanw 	splx(s);
    297  1.16.2.3   nathanw 
    298  1.16.2.3   nathanw 	if (!retval) {
    299  1.16.2.3   nathanw 		printf("%s: dummy iso handler set\n",
    300  1.16.2.3   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    301  1.16.2.3   nathanw 	} else {
    302  1.16.2.3   nathanw 		printf("%s: dummy iso handler cannot set\n",
    303  1.16.2.3   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    304  1.16.2.3   nathanw 	}
    305  1.16.2.3   nathanw 
    306  1.16.2.3   nathanw 	return retval;
    307  1.16.2.3   nathanw }
    308  1.16.2.3   nathanw 
    309       1.1      matt int
    310       1.1      matt fwohci_intr(void *arg)
    311       1.1      matt {
    312       1.1      matt 	struct fwohci_softc * const sc = arg;
    313       1.1      matt 	int progress = 0;
    314       1.3      onoe 	u_int32_t intmask, iso;
    315       1.1      matt 
    316       1.1      matt 	for (;;) {
    317       1.3      onoe 		intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
    318  1.16.2.2   nathanw 
    319  1.16.2.2   nathanw 		/*
    320  1.16.2.2   nathanw 		 * On a bus reset, everything except bus reset gets
    321  1.16.2.2   nathanw 		 * cleared.  That can't get cleared until the selfid
    322  1.16.2.2   nathanw 		 * phase completes (which happens outside the
    323  1.16.2.2   nathanw 		 * interrupt routines). So if just a bus reset is left
    324  1.16.2.2   nathanw 		 * in the mask and it's already in the sc_intmask,
    325  1.16.2.2   nathanw 		 * just return.
    326  1.16.2.2   nathanw 		 */
    327  1.16.2.2   nathanw 
    328  1.16.2.2   nathanw 		if ((intmask == 0) ||
    329  1.16.2.2   nathanw 		    (progress && (intmask == OHCI_Int_BusReset) &&
    330  1.16.2.2   nathanw 			(sc->sc_intmask & OHCI_Int_BusReset))) {
    331  1.16.2.2   nathanw 			if (progress)
    332  1.16.2.2   nathanw 				wakeup(fwohci_event_thread);
    333       1.1      matt 			return progress;
    334  1.16.2.2   nathanw 		}
    335       1.7      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    336       1.7      onoe 		    intmask & ~OHCI_Int_BusReset);
    337       1.3      onoe #ifdef FW_DEBUG
    338  1.16.2.3   nathanw 		if (fwdebug > 1)
    339  1.16.2.3   nathanw 			fwohci_show_intr(sc, intmask);
    340  1.16.2.3   nathanw #endif
    341  1.16.2.2   nathanw 
    342       1.3      onoe 		if (intmask & OHCI_Int_BusReset) {
    343       1.7      onoe 			/*
    344       1.7      onoe 			 * According to OHCI spec 6.1.1 "busReset",
    345       1.7      onoe 			 * All asynchronous transmit must be stopped before
    346       1.7      onoe 			 * clearing BusReset.  Moreover, the BusReset
    347       1.7      onoe 			 * interrupt bit should not be cleared during the
    348       1.7      onoe 			 * SelfID phase.  Thus we turned off interrupt mask
    349       1.7      onoe 			 * bit of BusReset instead until SelfID completion
    350       1.7      onoe 			 * or SelfID timeout.
    351       1.7      onoe 			 */
    352  1.16.2.2   nathanw 			intmask &= OHCI_Int_SelfIDComplete;
    353       1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
    354       1.7      onoe 			    OHCI_Int_BusReset);
    355  1.16.2.3   nathanw 			sc->sc_intmask = OHCI_Int_BusReset;
    356       1.3      onoe 		}
    357  1.16.2.3   nathanw 		sc->sc_intmask |= intmask;
    358       1.3      onoe 
    359       1.3      onoe 		if (intmask & OHCI_Int_IsochTx) {
    360       1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
    361       1.3      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
    362       1.3      onoe 		}
    363       1.3      onoe 		if (intmask & OHCI_Int_IsochRx) {
    364  1.16.2.3   nathanw #if NO_THREAD
    365  1.16.2.3   nathanw 			int i;
    366  1.16.2.3   nathanw 			int asyncstream = 0;
    367  1.16.2.3   nathanw #endif
    368  1.16.2.3   nathanw 
    369       1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
    370       1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
    371  1.16.2.3   nathanw #if NO_THREAD
    372  1.16.2.3   nathanw 			for (i = 0; i < sc->sc_isoctx; i++) {
    373  1.16.2.3   nathanw 				if ((iso & (1<<i)) && sc->sc_ctx_ir[i] != NULL) {
    374  1.16.2.3   nathanw 					if (sc->sc_ctx_ir[i]->fc_type == FWOHCI_CTX_ISO_SINGLE) {
    375  1.16.2.3   nathanw 						asyncstream |= (1 << i);
    376  1.16.2.3   nathanw 						continue;
    377  1.16.2.3   nathanw 					}
    378  1.16.2.3   nathanw 					bus_dmamap_sync(sc->sc_dmat,
    379  1.16.2.3   nathanw 					    sc->sc_ddmamap,
    380  1.16.2.3   nathanw 					    0, sizeof(struct fwohci_desc) * sc->sc_descsize,
    381  1.16.2.3   nathanw 					    BUS_DMASYNC_PREREAD);
    382  1.16.2.3   nathanw 					sc->sc_isocnt.ev_count++;
    383  1.16.2.3   nathanw 
    384  1.16.2.3   nathanw 					fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
    385  1.16.2.3   nathanw 				}
    386  1.16.2.3   nathanw 			}
    387  1.16.2.3   nathanw 			if (asyncstream != 0) {
    388  1.16.2.3   nathanw 				sc->sc_iso |= asyncstream;
    389  1.16.2.3   nathanw 			} else {
    390  1.16.2.3   nathanw 				/* all iso intr is pure isochronous */
    391  1.16.2.3   nathanw 				sc->sc_intmask &= ~OHCI_Int_IsochRx;
    392  1.16.2.3   nathanw 			}
    393  1.16.2.3   nathanw #else
    394  1.16.2.2   nathanw 			sc->sc_iso |= iso;
    395  1.16.2.3   nathanw #endif /* NO_THREAD */
    396       1.3      onoe 		}
    397       1.3      onoe 
    398       1.5      matt 		if (!progress) {
    399       1.5      matt 			sc->sc_intrcnt.ev_count++;
    400       1.5      matt 			progress = 1;
    401       1.5      matt 		}
    402       1.1      matt 	}
    403       1.3      onoe }
    404       1.3      onoe 
    405  1.16.2.2   nathanw static void
    406  1.16.2.2   nathanw fwohci_create_event_thread(void *arg)
    407  1.16.2.2   nathanw {
    408  1.16.2.2   nathanw 	struct fwohci_softc  *sc = arg;
    409  1.16.2.2   nathanw 
    410  1.16.2.2   nathanw 	if (kthread_create1(fwohci_thread_init, sc, &sc->sc_event_thread, "%s",
    411  1.16.2.2   nathanw 	    sc->sc_sc1394.sc1394_dev.dv_xname)) {
    412  1.16.2.2   nathanw 		printf("%s: unable to create event thread\n",
    413  1.16.2.2   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    414  1.16.2.2   nathanw 		panic("fwohci_create_event_thread");
    415  1.16.2.2   nathanw 	}
    416  1.16.2.2   nathanw }
    417  1.16.2.2   nathanw 
    418  1.16.2.2   nathanw static void
    419  1.16.2.2   nathanw fwohci_thread_init(void *arg)
    420  1.16.2.2   nathanw {
    421  1.16.2.2   nathanw 	struct fwohci_softc *sc = arg;
    422  1.16.2.2   nathanw 	int i;
    423  1.16.2.2   nathanw 
    424  1.16.2.2   nathanw 	/*
    425  1.16.2.2   nathanw 	 * Allocate descriptors
    426  1.16.2.2   nathanw 	 */
    427  1.16.2.2   nathanw 	if (fwohci_desc_alloc(sc)) {
    428  1.16.2.2   nathanw 		printf("%s: not enabling interrupts\n",
    429  1.16.2.2   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    430  1.16.2.2   nathanw 		kthread_exit(1);
    431  1.16.2.2   nathanw 	}
    432  1.16.2.2   nathanw 
    433  1.16.2.2   nathanw 	/*
    434  1.16.2.2   nathanw 	 * Enable Link Power
    435  1.16.2.2   nathanw 	 */
    436  1.16.2.2   nathanw 
    437  1.16.2.2   nathanw 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    438  1.16.2.2   nathanw 
    439  1.16.2.2   nathanw 	/*
    440  1.16.2.2   nathanw 	 * Allocate DMA Context
    441  1.16.2.2   nathanw 	 */
    442  1.16.2.2   nathanw 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
    443  1.16.2.3   nathanw 	    OHCI_CTX_ASYNC_RX_REQUEST, FWOHCI_CTX_ASYNC);
    444  1.16.2.2   nathanw 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
    445  1.16.2.3   nathanw 	    OHCI_CTX_ASYNC_RX_RESPONSE, FWOHCI_CTX_ASYNC);
    446  1.16.2.3   nathanw 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, 0, OHCI_CTX_ASYNC_TX_REQUEST,
    447  1.16.2.3   nathanw 	    FWOHCI_CTX_ASYNC);
    448  1.16.2.3   nathanw 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, 0, OHCI_CTX_ASYNC_TX_RESPONSE,
    449  1.16.2.3   nathanw 	    FWOHCI_CTX_ASYNC);
    450  1.16.2.2   nathanw 	sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
    451  1.16.2.2   nathanw 	    M_DEVBUF, M_WAITOK);
    452  1.16.2.2   nathanw 	for (i = 0; i < sc->sc_isoctx; i++)
    453  1.16.2.2   nathanw 		sc->sc_ctx_ir[i] = NULL;
    454  1.16.2.2   nathanw 
    455  1.16.2.2   nathanw 	/*
    456  1.16.2.2   nathanw 	 * Allocate buffer for configuration ROM and SelfID buffer
    457  1.16.2.2   nathanw 	 */
    458  1.16.2.2   nathanw 	fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
    459  1.16.2.2   nathanw 	fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
    460  1.16.2.2   nathanw 
    461  1.16.2.2   nathanw 	callout_init(&sc->sc_selfid_callout);
    462  1.16.2.2   nathanw 
    463  1.16.2.2   nathanw 	sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
    464  1.16.2.2   nathanw 	sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
    465  1.16.2.3   nathanw 	sc->sc_sc1394.sc1394_ifsetiso = fwohci_if_setiso;
    466  1.16.2.2   nathanw 
    467  1.16.2.2   nathanw 	/*
    468  1.16.2.2   nathanw 	 * establish hooks for shutdown and suspend/resume
    469  1.16.2.2   nathanw 	 */
    470  1.16.2.2   nathanw 	sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
    471  1.16.2.2   nathanw 	sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
    472  1.16.2.2   nathanw 
    473  1.16.2.2   nathanw 	sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev, "fw",
    474  1.16.2.2   nathanw 	    fwohci_print);
    475  1.16.2.2   nathanw 
    476  1.16.2.2   nathanw 	/* Main loop. It's not coming back normally. */
    477  1.16.2.2   nathanw 
    478  1.16.2.2   nathanw 	fwohci_event_thread(sc);
    479  1.16.2.2   nathanw 
    480  1.16.2.2   nathanw 	kthread_exit(0);
    481  1.16.2.2   nathanw }
    482  1.16.2.2   nathanw 
    483  1.16.2.2   nathanw static void
    484  1.16.2.2   nathanw fwohci_event_thread(struct fwohci_softc *sc)
    485  1.16.2.2   nathanw {
    486  1.16.2.2   nathanw 	int i, s;
    487  1.16.2.2   nathanw 	u_int32_t intmask, iso;
    488  1.16.2.2   nathanw 
    489  1.16.2.2   nathanw 	s = splbio();
    490  1.16.2.2   nathanw 
    491  1.16.2.2   nathanw 	/*
    492  1.16.2.2   nathanw 	 * Initialize hardware registers.
    493  1.16.2.2   nathanw 	 */
    494  1.16.2.2   nathanw 
    495  1.16.2.2   nathanw 	fwohci_hw_init(sc);
    496  1.16.2.2   nathanw 
    497  1.16.2.2   nathanw 	/* Initial Bus Reset */
    498  1.16.2.2   nathanw 	fwohci_phy_busreset(sc);
    499  1.16.2.2   nathanw 	splx(s);
    500  1.16.2.2   nathanw 
    501  1.16.2.2   nathanw 	while (!sc->sc_dying) {
    502  1.16.2.3   nathanw 		s = splbio();
    503  1.16.2.3   nathanw 		intmask = sc->sc_intmask;
    504  1.16.2.3   nathanw 		if (intmask == 0) {
    505  1.16.2.3   nathanw 			tsleep(fwohci_event_thread, PZERO, "fwohciev", 0);
    506  1.16.2.3   nathanw 			splx(s);
    507  1.16.2.3   nathanw 			continue;
    508  1.16.2.3   nathanw 		}
    509  1.16.2.3   nathanw 		sc->sc_intmask = 0;
    510  1.16.2.3   nathanw 		splx(s);
    511  1.16.2.2   nathanw 
    512  1.16.2.3   nathanw 		if (intmask & OHCI_Int_BusReset) {
    513  1.16.2.3   nathanw 			fwohci_buf_stop_tx(sc);
    514  1.16.2.3   nathanw 			if (sc->sc_uidtbl != NULL) {
    515  1.16.2.3   nathanw 				free(sc->sc_uidtbl, M_DEVBUF);
    516  1.16.2.3   nathanw 				sc->sc_uidtbl = NULL;
    517  1.16.2.3   nathanw 			}
    518  1.16.2.3   nathanw 
    519  1.16.2.3   nathanw 			callout_reset(&sc->sc_selfid_callout,
    520  1.16.2.3   nathanw 			    OHCI_SELFID_TIMEOUT,
    521  1.16.2.3   nathanw 			    (void (*)(void *))fwohci_phy_busreset, sc);
    522  1.16.2.3   nathanw 			sc->sc_nodeid = 0xffff;	/* indicate invalid */
    523  1.16.2.3   nathanw 			sc->sc_rootid = 0;
    524  1.16.2.3   nathanw 			sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
    525  1.16.2.3   nathanw 		}
    526  1.16.2.3   nathanw 		if (intmask & OHCI_Int_SelfIDComplete) {
    527  1.16.2.3   nathanw 			s = splbio();
    528  1.16.2.3   nathanw 			OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    529  1.16.2.3   nathanw 			    OHCI_Int_BusReset);
    530  1.16.2.3   nathanw 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
    531  1.16.2.3   nathanw 			    OHCI_Int_BusReset);
    532  1.16.2.3   nathanw 			splx(s);
    533  1.16.2.3   nathanw 			callout_stop(&sc->sc_selfid_callout);
    534  1.16.2.3   nathanw 			if (fwohci_selfid_input(sc) == 0) {
    535  1.16.2.3   nathanw 				fwohci_buf_start_rx(sc);
    536  1.16.2.3   nathanw 				fwohci_uid_collect(sc);
    537  1.16.2.3   nathanw 			}
    538  1.16.2.3   nathanw 		}
    539  1.16.2.3   nathanw 		if (intmask & OHCI_Int_ReqTxComplete)
    540  1.16.2.3   nathanw 			fwohci_at_done(sc, sc->sc_ctx_atrq, 0);
    541  1.16.2.3   nathanw 		if (intmask & OHCI_Int_RespTxComplete)
    542  1.16.2.3   nathanw 			fwohci_at_done(sc, sc->sc_ctx_atrs, 0);
    543  1.16.2.3   nathanw 		if (intmask & OHCI_Int_RQPkt)
    544  1.16.2.3   nathanw 			fwohci_arrq_input(sc, sc->sc_ctx_arrq);
    545  1.16.2.3   nathanw 		if (intmask & OHCI_Int_RSPkt)
    546  1.16.2.3   nathanw 			fwohci_arrs_input(sc, sc->sc_ctx_arrs);
    547  1.16.2.3   nathanw 		if (intmask & OHCI_Int_IsochRx) {
    548  1.16.2.3   nathanw 			s = splbio();
    549  1.16.2.3   nathanw 			iso = sc->sc_iso;
    550  1.16.2.3   nathanw 			sc->sc_iso = 0;
    551  1.16.2.3   nathanw 			splx(s);
    552  1.16.2.3   nathanw 			for (i = 0; i < sc->sc_isoctx; i++) {
    553  1.16.2.3   nathanw 				if ((iso & (1 << i)) &&
    554  1.16.2.3   nathanw 				    sc->sc_ctx_ir[i] != NULL) {
    555  1.16.2.3   nathanw 					fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
    556  1.16.2.3   nathanw 					sc->sc_isocnt.ev_count++;
    557  1.16.2.2   nathanw 				}
    558  1.16.2.3   nathanw 			}
    559  1.16.2.2   nathanw 		}
    560  1.16.2.2   nathanw 	}
    561  1.16.2.2   nathanw }
    562  1.16.2.2   nathanw 
    563       1.5      matt #if 0
    564       1.5      matt static int
    565       1.5      matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
    566  1.16.2.2   nathanw     bus_dmamap_t *mapp, caddr_t *kvap, int flags)
    567       1.5      matt {
    568       1.5      matt 	bus_dma_segment_t segs[1];
    569       1.5      matt 	int error, nsegs, steps;
    570       1.5      matt 
    571       1.5      matt 	steps = 0;
    572       1.5      matt 	error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
    573  1.16.2.2   nathanw 	    segs, 1, &nsegs, flags);
    574       1.5      matt 	if (error)
    575       1.5      matt 		goto cleanup;
    576       1.5      matt 
    577       1.5      matt 	steps = 1;
    578       1.5      matt 	error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
    579  1.16.2.2   nathanw 	    kvap, flags);
    580       1.5      matt 	if (error)
    581       1.5      matt 		goto cleanup;
    582       1.5      matt 
    583       1.5      matt 	if (error == 0)
    584       1.5      matt 		error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
    585  1.16.2.2   nathanw 		    size, flags, mapp);
    586       1.5      matt 	if (error)
    587       1.5      matt 		goto cleanup;
    588       1.5      matt 	if (error == 0)
    589  1.16.2.2   nathanw 		error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL,
    590  1.16.2.2   nathanw 		    flags);
    591       1.5      matt 	if (error)
    592       1.5      matt 		goto cleanup;
    593       1.5      matt 
    594  1.16.2.2   nathanw  cleanup:
    595       1.5      matt 	switch (steps) {
    596       1.5      matt 	case 1:
    597       1.5      matt 		bus_dmamem_free(sc->sc_dmat, segs, nsegs);
    598       1.5      matt 	}
    599       1.5      matt 
    600       1.5      matt 	return error;
    601       1.5      matt }
    602       1.5      matt #endif
    603       1.5      matt 
    604       1.3      onoe int
    605       1.3      onoe fwohci_print(void *aux, const char *pnp)
    606       1.3      onoe {
    607       1.3      onoe 	char *name = aux;
    608       1.3      onoe 
    609       1.3      onoe 	if (pnp)
    610       1.3      onoe 		printf("%s at %s", name, pnp);
    611       1.3      onoe 
    612  1.16.2.2   nathanw 	return QUIET;
    613       1.3      onoe }
    614       1.3      onoe 
    615       1.7      onoe static void
    616       1.7      onoe fwohci_hw_init(struct fwohci_softc *sc)
    617       1.7      onoe {
    618       1.7      onoe 	int i;
    619       1.7      onoe 	u_int32_t val;
    620       1.7      onoe 
    621       1.7      onoe 	/*
    622       1.7      onoe 	 * Software Reset.
    623       1.7      onoe 	 */
    624       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    625       1.7      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    626       1.7      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    627       1.7      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    628       1.7      onoe 			break;
    629  1.16.2.3   nathanw 		DELAY(10);
    630       1.7      onoe 	}
    631       1.7      onoe 
    632       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    633       1.7      onoe 
    634       1.7      onoe 	/*
    635       1.7      onoe 	 * First, initilize CSRs with undefined value to default settings.
    636       1.7      onoe 	 */
    637       1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    638       1.7      onoe 	val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
    639       1.7      onoe #if 0
    640       1.7      onoe 	val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
    641       1.7      onoe #else
    642       1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
    643       1.7      onoe #endif
    644       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    645       1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    646       1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
    647       1.7      onoe 		    ~0);
    648       1.7      onoe 	}
    649       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
    650       1.7      onoe 
    651       1.7      onoe 	fwohci_configrom_init(sc);
    652       1.7      onoe 	fwohci_selfid_init(sc);
    653  1.16.2.3   nathanw 	fwohci_buf_init_rx(sc);
    654       1.7      onoe 	fwohci_csr_init(sc);
    655       1.7      onoe 
    656       1.7      onoe 	/*
    657       1.7      onoe 	 * Final CSR settings.
    658       1.7      onoe 	 */
    659       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
    660       1.7      onoe 	    OHCI_LinkControl_CycleTimerEnable |
    661       1.7      onoe 	    OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
    662       1.7      onoe 
    663       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888);	/*XXX*/
    664       1.7      onoe 
    665       1.7      onoe 	/* clear receive filter */
    666       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
    667       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
    668       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
    669       1.7      onoe 
    670       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
    671       1.7      onoe 	    OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
    672  1.16.2.1   nathanw #if BYTE_ORDER == BIG_ENDIAN
    673  1.16.2.1   nathanw 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet,
    674  1.16.2.1   nathanw 	    OHCI_HCControl_NoByteSwapData);
    675  1.16.2.1   nathanw #endif
    676       1.7      onoe 
    677       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
    678       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
    679       1.7      onoe 	    OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
    680       1.7      onoe 	    OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
    681       1.7      onoe 	    OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
    682       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
    683       1.7      onoe 	    OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
    684       1.7      onoe 	    OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
    685       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
    686       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    687       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
    688       1.7      onoe 
    689       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
    690       1.7      onoe 
    691       1.7      onoe 	/*
    692       1.7      onoe 	 * Start the receivers
    693       1.7      onoe 	 */
    694  1.16.2.3   nathanw 	fwohci_buf_start_rx(sc);
    695       1.7      onoe }
    696       1.7      onoe 
    697       1.7      onoe static void
    698       1.7      onoe fwohci_power(int why, void *arg)
    699       1.7      onoe {
    700       1.7      onoe 	struct fwohci_softc *sc = arg;
    701       1.7      onoe 	int s;
    702       1.7      onoe 
    703  1.16.2.2   nathanw 	s = splbio();
    704      1.10  takemura 	switch (why) {
    705      1.10  takemura 	case PWR_SUSPEND:
    706      1.10  takemura 	case PWR_STANDBY:
    707      1.10  takemura 		fwohci_shutdown(sc);
    708      1.10  takemura 		break;
    709      1.10  takemura 	case PWR_RESUME:
    710       1.7      onoe 		fwohci_hw_init(sc);
    711       1.7      onoe 		fwohci_phy_busreset(sc);
    712      1.10  takemura 		break;
    713      1.10  takemura 	case PWR_SOFTSUSPEND:
    714      1.10  takemura 	case PWR_SOFTSTANDBY:
    715      1.10  takemura 	case PWR_SOFTRESUME:
    716      1.10  takemura 		break;
    717       1.7      onoe 	}
    718       1.7      onoe 	splx(s);
    719       1.7      onoe }
    720       1.7      onoe 
    721       1.7      onoe static void
    722       1.7      onoe fwohci_shutdown(void *arg)
    723       1.7      onoe {
    724       1.7      onoe 	struct fwohci_softc *sc = arg;
    725       1.7      onoe 	u_int32_t val;
    726       1.7      onoe 
    727       1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    728       1.7      onoe 	/* disable all interrupt */
    729       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
    730  1.16.2.3   nathanw 	fwohci_buf_stop_tx(sc);
    731  1.16.2.3   nathanw 	fwohci_buf_stop_rx(sc);
    732       1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    733       1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
    734       1.7      onoe 		OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
    735       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    736       1.7      onoe 	fwohci_phy_busreset(sc);
    737  1.16.2.3   nathanw 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LinkEnable);
    738       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
    739       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    740       1.7      onoe }
    741       1.7      onoe 
    742       1.3      onoe /*
    743       1.3      onoe  * COMMON FUNCTIONS
    744       1.3      onoe  */
    745       1.3      onoe 
    746       1.3      onoe /*
    747       1.7      onoe  * read the PHY Register.
    748       1.3      onoe  */
    749       1.7      onoe static u_int8_t
    750       1.7      onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
    751       1.3      onoe {
    752       1.3      onoe 	int i;
    753       1.3      onoe 	u_int32_t val;
    754       1.3      onoe 
    755       1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
    756       1.3      onoe 	    OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
    757       1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    758       1.3      onoe 		if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    759       1.3      onoe 		    OHCI_PhyControl_RdDone)
    760       1.3      onoe 			break;
    761  1.16.2.3   nathanw 		DELAY(10);
    762       1.3      onoe 	}
    763       1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
    764       1.7      onoe 	return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
    765       1.7      onoe }
    766       1.7      onoe 
    767       1.7      onoe /*
    768       1.7      onoe  * write the PHY Register.
    769       1.7      onoe  */
    770       1.7      onoe static void
    771       1.7      onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
    772       1.7      onoe {
    773       1.7      onoe 	int i;
    774       1.7      onoe 
    775       1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
    776       1.3      onoe 	    (reg << OHCI_PhyControl_RegAddr_BITPOS) |
    777       1.3      onoe 	    (val << OHCI_PhyControl_WrData_BITPOS));
    778       1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    779       1.3      onoe 		if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    780       1.3      onoe 		    OHCI_PhyControl_WrReg))
    781       1.3      onoe 			break;
    782  1.16.2.3   nathanw 		DELAY(10);
    783       1.3      onoe 	}
    784       1.3      onoe }
    785       1.3      onoe 
    786       1.3      onoe /*
    787       1.7      onoe  * Initiate Bus Reset
    788       1.7      onoe  */
    789       1.7      onoe static void
    790       1.7      onoe fwohci_phy_busreset(struct fwohci_softc *sc)
    791       1.7      onoe {
    792       1.7      onoe 	int s;
    793       1.7      onoe 	u_int8_t val;
    794       1.7      onoe 
    795  1.16.2.2   nathanw 	s = splbio();
    796       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    797       1.7      onoe 	    OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
    798       1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
    799       1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    800       1.7      onoe 	val = fwohci_phy_read(sc, 1);
    801       1.7      onoe 	val = (val & 0x80) |			/* preserve RHB (force root) */
    802       1.7      onoe 	    0x40 |				/* Initiate Bus Reset */
    803       1.7      onoe 	    0x3f;				/* default GAP count */
    804       1.7      onoe 	fwohci_phy_write(sc, 1, val);
    805       1.7      onoe 	splx(s);
    806       1.7      onoe }
    807       1.7      onoe 
    808       1.7      onoe /*
    809       1.7      onoe  * PHY Packet
    810       1.7      onoe  */
    811       1.7      onoe static void
    812       1.7      onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
    813       1.7      onoe {
    814       1.7      onoe 	u_int32_t val;
    815       1.7      onoe 
    816       1.7      onoe 	val = pkt->fp_hdr[1];
    817       1.7      onoe 	if (val != ~pkt->fp_hdr[2]) {
    818       1.7      onoe 		if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
    819       1.7      onoe 		    OHCI_CTXCTL_EVENT_BUS_RESET) {
    820  1.16.2.2   nathanw 			DPRINTFN(1, ("fwohci_phy_input: BusReset: 0x%08x\n",
    821  1.16.2.2   nathanw 			    pkt->fp_hdr[2]));
    822       1.7      onoe 		} else {
    823       1.7      onoe 			printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
    824       1.7      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, val,
    825       1.7      onoe 			    pkt->fp_hdr[2]);
    826       1.7      onoe 		}
    827       1.7      onoe 		return;
    828       1.7      onoe 	}
    829       1.7      onoe #ifdef FW_DEBUG
    830  1.16.2.3   nathanw 	if (fwdebug > 1)
    831  1.16.2.3   nathanw 		fwohci_show_phypkt(sc, val);
    832       1.7      onoe #endif
    833       1.7      onoe }
    834       1.7      onoe 
    835       1.7      onoe /*
    836       1.3      onoe  * Descriptor for context DMA.
    837       1.3      onoe  */
    838       1.3      onoe static int
    839       1.3      onoe fwohci_desc_alloc(struct fwohci_softc *sc)
    840       1.3      onoe {
    841       1.9      onoe 	int error, mapsize, dsize;
    842       1.3      onoe 
    843       1.3      onoe 	/*
    844       1.3      onoe 	 * allocate descriptor buffer
    845       1.3      onoe 	 */
    846       1.3      onoe 
    847       1.9      onoe 	sc->sc_descsize = OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
    848       1.3      onoe 	    OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
    849       1.9      onoe 	    OHCI_BUF_IR_CNT * sc->sc_isoctx + 2;
    850       1.9      onoe 	dsize = sizeof(struct fwohci_desc) * sc->sc_descsize;
    851       1.9      onoe 	mapsize = howmany(sc->sc_descsize, NBBY);
    852       1.9      onoe 	sc->sc_descmap = malloc(mapsize, M_DEVBUF, M_WAITOK);
    853       1.9      onoe 	memset(sc->sc_descmap, 0, mapsize);
    854       1.3      onoe 
    855       1.9      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dsize, PAGE_SIZE, 0,
    856       1.9      onoe 	    &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
    857       1.3      onoe 		printf("%s: unable to allocate descriptor buffer, error = %d\n",
    858       1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    859       1.3      onoe 		goto fail_0;
    860       1.3      onoe 	}
    861       1.3      onoe 
    862       1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
    863       1.9      onoe 	    dsize, (caddr_t *)&sc->sc_desc, BUS_DMA_COHERENT | BUS_DMA_WAITOK))
    864       1.9      onoe 	    != 0) {
    865       1.3      onoe 		printf("%s: unable to map descriptor buffer, error = %d\n",
    866       1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    867       1.3      onoe 		goto fail_1;
    868       1.3      onoe 	}
    869       1.3      onoe 
    870       1.9      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, dsize, sc->sc_dnseg,
    871      1.11     enami 	    dsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap)) != 0) {
    872       1.3      onoe 		printf("%s: unable to create descriptor buffer DMA map, "
    873       1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    874       1.3      onoe 		goto fail_2;
    875       1.3      onoe 	}
    876       1.3      onoe 
    877       1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
    878       1.9      onoe 	    dsize, NULL, BUS_DMA_WAITOK)) != 0) {
    879       1.3      onoe 		printf("%s: unable to load descriptor buffer DMA map, "
    880       1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    881       1.3      onoe 		goto fail_3;
    882       1.3      onoe 	}
    883       1.3      onoe 
    884       1.3      onoe 	return 0;
    885       1.3      onoe 
    886       1.3      onoe   fail_3:
    887       1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
    888       1.3      onoe   fail_2:
    889       1.9      onoe 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, dsize);
    890       1.3      onoe   fail_1:
    891       1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
    892       1.3      onoe   fail_0:
    893       1.3      onoe 	return error;
    894       1.3      onoe }
    895       1.3      onoe 
    896       1.9      onoe static struct fwohci_desc *
    897       1.9      onoe fwohci_desc_get(struct fwohci_softc *sc, int ndesc)
    898       1.9      onoe {
    899       1.9      onoe 	int i, n;
    900       1.9      onoe 
    901       1.9      onoe 	for (n = 0; n <= sc->sc_descsize - ndesc; n++) {
    902       1.9      onoe 		for (i = 0; ; i++) {
    903       1.9      onoe 			if (i == ndesc) {
    904       1.9      onoe 				for (i = 0; i < ndesc; i++)
    905       1.9      onoe 					setbit(sc->sc_descmap, n + i);
    906       1.9      onoe 				return sc->sc_desc + n;
    907       1.9      onoe 			}
    908       1.9      onoe 			if (isset(sc->sc_descmap, n + i))
    909       1.9      onoe 				break;
    910       1.9      onoe 		}
    911       1.9      onoe 	}
    912       1.9      onoe 	return NULL;
    913       1.9      onoe }
    914       1.9      onoe 
    915       1.9      onoe static void
    916       1.9      onoe fwohci_desc_put(struct fwohci_softc *sc, struct fwohci_desc *fd, int ndesc)
    917       1.9      onoe {
    918       1.9      onoe 	int i, n;
    919       1.9      onoe 
    920       1.9      onoe 	n = fd - sc->sc_desc;
    921       1.9      onoe 	for (i = 0; i < ndesc; i++, n++) {
    922  1.16.2.2   nathanw #ifdef DIAGNOSTIC
    923       1.9      onoe 		if (isclr(sc->sc_descmap, n))
    924       1.9      onoe 			panic("fwohci_desc_put: duplicated free");
    925       1.9      onoe #endif
    926       1.9      onoe 		clrbit(sc->sc_descmap, n);
    927       1.9      onoe 	}
    928       1.9      onoe }
    929       1.9      onoe 
    930       1.3      onoe /*
    931       1.3      onoe  * Asyncronous/Isochronous Transmit/Receive Context
    932       1.3      onoe  */
    933       1.3      onoe static int
    934       1.3      onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
    935  1.16.2.3   nathanw     int bufcnt, int ctx, int ctxtype)
    936       1.3      onoe {
    937       1.3      onoe 	int i, error;
    938       1.3      onoe 	struct fwohci_ctx *fc;
    939       1.3      onoe 	struct fwohci_buf *fb;
    940       1.3      onoe 	struct fwohci_desc *fd;
    941  1.16.2.3   nathanw 	int buf2cnt;
    942       1.3      onoe 
    943       1.3      onoe 	fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
    944       1.3      onoe 	memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
    945       1.3      onoe 	LIST_INIT(&fc->fc_handler);
    946       1.3      onoe 	TAILQ_INIT(&fc->fc_buf);
    947       1.3      onoe 	fc->fc_ctx = ctx;
    948       1.3      onoe 	fc->fc_bufcnt = bufcnt;
    949       1.3      onoe 	fb = (struct fwohci_buf *)&fc[1];
    950  1.16.2.3   nathanw #if DOUBLEBUF
    951  1.16.2.3   nathanw 	TAILQ_INIT(&fc->fc_buf2); /* for isochronous */
    952  1.16.2.3   nathanw 	if (ctxtype == FWOHCI_CTX_ISO_MULTI) {
    953  1.16.2.3   nathanw 		buf2cnt = bufcnt/2;
    954  1.16.2.3   nathanw 		bufcnt -= buf2cnt;
    955  1.16.2.3   nathanw 		if (buf2cnt == 0) {
    956  1.16.2.3   nathanw 			panic("cannot allocate iso buffer");
    957  1.16.2.3   nathanw 		}
    958  1.16.2.3   nathanw 	}
    959  1.16.2.3   nathanw #endif
    960       1.3      onoe 	for (i = 0; i < bufcnt; i++, fb++) {
    961       1.3      onoe 		if ((error = fwohci_buf_alloc(sc, fb)) != 0)
    962       1.3      onoe 			goto fail;
    963       1.9      onoe 		if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
    964       1.9      onoe 			error = ENOBUFS;
    965       1.9      onoe 			goto fail;
    966       1.9      onoe 		}
    967       1.3      onoe 		fb->fb_desc = fd;
    968       1.3      onoe 		fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
    969       1.7      onoe 		    ((caddr_t)fd - (caddr_t)sc->sc_desc);
    970       1.3      onoe 		fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
    971       1.3      onoe 		    OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
    972       1.3      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
    973       1.3      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
    974       1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
    975       1.3      onoe 	}
    976  1.16.2.3   nathanw #if DOUBLEBUF
    977  1.16.2.3   nathanw 	if (ctxtype == FWOHCI_CTX_ISO_MULTI) {
    978  1.16.2.3   nathanw 		for (i = bufcnt; i < bufcnt + buf2cnt; i++, fb++) {
    979  1.16.2.3   nathanw 			if ((error = fwohci_buf_alloc(sc, fb)) != 0)
    980  1.16.2.3   nathanw 				goto fail;
    981  1.16.2.3   nathanw 			if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
    982  1.16.2.3   nathanw 				error = ENOBUFS;
    983  1.16.2.3   nathanw 				goto fail;
    984  1.16.2.3   nathanw 			}
    985  1.16.2.3   nathanw 			fb->fb_desc = fd;
    986  1.16.2.3   nathanw 			fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
    987  1.16.2.3   nathanw 			    ((caddr_t)fd - (caddr_t)sc->sc_desc);
    988  1.16.2.3   nathanw 			bus_dmamap_sync(sc->sc_dmat, sc->sc_ddmamap,
    989  1.16.2.3   nathanw 			    (caddr_t)fd - (caddr_t)sc->sc_desc, sizeof(struct fwohci_desc),
    990  1.16.2.3   nathanw 			    BUS_DMASYNC_PREWRITE);
    991  1.16.2.3   nathanw 			fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
    992  1.16.2.3   nathanw 			    OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
    993  1.16.2.3   nathanw 			fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
    994  1.16.2.3   nathanw 			fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
    995  1.16.2.3   nathanw 			TAILQ_INSERT_TAIL(&fc->fc_buf2, fb, fb_list);
    996  1.16.2.3   nathanw 			bus_dmamap_sync(sc->sc_dmat, sc->sc_ddmamap,
    997  1.16.2.3   nathanw 			    (caddr_t)fd - (caddr_t)sc->sc_desc, sizeof(struct fwohci_desc),
    998  1.16.2.3   nathanw 			    BUS_DMASYNC_POSTWRITE);
    999  1.16.2.3   nathanw 		}
   1000  1.16.2.3   nathanw 	}
   1001  1.16.2.3   nathanw #endif /* DOUBLEBUF */
   1002  1.16.2.3   nathanw 	fc->fc_type = ctxtype;
   1003       1.3      onoe 	*fcp = fc;
   1004       1.3      onoe 	return 0;
   1005       1.3      onoe 
   1006       1.3      onoe   fail:
   1007  1.16.2.3   nathanw 	while (i-- > 0) {
   1008  1.16.2.3   nathanw 		fb--;
   1009  1.16.2.3   nathanw 		if (fb->fb_desc)
   1010  1.16.2.3   nathanw 			fwohci_desc_put(sc, fb->fb_desc, 1);
   1011  1.16.2.3   nathanw 		fwohci_buf_free(sc, fb);
   1012  1.16.2.3   nathanw 	}
   1013       1.3      onoe 	free(fc, M_DEVBUF);
   1014       1.3      onoe 	return error;
   1015       1.3      onoe }
   1016       1.3      onoe 
   1017       1.3      onoe static void
   1018       1.9      onoe fwohci_ctx_free(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1019       1.9      onoe {
   1020       1.9      onoe 	struct fwohci_buf *fb;
   1021       1.9      onoe 	struct fwohci_handler *fh;
   1022       1.9      onoe 
   1023  1.16.2.4   nathanw #if DOUBLEBUF
   1024  1.16.2.4   nathanw 	if (TAILQ_FIRST(&fc->fc_buf) > TAILQ_FIRST(&fc->fc_buf2)) {
   1025  1.16.2.4   nathanw 		struct fwohci_buf_s fctmp;
   1026  1.16.2.4   nathanw 
   1027  1.16.2.4   nathanw 		fctmp = fc->fc_buf;
   1028  1.16.2.4   nathanw 		fc->fc_buf = fc->fc_buf2;
   1029  1.16.2.4   nathanw 		fc->fc_buf2 = fctmp;
   1030  1.16.2.4   nathanw 	}
   1031  1.16.2.4   nathanw #endif
   1032       1.9      onoe 	while ((fh = LIST_FIRST(&fc->fc_handler)) != NULL)
   1033       1.9      onoe 		fwohci_handler_set(sc, fh->fh_tcode, fh->fh_key1, fh->fh_key2,
   1034       1.9      onoe 		    NULL, NULL);
   1035       1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1036       1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1037  1.16.2.3   nathanw 		if (fb->fb_desc)
   1038  1.16.2.3   nathanw 			fwohci_desc_put(sc, fb->fb_desc, 1);
   1039       1.9      onoe 		fwohci_buf_free(sc, fb);
   1040       1.9      onoe 	}
   1041  1.16.2.3   nathanw #if DOUBLEBUF
   1042  1.16.2.3   nathanw 	while ((fb = TAILQ_FIRST(&fc->fc_buf2)) != NULL) {
   1043  1.16.2.3   nathanw 		TAILQ_REMOVE(&fc->fc_buf2, fb, fb_list);
   1044  1.16.2.3   nathanw 		if (fb->fb_desc)
   1045  1.16.2.3   nathanw 			fwohci_desc_put(sc, fb->fb_desc, 1);
   1046  1.16.2.3   nathanw 		fwohci_buf_free(sc, fb);
   1047  1.16.2.3   nathanw 	}
   1048  1.16.2.3   nathanw #endif /* DOUBLEBUF */
   1049       1.9      onoe 	free(fc, M_DEVBUF);
   1050       1.9      onoe }
   1051       1.9      onoe 
   1052       1.9      onoe static void
   1053       1.3      onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1054       1.3      onoe {
   1055       1.3      onoe 	struct fwohci_buf *fb, *nfb;
   1056       1.3      onoe 	struct fwohci_desc *fd;
   1057  1.16.2.1   nathanw 	struct fwohci_handler *fh;
   1058       1.9      onoe 	int n;
   1059       1.3      onoe 
   1060       1.3      onoe 	for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
   1061       1.3      onoe 		nfb = TAILQ_NEXT(fb, fb_list);
   1062       1.3      onoe 		fb->fb_off = 0;
   1063       1.3      onoe 		fd = fb->fb_desc;
   1064       1.3      onoe 		fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
   1065       1.3      onoe 		fd->fd_rescount = fd->fd_reqcount;
   1066       1.3      onoe 	}
   1067       1.9      onoe 
   1068  1.16.2.3   nathanw #if DOUBLEBUF
   1069  1.16.2.3   nathanw 	for (fb = TAILQ_FIRST(&fc->fc_buf2); fb != NULL; fb = nfb) {
   1070  1.16.2.3   nathanw 		bus_dmamap_sync(sc->sc_dmat, sc->sc_ddmamap,
   1071  1.16.2.3   nathanw 		    (caddr_t)fd - (caddr_t)sc->sc_desc, sizeof(struct fwohci_desc),
   1072  1.16.2.3   nathanw 		    BUS_DMASYNC_PREWRITE);
   1073  1.16.2.3   nathanw 		nfb = TAILQ_NEXT(fb, fb_list);
   1074  1.16.2.3   nathanw 		fb->fb_off = 0;
   1075  1.16.2.3   nathanw 		fd = fb->fb_desc;
   1076  1.16.2.3   nathanw 		fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
   1077  1.16.2.3   nathanw 		fd->fd_rescount = fd->fd_reqcount;
   1078  1.16.2.3   nathanw 		bus_dmamap_sync(sc->sc_dmat, sc->sc_ddmamap,
   1079  1.16.2.3   nathanw 		    (caddr_t)fd - (caddr_t)sc->sc_desc, sizeof(struct fwohci_desc),
   1080  1.16.2.3   nathanw 		    BUS_DMASYNC_POSTWRITE);
   1081  1.16.2.3   nathanw 	}
   1082  1.16.2.3   nathanw #endif /* DOUBLEBUF */
   1083  1.16.2.3   nathanw 
   1084       1.9      onoe 	n = fc->fc_ctx;
   1085       1.9      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1086  1.16.2.3   nathanw 	if (fc->fc_type != FWOHCI_CTX_ASYNC) {
   1087       1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
   1088       1.9      onoe 		    fb->fb_daddr | 1);
   1089       1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlClear,
   1090       1.9      onoe 		    OHCI_CTXCTL_RX_BUFFER_FILL |
   1091       1.9      onoe 		    OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
   1092       1.9      onoe 		    OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
   1093       1.9      onoe 		    OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
   1094       1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlSet,
   1095       1.9      onoe 		    OHCI_CTXCTL_RX_ISOCH_HEADER);
   1096  1.16.2.3   nathanw 		if (fc->fc_type == FWOHCI_CTX_ISO_MULTI) {
   1097  1.16.2.3   nathanw 			OHCI_SYNC_RX_DMA_WRITE(sc, n,
   1098  1.16.2.3   nathanw 			    OHCI_SUBREG_ContextControlSet,
   1099  1.16.2.3   nathanw 			    OHCI_CTXCTL_RX_BUFFER_FILL);
   1100  1.16.2.3   nathanw 		}
   1101  1.16.2.1   nathanw 		fh = LIST_FIRST(&fc->fc_handler);
   1102  1.16.2.1   nathanw 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextMatch,
   1103  1.16.2.1   nathanw 		    (OHCI_CTXMATCH_TAG0 << fh->fh_key2) | fh->fh_key1);
   1104       1.9      onoe 	} else {
   1105       1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
   1106       1.9      onoe 		    fb->fb_daddr | 1);
   1107       1.9      onoe 	}
   1108       1.3      onoe }
   1109       1.3      onoe 
   1110       1.3      onoe /*
   1111       1.3      onoe  * DMA data buffer
   1112       1.3      onoe  */
   1113       1.3      onoe static int
   1114       1.3      onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
   1115       1.3      onoe {
   1116       1.3      onoe 	int error;
   1117       1.3      onoe 
   1118       1.7      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
   1119       1.7      onoe 	    PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
   1120       1.3      onoe 		printf("%s: unable to allocate buffer, error = %d\n",
   1121       1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
   1122       1.3      onoe 		goto fail_0;
   1123       1.3      onoe 	}
   1124       1.3      onoe 
   1125       1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
   1126       1.7      onoe 	    fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
   1127       1.3      onoe 		printf("%s: unable to map buffer, error = %d\n",
   1128       1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
   1129       1.3      onoe 		goto fail_1;
   1130       1.3      onoe 	}
   1131       1.3      onoe 
   1132       1.7      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
   1133       1.7      onoe 	    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
   1134       1.3      onoe 		printf("%s: unable to create buffer DMA map, "
   1135       1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
   1136       1.3      onoe 		    error);
   1137       1.3      onoe 		goto fail_2;
   1138       1.3      onoe 	}
   1139       1.3      onoe 
   1140       1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
   1141       1.7      onoe 	    fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
   1142       1.3      onoe 		printf("%s: unable to load buffer DMA map, "
   1143       1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
   1144       1.3      onoe 		    error);
   1145       1.3      onoe 		goto fail_3;
   1146       1.3      onoe 	}
   1147       1.3      onoe 
   1148       1.3      onoe 	return 0;
   1149       1.3      onoe 
   1150       1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
   1151       1.3      onoe   fail_3:
   1152       1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1153       1.3      onoe   fail_2:
   1154       1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
   1155       1.3      onoe   fail_1:
   1156       1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
   1157       1.3      onoe   fail_0:
   1158       1.3      onoe 	return error;
   1159       1.3      onoe }
   1160       1.3      onoe 
   1161       1.3      onoe static void
   1162       1.3      onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
   1163       1.3      onoe {
   1164       1.3      onoe 
   1165       1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
   1166       1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1167       1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
   1168       1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
   1169       1.3      onoe }
   1170       1.3      onoe 
   1171       1.3      onoe static void
   1172  1.16.2.3   nathanw fwohci_buf_init_rx(struct fwohci_softc *sc)
   1173       1.3      onoe {
   1174       1.3      onoe 	int i;
   1175       1.3      onoe 
   1176       1.3      onoe 	/*
   1177       1.9      onoe 	 * Initialize for Asynchronous Receive Queue.
   1178       1.3      onoe 	 */
   1179       1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrq);
   1180       1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrs);
   1181       1.3      onoe 
   1182       1.3      onoe 	/*
   1183       1.9      onoe 	 * Initialize for Isochronous Receive Queue.
   1184       1.3      onoe 	 */
   1185       1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1186       1.9      onoe 		if (sc->sc_ctx_ir[i] != NULL)
   1187       1.9      onoe 			fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
   1188       1.7      onoe 	}
   1189       1.7      onoe }
   1190       1.7      onoe 
   1191       1.7      onoe static void
   1192  1.16.2.3   nathanw fwohci_buf_start_rx(struct fwohci_softc *sc)
   1193       1.7      onoe {
   1194       1.7      onoe 	int i;
   1195       1.7      onoe 
   1196       1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1197       1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1198       1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1199       1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1200       1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1201  1.16.2.3   nathanw 		if (sc->sc_ctx_ir[i] != NULL)
   1202       1.3      onoe 			OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1203       1.3      onoe 			    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1204       1.3      onoe 	}
   1205       1.3      onoe }
   1206       1.3      onoe 
   1207       1.3      onoe static void
   1208  1.16.2.3   nathanw fwohci_buf_stop_tx(struct fwohci_softc *sc)
   1209       1.7      onoe {
   1210  1.16.2.3   nathanw 	int i;
   1211       1.7      onoe 
   1212       1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1213       1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1214       1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1215       1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1216       1.7      onoe 
   1217       1.7      onoe 	/*
   1218       1.7      onoe 	 * Make sure the transmitter is stopped.
   1219       1.7      onoe 	 */
   1220  1.16.2.3   nathanw 	for (i = 0; i < OHCI_LOOP; i++) {
   1221  1.16.2.3   nathanw 		DELAY(10);
   1222       1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1223       1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1224       1.7      onoe 			continue;
   1225       1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1226       1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1227       1.7      onoe 			continue;
   1228       1.7      onoe 		break;
   1229       1.7      onoe 	}
   1230  1.16.2.3   nathanw 
   1231  1.16.2.3   nathanw 	/*
   1232  1.16.2.3   nathanw 	 * Initialize for Asynchronous Transmit Queue.
   1233  1.16.2.3   nathanw 	 */
   1234  1.16.2.3   nathanw 	fwohci_at_done(sc, sc->sc_ctx_atrq, 1);
   1235  1.16.2.3   nathanw 	fwohci_at_done(sc, sc->sc_ctx_atrs, 1);
   1236  1.16.2.3   nathanw }
   1237  1.16.2.3   nathanw 
   1238  1.16.2.3   nathanw static void
   1239  1.16.2.3   nathanw fwohci_buf_stop_rx(struct fwohci_softc *sc)
   1240  1.16.2.3   nathanw {
   1241  1.16.2.3   nathanw 	int i;
   1242  1.16.2.3   nathanw 
   1243  1.16.2.3   nathanw 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1244  1.16.2.3   nathanw 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1245  1.16.2.3   nathanw 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1246  1.16.2.3   nathanw 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1247  1.16.2.3   nathanw 	for (i = 0; i < sc->sc_isoctx; i++) {
   1248  1.16.2.3   nathanw 		OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1249  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1250  1.16.2.3   nathanw 	}
   1251       1.7      onoe }
   1252       1.7      onoe 
   1253       1.7      onoe static void
   1254       1.3      onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1255       1.3      onoe {
   1256       1.3      onoe 	struct fwohci_buf *fb, *tfb;
   1257       1.3      onoe 
   1258  1.16.2.3   nathanw #if DOUBLEBUF
   1259  1.16.2.3   nathanw 	if (fc->fc_type != FWOHCI_CTX_ISO_MULTI) {
   1260  1.16.2.3   nathanw #endif
   1261  1.16.2.3   nathanw 		while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1262  1.16.2.3   nathanw 			if (fc->fc_type) {
   1263  1.16.2.3   nathanw 				if (fb->fb_off == 0)
   1264  1.16.2.3   nathanw 					break;
   1265  1.16.2.3   nathanw 			} else {
   1266  1.16.2.3   nathanw 				if (fb->fb_off != fb->fb_desc->fd_reqcount ||
   1267  1.16.2.3   nathanw 				    fb->fb_desc->fd_rescount != 0)
   1268  1.16.2.3   nathanw 					break;
   1269  1.16.2.3   nathanw 			}
   1270  1.16.2.3   nathanw 			TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1271  1.16.2.3   nathanw 			fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
   1272  1.16.2.3   nathanw 			fb->fb_off = 0;
   1273  1.16.2.3   nathanw 			fb->fb_desc->fd_branch = 0;
   1274  1.16.2.3   nathanw 			tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
   1275  1.16.2.3   nathanw 			tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
   1276  1.16.2.3   nathanw 			TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1277  1.16.2.3   nathanw 		}
   1278  1.16.2.3   nathanw #if DOUBLEBUF
   1279  1.16.2.3   nathanw 	} else {
   1280  1.16.2.3   nathanw 		struct fwohci_buf_s fctmp;
   1281  1.16.2.3   nathanw 
   1282  1.16.2.3   nathanw 		/* cleaning buffer */
   1283  1.16.2.3   nathanw 		for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL;
   1284  1.16.2.3   nathanw 		     fb = TAILQ_NEXT(fb, fb_list)) {
   1285  1.16.2.3   nathanw 			fb->fb_off = 0;
   1286  1.16.2.3   nathanw 			fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
   1287  1.16.2.3   nathanw 		}
   1288  1.16.2.3   nathanw 
   1289  1.16.2.3   nathanw 		/* rotating buffer */
   1290  1.16.2.3   nathanw 		fctmp = fc->fc_buf;
   1291  1.16.2.3   nathanw 		fc->fc_buf = fc->fc_buf2;
   1292  1.16.2.3   nathanw 		fc->fc_buf2 = fctmp;
   1293       1.3      onoe 	}
   1294  1.16.2.3   nathanw #endif
   1295       1.3      onoe }
   1296       1.3      onoe 
   1297       1.3      onoe static int
   1298  1.16.2.3   nathanw fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_buf **fbp, caddr_t *pp,
   1299       1.3      onoe     int len)
   1300       1.3      onoe {
   1301       1.3      onoe 	struct fwohci_buf *fb;
   1302       1.3      onoe 	struct fwohci_desc *fd;
   1303       1.3      onoe 	int bufend;
   1304       1.3      onoe 
   1305  1.16.2.3   nathanw 	fb = *fbp;
   1306       1.3      onoe   again:
   1307       1.3      onoe 	fd = fb->fb_desc;
   1308  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_buf_pktget: desc %ld, off %d, req %d, res %d,"
   1309  1.16.2.2   nathanw 	    " len %d, avail %d\n", (long)(fd - sc->sc_desc), fb->fb_off,
   1310  1.16.2.2   nathanw 	    fd->fd_reqcount, fd->fd_rescount, len,
   1311  1.16.2.2   nathanw 	    fd->fd_reqcount - fd->fd_rescount - fb->fb_off));
   1312       1.3      onoe 	bufend = fd->fd_reqcount - fd->fd_rescount;
   1313       1.3      onoe 	if (fb->fb_off >= bufend) {
   1314  1.16.2.3   nathanw 		DPRINTFN(5, ("buf %x finish req %d res %d off %d ",
   1315  1.16.2.3   nathanw 		    fb->fb_desc->fd_data, fd->fd_reqcount, fd->fd_rescount,
   1316  1.16.2.3   nathanw 		    fb->fb_off));
   1317       1.3      onoe 		if (fd->fd_rescount == 0) {
   1318  1.16.2.3   nathanw 			*fbp = fb = TAILQ_NEXT(fb, fb_list);
   1319  1.16.2.3   nathanw 			if (fb != NULL)
   1320       1.3      onoe 				goto again;
   1321       1.3      onoe 		}
   1322       1.3      onoe 		return 0;
   1323       1.3      onoe 	}
   1324       1.3      onoe 	if (fb->fb_off + len > bufend)
   1325       1.3      onoe 		len = bufend - fb->fb_off;
   1326       1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
   1327       1.7      onoe 	    BUS_DMASYNC_POSTREAD);
   1328       1.3      onoe 	*pp = fb->fb_buf + fb->fb_off;
   1329       1.3      onoe 	fb->fb_off += roundup(len, 4);
   1330       1.3      onoe 	return len;
   1331       1.3      onoe }
   1332       1.3      onoe 
   1333       1.3      onoe static int
   1334       1.3      onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1335       1.3      onoe     struct fwohci_pkt *pkt)
   1336       1.3      onoe {
   1337       1.3      onoe 	caddr_t p;
   1338  1.16.2.3   nathanw 	struct fwohci_buf *fb;
   1339       1.3      onoe 	int len, count, i;
   1340       1.3      onoe 
   1341       1.9      onoe 	memset(pkt, 0, sizeof(*pkt));
   1342       1.9      onoe 	pkt->fp_uio.uio_iov = pkt->fp_iov;
   1343       1.9      onoe 	pkt->fp_uio.uio_rw = UIO_WRITE;
   1344       1.9      onoe 	pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
   1345       1.9      onoe 
   1346       1.3      onoe 	/* get first quadlet */
   1347  1.16.2.3   nathanw 	fb = TAILQ_FIRST(&fc->fc_buf);
   1348       1.3      onoe 	count = 4;
   1349  1.16.2.3   nathanw 	len = fwohci_buf_pktget(sc, &fb, &p, count);
   1350       1.3      onoe 	if (len <= 0) {
   1351  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_buf_input: no input for %d\n",
   1352  1.16.2.2   nathanw 		    fc->fc_ctx));
   1353       1.3      onoe 		return 0;
   1354       1.3      onoe 	}
   1355       1.3      onoe 	pkt->fp_hdr[0] = *(u_int32_t *)p;
   1356       1.3      onoe 	pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
   1357       1.3      onoe 	switch (pkt->fp_tcode) {
   1358       1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1359       1.3      onoe 	case IEEE1394_TCODE_READ_RESP_QUAD:
   1360       1.3      onoe 		pkt->fp_hlen = 12;
   1361       1.3      onoe 		pkt->fp_dlen = 4;
   1362       1.3      onoe 		break;
   1363  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   1364  1.16.2.2   nathanw 		pkt->fp_hlen = 16;
   1365  1.16.2.2   nathanw 		pkt->fp_dlen = 0;
   1366  1.16.2.2   nathanw 		break;
   1367       1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1368       1.3      onoe 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   1369       1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1370       1.3      onoe 	case IEEE1394_TCODE_LOCK_RESP:
   1371       1.3      onoe 		pkt->fp_hlen = 16;
   1372       1.3      onoe 		break;
   1373       1.3      onoe 	case IEEE1394_TCODE_STREAM_DATA:
   1374  1.16.2.3   nathanw #ifdef DIAGNOSTIC
   1375  1.16.2.3   nathanw 		if (fc->fc_type == FWOHCI_CTX_ISO_MULTI)
   1376  1.16.2.3   nathanw #endif
   1377  1.16.2.3   nathanw 		{
   1378  1.16.2.3   nathanw 			pkt->fp_hlen = 4;
   1379  1.16.2.3   nathanw 			pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
   1380  1.16.2.3   nathanw 			DPRINTFN(5, ("[%d]", pkt->fp_dlen));
   1381  1.16.2.3   nathanw 			break;
   1382  1.16.2.3   nathanw 		}
   1383  1.16.2.3   nathanw #ifdef DIAGNOSTIC
   1384  1.16.2.3   nathanw 		else {
   1385  1.16.2.3   nathanw 			printf("fwohci_buf_input: bad tcode: STREAM_DATA\n");
   1386  1.16.2.3   nathanw 			return 0;
   1387  1.16.2.3   nathanw 		}
   1388  1.16.2.3   nathanw #endif
   1389       1.3      onoe 	default:
   1390       1.3      onoe 		pkt->fp_hlen = 12;
   1391       1.3      onoe 		pkt->fp_dlen = 0;
   1392       1.3      onoe 		break;
   1393       1.3      onoe 	}
   1394       1.3      onoe 
   1395       1.3      onoe 	/* get header */
   1396       1.3      onoe 	while (count < pkt->fp_hlen) {
   1397  1.16.2.3   nathanw 		len = fwohci_buf_pktget(sc, &fb, &p, pkt->fp_hlen - count);
   1398       1.3      onoe 		if (len == 0) {
   1399       1.3      onoe 			printf("fwohci_buf_input: malformed input 1: %d\n",
   1400       1.3      onoe 			    pkt->fp_hlen - count);
   1401       1.3      onoe 			return 0;
   1402       1.3      onoe 		}
   1403       1.3      onoe 		memcpy((caddr_t)pkt->fp_hdr + count, p, len);
   1404       1.3      onoe 		count += len;
   1405       1.3      onoe 	}
   1406  1.16.2.3   nathanw 	if (pkt->fp_hlen == 16 &&
   1407  1.16.2.2   nathanw 	    pkt->fp_tcode != IEEE1394_TCODE_READ_REQ_BLOCK)
   1408       1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
   1409  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
   1410  1.16.2.2   nathanw 	    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
   1411       1.3      onoe 
   1412       1.3      onoe 	/* get data */
   1413       1.3      onoe 	count = 0;
   1414       1.3      onoe 	i = 0;
   1415       1.3      onoe 	while (count < pkt->fp_dlen) {
   1416  1.16.2.3   nathanw 		len = fwohci_buf_pktget(sc, &fb,
   1417       1.3      onoe 		    (caddr_t *)&pkt->fp_iov[i].iov_base,
   1418       1.3      onoe 		    pkt->fp_dlen - count);
   1419       1.3      onoe 		if (len == 0) {
   1420       1.3      onoe 			printf("fwohci_buf_input: malformed input 2: %d\n",
   1421  1.16.2.3   nathanw 			    pkt->fp_dlen - count);
   1422       1.3      onoe 			return 0;
   1423       1.3      onoe 		}
   1424       1.3      onoe 		pkt->fp_iov[i++].iov_len = len;
   1425       1.3      onoe 		count += len;
   1426       1.3      onoe 	}
   1427       1.9      onoe 	pkt->fp_uio.uio_iovcnt = i;
   1428       1.9      onoe 	pkt->fp_uio.uio_resid = count;
   1429       1.3      onoe 
   1430  1.16.2.3   nathanw 	/* get trailer */
   1431  1.16.2.3   nathanw 	len = fwohci_buf_pktget(sc, &fb, (caddr_t *)&pkt->fp_trail,
   1432  1.16.2.3   nathanw 	    sizeof(*pkt->fp_trail));
   1433  1.16.2.3   nathanw 	if (len <= 0) {
   1434  1.16.2.3   nathanw 		printf("fwohci_buf_input: malformed input 3: %d\n",
   1435  1.16.2.3   nathanw 		    pkt->fp_hlen - count);
   1436  1.16.2.3   nathanw 		return 0;
   1437  1.16.2.3   nathanw 	}
   1438  1.16.2.3   nathanw 	return 1;
   1439  1.16.2.3   nathanw }
   1440  1.16.2.3   nathanw 
   1441  1.16.2.3   nathanw static int
   1442  1.16.2.3   nathanw fwohci_buf_input_ppb(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1443  1.16.2.3   nathanw     struct fwohci_pkt *pkt)
   1444  1.16.2.3   nathanw {
   1445  1.16.2.3   nathanw 	caddr_t p;
   1446  1.16.2.3   nathanw 	int len;
   1447  1.16.2.3   nathanw 	struct fwohci_buf *fb;
   1448  1.16.2.3   nathanw 	struct fwohci_desc *fd;
   1449  1.16.2.3   nathanw 
   1450  1.16.2.3   nathanw 	if (fc->fc_type ==  FWOHCI_CTX_ISO_MULTI) {
   1451  1.16.2.3   nathanw 		return fwohci_buf_input(sc, fc, pkt);
   1452  1.16.2.3   nathanw 	}
   1453  1.16.2.3   nathanw 
   1454  1.16.2.3   nathanw 	memset(pkt, 0, sizeof(*pkt));
   1455  1.16.2.3   nathanw 	pkt->fp_uio.uio_iov = pkt->fp_iov;
   1456  1.16.2.3   nathanw 	pkt->fp_uio.uio_rw = UIO_WRITE;
   1457  1.16.2.3   nathanw 	pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
   1458  1.16.2.3   nathanw 
   1459  1.16.2.3   nathanw 	for (fb = TAILQ_FIRST(&fc->fc_buf); ; fb = TAILQ_NEXT(fb, fb_list)) {
   1460  1.16.2.3   nathanw 		if (fb == NULL)
   1461       1.3      onoe 			return 0;
   1462  1.16.2.3   nathanw 		if (fb->fb_off == 0)
   1463  1.16.2.3   nathanw 			break;
   1464  1.16.2.3   nathanw 	}
   1465  1.16.2.3   nathanw 	fd = fb->fb_desc;
   1466  1.16.2.3   nathanw 	len = fd->fd_reqcount - fd->fd_rescount;
   1467  1.16.2.3   nathanw 	if (len == 0)
   1468  1.16.2.3   nathanw 		return 0;
   1469  1.16.2.3   nathanw 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
   1470  1.16.2.3   nathanw 	    BUS_DMASYNC_POSTREAD);
   1471  1.16.2.3   nathanw 
   1472  1.16.2.3   nathanw 	p = fb->fb_buf;
   1473  1.16.2.3   nathanw 	fb->fb_off += roundup(len, 4);
   1474  1.16.2.3   nathanw 	if (len < 8) {
   1475  1.16.2.3   nathanw 		printf("fwohci_buf_input_ppb: malformed input 1: %d\n", len);
   1476  1.16.2.3   nathanw 		return 0;
   1477       1.3      onoe 	}
   1478  1.16.2.3   nathanw 
   1479  1.16.2.3   nathanw 	/*
   1480  1.16.2.3   nathanw 	 * get trailer first, may be bogus data unless status update
   1481  1.16.2.3   nathanw 	 * in descriptor is set.
   1482  1.16.2.3   nathanw 	 */
   1483  1.16.2.3   nathanw 	pkt->fp_trail = (u_int32_t *)p;
   1484  1.16.2.3   nathanw 	*pkt->fp_trail = (*pkt->fp_trail & 0xffff) | (fd->fd_status << 16);
   1485  1.16.2.3   nathanw 	pkt->fp_hdr[0] = ((u_int32_t *)p)[1];
   1486  1.16.2.3   nathanw 	pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
   1487  1.16.2.3   nathanw #ifdef DIAGNOSTIC
   1488  1.16.2.3   nathanw 	if (pkt->fp_tcode != IEEE1394_TCODE_STREAM_DATA) {
   1489  1.16.2.3   nathanw 		printf("fwohci_buf_input_ppb: bad tcode: 0x%x\n",
   1490  1.16.2.3   nathanw 		    pkt->fp_tcode);
   1491  1.16.2.3   nathanw 		return 0;
   1492  1.16.2.3   nathanw 	}
   1493  1.16.2.3   nathanw #endif
   1494  1.16.2.3   nathanw 	pkt->fp_hlen = 4;
   1495  1.16.2.3   nathanw 	pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
   1496  1.16.2.3   nathanw 	p += 8;
   1497  1.16.2.3   nathanw 	len -= 8;
   1498  1.16.2.3   nathanw 	if (pkt->fp_dlen != len) {
   1499  1.16.2.3   nathanw 		printf("fwohci_buf_input_ppb: malformed input 2: %d != %d\n",
   1500  1.16.2.3   nathanw 		    pkt->fp_dlen, len);
   1501  1.16.2.3   nathanw 		return 0;
   1502  1.16.2.3   nathanw 	}
   1503  1.16.2.3   nathanw 	DPRINTFN(1, ("fwohci_buf_input_ppb: tcode=0x%x, hlen=%d, dlen=%d\n",
   1504  1.16.2.3   nathanw 	    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
   1505  1.16.2.3   nathanw 	pkt->fp_iov[0].iov_base = p;
   1506  1.16.2.3   nathanw 	pkt->fp_iov[0].iov_len = len;
   1507  1.16.2.3   nathanw 	pkt->fp_uio.uio_iovcnt = 0;
   1508  1.16.2.3   nathanw 	pkt->fp_uio.uio_resid = len;
   1509       1.3      onoe 	return 1;
   1510       1.3      onoe }
   1511       1.3      onoe 
   1512       1.3      onoe static int
   1513       1.3      onoe fwohci_handler_set(struct fwohci_softc *sc,
   1514       1.3      onoe     int tcode, u_int32_t key1, u_int32_t key2,
   1515       1.3      onoe     int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
   1516       1.3      onoe     void *arg)
   1517       1.3      onoe {
   1518       1.3      onoe 	struct fwohci_ctx *fc;
   1519       1.3      onoe 	struct fwohci_handler *fh;
   1520       1.9      onoe 	int i, j;
   1521       1.3      onoe 
   1522       1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1523  1.16.2.3   nathanw 		int isasync = key1 & OHCI_ASYNC_STREAM;
   1524  1.16.2.3   nathanw 
   1525  1.16.2.3   nathanw 		key1 &= IEEE1394_ISOCH_MASK;
   1526       1.9      onoe 		j = sc->sc_isoctx;
   1527       1.9      onoe 		fh = NULL;
   1528       1.9      onoe 		for (i = 0; i < sc->sc_isoctx; i++) {
   1529       1.9      onoe 			if ((fc = sc->sc_ctx_ir[i]) == NULL) {
   1530       1.9      onoe 				if (j == sc->sc_isoctx)
   1531       1.9      onoe 					j = i;
   1532       1.9      onoe 				continue;
   1533       1.3      onoe 			}
   1534       1.3      onoe 			fh = LIST_FIRST(&fc->fc_handler);
   1535       1.9      onoe 			if (fh->fh_tcode == tcode &&
   1536       1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1537       1.3      onoe 				break;
   1538       1.9      onoe 			fh = NULL;
   1539       1.9      onoe 		}
   1540       1.9      onoe 		if (fh == NULL) {
   1541       1.9      onoe 			if (handler == NULL)
   1542       1.9      onoe 				return 0;
   1543       1.9      onoe 			if (j == sc->sc_isoctx) {
   1544  1.16.2.2   nathanw 				DPRINTF(("fwohci_handler_set: no more free "
   1545  1.16.2.2   nathanw 				    "context\n"));
   1546       1.9      onoe 				return ENOMEM;
   1547       1.9      onoe 			}
   1548       1.9      onoe 			if ((fc = sc->sc_ctx_ir[j]) == NULL) {
   1549  1.16.2.3   nathanw 				fwohci_ctx_alloc(sc, &fc, OHCI_BUF_IR_CNT, j,
   1550  1.16.2.3   nathanw 				    isasync ? FWOHCI_CTX_ISO_SINGLE :
   1551  1.16.2.3   nathanw 				    FWOHCI_CTX_ISO_MULTI);
   1552       1.9      onoe 				sc->sc_ctx_ir[j] = fc;
   1553       1.9      onoe 			}
   1554       1.3      onoe 		}
   1555       1.3      onoe 	} else {
   1556       1.3      onoe 		switch (tcode) {
   1557       1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1558       1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1559       1.3      onoe 		case IEEE1394_TCODE_READ_REQ_QUAD:
   1560       1.3      onoe 		case IEEE1394_TCODE_READ_REQ_BLOCK:
   1561       1.3      onoe 		case IEEE1394_TCODE_LOCK_REQ:
   1562       1.3      onoe 			fc = sc->sc_ctx_arrq;
   1563       1.3      onoe 			break;
   1564       1.3      onoe 		case IEEE1394_TCODE_WRITE_RESP:
   1565       1.3      onoe 		case IEEE1394_TCODE_READ_RESP_QUAD:
   1566       1.3      onoe 		case IEEE1394_TCODE_READ_RESP_BLOCK:
   1567       1.3      onoe 		case IEEE1394_TCODE_LOCK_RESP:
   1568       1.3      onoe 			fc = sc->sc_ctx_arrs;
   1569       1.3      onoe 			break;
   1570       1.3      onoe 		default:
   1571       1.3      onoe 			return EIO;
   1572       1.3      onoe 		}
   1573       1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1574       1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1575       1.9      onoe 			if (fh->fh_tcode == tcode &&
   1576       1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1577       1.3      onoe 				break;
   1578       1.3      onoe 		}
   1579       1.3      onoe 	}
   1580       1.3      onoe 	if (handler == NULL) {
   1581       1.9      onoe 		if (fh != NULL) {
   1582       1.3      onoe 			LIST_REMOVE(fh, fh_list);
   1583       1.9      onoe 			free(fh, M_DEVBUF);
   1584       1.9      onoe 		}
   1585       1.9      onoe 		if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1586  1.16.2.3   nathanw 			OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1587  1.16.2.3   nathanw 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1588       1.9      onoe 			sc->sc_ctx_ir[fc->fc_ctx] = NULL;
   1589       1.9      onoe 			fwohci_ctx_free(sc, fc);
   1590       1.9      onoe 		}
   1591       1.3      onoe 		return 0;
   1592       1.3      onoe 	}
   1593       1.3      onoe 	if (fh == NULL) {
   1594  1.16.2.2   nathanw 		fh = malloc(sizeof(*fh), M_DEVBUF, M_WAITOK);
   1595       1.3      onoe 		LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
   1596       1.3      onoe 	}
   1597       1.3      onoe 	fh->fh_tcode = tcode;
   1598       1.3      onoe 	fh->fh_key1 = key1;
   1599       1.3      onoe 	fh->fh_key2 = key2;
   1600       1.3      onoe 	fh->fh_handler = handler;
   1601       1.3      onoe 	fh->fh_handarg = arg;
   1602  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
   1603  1.16.2.2   nathanw 	    fc->fc_ctx, tcode, key1, key2));
   1604       1.3      onoe 
   1605       1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1606       1.7      onoe 		fwohci_ctx_init(sc, fc);
   1607  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_handler_set: SYNC desc %ld\n",
   1608  1.16.2.2   nathanw 		    (long)(TAILQ_FIRST(&fc->fc_buf)->fb_desc - sc->sc_desc)));
   1609       1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1610       1.7      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1611       1.3      onoe 	}
   1612       1.3      onoe 	return 0;
   1613       1.3      onoe }
   1614       1.3      onoe 
   1615       1.3      onoe /*
   1616       1.3      onoe  * Asyncronous Receive Requests input frontend.
   1617       1.3      onoe  */
   1618       1.3      onoe static void
   1619       1.3      onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1620       1.3      onoe {
   1621       1.3      onoe 	int rcode;
   1622       1.3      onoe 	u_int32_t key1, key2;
   1623       1.3      onoe 	struct fwohci_handler *fh;
   1624       1.3      onoe 	struct fwohci_pkt pkt, res;
   1625       1.3      onoe 
   1626  1.16.2.3   nathanw 	/*
   1627  1.16.2.3   nathanw 	 * Do not return if next packet is in the buffer, or the next
   1628  1.16.2.3   nathanw 	 * packet cannot be received until the next receive interrupt.
   1629  1.16.2.3   nathanw 	 */
   1630       1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1631       1.7      onoe 		if (pkt.fp_tcode == OHCI_TCODE_PHY) {
   1632       1.7      onoe 			fwohci_phy_input(sc, &pkt);
   1633  1.16.2.3   nathanw 			continue;
   1634       1.7      onoe 		}
   1635       1.3      onoe 		key1 = pkt.fp_hdr[1] & 0xffff;
   1636       1.3      onoe 		key2 = pkt.fp_hdr[2];
   1637       1.3      onoe 		memset(&res, 0, sizeof(res));
   1638       1.9      onoe 		res.fp_uio.uio_rw = UIO_WRITE;
   1639       1.9      onoe 		res.fp_uio.uio_segflg = UIO_SYSSPACE;
   1640       1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1641       1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1642       1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1643       1.3      onoe 			    key1 == fh->fh_key1 &&
   1644       1.3      onoe 			    key2 == fh->fh_key2) {
   1645       1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1646       1.3      onoe 				    &pkt);
   1647       1.3      onoe 				break;
   1648       1.3      onoe 			}
   1649       1.3      onoe 		}
   1650       1.3      onoe 		if (fh == NULL) {
   1651       1.3      onoe 			rcode = IEEE1394_RCODE_ADDRESS_ERROR;
   1652  1.16.2.2   nathanw 			DPRINTFN(1, ("fwohci_arrq_input: no listener: tcode "
   1653  1.16.2.2   nathanw 			    "0x%x, addr=0x%04x %08x\n", pkt.fp_tcode, key1,
   1654  1.16.2.2   nathanw 			    key2));
   1655       1.3      onoe 		}
   1656       1.3      onoe 		if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
   1657       1.3      onoe 		    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1658  1.16.2.3   nathanw 			continue;
   1659  1.16.2.2   nathanw 		if (rcode != -1)
   1660       1.3      onoe 			fwohci_atrs_output(sc, rcode, &pkt, &res);
   1661       1.3      onoe 	}
   1662       1.3      onoe 	fwohci_buf_next(sc, fc);
   1663       1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1664       1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1665       1.3      onoe }
   1666       1.3      onoe 
   1667  1.16.2.2   nathanw 
   1668       1.3      onoe /*
   1669       1.3      onoe  * Asynchronous Receive Response input frontend.
   1670       1.3      onoe  */
   1671       1.3      onoe static void
   1672       1.3      onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1673       1.3      onoe {
   1674       1.3      onoe 	struct fwohci_pkt pkt;
   1675       1.3      onoe 	struct fwohci_handler *fh;
   1676       1.3      onoe 	u_int16_t srcid;
   1677       1.3      onoe 	int rcode, tlabel;
   1678       1.3      onoe 
   1679       1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1680       1.3      onoe 		srcid = pkt.fp_hdr[1] >> 16;
   1681       1.3      onoe 		rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
   1682       1.3      onoe 		tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
   1683  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
   1684  1.16.2.2   nathanw 		    " tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
   1685  1.16.2.2   nathanw 		    pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
   1686  1.16.2.2   nathanw 		    pkt.fp_dlen));
   1687       1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1688       1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1689       1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1690       1.3      onoe 			    (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
   1691       1.3      onoe 			    tlabel == fh->fh_key2) {
   1692       1.3      onoe 				(*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
   1693       1.3      onoe 				LIST_REMOVE(fh, fh_list);
   1694       1.3      onoe 				free(fh, M_DEVBUF);
   1695       1.3      onoe 				break;
   1696       1.3      onoe 			}
   1697       1.3      onoe 		}
   1698  1.16.2.2   nathanw 		if (fh == NULL)
   1699  1.16.2.2   nathanw 			DPRINTFN(1, ("fwohci_arrs_input: no listner\n"));
   1700       1.3      onoe 	}
   1701       1.3      onoe 	fwohci_buf_next(sc, fc);
   1702       1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1703       1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1704       1.3      onoe }
   1705       1.3      onoe 
   1706       1.3      onoe /*
   1707       1.3      onoe  * Isochronous Receive input frontend.
   1708       1.3      onoe  */
   1709       1.3      onoe static void
   1710       1.3      onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1711       1.3      onoe {
   1712       1.3      onoe 	int rcode, chan, tag;
   1713       1.3      onoe 	struct iovec *iov;
   1714       1.3      onoe 	struct fwohci_handler *fh;
   1715       1.3      onoe 	struct fwohci_pkt pkt;
   1716       1.3      onoe 
   1717  1.16.2.3   nathanw #if DOUBLEBUF
   1718  1.16.2.3   nathanw 	if (fc->fc_type == FWOHCI_CTX_ISO_MULTI) {
   1719  1.16.2.3   nathanw 		struct fwohci_buf *fb;
   1720  1.16.2.3   nathanw 		int i;
   1721  1.16.2.3   nathanw 		u_int32_t reg;
   1722  1.16.2.3   nathanw 
   1723  1.16.2.3   nathanw 		/* stop dma engine before read buffer */
   1724  1.16.2.3   nathanw 		reg = OHCI_SYNC_RX_DMA_READ(sc, fc->fc_ctx,
   1725  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear);
   1726  1.16.2.3   nathanw 		DPRINTFN(5, ("ir_input %08x =>", reg));
   1727  1.16.2.3   nathanw 		if (reg & OHCI_CTXCTL_RUN) {
   1728  1.16.2.3   nathanw 			OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1729  1.16.2.3   nathanw 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1730  1.16.2.3   nathanw 		}
   1731  1.16.2.3   nathanw 		DPRINTFN(5, (" %08x\n", OHCI_SYNC_RX_DMA_READ(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlClear)));
   1732  1.16.2.3   nathanw 
   1733  1.16.2.3   nathanw 		i = 0;
   1734  1.16.2.3   nathanw 		while ((reg = OHCI_SYNC_RX_DMA_READ(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet)) & OHCI_CTXCTL_ACTIVE) {
   1735  1.16.2.3   nathanw 			delay(10);
   1736  1.16.2.3   nathanw 			if (++i > 10000) {
   1737  1.16.2.4   nathanw 				printf("cannot stop dma engine 0x%08x\n", reg);
   1738  1.16.2.3   nathanw 				return;
   1739  1.16.2.3   nathanw 			}
   1740  1.16.2.3   nathanw 		}
   1741  1.16.2.3   nathanw 
   1742  1.16.2.3   nathanw 		/* rotate dma buffer */
   1743  1.16.2.3   nathanw 		fb = TAILQ_FIRST(&fc->fc_buf2);
   1744  1.16.2.3   nathanw 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_CommandPtr,
   1745  1.16.2.3   nathanw 		    fb->fb_daddr | 1);
   1746  1.16.2.3   nathanw 		/* start dma engine */
   1747  1.16.2.3   nathanw 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1748  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1749  1.16.2.3   nathanw 		OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear,
   1750  1.16.2.3   nathanw 		    (1 << fc->fc_ctx));
   1751  1.16.2.3   nathanw 	}
   1752  1.16.2.3   nathanw #endif
   1753  1.16.2.3   nathanw 
   1754  1.16.2.3   nathanw 	while (fwohci_buf_input_ppb(sc, fc, &pkt)) {
   1755       1.3      onoe 		chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
   1756       1.3      onoe 		tag  = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
   1757  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_ir_input: hdr 0x%08x, tcode %d, hlen %d, "
   1758  1.16.2.2   nathanw 		    "dlen %d\n", pkt.fp_hdr[0], pkt.fp_tcode, pkt.fp_hlen,
   1759  1.16.2.2   nathanw 		    pkt.fp_dlen));
   1760       1.3      onoe 		if (tag == IEEE1394_TAG_GASP) {
   1761       1.3      onoe 			/*
   1762       1.3      onoe 			 * The pkt with tag=3 is GASP format.
   1763       1.3      onoe 			 * Move GASP header to header part.
   1764       1.3      onoe 			 */
   1765       1.3      onoe 			if (pkt.fp_dlen < 8)
   1766       1.3      onoe 				continue;
   1767       1.3      onoe 			iov = pkt.fp_iov;
   1768       1.3      onoe 			/* assuming pkt per buffer mode */
   1769       1.9      onoe 			pkt.fp_hdr[1] = ntohl(((u_int32_t *)iov->iov_base)[0]);
   1770       1.9      onoe 			pkt.fp_hdr[2] = ntohl(((u_int32_t *)iov->iov_base)[1]);
   1771       1.3      onoe 			iov->iov_base = (caddr_t)iov->iov_base + 8;
   1772       1.3      onoe 			iov->iov_len -= 8;
   1773       1.3      onoe 			pkt.fp_hlen += 8;
   1774       1.3      onoe 			pkt.fp_dlen -= 8;
   1775       1.3      onoe 		}
   1776  1.16.2.3   nathanw 		sc->sc_isopktcnt.ev_count++;
   1777       1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1778       1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1779       1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1780       1.3      onoe 			    chan == fh->fh_key1 && tag == fh->fh_key2) {
   1781       1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1782       1.3      onoe 				    &pkt);
   1783       1.3      onoe 				break;
   1784       1.3      onoe 			}
   1785       1.3      onoe 		}
   1786       1.3      onoe #ifdef FW_DEBUG
   1787  1.16.2.2   nathanw 		if (fh == NULL) {
   1788  1.16.2.2   nathanw 			DPRINTFN(1, ("fwohci_ir_input: no handler\n"));
   1789  1.16.2.2   nathanw 		} else {
   1790  1.16.2.2   nathanw 			DPRINTFN(1, ("fwohci_ir_input: rcode %d\n", rcode));
   1791       1.8      onoe 		}
   1792       1.3      onoe #endif
   1793       1.3      onoe 	}
   1794       1.3      onoe 	fwohci_buf_next(sc, fc);
   1795  1.16.2.3   nathanw 
   1796  1.16.2.3   nathanw 	if (fc->fc_type == FWOHCI_CTX_ISO_SINGLE) {
   1797  1.16.2.3   nathanw 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1798  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlSet,
   1799  1.16.2.3   nathanw 		    OHCI_CTXCTL_WAKE);
   1800  1.16.2.3   nathanw 	}
   1801       1.3      onoe }
   1802       1.3      onoe 
   1803       1.3      onoe /*
   1804       1.3      onoe  * Asynchronous Transmit common routine.
   1805       1.3      onoe  */
   1806       1.3      onoe static int
   1807       1.3      onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1808       1.3      onoe     struct fwohci_pkt *pkt)
   1809       1.3      onoe {
   1810       1.9      onoe 	struct fwohci_buf *fb;
   1811       1.3      onoe 	struct fwohci_desc *fd;
   1812       1.9      onoe 	struct mbuf *m, *m0;
   1813       1.9      onoe 	int i, ndesc, error, off, len;
   1814       1.3      onoe 	u_int32_t val;
   1815  1.16.2.2   nathanw #ifdef FW_DEBUG
   1816  1.16.2.2   nathanw 	struct iovec *iov;
   1817  1.16.2.2   nathanw #endif
   1818  1.16.2.2   nathanw 
   1819  1.16.2.3   nathanw 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == IEEE1394_BCAST_PHY_ID)
   1820       1.9      onoe 		/* We can't send anything during selfid duration */
   1821       1.9      onoe 		return EAGAIN;
   1822  1.16.2.2   nathanw 
   1823       1.3      onoe #ifdef FW_DEBUG
   1824  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
   1825  1.16.2.2   nathanw 	    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
   1826  1.16.2.2   nathanw 	for (i = 0; i < pkt->fp_hlen/4; i++)
   1827  1.16.2.3   nathanw 		DPRINTFN(2, ("%s%08x", i?" ":"\n    ", pkt->fp_hdr[i]));
   1828  1.16.2.2   nathanw 	DPRINTFN(2, ("$"));
   1829  1.16.2.2   nathanw 	for (ndesc = 0, iov = pkt->fp_iov;
   1830  1.16.2.2   nathanw 	     ndesc < pkt->fp_uio.uio_iovcnt; ndesc++, iov++) {
   1831  1.16.2.2   nathanw 		for (i = 0; i < iov->iov_len; i++)
   1832  1.16.2.3   nathanw 			DPRINTFN(2, ("%s%02x", (i%32)?((i%4)?"":" "):"\n    ",
   1833  1.16.2.2   nathanw 			    ((u_int8_t *)iov->iov_base)[i]));
   1834  1.16.2.2   nathanw 		DPRINTFN(2, ("$"));
   1835       1.3      onoe 	}
   1836  1.16.2.2   nathanw 	DPRINTFN(1, ("\n"));
   1837       1.3      onoe #endif
   1838       1.3      onoe 
   1839       1.9      onoe 	if ((m = pkt->fp_m) != NULL) {
   1840       1.9      onoe 		for (ndesc = 2; m != NULL; m = m->m_next)
   1841       1.9      onoe 			ndesc++;
   1842       1.9      onoe 		if (ndesc > OHCI_DESC_MAX) {
   1843       1.9      onoe 			m0 = NULL;
   1844       1.9      onoe 			ndesc = 2;
   1845       1.9      onoe 			for (off = 0; off < pkt->fp_dlen; off += len) {
   1846       1.9      onoe 				if (m0 == NULL) {
   1847       1.9      onoe 					MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1848       1.9      onoe 					if (m0 != NULL)
   1849       1.9      onoe 						M_COPY_PKTHDR(m0, pkt->fp_m);
   1850       1.9      onoe 					m = m0;
   1851       1.9      onoe 				} else {
   1852       1.9      onoe 					MGET(m->m_next, M_DONTWAIT, MT_DATA);
   1853       1.9      onoe 					m = m->m_next;
   1854       1.9      onoe 				}
   1855       1.9      onoe 				if (m != NULL)
   1856       1.9      onoe 					MCLGET(m, M_DONTWAIT);
   1857       1.9      onoe 				if (m == NULL || (m->m_flags & M_EXT) == 0) {
   1858       1.9      onoe 					m_freem(m0);
   1859       1.9      onoe 					return ENOMEM;
   1860       1.9      onoe 				}
   1861       1.9      onoe 				len = pkt->fp_dlen - off;
   1862       1.9      onoe 				if (len > m->m_ext.ext_size)
   1863       1.9      onoe 					len = m->m_ext.ext_size;
   1864       1.9      onoe 				m_copydata(pkt->fp_m, off, len,
   1865       1.9      onoe 				    mtod(m, caddr_t));
   1866      1.15      onoe 				m->m_len = len;
   1867       1.9      onoe 				ndesc++;
   1868       1.9      onoe 			}
   1869       1.9      onoe 			m_freem(pkt->fp_m);
   1870       1.9      onoe 			pkt->fp_m = m0;
   1871       1.9      onoe 		}
   1872       1.9      onoe 	} else
   1873       1.9      onoe 		ndesc = 2 + pkt->fp_uio.uio_iovcnt;
   1874       1.9      onoe 
   1875       1.9      onoe 	if (ndesc > OHCI_DESC_MAX)
   1876       1.3      onoe 		return ENOBUFS;
   1877       1.3      onoe 
   1878       1.9      onoe 	if (fc->fc_bufcnt > 50)			/*XXX*/
   1879       1.9      onoe 		return ENOBUFS;
   1880  1.16.2.2   nathanw 	fb = malloc(sizeof(*fb), M_DEVBUF, M_WAITOK);
   1881       1.9      onoe 	fb->fb_nseg = ndesc;
   1882       1.9      onoe 	fb->fb_desc = fwohci_desc_get(sc, ndesc);
   1883       1.9      onoe 	if (fb->fb_desc == NULL) {
   1884       1.9      onoe 		free(fb, M_DEVBUF);
   1885       1.3      onoe 		return ENOBUFS;
   1886       1.9      onoe 	}
   1887       1.9      onoe 	fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
   1888       1.9      onoe 	    ((caddr_t)fb->fb_desc - (caddr_t)sc->sc_desc);
   1889       1.9      onoe 	fb->fb_m = pkt->fp_m;
   1890       1.9      onoe 	fb->fb_callback = pkt->fp_callback;
   1891  1.16.2.2   nathanw 	fb->fb_statuscb = pkt->fp_statuscb;
   1892  1.16.2.2   nathanw 	fb->fb_statusarg = pkt->fp_statusarg;
   1893  1.16.2.2   nathanw 
   1894       1.9      onoe 	if (ndesc > 2) {
   1895       1.9      onoe 		if ((error = bus_dmamap_create(sc->sc_dmat, pkt->fp_dlen, ndesc,
   1896  1.16.2.2   nathanw 		    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
   1897       1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1898       1.9      onoe 			free(fb, M_DEVBUF);
   1899       1.9      onoe 			return error;
   1900       1.9      onoe 		}
   1901       1.9      onoe 
   1902       1.9      onoe 		if (pkt->fp_m != NULL)
   1903       1.9      onoe 			error = bus_dmamap_load_mbuf(sc->sc_dmat, fb->fb_dmamap,
   1904  1.16.2.2   nathanw 			    pkt->fp_m, BUS_DMA_WAITOK);
   1905       1.9      onoe 		else
   1906       1.9      onoe 			error = bus_dmamap_load_uio(sc->sc_dmat, fb->fb_dmamap,
   1907  1.16.2.2   nathanw 			    &pkt->fp_uio, BUS_DMA_WAITOK);
   1908       1.9      onoe 		if (error != 0) {
   1909       1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1910       1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1911       1.9      onoe 			free(fb, M_DEVBUF);
   1912       1.9      onoe 			return error;
   1913       1.3      onoe 		}
   1914       1.9      onoe 		bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, pkt->fp_dlen,
   1915       1.9      onoe 		    BUS_DMASYNC_PREWRITE);
   1916       1.3      onoe 	}
   1917       1.3      onoe 
   1918       1.3      onoe 	fd = fb->fb_desc;
   1919       1.3      onoe 	fd->fd_flags = OHCI_DESC_IMMED;
   1920       1.3      onoe 	fd->fd_reqcount = pkt->fp_hlen;
   1921       1.3      onoe 	fd->fd_data = 0;
   1922       1.3      onoe 	fd->fd_branch = 0;
   1923       1.3      onoe 	fd->fd_status = 0;
   1924       1.3      onoe 	if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
   1925       1.3      onoe 		i = 3;				/* XXX: 3 sec */
   1926       1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
   1927       1.3      onoe 		fd->fd_timestamp = ((val >> 12) & 0x1fff) |
   1928       1.3      onoe 		    ((((val >> 25) + i) & 0x7) << 13);
   1929       1.3      onoe 	} else
   1930       1.3      onoe 		fd->fd_timestamp = 0;
   1931       1.9      onoe 	memcpy(fd + 1, pkt->fp_hdr, pkt->fp_hlen);
   1932       1.9      onoe 	for (i = 0; i < ndesc - 2; i++) {
   1933       1.9      onoe 		fd = fb->fb_desc + 2 + i;
   1934       1.3      onoe 		fd->fd_flags = 0;
   1935       1.9      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[i].ds_len;
   1936       1.9      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[i].ds_addr;
   1937       1.3      onoe 		fd->fd_branch = 0;
   1938       1.3      onoe 		fd->fd_status = 0;
   1939       1.3      onoe 		fd->fd_timestamp = 0;
   1940       1.3      onoe 	}
   1941       1.3      onoe 	fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
   1942       1.3      onoe 	fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
   1943       1.3      onoe 
   1944       1.3      onoe #ifdef FW_DEBUG
   1945  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_at_output: desc %ld",
   1946  1.16.2.2   nathanw 	    (long)(fb->fb_desc - sc->sc_desc)));
   1947  1.16.2.2   nathanw 	for (i = 0; i < ndesc * 4; i++)
   1948  1.16.2.3   nathanw 		DPRINTFN(2, ("%s%08x", i&7?" ":"\n    ",
   1949  1.16.2.2   nathanw 		    ((u_int32_t *)fb->fb_desc)[i]));
   1950  1.16.2.2   nathanw 	DPRINTFN(1, ("\n"));
   1951       1.3      onoe #endif
   1952       1.3      onoe 
   1953       1.3      onoe 	val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1954       1.3      onoe 	    OHCI_SUBREG_ContextControlClear);
   1955       1.3      onoe 
   1956       1.3      onoe 	if (val & OHCI_CTXCTL_RUN) {
   1957       1.3      onoe 		if (fc->fc_branch == NULL) {
   1958       1.3      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1959       1.3      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1960       1.3      onoe 			goto run;
   1961       1.3      onoe 		}
   1962       1.3      onoe 		*fc->fc_branch = fb->fb_daddr | ndesc;
   1963       1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1964       1.9      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1965       1.3      onoe 	} else {
   1966       1.3      onoe   run:
   1967       1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1968       1.3      onoe 		    OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
   1969       1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1970       1.3      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1971       1.3      onoe 	}
   1972       1.3      onoe 	fc->fc_branch = &fd->fd_branch;
   1973       1.3      onoe 
   1974       1.9      onoe 	fc->fc_bufcnt++;
   1975       1.9      onoe 	TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1976      1.15      onoe 	pkt->fp_m = NULL;
   1977       1.3      onoe 	return 0;
   1978       1.3      onoe }
   1979       1.3      onoe 
   1980       1.3      onoe static void
   1981       1.9      onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc, int force)
   1982       1.3      onoe {
   1983       1.9      onoe 	struct fwohci_buf *fb;
   1984       1.9      onoe 	struct fwohci_desc *fd;
   1985  1.16.2.2   nathanw 	struct fwohci_pkt pkt;
   1986       1.9      onoe 	int i;
   1987       1.3      onoe 
   1988       1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1989       1.9      onoe 		fd = fb->fb_desc;
   1990       1.3      onoe #ifdef FW_DEBUG
   1991  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_at_done: %sdesc %ld (%d)",
   1992  1.16.2.2   nathanw 		    force ? "force " : "", (long)(fd - sc->sc_desc),
   1993  1.16.2.2   nathanw 		    fb->fb_nseg));
   1994  1.16.2.2   nathanw 		for (i = 0; i < fb->fb_nseg * 4; i++)
   1995  1.16.2.3   nathanw 			DPRINTFN(2, ("%s%08x", i&7?" ":"\n    ",
   1996  1.16.2.2   nathanw 			    ((u_int32_t *)fd)[i]));
   1997  1.16.2.2   nathanw 		DPRINTFN(1, ("\n"));
   1998       1.3      onoe #endif
   1999       1.9      onoe 		if (fb->fb_nseg > 2)
   2000       1.9      onoe 			fd += fb->fb_nseg - 1;
   2001       1.9      onoe 		if (!force && !(fd->fd_status & OHCI_CTXCTL_ACTIVE))
   2002       1.3      onoe 			break;
   2003       1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   2004       1.9      onoe 		if (fc->fc_branch == &fd->fd_branch) {
   2005       1.9      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   2006       1.9      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   2007       1.9      onoe 			fc->fc_branch = NULL;
   2008       1.9      onoe 			for (i = 0; i < OHCI_LOOP; i++) {
   2009       1.9      onoe 				if (!(OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   2010       1.9      onoe 				    OHCI_SUBREG_ContextControlClear) &
   2011       1.9      onoe 				    OHCI_CTXCTL_ACTIVE))
   2012       1.9      onoe 					break;
   2013  1.16.2.3   nathanw 				DELAY(10);
   2014       1.9      onoe 			}
   2015       1.3      onoe 		}
   2016  1.16.2.2   nathanw 
   2017  1.16.2.2   nathanw 		if (fb->fb_statuscb) {
   2018  1.16.2.2   nathanw 			memset(&pkt, 0, sizeof(pkt));
   2019  1.16.2.2   nathanw 			pkt.fp_status = fd->fd_status;
   2020  1.16.2.2   nathanw 			memcpy(pkt.fp_hdr, fd + 1, sizeof(pkt.fp_hdr[0]));
   2021  1.16.2.2   nathanw 
   2022  1.16.2.2   nathanw 			/* Indicate this is just returning the status bits. */
   2023  1.16.2.2   nathanw 			pkt.fp_tcode = -1;
   2024  1.16.2.2   nathanw 			(*fb->fb_statuscb)(sc, fb->fb_statusarg, &pkt);
   2025  1.16.2.2   nathanw 			fb->fb_statuscb = NULL;
   2026  1.16.2.2   nathanw 			fb->fb_statusarg = NULL;
   2027  1.16.2.2   nathanw 		}
   2028       1.9      onoe 		fwohci_desc_put(sc, fb->fb_desc, fb->fb_nseg);
   2029       1.9      onoe 		if (fb->fb_nseg > 2)
   2030       1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   2031       1.9      onoe 		fc->fc_bufcnt--;
   2032  1.16.2.2   nathanw 		if (fb->fb_callback) {
   2033       1.9      onoe 			(*fb->fb_callback)(sc->sc_sc1394.sc1394_if, fb->fb_m);
   2034       1.9      onoe 			fb->fb_callback = NULL;
   2035       1.9      onoe 		} else if (fb->fb_m != NULL)
   2036       1.9      onoe 			m_freem(fb->fb_m);
   2037       1.9      onoe 		free(fb, M_DEVBUF);
   2038       1.3      onoe 	}
   2039       1.3      onoe }
   2040       1.3      onoe 
   2041       1.3      onoe /*
   2042       1.3      onoe  * Asynchronous Transmit Reponse -- in response of request packet.
   2043       1.3      onoe  */
   2044       1.3      onoe static void
   2045       1.3      onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
   2046       1.3      onoe     struct fwohci_pkt *res)
   2047       1.3      onoe {
   2048       1.3      onoe 
   2049       1.3      onoe 	if (((*req->fp_trail & 0x001f0000) >> 16) !=
   2050  1.16.2.2   nathanw 	    OHCI_CTXCTL_EVENT_ACK_PENDING)
   2051       1.3      onoe 		return;
   2052       1.3      onoe 
   2053       1.3      onoe 	res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
   2054       1.3      onoe 	res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
   2055       1.3      onoe 	switch (req->fp_tcode) {
   2056       1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   2057       1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   2058       1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
   2059       1.3      onoe 		res->fp_hlen = 12;
   2060       1.3      onoe 		break;
   2061       1.3      onoe 	case IEEE1394_TCODE_READ_REQ_QUAD:
   2062       1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   2063       1.3      onoe 		res->fp_hlen = 16;
   2064       1.3      onoe 		res->fp_dlen = 0;
   2065       1.9      onoe 		if (res->fp_uio.uio_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
   2066       1.3      onoe 			res->fp_hdr[3] =
   2067       1.3      onoe 			    *(u_int32_t *)res->fp_iov[0].iov_base;
   2068       1.9      onoe 		res->fp_uio.uio_iovcnt = 0;
   2069       1.3      onoe 		break;
   2070       1.3      onoe 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   2071       1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   2072       1.3      onoe 		if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
   2073       1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
   2074       1.3      onoe 		else
   2075       1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   2076       1.3      onoe 		res->fp_hlen = 16;
   2077       1.9      onoe 		res->fp_dlen = res->fp_uio.uio_resid;
   2078       1.3      onoe 		res->fp_hdr[3] = res->fp_dlen << 16;
   2079       1.3      onoe 		break;
   2080       1.3      onoe 	}
   2081       1.3      onoe 	res->fp_hdr[0] |= (res->fp_tcode << 4);
   2082       1.3      onoe 	fwohci_at_output(sc, sc->sc_ctx_atrs, res);
   2083       1.3      onoe }
   2084       1.3      onoe 
   2085       1.3      onoe /*
   2086       1.3      onoe  * APPLICATION LAYER SERVICES
   2087       1.3      onoe  */
   2088      1.16      onoe 
   2089      1.16      onoe /*
   2090      1.16      onoe  * Retrieve Global UID from GUID ROM
   2091      1.16      onoe  */
   2092      1.16      onoe static int
   2093      1.16      onoe fwohci_guidrom_init(struct fwohci_softc *sc)
   2094      1.16      onoe {
   2095      1.16      onoe 	int i, n, off;
   2096      1.16      onoe 	u_int32_t val1, val2;
   2097      1.16      onoe 
   2098      1.16      onoe 	/* Extract the Global UID
   2099      1.16      onoe 	 */
   2100      1.16      onoe 	val1 = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
   2101      1.16      onoe 	val2 = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
   2102      1.16      onoe 
   2103      1.16      onoe 	if (val1 != 0 || val2 != 0) {
   2104      1.16      onoe 		sc->sc_sc1394.sc1394_guid[0] = (val1 >> 24) & 0xff;
   2105      1.16      onoe 		sc->sc_sc1394.sc1394_guid[1] = (val1 >> 16) & 0xff;
   2106      1.16      onoe 		sc->sc_sc1394.sc1394_guid[2] = (val1 >>  8) & 0xff;
   2107      1.16      onoe 		sc->sc_sc1394.sc1394_guid[3] = (val1 >>  0) & 0xff;
   2108      1.16      onoe 		sc->sc_sc1394.sc1394_guid[4] = (val2 >> 24) & 0xff;
   2109      1.16      onoe 		sc->sc_sc1394.sc1394_guid[5] = (val2 >> 16) & 0xff;
   2110      1.16      onoe 		sc->sc_sc1394.sc1394_guid[6] = (val2 >>  8) & 0xff;
   2111      1.16      onoe 		sc->sc_sc1394.sc1394_guid[7] = (val2 >>  0) & 0xff;
   2112      1.16      onoe 	} else {
   2113      1.16      onoe 		val1 = OHCI_CSR_READ(sc, OHCI_REG_Version);
   2114      1.16      onoe 		if ((val1 & OHCI_Version_GUID_ROM) == 0)
   2115      1.16      onoe 			return -1;
   2116      1.16      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom, OHCI_Guid_AddrReset);
   2117      1.16      onoe 		for (i = 0; i < OHCI_LOOP; i++) {
   2118      1.16      onoe 			val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
   2119      1.16      onoe 			if (!(val1 & OHCI_Guid_AddrReset))
   2120      1.16      onoe 				break;
   2121  1.16.2.3   nathanw 			DELAY(10);
   2122      1.16      onoe 		}
   2123  1.16.2.1   nathanw 		off = OHCI_BITVAL(val1, OHCI_Guid_MiniROM) + 4;
   2124      1.16      onoe 		val2 = 0;
   2125      1.16      onoe 		for (n = 0; n < off + sizeof(sc->sc_sc1394.sc1394_guid); n++) {
   2126      1.16      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom,
   2127      1.16      onoe 			    OHCI_Guid_RdStart);
   2128      1.16      onoe 			for (i = 0; i < OHCI_LOOP; i++) {
   2129      1.16      onoe 				val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
   2130      1.16      onoe 				if (!(val1 & OHCI_Guid_RdStart))
   2131      1.16      onoe 					break;
   2132  1.16.2.3   nathanw 				DELAY(10);
   2133      1.16      onoe 			}
   2134      1.16      onoe 			if (n < off)
   2135      1.16      onoe 				continue;
   2136  1.16.2.1   nathanw 			val1 = OHCI_BITVAL(val1, OHCI_Guid_RdData);
   2137      1.16      onoe 			sc->sc_sc1394.sc1394_guid[n - off] = val1;
   2138      1.16      onoe 			val2 |= val1;
   2139      1.16      onoe 		}
   2140      1.16      onoe 		if (val2 == 0)
   2141      1.16      onoe 			return -1;
   2142      1.16      onoe 	}
   2143      1.16      onoe 	return 0;
   2144      1.16      onoe }
   2145       1.3      onoe 
   2146       1.3      onoe /*
   2147       1.3      onoe  * Initialization for Configuration ROM (no DMA context)
   2148       1.3      onoe  */
   2149       1.3      onoe 
   2150       1.3      onoe #define	CFR_MAXUNIT		20
   2151       1.3      onoe 
   2152       1.3      onoe struct configromctx {
   2153       1.3      onoe 	u_int32_t	*ptr;
   2154       1.3      onoe 	int		curunit;
   2155       1.3      onoe 	struct {
   2156       1.3      onoe 		u_int32_t	*start;
   2157       1.3      onoe 		int		length;
   2158       1.3      onoe 		u_int32_t	*refer;
   2159       1.3      onoe 		int		refunit;
   2160       1.3      onoe 	} unit[CFR_MAXUNIT];
   2161       1.3      onoe };
   2162       1.3      onoe 
   2163       1.3      onoe #define	CFR_PUT_DATA4(cfr, d1, d2, d3, d4)				\
   2164       1.3      onoe 	(*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
   2165       1.3      onoe 
   2166       1.3      onoe #define	CFR_PUT_DATA1(cfr, d)	(*(cfr)->ptr++ = (d))
   2167       1.3      onoe 
   2168       1.3      onoe #define	CFR_PUT_VALUE(cfr, key, d)	(*(cfr)->ptr++ = ((key)<<24) | (d))
   2169       1.3      onoe 
   2170       1.3      onoe #define	CFR_PUT_CRC(cfr, n)						\
   2171       1.3      onoe 	(*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) |	\
   2172       1.3      onoe 	    fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
   2173       1.3      onoe 
   2174       1.3      onoe #define	CFR_START_UNIT(cfr, n)						\
   2175       1.3      onoe do {									\
   2176       1.3      onoe 	if ((cfr)->unit[n].refer != NULL) {				\
   2177       1.3      onoe 		*(cfr)->unit[n].refer |=				\
   2178       1.3      onoe 		    (cfr)->ptr - (cfr)->unit[n].refer;			\
   2179       1.3      onoe 		CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit);		\
   2180       1.3      onoe 	}								\
   2181       1.3      onoe 	(cfr)->curunit = (n);						\
   2182       1.3      onoe 	(cfr)->unit[n].start = (cfr)->ptr++;				\
   2183       1.3      onoe } while (0 /* CONSTCOND */)
   2184       1.3      onoe 
   2185       1.3      onoe #define	CFR_PUT_REFER(cfr, key, n)					\
   2186       1.3      onoe do {									\
   2187       1.3      onoe 	(cfr)->unit[n].refer = (cfr)->ptr;				\
   2188       1.3      onoe 	(cfr)->unit[n].refunit = (cfr)->curunit;			\
   2189       1.3      onoe 	*(cfr)->ptr++ = (key) << 24;					\
   2190       1.3      onoe } while (0 /* CONSTCOND */)
   2191       1.3      onoe 
   2192       1.3      onoe #define	CFR_END_UNIT(cfr)						\
   2193       1.3      onoe do {									\
   2194       1.3      onoe 	(cfr)->unit[(cfr)->curunit].length = (cfr)->ptr -		\
   2195       1.3      onoe 	    ((cfr)->unit[(cfr)->curunit].start + 1);			\
   2196       1.3      onoe 	CFR_PUT_CRC(cfr, (cfr)->curunit);				\
   2197       1.3      onoe } while (0 /* CONSTCOND */)
   2198       1.3      onoe 
   2199       1.3      onoe static u_int16_t
   2200       1.3      onoe fwohci_crc16(u_int32_t *ptr, int len)
   2201       1.3      onoe {
   2202       1.3      onoe 	int shift;
   2203       1.3      onoe 	u_int32_t crc, sum, data;
   2204       1.3      onoe 
   2205       1.3      onoe 	crc = 0;
   2206       1.3      onoe 	while (len-- > 0) {
   2207       1.3      onoe 		data = *ptr++;
   2208       1.3      onoe 		for (shift = 28; shift >= 0; shift -= 4) {
   2209       1.3      onoe 			sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
   2210       1.3      onoe 			crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
   2211       1.3      onoe 		}
   2212       1.3      onoe 		crc &= 0xffff;
   2213       1.3      onoe 	}
   2214       1.3      onoe 	return crc;
   2215       1.3      onoe }
   2216       1.3      onoe 
   2217       1.3      onoe static void
   2218       1.3      onoe fwohci_configrom_init(struct fwohci_softc *sc)
   2219       1.3      onoe {
   2220  1.16.2.2   nathanw 	int i, val;
   2221       1.3      onoe 	struct fwohci_buf *fb;
   2222       1.3      onoe 	u_int32_t *hdr;
   2223       1.3      onoe 	struct configromctx cfr;
   2224       1.3      onoe 
   2225       1.3      onoe 	fb = &sc->sc_buf_cnfrom;
   2226       1.3      onoe 	memset(&cfr, 0, sizeof(cfr));
   2227       1.3      onoe 	cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
   2228       1.3      onoe 
   2229       1.3      onoe 	/* headers */
   2230       1.3      onoe 	CFR_START_UNIT(&cfr, 0);
   2231       1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
   2232       1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
   2233       1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
   2234       1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
   2235       1.3      onoe 	CFR_END_UNIT(&cfr);
   2236       1.3      onoe 	/* copy info_length from crc_length */
   2237       1.3      onoe 	*hdr |= (*hdr & 0x00ff0000) << 8;
   2238       1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
   2239       1.3      onoe 
   2240       1.3      onoe 	/* root directory */
   2241       1.3      onoe 	CFR_START_UNIT(&cfr, 1);
   2242       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x03, 0x00005e);	/* vendor id */
   2243       1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 2);		/* textual descriptor offset */
   2244       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0);	/* node capability */
   2245       1.3      onoe 						/* spt,64,fix,lst,drq */
   2246       1.3      onoe #ifdef INET
   2247       1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 3);		/* IPv4 unit directory */
   2248       1.3      onoe #endif /* INET */
   2249       1.3      onoe #ifdef INET6
   2250       1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 4);		/* IPv6 unit directory */
   2251       1.3      onoe #endif /* INET6 */
   2252       1.3      onoe 	CFR_END_UNIT(&cfr);
   2253       1.3      onoe 
   2254       1.3      onoe 	CFR_START_UNIT(&cfr, 2);
   2255       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2256       1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2257       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
   2258       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
   2259       1.3      onoe 	CFR_END_UNIT(&cfr);
   2260       1.3      onoe 
   2261       1.3      onoe #ifdef INET
   2262       1.3      onoe 	/* IPv4 unit directory */
   2263       1.3      onoe 	CFR_START_UNIT(&cfr, 3);
   2264       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   2265       1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 6);		/* textual descriptor offset */
   2266       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000001);	/* unit sw version */
   2267       1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 7);		/* textual descriptor offset */
   2268       1.3      onoe 	CFR_END_UNIT(&cfr);
   2269       1.3      onoe 
   2270       1.3      onoe 	CFR_START_UNIT(&cfr, 6);
   2271       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2272       1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2273       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   2274       1.3      onoe 	CFR_END_UNIT(&cfr);
   2275       1.3      onoe 
   2276       1.3      onoe 	CFR_START_UNIT(&cfr, 7);
   2277       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2278       1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2279       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
   2280       1.3      onoe 	CFR_END_UNIT(&cfr);
   2281       1.3      onoe #endif /* INET */
   2282       1.3      onoe 
   2283       1.3      onoe #ifdef INET6
   2284       1.3      onoe 	/* IPv6 unit directory */
   2285       1.3      onoe 	CFR_START_UNIT(&cfr, 4);
   2286       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   2287       1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 8);		/* textual descriptor offset */
   2288       1.8      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000002);	/* unit sw version */
   2289       1.8      onoe 						/* XXX: TBA by IANA */
   2290       1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 9);		/* textual descriptor offset */
   2291       1.3      onoe 	CFR_END_UNIT(&cfr);
   2292       1.3      onoe 
   2293       1.3      onoe 	CFR_START_UNIT(&cfr, 8);
   2294       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2295       1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2296       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   2297       1.3      onoe 	CFR_END_UNIT(&cfr);
   2298       1.3      onoe 
   2299       1.3      onoe 	CFR_START_UNIT(&cfr, 9);
   2300       1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2301       1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);
   2302       1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
   2303       1.3      onoe 	CFR_END_UNIT(&cfr);
   2304       1.3      onoe #endif /* INET6 */
   2305       1.3      onoe 
   2306  1.16.2.2   nathanw 	fb->fb_off = cfr.ptr - hdr;
   2307       1.3      onoe #ifdef FW_DEBUG
   2308  1.16.2.2   nathanw 	DPRINTFN(2, ("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname));
   2309  1.16.2.2   nathanw 	for (i = 0; i < fb->fb_off; i++)
   2310  1.16.2.2   nathanw 		DPRINTFN(2, ("%s%08x", i&7?" ":"\n    ", hdr[i]));
   2311  1.16.2.2   nathanw 	DPRINTFN(2, ("\n"));
   2312       1.3      onoe #endif /* FW_DEBUG */
   2313       1.3      onoe 
   2314       1.3      onoe 	/*
   2315       1.3      onoe 	 * Make network byte order for DMA
   2316       1.3      onoe 	 */
   2317  1.16.2.2   nathanw 	for (i = 0; i < fb->fb_off; i++)
   2318       1.8      onoe 		HTONL(hdr[i]);
   2319       1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   2320       1.3      onoe 	    (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
   2321       1.3      onoe 
   2322       1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
   2323       1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   2324  1.16.2.2   nathanw 
   2325  1.16.2.2   nathanw 	/* This register is only valid on OHCI 1.1. */
   2326  1.16.2.2   nathanw 	val = OHCI_CSR_READ(sc, OHCI_REG_Version);
   2327  1.16.2.2   nathanw 	if ((OHCI_Version_GET_Version(val) == 1) &&
   2328  1.16.2.2   nathanw 	    (OHCI_Version_GET_Revision(val) == 1))
   2329  1.16.2.2   nathanw 		OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet,
   2330  1.16.2.2   nathanw 		    OHCI_HCControl_BIBImageValid);
   2331  1.16.2.2   nathanw 
   2332  1.16.2.2   nathanw 	/* Just allow quad reads of the rom. */
   2333  1.16.2.2   nathanw 	for (i = 0; i < fb->fb_off; i++)
   2334  1.16.2.2   nathanw 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2335  1.16.2.2   nathanw 		    CSR_BASE_HI, CSR_BASE_LO + CSR_CONFIG_ROM + (i * 4),
   2336  1.16.2.2   nathanw 		    fwohci_configrom_input, NULL);
   2337  1.16.2.2   nathanw }
   2338  1.16.2.2   nathanw 
   2339  1.16.2.2   nathanw static int
   2340  1.16.2.2   nathanw fwohci_configrom_input(struct fwohci_softc *sc, void *arg,
   2341  1.16.2.2   nathanw     struct fwohci_pkt *pkt)
   2342  1.16.2.2   nathanw {
   2343  1.16.2.2   nathanw 	struct fwohci_pkt res;
   2344  1.16.2.2   nathanw 	u_int32_t loc, *rom;
   2345  1.16.2.2   nathanw 
   2346  1.16.2.2   nathanw 	/* This will be used as an array index so size accordingly. */
   2347  1.16.2.2   nathanw 	loc = pkt->fp_hdr[2] - (CSR_BASE_LO + CSR_CONFIG_ROM);
   2348  1.16.2.2   nathanw 	if ((loc & 0x03) != 0) {
   2349  1.16.2.2   nathanw 		/* alignment error */
   2350  1.16.2.2   nathanw 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2351  1.16.2.2   nathanw 	}
   2352  1.16.2.2   nathanw 	else
   2353  1.16.2.2   nathanw 		loc /= 4;
   2354  1.16.2.2   nathanw 	rom = (u_int32_t *)sc->sc_buf_cnfrom.fb_buf;
   2355  1.16.2.2   nathanw 
   2356  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_configrom_input: ConfigRom[0x%04x]: 0x%08x\n", loc,
   2357  1.16.2.2   nathanw 	    ntohl(rom[loc])));
   2358  1.16.2.2   nathanw 
   2359  1.16.2.2   nathanw 	memset(&res, 0, sizeof(res));
   2360  1.16.2.2   nathanw 	res.fp_hdr[3] = rom[loc];
   2361  1.16.2.2   nathanw 	fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2362  1.16.2.2   nathanw 	return -1;
   2363       1.3      onoe }
   2364       1.3      onoe 
   2365       1.3      onoe /*
   2366       1.3      onoe  * SelfID buffer (no DMA context)
   2367       1.3      onoe  */
   2368       1.3      onoe static void
   2369       1.3      onoe fwohci_selfid_init(struct fwohci_softc *sc)
   2370       1.3      onoe {
   2371       1.3      onoe 	struct fwohci_buf *fb;
   2372       1.3      onoe 
   2373       1.3      onoe 	fb = &sc->sc_buf_selfid;
   2374  1.16.2.2   nathanw #ifdef DIAGNOSTIC
   2375       1.7      onoe 	if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
   2376       1.7      onoe 		panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
   2377       1.7      onoe 		    (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
   2378  1.16.2.2   nathanw 		    (unsigned long)fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
   2379       1.7      onoe #endif
   2380       1.9      onoe 	memset(fb->fb_buf, 0, fb->fb_dmamap->dm_segs[0].ds_len);
   2381       1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   2382       1.7      onoe 	    fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
   2383       1.3      onoe 
   2384       1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
   2385       1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   2386       1.3      onoe }
   2387       1.3      onoe 
   2388       1.7      onoe static int
   2389       1.3      onoe fwohci_selfid_input(struct fwohci_softc *sc)
   2390       1.3      onoe {
   2391       1.3      onoe 	int i;
   2392       1.7      onoe 	u_int32_t count, val, gen;
   2393       1.3      onoe 	u_int32_t *buf;
   2394       1.3      onoe 
   2395  1.16.2.1   nathanw 	buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
   2396       1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   2397  1.16.2.1   nathanw   again:
   2398       1.3      onoe 	if (val & OHCI_SelfID_Error) {
   2399       1.3      onoe 		printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
   2400       1.7      onoe 		return -1;
   2401       1.3      onoe 	}
   2402  1.16.2.1   nathanw 	count = OHCI_BITVAL(val, OHCI_SelfID_Size);
   2403       1.3      onoe 
   2404       1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
   2405       1.3      onoe 	    0, count << 2, BUS_DMASYNC_POSTREAD);
   2406  1.16.2.1   nathanw 	gen = OHCI_BITVAL(buf[0], OHCI_SelfID_Gen);
   2407       1.3      onoe 
   2408       1.3      onoe #ifdef FW_DEBUG
   2409  1.16.2.2   nathanw 	DPRINTFN(1, ("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
   2410  1.16.2.2   nathanw 	    val));
   2411  1.16.2.2   nathanw 	for (i = 0; i < count; i++)
   2412  1.16.2.3   nathanw 		DPRINTFN(2, ("%s%08x", i&7?" ":"\n    ", buf[i]));
   2413  1.16.2.2   nathanw 	DPRINTFN(1, ("\n"));
   2414       1.3      onoe #endif /* FW_DEBUG */
   2415       1.3      onoe 
   2416       1.3      onoe 	for (i = 1; i < count; i += 2) {
   2417  1.16.2.1   nathanw 		if (buf[i] != ~buf[i + 1])
   2418  1.16.2.1   nathanw 			break;
   2419       1.3      onoe 		if (buf[i] & 0x00000001)
   2420       1.3      onoe 			continue;	/* more pkt */
   2421       1.3      onoe 		if (buf[i] & 0x00800000)
   2422       1.3      onoe 			continue;	/* external id */
   2423       1.3      onoe 		sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
   2424       1.3      onoe 		if ((buf[i] & 0x00400800) == 0x00400800)
   2425       1.3      onoe 			sc->sc_irmid = sc->sc_rootid;
   2426       1.3      onoe 	}
   2427  1.16.2.1   nathanw 
   2428  1.16.2.1   nathanw 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   2429  1.16.2.1   nathanw 	if (OHCI_BITVAL(val, OHCI_SelfID_Gen) != gen) {
   2430  1.16.2.1   nathanw 		if (OHCI_BITVAL(val, OHCI_SelfID_Gen) !=
   2431  1.16.2.1   nathanw 		    OHCI_BITVAL(buf[0], OHCI_SelfID_Gen))
   2432  1.16.2.1   nathanw 			goto again;
   2433  1.16.2.2   nathanw 		DPRINTF(("%s: SelfID Gen mismatch (%d, %d)\n",
   2434  1.16.2.2   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname, gen,
   2435  1.16.2.2   nathanw 		    OHCI_BITVAL(val, OHCI_SelfID_Gen)));
   2436  1.16.2.1   nathanw 		return -1;
   2437  1.16.2.1   nathanw 	}
   2438  1.16.2.1   nathanw 	if (i != count) {
   2439  1.16.2.1   nathanw 		printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
   2440  1.16.2.1   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname, i, buf[i], buf[i + 1]);
   2441  1.16.2.1   nathanw #if 1
   2442  1.16.2.1   nathanw 		if (i == 1 && buf[i] == 0 && buf[i + 1] == 0) {
   2443  1.16.2.1   nathanw 			/*
   2444  1.16.2.1   nathanw 			 * XXX: CXD3222 sometimes fails to DMA
   2445  1.16.2.1   nathanw 			 * selfid packet??
   2446  1.16.2.1   nathanw 			 */
   2447  1.16.2.1   nathanw 			sc->sc_rootid = (count - 1) / 2 - 1;
   2448  1.16.2.1   nathanw 			sc->sc_irmid = sc->sc_rootid;
   2449  1.16.2.1   nathanw 		} else
   2450  1.16.2.1   nathanw #endif
   2451  1.16.2.1   nathanw 		return -1;
   2452  1.16.2.1   nathanw 	}
   2453  1.16.2.1   nathanw 
   2454  1.16.2.1   nathanw 	val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
   2455  1.16.2.1   nathanw 	if ((val & OHCI_NodeId_IDValid) == 0) {
   2456  1.16.2.1   nathanw 		sc->sc_nodeid = 0xffff;		/* invalid */
   2457  1.16.2.1   nathanw 		printf("%s: nodeid is invalid\n",
   2458  1.16.2.1   nathanw 		    sc->sc_sc1394.sc1394_dev.dv_xname);
   2459  1.16.2.1   nathanw 		return -1;
   2460  1.16.2.1   nathanw 	}
   2461  1.16.2.1   nathanw 	sc->sc_nodeid = val & 0xffff;
   2462  1.16.2.2   nathanw 
   2463  1.16.2.2   nathanw 	DPRINTF(("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
   2464  1.16.2.2   nathanw 	    sc->sc_sc1394.sc1394_dev.dv_xname, sc->sc_nodeid,
   2465  1.16.2.2   nathanw 	    sc->sc_nodeid & OHCI_NodeId_NodeNumber, sc->sc_rootid,
   2466  1.16.2.2   nathanw 	    sc->sc_irmid));
   2467       1.3      onoe 
   2468       1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
   2469       1.7      onoe 		return -1;
   2470       1.3      onoe 
   2471       1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
   2472       1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
   2473       1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2474       1.3      onoe 	else
   2475       1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
   2476       1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2477       1.7      onoe 	return 0;
   2478       1.3      onoe }
   2479       1.3      onoe 
   2480       1.3      onoe /*
   2481       1.3      onoe  * some CSRs are handled by driver.
   2482       1.3      onoe  */
   2483       1.3      onoe static void
   2484       1.3      onoe fwohci_csr_init(struct fwohci_softc *sc)
   2485       1.3      onoe {
   2486       1.3      onoe 	int i;
   2487       1.3      onoe 	static u_int32_t csr[] = {
   2488       1.3      onoe 	    CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
   2489       1.3      onoe 	    CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
   2490       1.3      onoe 	    CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
   2491       1.3      onoe 	    CSR_SB_BROADCAST_CHANNEL
   2492       1.3      onoe 	};
   2493       1.3      onoe 
   2494       1.3      onoe 	for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
   2495       1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
   2496       1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2497       1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2498       1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2499       1.3      onoe 	}
   2500       1.3      onoe 	sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31;	/*XXX*/
   2501       1.3      onoe }
   2502       1.3      onoe 
   2503       1.3      onoe static int
   2504       1.3      onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2505       1.3      onoe {
   2506       1.3      onoe 	struct fwohci_pkt res;
   2507       1.3      onoe 	u_int32_t reg;
   2508       1.3      onoe 
   2509       1.3      onoe 	/*
   2510       1.3      onoe 	 * XXX need to do special functionality other than just r/w...
   2511       1.3      onoe 	 */
   2512       1.3      onoe 	reg = pkt->fp_hdr[2] - CSR_BASE_LO;
   2513       1.3      onoe 
   2514       1.3      onoe 	if ((reg & 0x03) != 0) {
   2515       1.3      onoe 		/* alignment error */
   2516       1.3      onoe 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2517       1.3      onoe 	}
   2518  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_csr_input: CSR[0x%04x]: 0x%08x", reg,
   2519  1.16.2.2   nathanw 	    *(u_int32_t *)(&sc->sc_csr[reg])));
   2520       1.3      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
   2521  1.16.2.2   nathanw 		DPRINTFN(1, (" -> 0x%08x\n",
   2522  1.16.2.2   nathanw 		    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base)));
   2523       1.3      onoe 		*(u_int32_t *)&sc->sc_csr[reg] =
   2524       1.3      onoe 		    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
   2525       1.3      onoe 	} else {
   2526  1.16.2.2   nathanw 		DPRINTFN(1, ("\n"));
   2527       1.3      onoe 		res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
   2528       1.3      onoe 		res.fp_iov[0].iov_base = &res.fp_hdr[3];
   2529       1.3      onoe 		res.fp_iov[0].iov_len = 4;
   2530       1.9      onoe 		res.fp_uio.uio_resid = 4;
   2531       1.9      onoe 		res.fp_uio.uio_iovcnt = 1;
   2532       1.3      onoe 		fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2533       1.3      onoe 		return -1;
   2534       1.3      onoe 	}
   2535       1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2536       1.3      onoe }
   2537       1.3      onoe 
   2538       1.3      onoe /*
   2539       1.3      onoe  * Mapping between nodeid and unique ID (EUI-64).
   2540  1.16.2.2   nathanw  *
   2541  1.16.2.2   nathanw  * Track old mappings and simply update their devices with the new id's when
   2542  1.16.2.2   nathanw  * they match an existing EUI. This allows proper renumeration of the bus.
   2543       1.3      onoe  */
   2544       1.3      onoe static void
   2545       1.3      onoe fwohci_uid_collect(struct fwohci_softc *sc)
   2546       1.3      onoe {
   2547       1.3      onoe 	int i;
   2548       1.3      onoe 	struct fwohci_uidtbl *fu;
   2549  1.16.2.2   nathanw 	struct ieee1394_softc *iea;
   2550  1.16.2.2   nathanw 
   2551  1.16.2.2   nathanw 	LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
   2552  1.16.2.2   nathanw 		iea->sc1394_node_id = 0xffff;
   2553       1.3      onoe 
   2554       1.3      onoe 	if (sc->sc_uidtbl != NULL)
   2555       1.3      onoe 		free(sc->sc_uidtbl, M_DEVBUF);
   2556  1.16.2.2   nathanw 	sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1), M_DEVBUF,
   2557  1.16.2.3   nathanw 	    M_NOWAIT);		/* XXX M_WAITOK requires locks */
   2558  1.16.2.3   nathanw 	if (sc->sc_uidtbl == NULL)
   2559  1.16.2.3   nathanw 		return;
   2560       1.3      onoe 	memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
   2561       1.3      onoe 
   2562       1.3      onoe 	for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
   2563       1.3      onoe 		if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
   2564       1.8      onoe 			memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
   2565       1.8      onoe 			fu->fu_valid = 3;
   2566  1.16.2.2   nathanw 
   2567  1.16.2.2   nathanw 			iea = (struct ieee1394_softc *)sc->sc_sc1394.sc1394_if;
   2568  1.16.2.2   nathanw 			if (iea) {
   2569  1.16.2.2   nathanw 				iea->sc1394_node_id = i;
   2570  1.16.2.2   nathanw 				DPRINTF(("%s: Updating nodeid to %d\n",
   2571  1.16.2.2   nathanw 				    iea->sc1394_dev.dv_xname,
   2572  1.16.2.2   nathanw 				    iea->sc1394_node_id));
   2573  1.16.2.2   nathanw 			}
   2574  1.16.2.3   nathanw 		} else {
   2575  1.16.2.3   nathanw 			fu->fu_valid = 0;
   2576  1.16.2.3   nathanw 			fwohci_uid_req(sc, i);
   2577       1.3      onoe 		}
   2578       1.3      onoe 	}
   2579  1.16.2.2   nathanw 	if (sc->sc_rootid == 0)
   2580  1.16.2.2   nathanw 		fwohci_check_nodes(sc);
   2581       1.3      onoe }
   2582       1.3      onoe 
   2583  1.16.2.3   nathanw static void
   2584  1.16.2.3   nathanw fwohci_uid_req(struct fwohci_softc *sc, int phyid)
   2585  1.16.2.3   nathanw {
   2586  1.16.2.3   nathanw 	struct fwohci_pkt pkt;
   2587  1.16.2.3   nathanw 
   2588  1.16.2.3   nathanw 	memset(&pkt, 0, sizeof(pkt));
   2589  1.16.2.3   nathanw 	pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   2590  1.16.2.3   nathanw 	pkt.fp_hlen = 12;
   2591  1.16.2.3   nathanw 	pkt.fp_dlen = 0;
   2592  1.16.2.3   nathanw 	pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2593  1.16.2.3   nathanw 	    (pkt.fp_tcode << 4);
   2594  1.16.2.3   nathanw 	pkt.fp_hdr[1] = ((0xffc0 | phyid) << 16) | CSR_BASE_HI;
   2595  1.16.2.3   nathanw 	pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
   2596  1.16.2.3   nathanw 	fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, phyid,
   2597  1.16.2.3   nathanw 	    sc->sc_tlabel, fwohci_uid_input, (void *)0);
   2598  1.16.2.3   nathanw 	sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2599  1.16.2.3   nathanw 	fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2600  1.16.2.3   nathanw 
   2601  1.16.2.3   nathanw 	pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2602  1.16.2.3   nathanw 	    (pkt.fp_tcode << 4);
   2603  1.16.2.3   nathanw 	pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
   2604  1.16.2.3   nathanw 	fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, phyid,
   2605  1.16.2.3   nathanw 	    sc->sc_tlabel, fwohci_uid_input, (void *)1);
   2606  1.16.2.3   nathanw 	sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2607  1.16.2.3   nathanw 	fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2608  1.16.2.3   nathanw }
   2609  1.16.2.3   nathanw 
   2610       1.3      onoe static int
   2611       1.3      onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
   2612       1.3      onoe {
   2613       1.8      onoe 	struct fwohci_uidtbl *fu;
   2614  1.16.2.2   nathanw 	struct ieee1394_softc *iea;
   2615  1.16.2.2   nathanw 	struct ieee1394_attach_args fwa;
   2616  1.16.2.2   nathanw 	int i, n, done, rcode, found;
   2617  1.16.2.2   nathanw 
   2618  1.16.2.2   nathanw 	found = 0;
   2619       1.3      onoe 
   2620       1.8      onoe 	n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2621       1.8      onoe 	rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
   2622       1.8      onoe 	if (rcode != IEEE1394_RCODE_COMPLETE ||
   2623       1.8      onoe 	    sc->sc_uidtbl == NULL ||
   2624       1.8      onoe 	    n > sc->sc_rootid)
   2625       1.8      onoe 		return 0;
   2626       1.8      onoe 	fu = &sc->sc_uidtbl[n];
   2627       1.8      onoe 	if (arg == 0) {
   2628       1.8      onoe 		memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
   2629       1.8      onoe 		fu->fu_valid |= 0x1;
   2630       1.8      onoe 	} else {
   2631       1.8      onoe 		memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
   2632       1.8      onoe 		fu->fu_valid |= 0x2;
   2633       1.8      onoe 	}
   2634       1.3      onoe #ifdef FW_DEBUG
   2635  1.16.2.2   nathanw 	if (fu->fu_valid == 0x3)
   2636  1.16.2.2   nathanw 		DPRINTFN(1, ("fwohci_uid_input: "
   2637       1.8      onoe 		    "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
   2638       1.8      onoe 		    fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
   2639  1.16.2.2   nathanw 		    fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]));
   2640       1.3      onoe #endif
   2641  1.16.2.2   nathanw 	if (fu->fu_valid == 0x3) {
   2642  1.16.2.2   nathanw 		LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
   2643  1.16.2.2   nathanw 			if (memcmp(iea->sc1394_guid, fu->fu_uid, 8) == 0) {
   2644  1.16.2.2   nathanw 				found = 1;
   2645  1.16.2.2   nathanw 				iea->sc1394_node_id = n;
   2646  1.16.2.2   nathanw 				DPRINTF(("%s: Updating nodeid to %d\n",
   2647  1.16.2.2   nathanw 				    iea->sc1394_dev.dv_xname,
   2648  1.16.2.2   nathanw 				    iea->sc1394_node_id));
   2649  1.16.2.2   nathanw 				break;
   2650  1.16.2.2   nathanw 			}
   2651  1.16.2.2   nathanw 		if (!found) {
   2652  1.16.2.2   nathanw 			strcpy(fwa.name, "fwnode");
   2653  1.16.2.2   nathanw 			memcpy(fwa.uid, fu->fu_uid, 8);
   2654  1.16.2.2   nathanw 			fwa.nodeid = n;
   2655  1.16.2.2   nathanw 			fwa.read = fwohci_read;
   2656  1.16.2.2   nathanw 			fwa.write = fwohci_write;
   2657  1.16.2.2   nathanw 			fwa.inreg = fwohci_inreg;
   2658  1.16.2.2   nathanw 			iea = (struct ieee1394_softc *)
   2659  1.16.2.2   nathanw 			    config_found_sm(&sc->sc_sc1394.sc1394_dev, &fwa,
   2660  1.16.2.2   nathanw 			    fwohci_print, fwohci_submatch);
   2661  1.16.2.2   nathanw 			if (iea != NULL)
   2662  1.16.2.2   nathanw 				LIST_INSERT_HEAD(&sc->sc_nodelist, iea,
   2663  1.16.2.2   nathanw 				    sc1394_node);
   2664  1.16.2.2   nathanw 		}
   2665  1.16.2.2   nathanw 	}
   2666  1.16.2.2   nathanw 	done = 1;
   2667  1.16.2.2   nathanw 
   2668  1.16.2.2   nathanw 	for (i = 0; i < sc->sc_rootid + 1; i++) {
   2669  1.16.2.2   nathanw 		fu = &sc->sc_uidtbl[i];
   2670  1.16.2.2   nathanw 		if (fu->fu_valid != 0x3) {
   2671  1.16.2.2   nathanw 			done = 0;
   2672  1.16.2.2   nathanw 			break;
   2673  1.16.2.2   nathanw 		}
   2674  1.16.2.2   nathanw 	}
   2675  1.16.2.2   nathanw 	if (done)
   2676  1.16.2.2   nathanw 		fwohci_check_nodes(sc);
   2677  1.16.2.2   nathanw 
   2678       1.3      onoe 	return 0;
   2679       1.3      onoe }
   2680       1.3      onoe 
   2681  1.16.2.2   nathanw static void
   2682  1.16.2.2   nathanw fwohci_check_nodes(struct fwohci_softc *sc)
   2683  1.16.2.2   nathanw {
   2684  1.16.2.2   nathanw 	struct device *detach = NULL;
   2685  1.16.2.2   nathanw 	struct ieee1394_softc *iea;
   2686  1.16.2.2   nathanw 
   2687  1.16.2.2   nathanw 	LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node) {
   2688  1.16.2.2   nathanw 
   2689  1.16.2.2   nathanw 		/*
   2690  1.16.2.2   nathanw 		 * Have to defer detachment until the next
   2691  1.16.2.2   nathanw 		 * loop iteration since config_detach
   2692  1.16.2.2   nathanw 		 * free's the softc and the loop iterator
   2693  1.16.2.2   nathanw 		 * needs data from the softc to move
   2694  1.16.2.2   nathanw 		 * forward.
   2695  1.16.2.2   nathanw 		 */
   2696  1.16.2.2   nathanw 
   2697  1.16.2.2   nathanw 		if (detach) {
   2698  1.16.2.2   nathanw 			config_detach(detach, 0);
   2699  1.16.2.2   nathanw 			detach = NULL;
   2700  1.16.2.2   nathanw 		}
   2701  1.16.2.2   nathanw 		if (iea->sc1394_node_id == 0xffff) {
   2702  1.16.2.2   nathanw 			detach = (struct device *)iea;
   2703  1.16.2.2   nathanw 			LIST_REMOVE(iea, sc1394_node);
   2704  1.16.2.2   nathanw 		}
   2705  1.16.2.2   nathanw 	}
   2706  1.16.2.2   nathanw 	if (detach)
   2707  1.16.2.2   nathanw 		config_detach(detach, 0);
   2708  1.16.2.2   nathanw }
   2709  1.16.2.2   nathanw 
   2710       1.3      onoe static int
   2711       1.8      onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
   2712       1.3      onoe {
   2713       1.3      onoe 	struct fwohci_uidtbl *fu;
   2714       1.3      onoe 	int n;
   2715       1.3      onoe 	static const u_int8_t bcast[] =
   2716       1.3      onoe 	    { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
   2717       1.3      onoe 
   2718       1.3      onoe 	fu = sc->sc_uidtbl;
   2719       1.3      onoe 	if (fu == NULL) {
   2720       1.8      onoe 		if (memcmp(uid, bcast, sizeof(bcast)) == 0)
   2721       1.8      onoe 			return IEEE1394_BCAST_PHY_ID;
   2722       1.3      onoe 		fwohci_uid_collect(sc); /* try to get */
   2723       1.3      onoe 		return -1;
   2724       1.3      onoe 	}
   2725  1.16.2.3   nathanw 	for (n = 0; n <= sc->sc_rootid; n++, fu++) {
   2726       1.8      onoe 		if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
   2727  1.16.2.3   nathanw 			return n;
   2728  1.16.2.3   nathanw 	}
   2729  1.16.2.3   nathanw 	if (memcmp(uid, bcast, sizeof(bcast)) == 0)
   2730  1.16.2.3   nathanw 		return IEEE1394_BCAST_PHY_ID;
   2731  1.16.2.3   nathanw 	for (n = 0, fu = sc->sc_uidtbl; n <= sc->sc_rootid; n++, fu++) {
   2732  1.16.2.3   nathanw 		if (fu->fu_valid != 0x3) {
   2733  1.16.2.3   nathanw 			/*
   2734  1.16.2.3   nathanw 			 * XXX: need timer before retransmission
   2735  1.16.2.3   nathanw 			 */
   2736  1.16.2.3   nathanw 			fwohci_uid_req(sc, n);
   2737  1.16.2.3   nathanw 		}
   2738       1.3      onoe 	}
   2739  1.16.2.3   nathanw 	return -1;
   2740       1.3      onoe }
   2741       1.3      onoe 
   2742       1.3      onoe /*
   2743       1.3      onoe  * functions to support network interface
   2744       1.3      onoe  */
   2745       1.3      onoe static int
   2746       1.3      onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
   2747       1.3      onoe     void (*handler)(struct device *, struct mbuf *))
   2748       1.3      onoe {
   2749       1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2750       1.3      onoe 
   2751       1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
   2752  1.16.2.3   nathanw 	    handler ? fwohci_if_input : NULL, handler);
   2753       1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
   2754  1.16.2.3   nathanw 	    (sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & IEEE1394_ISOCH_MASK) | OHCI_ASYNC_STREAM,
   2755  1.16.2.3   nathanw 	    IEEE1394_TAG_GASP, handler ? fwohci_if_input : NULL, handler);
   2756       1.3      onoe 	return 0;
   2757       1.3      onoe }
   2758       1.3      onoe 
   2759       1.3      onoe static int
   2760       1.3      onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2761       1.3      onoe {
   2762       1.4  jdolecek 	int n, len;
   2763       1.3      onoe 	struct mbuf *m;
   2764       1.3      onoe 	struct iovec *iov;
   2765       1.3      onoe 	void (*handler)(struct device *, struct mbuf *) = arg;
   2766       1.3      onoe 
   2767       1.3      onoe #ifdef FW_DEBUG
   2768  1.16.2.2   nathanw 	int i;
   2769  1.16.2.2   nathanw 	DPRINTFN(1, ("fwohci_if_input: tcode=0x%x, dlen=%d", pkt->fp_tcode,
   2770  1.16.2.2   nathanw 	    pkt->fp_dlen));
   2771  1.16.2.2   nathanw 	for (i = 0; i < pkt->fp_hlen/4; i++)
   2772  1.16.2.3   nathanw 		DPRINTFN(2, ("%s%08x", i?" ":"\n    ", pkt->fp_hdr[i]));
   2773  1.16.2.2   nathanw 	DPRINTFN(2, ("$"));
   2774  1.16.2.2   nathanw 	for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
   2775  1.16.2.2   nathanw 		iov = &pkt->fp_iov[n];
   2776  1.16.2.2   nathanw 		for (i = 0; i < iov->iov_len; i++)
   2777  1.16.2.3   nathanw 			DPRINTFN(2, ("%s%02x", (i%32)?((i%4)?"":" "):"\n    ",
   2778  1.16.2.2   nathanw 			    ((u_int8_t *)iov->iov_base)[i]));
   2779  1.16.2.2   nathanw 		DPRINTFN(2, ("$"));
   2780       1.5      matt 	}
   2781  1.16.2.2   nathanw 	DPRINTFN(1, ("\n"));
   2782       1.3      onoe #endif /* FW_DEBUG */
   2783       1.3      onoe 	len = pkt->fp_dlen;
   2784       1.3      onoe 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2785       1.3      onoe 	if (m == NULL)
   2786       1.3      onoe 		return IEEE1394_RCODE_COMPLETE;
   2787      1.15      onoe 	m->m_len = 16;
   2788       1.8      onoe 	if (len + m->m_len > MHLEN) {
   2789       1.3      onoe 		MCLGET(m, M_DONTWAIT);
   2790       1.3      onoe 		if ((m->m_flags & M_EXT) == 0) {
   2791       1.3      onoe 			m_freem(m);
   2792       1.3      onoe 			return IEEE1394_RCODE_COMPLETE;
   2793       1.3      onoe 		}
   2794       1.3      onoe 	}
   2795       1.8      onoe 	n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2796       1.8      onoe 	if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
   2797       1.8      onoe 	    sc->sc_uidtbl[n].fu_valid != 0x3) {
   2798       1.8      onoe 		printf("%s: packet from unknown node: phy id %d\n",
   2799       1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, n);
   2800       1.8      onoe 		m_freem(m);
   2801  1.16.2.3   nathanw 		fwohci_uid_req(sc, n);
   2802       1.8      onoe 		return IEEE1394_RCODE_COMPLETE;
   2803       1.8      onoe 	}
   2804       1.8      onoe 	memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
   2805       1.8      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
   2806       1.8      onoe 		m->m_flags |= M_BCAST;
   2807       1.8      onoe 		mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
   2808       1.8      onoe 	} else {
   2809       1.8      onoe 		mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
   2810       1.8      onoe 		mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
   2811       1.8      onoe 	}
   2812       1.8      onoe 	mtod(m, u_int8_t *)[8] = n;	/*XXX: node id for debug */
   2813       1.8      onoe 	mtod(m, u_int8_t *)[9] =
   2814       1.8      onoe 	    (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
   2815       1.8      onoe 	    ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
   2816       1.8      onoe 
   2817       1.8      onoe 	m->m_pkthdr.rcvif = NULL;	/* set in child */
   2818       1.8      onoe 	m->m_pkthdr.len = len + m->m_len;
   2819       1.3      onoe 	/*
   2820       1.3      onoe 	 * We may use receive buffer by external mbuf instead of copy here.
   2821       1.3      onoe 	 * But asynchronous receive buffer must be operate in buffer fill
   2822       1.3      onoe 	 * mode, so that each receive buffer will shared by multiple mbufs.
   2823       1.3      onoe 	 * If upper layer doesn't free mbuf soon, e.g. application program
   2824       1.3      onoe 	 * is suspended, buffer must be reallocated.
   2825       1.3      onoe 	 * Isochronous buffer must be operate in packet buffer mode, and
   2826       1.3      onoe 	 * it is easy to map receive buffer to external mbuf.  But it is
   2827       1.3      onoe 	 * used for broadcast/multicast only, and is expected not so
   2828       1.3      onoe 	 * performance sensitive for now.
   2829       1.3      onoe 	 * XXX: The performance may be important for multicast case,
   2830       1.3      onoe 	 * so we should revisit here later.
   2831       1.3      onoe 	 *						-- onoe
   2832       1.3      onoe 	 */
   2833       1.3      onoe 	n = 0;
   2834       1.9      onoe 	iov = pkt->fp_uio.uio_iov;
   2835       1.3      onoe 	while (len > 0) {
   2836       1.3      onoe 		memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
   2837       1.3      onoe 		    iov->iov_len);
   2838  1.16.2.2   nathanw 		m->m_len += iov->iov_len;
   2839  1.16.2.2   nathanw 		len -= iov->iov_len;
   2840       1.3      onoe 		iov++;
   2841       1.3      onoe 	}
   2842       1.3      onoe 	(*handler)(sc->sc_sc1394.sc1394_if, m);
   2843       1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2844       1.3      onoe }
   2845       1.3      onoe 
   2846       1.3      onoe static int
   2847  1.16.2.3   nathanw fwohci_if_input_iso(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2848  1.16.2.3   nathanw {
   2849  1.16.2.3   nathanw 	int n, len;
   2850  1.16.2.3   nathanw 	int chan, tag;
   2851  1.16.2.3   nathanw 	struct mbuf *m;
   2852  1.16.2.3   nathanw 	struct iovec *iov;
   2853  1.16.2.3   nathanw 	void (*handler)(struct device *, struct mbuf *) = arg;
   2854  1.16.2.3   nathanw #ifdef FW_DEBUG
   2855  1.16.2.3   nathanw 	int i;
   2856  1.16.2.3   nathanw #endif
   2857  1.16.2.3   nathanw 
   2858  1.16.2.3   nathanw 	chan = (pkt->fp_hdr[0] & 0x00003f00) >> 8;
   2859  1.16.2.3   nathanw 	tag  = (pkt->fp_hdr[0] & 0x0000c000) >> 14;
   2860  1.16.2.3   nathanw #ifdef FW_DEBUG
   2861  1.16.2.3   nathanw 	DPRINTFN(1, ("fwohci_if_input_iso: "
   2862  1.16.2.3   nathanw 	    "tcode=0x%x, chan=%d, tag=%x, dlen=%d",
   2863  1.16.2.3   nathanw 	    pkt->fp_tcode, chan, tag, pkt->fp_dlen));
   2864  1.16.2.3   nathanw 	for (i = 0; i < pkt->fp_hlen/4; i++)
   2865  1.16.2.3   nathanw 		DPRINTFN(2, ("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]));
   2866  1.16.2.3   nathanw 	DPRINTFN(2, ("$"));
   2867  1.16.2.3   nathanw 	for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
   2868  1.16.2.3   nathanw 		iov = &pkt->fp_iov[n];
   2869  1.16.2.3   nathanw 		for (i = 0; i < iov->iov_len; i++)
   2870  1.16.2.3   nathanw 			DPRINTFN(2, ("%s%02x",
   2871  1.16.2.3   nathanw 			    (i%32)?((i%4)?"":" "):"\n\t",
   2872  1.16.2.3   nathanw 			    ((u_int8_t *)iov->iov_base)[i]));
   2873  1.16.2.3   nathanw 		DPRINTFN(2, ("$"));
   2874  1.16.2.3   nathanw 	}
   2875  1.16.2.3   nathanw 	DPRINTFN(2, ("\n"));
   2876  1.16.2.3   nathanw #endif /* FW_DEBUG */
   2877  1.16.2.3   nathanw 	len = pkt->fp_dlen;
   2878  1.16.2.3   nathanw 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2879  1.16.2.3   nathanw 	if (m == NULL)
   2880  1.16.2.3   nathanw 		return IEEE1394_RCODE_COMPLETE;
   2881  1.16.2.3   nathanw 	m->m_len = 16;
   2882  1.16.2.3   nathanw 	if (m->m_len + len > MHLEN) {
   2883  1.16.2.3   nathanw 		MCLGET(m, M_DONTWAIT);
   2884  1.16.2.3   nathanw 		if ((m->m_flags & M_EXT) == 0) {
   2885  1.16.2.3   nathanw 			m_freem(m);
   2886  1.16.2.3   nathanw 			return IEEE1394_RCODE_COMPLETE;
   2887  1.16.2.3   nathanw 		}
   2888  1.16.2.3   nathanw 	}
   2889  1.16.2.3   nathanw 
   2890  1.16.2.3   nathanw 	m->m_flags |= M_BCAST;
   2891  1.16.2.3   nathanw 
   2892  1.16.2.3   nathanw 	if (tag == IEEE1394_TAG_GASP) {
   2893  1.16.2.3   nathanw 		n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2894  1.16.2.3   nathanw 		if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
   2895  1.16.2.3   nathanw 		    sc->sc_uidtbl[n].fu_valid != 0x3) {
   2896  1.16.2.3   nathanw 			printf("%s: packet from unknown node: phy id %d\n",
   2897  1.16.2.3   nathanw 			    sc->sc_sc1394.sc1394_dev.dv_xname, n);
   2898  1.16.2.3   nathanw 			m_freem(m);
   2899  1.16.2.3   nathanw 			return IEEE1394_RCODE_COMPLETE;
   2900  1.16.2.3   nathanw 		}
   2901  1.16.2.3   nathanw 		memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
   2902  1.16.2.3   nathanw 		mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
   2903  1.16.2.3   nathanw 		mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
   2904  1.16.2.3   nathanw 		mtod(m, u_int8_t *)[8] = n;	/*XXX: node id for debug */
   2905  1.16.2.3   nathanw 		mtod(m, u_int8_t *)[9] =
   2906  1.16.2.3   nathanw 		    (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
   2907  1.16.2.3   nathanw 		    ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
   2908  1.16.2.3   nathanw 	} else {
   2909  1.16.2.3   nathanw 		m->m_flags |= M_LINK0;
   2910  1.16.2.3   nathanw 	}
   2911  1.16.2.3   nathanw 	mtod(m, u_int8_t *)[14] = chan;
   2912  1.16.2.3   nathanw 	mtod(m, u_int8_t *)[15] = tag;
   2913  1.16.2.3   nathanw 
   2914  1.16.2.3   nathanw 
   2915  1.16.2.3   nathanw 	m->m_pkthdr.rcvif = NULL;	/* set in child */
   2916  1.16.2.3   nathanw 	m->m_pkthdr.len = len + m->m_len;
   2917  1.16.2.3   nathanw 	/*
   2918  1.16.2.3   nathanw 	 * We may use receive buffer by external mbuf instead of copy here.
   2919  1.16.2.3   nathanw 	 * But asynchronous receive buffer must be operate in buffer fill
   2920  1.16.2.3   nathanw 	 * mode, so that each receive buffer will shared by multiple mbufs.
   2921  1.16.2.3   nathanw 	 * If upper layer doesn't free mbuf soon, e.g. application program
   2922  1.16.2.3   nathanw 	 * is suspended, buffer must be reallocated.
   2923  1.16.2.3   nathanw 	 * Isochronous buffer must be operate in packet buffer mode, and
   2924  1.16.2.3   nathanw 	 * it is easy to map receive buffer to external mbuf.  But it is
   2925  1.16.2.3   nathanw 	 * used for broadcast/multicast only, and is expected not so
   2926  1.16.2.3   nathanw 	 * performance sensitive for now.
   2927  1.16.2.3   nathanw 	 * XXX: The performance may be important for multicast case,
   2928  1.16.2.3   nathanw 	 * so we should revisit here later.
   2929  1.16.2.3   nathanw 	 *						-- onoe
   2930  1.16.2.3   nathanw 	 */
   2931  1.16.2.3   nathanw 	n = 0;
   2932  1.16.2.3   nathanw 	iov = pkt->fp_uio.uio_iov;
   2933  1.16.2.3   nathanw 	while (len > 0) {
   2934  1.16.2.3   nathanw 		memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
   2935  1.16.2.3   nathanw 		    iov->iov_len);
   2936  1.16.2.3   nathanw 	        m->m_len += iov->iov_len;
   2937  1.16.2.3   nathanw 	        len -= iov->iov_len;
   2938  1.16.2.3   nathanw 		iov++;
   2939  1.16.2.3   nathanw 	}
   2940  1.16.2.3   nathanw 	(*handler)(sc->sc_sc1394.sc1394_if, m);
   2941  1.16.2.3   nathanw 	return IEEE1394_RCODE_COMPLETE;
   2942  1.16.2.3   nathanw }
   2943  1.16.2.3   nathanw 
   2944  1.16.2.3   nathanw 
   2945  1.16.2.3   nathanw 
   2946  1.16.2.3   nathanw static int
   2947       1.3      onoe fwohci_if_output(struct device *self, struct mbuf *m0,
   2948       1.3      onoe     void (*callback)(struct device *, struct mbuf *))
   2949       1.3      onoe {
   2950       1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2951       1.3      onoe 	struct fwohci_pkt pkt;
   2952       1.3      onoe 	u_int8_t *p;
   2953  1.16.2.2   nathanw 	int n, error, spd, hdrlen, maxrec;
   2954  1.16.2.2   nathanw #ifdef FW_DEBUG
   2955  1.16.2.2   nathanw 	struct mbuf *m;
   2956  1.16.2.2   nathanw #endif
   2957       1.8      onoe 
   2958       1.8      onoe 	p = mtod(m0, u_int8_t *);
   2959       1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   2960       1.8      onoe 		spd = IEEE1394_SPD_S100;	/*XXX*/
   2961       1.8      onoe 		maxrec = 512;			/*XXX*/
   2962       1.8      onoe 		hdrlen = 8;
   2963       1.8      onoe 	} else {
   2964       1.8      onoe 		n = fwohci_uid_lookup(sc, p);
   2965       1.8      onoe 		if (n < 0) {
   2966       1.8      onoe 			printf("%s: nodeid unknown:"
   2967       1.8      onoe 			    " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
   2968       1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname,
   2969       1.8      onoe 			    p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
   2970       1.8      onoe 			error = EHOSTUNREACH;
   2971       1.8      onoe 			goto end;
   2972       1.8      onoe 		}
   2973       1.8      onoe 		if (n == IEEE1394_BCAST_PHY_ID) {
   2974       1.8      onoe 			printf("%s: broadcast with !M_MCAST\n",
   2975       1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname);
   2976       1.8      onoe #ifdef FW_DEBUG
   2977  1.16.2.2   nathanw 			DPRINTFN(2, ("packet:"));
   2978  1.16.2.2   nathanw 			for (m = m0; m != NULL; m = m->m_next) {
   2979  1.16.2.2   nathanw 				for (n = 0; n < m->m_len; n++)
   2980  1.16.2.2   nathanw 					DPRINTFN(2, ("%s%02x", (n%32)?
   2981  1.16.2.3   nathanw 					    ((n%4)?"":" "):"\n    ",
   2982  1.16.2.2   nathanw 					    mtod(m, u_int8_t *)[n]));
   2983  1.16.2.2   nathanw 				DPRINTFN(2, ("$"));
   2984       1.8      onoe 			}
   2985  1.16.2.2   nathanw 			DPRINTFN(2, ("\n"));
   2986       1.8      onoe #endif
   2987       1.8      onoe 			error = EHOSTUNREACH;
   2988       1.8      onoe 			goto end;
   2989       1.8      onoe 		}
   2990       1.8      onoe 		maxrec = 2 << p[8];
   2991       1.8      onoe 		spd = p[9];
   2992       1.8      onoe 		hdrlen = 0;
   2993       1.8      onoe 	}
   2994       1.8      onoe 	if (spd > sc->sc_sc1394.sc1394_link_speed) {
   2995  1.16.2.2   nathanw 		DPRINTF(("fwohci_if_output: spd (%d) is faster than %d\n",
   2996  1.16.2.2   nathanw 		    spd, sc->sc_sc1394.sc1394_link_speed));
   2997       1.8      onoe 		spd = sc->sc_sc1394.sc1394_link_speed;
   2998       1.8      onoe 	}
   2999       1.8      onoe 	if (maxrec > (512 << spd)) {
   3000  1.16.2.2   nathanw 		DPRINTF(("fwohci_if_output: maxrec (%d) is larger for spd (%d)"
   3001  1.16.2.2   nathanw 		    "\n", maxrec, spd));
   3002       1.8      onoe 		maxrec = 512 << spd;
   3003       1.8      onoe 	}
   3004       1.8      onoe 	while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
   3005  1.16.2.2   nathanw 		DPRINTF(("fwohci_if_output: maxrec (%d) is larger than"
   3006  1.16.2.2   nathanw 		    " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive));
   3007       1.8      onoe 		maxrec >>= 1;
   3008       1.8      onoe 	}
   3009       1.8      onoe 	if (maxrec < 512) {
   3010  1.16.2.2   nathanw 		DPRINTF(("fwohci_if_output: maxrec (%d) is smaller than "
   3011  1.16.2.2   nathanw 		    "minimum\n", maxrec));
   3012       1.8      onoe 		maxrec = 512;
   3013       1.8      onoe 	}
   3014       1.8      onoe 
   3015       1.8      onoe 	m_adj(m0, 16 - hdrlen);
   3016       1.8      onoe 	if (m0->m_pkthdr.len > maxrec) {
   3017  1.16.2.2   nathanw 		DPRINTF(("fwohci_if_output: packet too big: hdr %d, pktlen "
   3018  1.16.2.2   nathanw 		    "%d, maxrec %d\n", hdrlen, m0->m_pkthdr.len, maxrec));
   3019       1.8      onoe 		error = E2BIG;	/*XXX*/
   3020       1.8      onoe 		goto end;
   3021       1.8      onoe 	}
   3022       1.3      onoe 
   3023       1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   3024       1.9      onoe 	pkt.fp_uio.uio_iov = pkt.fp_iov;
   3025       1.9      onoe 	pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
   3026       1.9      onoe 	pkt.fp_uio.uio_rw = UIO_WRITE;
   3027       1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   3028       1.3      onoe 		/* construct GASP header */
   3029       1.3      onoe 		p = mtod(m0, u_int8_t *);
   3030       1.3      onoe 		p[0] = sc->sc_nodeid >> 8;
   3031       1.3      onoe 		p[1] = sc->sc_nodeid & 0xff;
   3032       1.3      onoe 		p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
   3033       1.3      onoe 		p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
   3034       1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
   3035       1.3      onoe 		pkt.fp_hlen = 8;
   3036       1.8      onoe 		pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
   3037       1.3      onoe 		    ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
   3038       1.3      onoe 		    OHCI_NodeId_NodeNumber) << 8);
   3039       1.3      onoe 		pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
   3040       1.3      onoe 	} else {
   3041       1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
   3042       1.3      onoe 		pkt.fp_hlen = 16;
   3043       1.3      onoe 		pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
   3044       1.8      onoe 		    (spd << 16);
   3045       1.3      onoe 		pkt.fp_hdr[1] =
   3046       1.3      onoe 		    (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
   3047       1.3      onoe 		    (p[10] << 8) | p[11];
   3048       1.3      onoe 		pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
   3049       1.3      onoe 		pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
   3050       1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   3051       1.3      onoe 	}
   3052       1.3      onoe 	pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
   3053       1.3      onoe 	pkt.fp_dlen = m0->m_pkthdr.len;
   3054       1.3      onoe 	pkt.fp_m = m0;
   3055       1.3      onoe 	pkt.fp_callback = callback;
   3056       1.3      onoe 	error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   3057       1.9      onoe 	m0 = pkt.fp_m;
   3058       1.3      onoe   end:
   3059      1.15      onoe 	if (m0 != NULL) {
   3060       1.3      onoe 		if (callback)
   3061       1.3      onoe 			(*callback)(sc->sc_sc1394.sc1394_if, m0);
   3062       1.3      onoe 		else
   3063       1.3      onoe 			m_freem(m0);
   3064       1.3      onoe 	}
   3065       1.3      onoe 	return error;
   3066  1.16.2.2   nathanw }
   3067  1.16.2.2   nathanw 
   3068  1.16.2.2   nathanw /*
   3069  1.16.2.2   nathanw  * High level routines to provide abstraction to attaching layers to
   3070  1.16.2.2   nathanw  * send/receive data.
   3071  1.16.2.2   nathanw  */
   3072  1.16.2.2   nathanw 
   3073  1.16.2.2   nathanw /*
   3074  1.16.2.2   nathanw  * These break down into 4 routines as follows:
   3075  1.16.2.2   nathanw  *
   3076  1.16.2.2   nathanw  * int fwohci_read(struct ieee1394_abuf *)
   3077  1.16.2.2   nathanw  *
   3078  1.16.2.2   nathanw  * This routine will attempt to read a region from the requested node.
   3079  1.16.2.2   nathanw  * A callback must be provided which will be called when either the completed
   3080  1.16.2.2   nathanw  * read is done or an unrecoverable error occurs. This is mainly a convenience
   3081  1.16.2.2   nathanw  * routine since it will encapsulate retrying a region as quadlet vs. block reads
   3082  1.16.2.2   nathanw  * and recombining all the returned data. This could also be done with a series
   3083  1.16.2.2   nathanw  * of write/inreg's for each packet sent.
   3084  1.16.2.2   nathanw  *
   3085  1.16.2.2   nathanw  * int fwohci_write(struct ieee1394_abuf *)
   3086  1.16.2.2   nathanw  *
   3087  1.16.2.2   nathanw  * The work horse main entry point for putting packets on the bus. This is the
   3088  1.16.2.2   nathanw  * generalized interface for fwnode/etc code to put packets out onto the bus.
   3089  1.16.2.2   nathanw  * It accepts all standard ieee1394 tcodes (XXX: only a few today) and optionally
   3090  1.16.2.2   nathanw  * will callback via a func pointer to the calling code with the resulting ACK
   3091  1.16.2.2   nathanw  * code from the packet. If the ACK code is to be ignored (i.e. no cb) then the
   3092  1.16.2.2   nathanw  * write routine will take care of free'ing the abuf since the fwnode/etc code
   3093  1.16.2.2   nathanw  * won't have any knowledge of when to do this. This allows for simple one-off
   3094  1.16.2.2   nathanw  * packets to be sent from the upper-level code without worrying about a callback
   3095  1.16.2.2   nathanw  * for cleanup.
   3096  1.16.2.2   nathanw  *
   3097  1.16.2.2   nathanw  * int fwohci_inreg(struct ieee1394_abuf *, int)
   3098  1.16.2.2   nathanw  *
   3099  1.16.2.2   nathanw  * This is very simple. It evals the abuf passed in and registers an internal
   3100  1.16.2.2   nathanw  * handler as the callback for packets received for that operation.
   3101  1.16.2.2   nathanw  * The integer argument specifies whether on a block read/write operation to
   3102  1.16.2.2   nathanw  * allow sub-regions to be read/written (in block form) as well.
   3103  1.16.2.2   nathanw  *
   3104  1.16.2.2   nathanw  * XXX: This whole structure needs to be redone as a list of regions and
   3105  1.16.2.2   nathanw  * operations allowed on those regions.
   3106  1.16.2.2   nathanw  *
   3107  1.16.2.2   nathanw  * int fwohci_unreg(struct ieee1394_abuf *, int)
   3108  1.16.2.2   nathanw  *
   3109  1.16.2.2   nathanw  * XXX: TBD. For now passing in a NULL ab_cb to inreg will unregister. This
   3110  1.16.2.2   nathanw  * routine will simply verify ab_cb is NULL and call inreg.
   3111  1.16.2.2   nathanw  *
   3112  1.16.2.2   nathanw  * This simply unregisters the respective callback done via inreg for items
   3113  1.16.2.2   nathanw  * which only need to register an area for a one-time operation (like a status
   3114  1.16.2.2   nathanw  * buffer a remote node will write to when the current operation is done). The
   3115  1.16.2.2   nathanw  * int argument specifies the same behavior as inreg, except in reverse (i.e.
   3116  1.16.2.2   nathanw  * it unregisters).
   3117  1.16.2.2   nathanw  */
   3118  1.16.2.2   nathanw 
   3119  1.16.2.2   nathanw static int
   3120  1.16.2.2   nathanw fwohci_read(struct ieee1394_abuf *ab)
   3121  1.16.2.2   nathanw {
   3122  1.16.2.2   nathanw 	struct fwohci_pkt pkt;
   3123  1.16.2.2   nathanw 	struct ieee1394_softc *sc = ab->ab_req;
   3124  1.16.2.2   nathanw 	struct fwohci_softc *psc =
   3125  1.16.2.2   nathanw 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   3126  1.16.2.2   nathanw 	struct fwohci_cb *fcb;
   3127  1.16.2.2   nathanw 	u_int32_t high, lo;
   3128  1.16.2.2   nathanw 	int rv, tcode;
   3129  1.16.2.2   nathanw 
   3130  1.16.2.2   nathanw 	/* Have to have a callback when reading. */
   3131  1.16.2.2   nathanw 	if (ab->ab_cb == NULL)
   3132  1.16.2.2   nathanw 		return -1;
   3133  1.16.2.2   nathanw 
   3134  1.16.2.2   nathanw 	fcb = malloc(sizeof(struct fwohci_cb), M_DEVBUF, M_WAITOK);
   3135  1.16.2.2   nathanw 	fcb->ab = ab;
   3136  1.16.2.2   nathanw 	fcb->count = 0;
   3137  1.16.2.2   nathanw 	fcb->abuf_valid = 1;
   3138  1.16.2.2   nathanw 
   3139  1.16.2.2   nathanw 	high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3140  1.16.2.2   nathanw 	lo = (ab->ab_csr & 0x00000000ffffffff);
   3141  1.16.2.2   nathanw 
   3142  1.16.2.2   nathanw 	memset(&pkt, 0, sizeof(pkt));
   3143  1.16.2.2   nathanw 	pkt.fp_hdr[1] = ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
   3144  1.16.2.2   nathanw 	pkt.fp_hdr[2] = lo;
   3145  1.16.2.2   nathanw 	pkt.fp_dlen = 0;
   3146  1.16.2.2   nathanw 
   3147  1.16.2.2   nathanw 	if (ab->ab_length == 4) {
   3148  1.16.2.2   nathanw 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   3149  1.16.2.2   nathanw 		tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   3150  1.16.2.2   nathanw 		pkt.fp_hlen = 12;
   3151  1.16.2.2   nathanw 	} else {
   3152  1.16.2.2   nathanw 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_BLOCK;
   3153  1.16.2.2   nathanw 		pkt.fp_hlen = 16;
   3154  1.16.2.2   nathanw 		tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   3155  1.16.2.2   nathanw 		pkt.fp_hdr[3] = (ab->ab_length << 16);
   3156  1.16.2.2   nathanw 	}
   3157  1.16.2.2   nathanw 	pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   3158  1.16.2.2   nathanw 	    (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
   3159  1.16.2.2   nathanw 
   3160  1.16.2.2   nathanw 	pkt.fp_statusarg = fcb;
   3161  1.16.2.2   nathanw 	pkt.fp_statuscb = fwohci_read_resp;
   3162  1.16.2.2   nathanw 
   3163  1.16.2.2   nathanw 	rv = fwohci_handler_set(psc, tcode, ab->ab_req->sc1394_node_id,
   3164  1.16.2.2   nathanw 	    psc->sc_tlabel, fwohci_read_resp, fcb);
   3165  1.16.2.2   nathanw 	if (rv)
   3166  1.16.2.2   nathanw 		return rv;
   3167  1.16.2.2   nathanw 	rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
   3168  1.16.2.2   nathanw 	if (rv)
   3169  1.16.2.2   nathanw 		fwohci_handler_set(psc, tcode, ab->ab_req->sc1394_node_id,
   3170  1.16.2.2   nathanw 		    psc->sc_tlabel, NULL, NULL);
   3171  1.16.2.2   nathanw 	psc->sc_tlabel = (psc->sc_tlabel + 1) & 0x3f;
   3172  1.16.2.2   nathanw 	fcb->count = 1;
   3173  1.16.2.2   nathanw 	return rv;
   3174  1.16.2.2   nathanw }
   3175  1.16.2.2   nathanw 
   3176  1.16.2.2   nathanw static int
   3177  1.16.2.2   nathanw fwohci_write(struct ieee1394_abuf *ab)
   3178  1.16.2.2   nathanw {
   3179  1.16.2.2   nathanw 	struct fwohci_pkt pkt;
   3180  1.16.2.2   nathanw 	struct ieee1394_softc *sc = ab->ab_req;
   3181  1.16.2.2   nathanw 	struct fwohci_softc *psc =
   3182  1.16.2.2   nathanw 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   3183  1.16.2.2   nathanw 	u_int32_t high, lo;
   3184  1.16.2.2   nathanw 	int rv;
   3185  1.16.2.2   nathanw 
   3186  1.16.2.2   nathanw 	if (ab->ab_length > sc->sc1394_max_receive) {
   3187  1.16.2.2   nathanw 		DPRINTF(("Packet too large: %d\n", ab->ab_length));
   3188  1.16.2.2   nathanw 		return E2BIG;
   3189  1.16.2.2   nathanw 	}
   3190  1.16.2.2   nathanw 
   3191  1.16.2.2   nathanw 	memset(&pkt, 0, sizeof(pkt));
   3192  1.16.2.2   nathanw 
   3193  1.16.2.2   nathanw 	pkt.fp_tcode = ab->ab_tcode;
   3194  1.16.2.2   nathanw 	pkt.fp_uio.uio_iov = pkt.fp_iov;
   3195  1.16.2.2   nathanw 	pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
   3196  1.16.2.2   nathanw 	pkt.fp_uio.uio_rw = UIO_WRITE;
   3197  1.16.2.2   nathanw 
   3198  1.16.2.2   nathanw 	pkt.fp_statusarg = ab;
   3199  1.16.2.2   nathanw 	pkt.fp_statuscb = fwohci_write_ack;
   3200  1.16.2.2   nathanw 
   3201  1.16.2.2   nathanw 	switch (ab->ab_tcode) {
   3202  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_RESP:
   3203  1.16.2.2   nathanw 		pkt.fp_hlen = 12;
   3204  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_RESP_QUAD:
   3205  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   3206  1.16.2.2   nathanw 		if (!pkt.fp_hlen)
   3207  1.16.2.2   nathanw 			pkt.fp_hlen = 16;
   3208  1.16.2.2   nathanw 		high = ab->ab_retlen;
   3209  1.16.2.2   nathanw 		ab->ab_retlen = 0;
   3210  1.16.2.2   nathanw 		lo = 0;
   3211  1.16.2.2   nathanw 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   3212  1.16.2.2   nathanw 		    (ab->ab_tlabel << 10) | (pkt.fp_tcode << 4);
   3213  1.16.2.2   nathanw 		break;
   3214  1.16.2.2   nathanw 	default:
   3215  1.16.2.2   nathanw 		pkt.fp_hlen = 16;
   3216  1.16.2.2   nathanw 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3217  1.16.2.2   nathanw 		lo = (ab->ab_csr & 0x00000000ffffffff);
   3218  1.16.2.2   nathanw 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   3219  1.16.2.2   nathanw 		    (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
   3220  1.16.2.2   nathanw 		break;
   3221  1.16.2.2   nathanw 	}
   3222  1.16.2.2   nathanw 
   3223  1.16.2.2   nathanw 	pkt.fp_hdr[1] = ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
   3224  1.16.2.2   nathanw 	pkt.fp_hdr[2] = lo;
   3225  1.16.2.2   nathanw 	if (pkt.fp_hlen == 16) {
   3226  1.16.2.2   nathanw 		if (ab->ab_length == 4) {
   3227  1.16.2.2   nathanw 			pkt.fp_hdr[3] = ab->ab_data[0];
   3228  1.16.2.2   nathanw 			pkt.fp_dlen = 0;
   3229  1.16.2.2   nathanw 		}  else {
   3230  1.16.2.2   nathanw 			pkt.fp_hdr[3] = (ab->ab_length << 16);
   3231  1.16.2.2   nathanw 			pkt.fp_dlen = ab->ab_length;
   3232  1.16.2.2   nathanw 			pkt.fp_uio.uio_iovcnt = 1;
   3233  1.16.2.2   nathanw 			pkt.fp_uio.uio_resid = ab->ab_length;
   3234  1.16.2.2   nathanw 			pkt.fp_iov[0].iov_base = ab->ab_data;
   3235  1.16.2.2   nathanw 			pkt.fp_iov[0].iov_len = ab->ab_length;
   3236  1.16.2.2   nathanw 		}
   3237  1.16.2.2   nathanw 	}
   3238  1.16.2.2   nathanw 	switch (ab->ab_tcode) {
   3239  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_RESP:
   3240  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_RESP_QUAD:
   3241  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   3242  1.16.2.2   nathanw 		rv = fwohci_at_output(psc, psc->sc_ctx_atrs, &pkt);
   3243  1.16.2.2   nathanw 		break;
   3244  1.16.2.2   nathanw 	default:
   3245  1.16.2.2   nathanw 		rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
   3246  1.16.2.2   nathanw 		break;
   3247  1.16.2.2   nathanw 	}
   3248  1.16.2.2   nathanw 	return rv;
   3249  1.16.2.2   nathanw }
   3250  1.16.2.2   nathanw 
   3251  1.16.2.2   nathanw static int
   3252  1.16.2.2   nathanw fwohci_read_resp(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   3253  1.16.2.2   nathanw {
   3254  1.16.2.2   nathanw 	struct fwohci_cb *fcb = arg;
   3255  1.16.2.2   nathanw 	struct ieee1394_abuf *ab = fcb->ab;
   3256  1.16.2.2   nathanw 	struct fwohci_pkt newpkt;
   3257  1.16.2.2   nathanw 	u_int32_t *cur, high, lo;
   3258  1.16.2.2   nathanw 	int i, tcode, rcode, status, rv;
   3259  1.16.2.2   nathanw 
   3260  1.16.2.2   nathanw 	/*
   3261  1.16.2.2   nathanw 	 * Both the ACK handling and normal response callbacks are handled here.
   3262  1.16.2.2   nathanw 	 * The main reason for this is the various error conditions that can
   3263  1.16.2.2   nathanw 	 * occur trying to block read some areas and the ways that gets reported
   3264  1.16.2.2   nathanw 	 * back to calling station. This is a variety of ACK codes, responses,
   3265  1.16.2.2   nathanw 	 * etc which makes it much more difficult to process if both aren't
   3266  1.16.2.2   nathanw 	 * handled here.
   3267  1.16.2.2   nathanw 	 */
   3268  1.16.2.2   nathanw 
   3269  1.16.2.2   nathanw 	/* Check for status packet. */
   3270  1.16.2.2   nathanw 
   3271  1.16.2.2   nathanw 	if (pkt->fp_tcode == -1) {
   3272  1.16.2.2   nathanw 		status = pkt->fp_status & OHCI_DESC_STATUS_ACK_MASK;
   3273  1.16.2.2   nathanw 		rcode = -1;
   3274  1.16.2.2   nathanw 		tcode = (pkt->fp_hdr[0] >> 4) & 0xf;
   3275  1.16.2.2   nathanw 		if ((status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
   3276  1.16.2.2   nathanw 		    (status != OHCI_CTXCTL_EVENT_ACK_PENDING))
   3277  1.16.2.2   nathanw 			DPRINTF(("Got status packet: 0x%02x\n",
   3278  1.16.2.2   nathanw 			    (unsigned int)status));
   3279  1.16.2.2   nathanw 		fcb->count--;
   3280  1.16.2.2   nathanw 
   3281  1.16.2.2   nathanw 		/*
   3282  1.16.2.2   nathanw 		 * Got all the ack's back and the buffer is invalid (i.e. the
   3283  1.16.2.2   nathanw 		 * callback has been called. Clean up.
   3284  1.16.2.2   nathanw 		 */
   3285  1.16.2.2   nathanw 
   3286  1.16.2.2   nathanw 		if (fcb->abuf_valid == 0) {
   3287  1.16.2.2   nathanw 			if (fcb->count == 0)
   3288  1.16.2.2   nathanw 				free(fcb, M_DEVBUF);
   3289  1.16.2.2   nathanw 			return IEEE1394_RCODE_COMPLETE;
   3290  1.16.2.2   nathanw 		}
   3291  1.16.2.2   nathanw 	} else {
   3292  1.16.2.2   nathanw 		status = -1;
   3293  1.16.2.2   nathanw 		tcode = pkt->fp_tcode;
   3294  1.16.2.2   nathanw 		rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
   3295  1.16.2.2   nathanw 	}
   3296  1.16.2.2   nathanw 
   3297  1.16.2.2   nathanw 	/*
   3298  1.16.2.2   nathanw 	 * Some area's (like the config rom want to be read as quadlets only.
   3299  1.16.2.2   nathanw 	 *
   3300  1.16.2.2   nathanw 	 * The current ideas to try are:
   3301  1.16.2.2   nathanw 	 *
   3302  1.16.2.2   nathanw 	 * Got an ACK_TYPE_ERROR on a block read.
   3303  1.16.2.2   nathanw 	 *
   3304  1.16.2.2   nathanw 	 * Got either RCODE_TYPE or RCODE_ADDRESS errors in a block read
   3305  1.16.2.2   nathanw 	 * response.
   3306  1.16.2.2   nathanw 	 *
   3307  1.16.2.2   nathanw 	 * In all cases construct a new packet for a quadlet read and let
   3308  1.16.2.2   nathanw 	 * mutli_resp handle the iteration over the space.
   3309  1.16.2.2   nathanw 	 */
   3310  1.16.2.2   nathanw 
   3311  1.16.2.2   nathanw 	if (((status == OHCI_CTXCTL_EVENT_ACK_TYPE_ERROR) &&
   3312  1.16.2.2   nathanw 	     (tcode == IEEE1394_TCODE_READ_REQ_BLOCK)) ||
   3313  1.16.2.2   nathanw 	    (((rcode == IEEE1394_RCODE_TYPE_ERROR) ||
   3314  1.16.2.2   nathanw 	     (rcode == IEEE1394_RCODE_ADDRESS_ERROR)) &&
   3315  1.16.2.2   nathanw 	      (tcode == IEEE1394_TCODE_READ_RESP_BLOCK))) {
   3316  1.16.2.2   nathanw 
   3317  1.16.2.2   nathanw 		/* Read the area in quadlet chunks (internally track this). */
   3318  1.16.2.2   nathanw 
   3319  1.16.2.2   nathanw 		memset(&newpkt, 0, sizeof(newpkt));
   3320  1.16.2.2   nathanw 
   3321  1.16.2.2   nathanw 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3322  1.16.2.2   nathanw 		lo = (ab->ab_csr & 0x00000000ffffffff);
   3323  1.16.2.2   nathanw 
   3324  1.16.2.2   nathanw 		newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   3325  1.16.2.2   nathanw 		newpkt.fp_hlen = 12;
   3326  1.16.2.2   nathanw 		newpkt.fp_dlen = 0;
   3327  1.16.2.2   nathanw 		newpkt.fp_hdr[1] =
   3328  1.16.2.2   nathanw 		    ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
   3329  1.16.2.2   nathanw 		newpkt.fp_hdr[2] = lo;
   3330  1.16.2.2   nathanw 		newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   3331  1.16.2.2   nathanw 		    (newpkt.fp_tcode << 4);
   3332  1.16.2.2   nathanw 
   3333  1.16.2.2   nathanw 		rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
   3334  1.16.2.2   nathanw 		    ab->ab_req->sc1394_node_id, sc->sc_tlabel,
   3335  1.16.2.2   nathanw 		    fwohci_read_multi_resp, fcb);
   3336  1.16.2.2   nathanw 		if (rv) {
   3337  1.16.2.2   nathanw 			(*ab->ab_cb)(ab, -1);
   3338  1.16.2.2   nathanw 			goto cleanup;
   3339  1.16.2.2   nathanw 		}
   3340  1.16.2.2   nathanw 		newpkt.fp_statusarg = fcb;
   3341  1.16.2.2   nathanw 		newpkt.fp_statuscb = fwohci_read_resp;
   3342  1.16.2.2   nathanw 		rv = fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
   3343  1.16.2.2   nathanw 		if (rv) {
   3344  1.16.2.2   nathanw 			fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
   3345  1.16.2.2   nathanw 			    ab->ab_req->sc1394_node_id, sc->sc_tlabel, NULL,
   3346  1.16.2.2   nathanw 			    NULL);
   3347  1.16.2.2   nathanw 			(*ab->ab_cb)(ab, -1);
   3348  1.16.2.2   nathanw 			goto cleanup;
   3349  1.16.2.2   nathanw 		}
   3350  1.16.2.2   nathanw 		fcb->count++;
   3351  1.16.2.2   nathanw 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   3352  1.16.2.2   nathanw 		return IEEE1394_RCODE_COMPLETE;
   3353  1.16.2.2   nathanw 	} else if ((rcode != -1) || ((status != -1) &&
   3354  1.16.2.2   nathanw 	    (status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
   3355  1.16.2.2   nathanw 	    (status != OHCI_CTXCTL_EVENT_ACK_PENDING))) {
   3356  1.16.2.2   nathanw 
   3357  1.16.2.2   nathanw 		/*
   3358  1.16.2.2   nathanw 		 * Recombine all the iov data into 1 chunk for higher
   3359  1.16.2.2   nathanw 		 * level code.
   3360  1.16.2.2   nathanw 		 */
   3361  1.16.2.2   nathanw 
   3362  1.16.2.2   nathanw 		if (rcode != -1) {
   3363  1.16.2.2   nathanw 			cur = ab->ab_data;
   3364  1.16.2.2   nathanw 			for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
   3365  1.16.2.2   nathanw 				/*
   3366  1.16.2.2   nathanw 				 * Make sure and don't exceed the buffer
   3367  1.16.2.2   nathanw 				 * allocated for return.
   3368  1.16.2.2   nathanw 				 */
   3369  1.16.2.2   nathanw 				if ((ab->ab_retlen + pkt->fp_iov[i].iov_len) >
   3370  1.16.2.2   nathanw 				    ab->ab_length) {
   3371  1.16.2.2   nathanw 					memcpy(cur, pkt->fp_iov[i].iov_base,
   3372  1.16.2.2   nathanw 					    (ab->ab_length - ab->ab_retlen));
   3373  1.16.2.2   nathanw 					ab->ab_retlen = ab->ab_length;
   3374  1.16.2.2   nathanw 					break;
   3375  1.16.2.2   nathanw 				}
   3376  1.16.2.2   nathanw 				memcpy(cur, pkt->fp_iov[i].iov_base,
   3377  1.16.2.2   nathanw 				    pkt->fp_iov[i].iov_len);
   3378  1.16.2.2   nathanw 				cur += pkt->fp_iov[i].iov_len;
   3379  1.16.2.2   nathanw 				ab->ab_retlen += pkt->fp_iov[i].iov_len;
   3380  1.16.2.2   nathanw 			}
   3381  1.16.2.2   nathanw 		}
   3382  1.16.2.2   nathanw 		if (status != -1)
   3383  1.16.2.2   nathanw 			/* XXX: Need a complete tlabel interface. */
   3384  1.16.2.2   nathanw 			for (i = 0; i < 64; i++)
   3385  1.16.2.2   nathanw 				fwohci_handler_set(sc,
   3386  1.16.2.2   nathanw 				    IEEE1394_TCODE_READ_RESP_QUAD,
   3387  1.16.2.2   nathanw 				    ab->ab_req->sc1394_node_id, i, NULL, NULL);
   3388  1.16.2.2   nathanw 		(*ab->ab_cb)(ab, rcode);
   3389  1.16.2.2   nathanw 		goto cleanup;
   3390  1.16.2.2   nathanw 	} else
   3391  1.16.2.2   nathanw 		/* Good ack packet. */
   3392  1.16.2.2   nathanw 		return IEEE1394_RCODE_COMPLETE;
   3393  1.16.2.2   nathanw 
   3394  1.16.2.2   nathanw 	/* Can't get here unless ab->ab_cb has been called. */
   3395  1.16.2.2   nathanw 
   3396  1.16.2.2   nathanw  cleanup:
   3397  1.16.2.2   nathanw 	fcb->abuf_valid = 0;
   3398  1.16.2.2   nathanw 	if (fcb->count == 0)
   3399  1.16.2.2   nathanw 		free(fcb, M_DEVBUF);
   3400  1.16.2.2   nathanw 	return IEEE1394_RCODE_COMPLETE;
   3401  1.16.2.2   nathanw }
   3402  1.16.2.2   nathanw 
   3403  1.16.2.2   nathanw static int
   3404  1.16.2.2   nathanw fwohci_read_multi_resp(struct fwohci_softc *sc, void *arg,
   3405  1.16.2.2   nathanw     struct fwohci_pkt *pkt)
   3406  1.16.2.2   nathanw {
   3407  1.16.2.2   nathanw 	struct fwohci_cb *fcb = arg;
   3408  1.16.2.2   nathanw 	struct ieee1394_abuf *ab = fcb->ab;
   3409  1.16.2.2   nathanw 	struct fwohci_pkt newpkt;
   3410  1.16.2.2   nathanw 	u_int32_t high, lo;
   3411  1.16.2.2   nathanw 	int rcode, rv;
   3412  1.16.2.2   nathanw 
   3413  1.16.2.2   nathanw 	/*
   3414  1.16.2.2   nathanw 	 * Bad return codes from the wire, just return what's already in the
   3415  1.16.2.2   nathanw 	 * buf.
   3416  1.16.2.2   nathanw 	 */
   3417  1.16.2.2   nathanw 
   3418  1.16.2.2   nathanw 	/* Make sure a response packet didn't arrive after a bad ACK. */
   3419  1.16.2.2   nathanw 	if (fcb->abuf_valid == 0)
   3420  1.16.2.2   nathanw 		return IEEE1394_RCODE_COMPLETE;
   3421  1.16.2.2   nathanw 
   3422  1.16.2.2   nathanw 	rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
   3423  1.16.2.2   nathanw 
   3424  1.16.2.2   nathanw 	if (rcode) {
   3425  1.16.2.2   nathanw 		(*ab->ab_cb)(ab, rcode);
   3426  1.16.2.2   nathanw 		goto cleanup;
   3427  1.16.2.2   nathanw 	}
   3428  1.16.2.2   nathanw 
   3429  1.16.2.2   nathanw 	if ((ab->ab_retlen + pkt->fp_iov[0].iov_len) > ab->ab_length) {
   3430  1.16.2.2   nathanw 		memcpy(((char *)ab->ab_data + ab->ab_retlen),
   3431  1.16.2.2   nathanw 		    pkt->fp_iov[0].iov_base, (ab->ab_length - ab->ab_retlen));
   3432  1.16.2.2   nathanw 		ab->ab_retlen = ab->ab_length;
   3433  1.16.2.2   nathanw 	} else {
   3434  1.16.2.2   nathanw 		memcpy(((char *)ab->ab_data + ab->ab_retlen),
   3435  1.16.2.2   nathanw 		    pkt->fp_iov[0].iov_base, 4);
   3436  1.16.2.2   nathanw 		ab->ab_retlen += 4;
   3437  1.16.2.2   nathanw 	}
   3438  1.16.2.2   nathanw 	/* Still more, loop and read 4 more bytes. */
   3439  1.16.2.2   nathanw 	if (ab->ab_retlen < ab->ab_length) {
   3440  1.16.2.2   nathanw 		memset(&newpkt, 0, sizeof(newpkt));
   3441  1.16.2.2   nathanw 
   3442  1.16.2.2   nathanw 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3443  1.16.2.2   nathanw 		lo = (ab->ab_csr & 0x00000000ffffffff) + ab->ab_retlen;
   3444  1.16.2.2   nathanw 
   3445  1.16.2.2   nathanw 		newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   3446  1.16.2.2   nathanw 		newpkt.fp_hlen = 12;
   3447  1.16.2.2   nathanw 		newpkt.fp_dlen = 0;
   3448  1.16.2.2   nathanw 		newpkt.fp_hdr[1] =
   3449  1.16.2.2   nathanw 		    ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
   3450  1.16.2.2   nathanw 		newpkt.fp_hdr[2] = lo;
   3451  1.16.2.2   nathanw 		newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   3452  1.16.2.2   nathanw 		    (newpkt.fp_tcode << 4);
   3453  1.16.2.2   nathanw 
   3454  1.16.2.2   nathanw 		newpkt.fp_statusarg = fcb;
   3455  1.16.2.2   nathanw 		newpkt.fp_statuscb = fwohci_read_resp;
   3456  1.16.2.2   nathanw 
   3457  1.16.2.2   nathanw 		/*
   3458  1.16.2.2   nathanw 		 * Bad return code.  Just give up and return what's
   3459  1.16.2.2   nathanw 		 * come in now.
   3460  1.16.2.2   nathanw 		 */
   3461  1.16.2.2   nathanw 		rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
   3462  1.16.2.2   nathanw 		    ab->ab_req->sc1394_node_id, sc->sc_tlabel,
   3463  1.16.2.2   nathanw 		    fwohci_read_multi_resp, fcb);
   3464  1.16.2.2   nathanw 		if (rv)
   3465  1.16.2.2   nathanw 			(*ab->ab_cb)(ab, -1);
   3466  1.16.2.2   nathanw 		else {
   3467  1.16.2.2   nathanw 			rv = fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
   3468  1.16.2.2   nathanw 			if (rv) {
   3469  1.16.2.2   nathanw 				fwohci_handler_set(sc,
   3470  1.16.2.2   nathanw 				    IEEE1394_TCODE_READ_RESP_QUAD,
   3471  1.16.2.2   nathanw 				    ab->ab_req->sc1394_node_id, sc->sc_tlabel,
   3472  1.16.2.2   nathanw 				    NULL, NULL);
   3473  1.16.2.2   nathanw 				(*ab->ab_cb)(ab, -1);
   3474  1.16.2.2   nathanw 			} else {
   3475  1.16.2.2   nathanw 				sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   3476  1.16.2.2   nathanw 				fcb->count++;
   3477  1.16.2.2   nathanw 				return IEEE1394_RCODE_COMPLETE;
   3478  1.16.2.2   nathanw 			}
   3479  1.16.2.2   nathanw 		}
   3480  1.16.2.2   nathanw 	} else
   3481  1.16.2.2   nathanw 		(*ab->ab_cb)(ab, IEEE1394_RCODE_COMPLETE);
   3482  1.16.2.2   nathanw 
   3483  1.16.2.2   nathanw  cleanup:
   3484  1.16.2.2   nathanw 	/* Can't get here unless ab_cb has been called. */
   3485  1.16.2.2   nathanw 	fcb->abuf_valid = 0;
   3486  1.16.2.2   nathanw 	if (fcb->count == 0)
   3487  1.16.2.2   nathanw 		free(fcb, M_DEVBUF);
   3488  1.16.2.2   nathanw 	return IEEE1394_RCODE_COMPLETE;
   3489  1.16.2.2   nathanw }
   3490  1.16.2.2   nathanw 
   3491  1.16.2.2   nathanw static int
   3492  1.16.2.2   nathanw fwohci_write_ack(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   3493  1.16.2.2   nathanw {
   3494  1.16.2.2   nathanw 	struct ieee1394_abuf *ab = arg;
   3495  1.16.2.2   nathanw 	u_int16_t status;
   3496  1.16.2.2   nathanw 
   3497  1.16.2.2   nathanw 
   3498  1.16.2.2   nathanw 	status = pkt->fp_status & OHCI_DESC_STATUS_ACK_MASK;
   3499  1.16.2.2   nathanw 	if ((status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
   3500  1.16.2.2   nathanw 	    (status != OHCI_CTXCTL_EVENT_ACK_PENDING))
   3501  1.16.2.2   nathanw 		DPRINTF(("Got status packet: 0x%02x\n",
   3502  1.16.2.2   nathanw 		    (unsigned int)status));
   3503  1.16.2.2   nathanw 
   3504  1.16.2.2   nathanw 	/* No callback means this level should free the buffers. */
   3505  1.16.2.2   nathanw 	if (ab->ab_cb)
   3506  1.16.2.2   nathanw 		(*ab->ab_cb)(ab, status);
   3507  1.16.2.2   nathanw 	else {
   3508  1.16.2.2   nathanw 		if (ab->ab_data)
   3509  1.16.2.2   nathanw 			free(ab->ab_data, M_1394DATA);
   3510  1.16.2.2   nathanw 		free(ab, M_1394DATA);
   3511  1.16.2.2   nathanw 	}
   3512  1.16.2.2   nathanw 	return IEEE1394_RCODE_COMPLETE;
   3513  1.16.2.2   nathanw }
   3514  1.16.2.2   nathanw 
   3515  1.16.2.2   nathanw static int
   3516  1.16.2.2   nathanw fwohci_inreg(struct ieee1394_abuf *ab, int allow)
   3517  1.16.2.2   nathanw {
   3518  1.16.2.2   nathanw 	struct ieee1394_softc *sc = ab->ab_req;
   3519  1.16.2.2   nathanw 	struct fwohci_softc *psc =
   3520  1.16.2.2   nathanw 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   3521  1.16.2.2   nathanw 	u_int32_t high, lo;
   3522  1.16.2.2   nathanw 	int i, j, rv;
   3523  1.16.2.2   nathanw 
   3524  1.16.2.2   nathanw 	high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3525  1.16.2.2   nathanw 	lo = (ab->ab_csr & 0x00000000ffffffff);
   3526  1.16.2.2   nathanw 
   3527  1.16.2.2   nathanw 	rv = 0;
   3528  1.16.2.2   nathanw 	switch (ab->ab_tcode) {
   3529  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_REQ_QUAD:
   3530  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   3531  1.16.2.2   nathanw 		if (ab->ab_cb)
   3532  1.16.2.2   nathanw 			rv = fwohci_handler_set(psc, ab->ab_tcode, high, lo,
   3533  1.16.2.2   nathanw 			    fwohci_parse_input, ab);
   3534  1.16.2.2   nathanw 		else
   3535  1.16.2.2   nathanw 			fwohci_handler_set(psc, ab->ab_tcode, high, lo, NULL,
   3536  1.16.2.2   nathanw 			    NULL);
   3537  1.16.2.2   nathanw 		break;
   3538  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   3539  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   3540  1.16.2.2   nathanw 		if (allow) {
   3541  1.16.2.2   nathanw 			for (i = 0; i < (ab->ab_length / 4); i++) {
   3542  1.16.2.2   nathanw 				if (ab->ab_cb) {
   3543  1.16.2.2   nathanw 					rv = fwohci_handler_set(psc,
   3544  1.16.2.2   nathanw 					    ab->ab_tcode, high, lo + (i * 4),
   3545  1.16.2.2   nathanw 					    fwohci_parse_input, ab);
   3546  1.16.2.2   nathanw 					if (rv)
   3547  1.16.2.2   nathanw 						break;
   3548  1.16.2.2   nathanw 				} else
   3549  1.16.2.2   nathanw 					fwohci_handler_set(psc, ab->ab_tcode,
   3550  1.16.2.2   nathanw 					    high, lo + (i * 4), NULL, NULL);
   3551  1.16.2.2   nathanw 			}
   3552  1.16.2.2   nathanw 			if (i != (ab->ab_length / 4)) {
   3553  1.16.2.2   nathanw 				j = i + 1;
   3554  1.16.2.2   nathanw 				for (i = 0; i < j; i++)
   3555  1.16.2.2   nathanw 					fwohci_handler_set(psc, ab->ab_tcode,
   3556  1.16.2.2   nathanw 					    high, lo + (i * 4), NULL, NULL);
   3557  1.16.2.2   nathanw 			} else
   3558  1.16.2.2   nathanw 				ab->ab_data = (void *)1;
   3559  1.16.2.2   nathanw 		} else {
   3560  1.16.2.2   nathanw 			if (ab->ab_cb)
   3561  1.16.2.2   nathanw 				rv = fwohci_handler_set(psc, ab->ab_tcode, high,
   3562  1.16.2.2   nathanw 				    lo, fwohci_parse_input, ab);
   3563  1.16.2.2   nathanw 			else
   3564  1.16.2.2   nathanw 				fwohci_handler_set(psc, ab->ab_tcode, high, lo,
   3565  1.16.2.2   nathanw 				    NULL, NULL);
   3566  1.16.2.2   nathanw 		}
   3567  1.16.2.2   nathanw 		break;
   3568  1.16.2.2   nathanw 	default:
   3569  1.16.2.2   nathanw 		DPRINTF(("Invalid registration tcode: %d\n", ab->ab_tcode));
   3570  1.16.2.2   nathanw 		return -1;
   3571  1.16.2.2   nathanw 		break;
   3572  1.16.2.2   nathanw 	}
   3573  1.16.2.2   nathanw 	return rv;
   3574  1.16.2.2   nathanw }
   3575  1.16.2.2   nathanw 
   3576  1.16.2.2   nathanw static int
   3577  1.16.2.2   nathanw fwohci_parse_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   3578  1.16.2.2   nathanw {
   3579  1.16.2.2   nathanw 	struct ieee1394_abuf *ab = (struct ieee1394_abuf *)arg;
   3580  1.16.2.2   nathanw 	u_int64_t csr;
   3581  1.16.2.2   nathanw 	u_int32_t *cur;
   3582  1.16.2.2   nathanw 	int i, count;
   3583  1.16.2.2   nathanw 
   3584  1.16.2.2   nathanw 	ab->ab_tcode = (pkt->fp_hdr[0] >> 4) & 0xf;
   3585  1.16.2.2   nathanw 	ab->ab_tlabel = (pkt->fp_hdr[0] >> 10) & 0x3f;
   3586  1.16.2.2   nathanw 	csr = (((u_int64_t)(pkt->fp_hdr[1] & 0xffff) << 32) | pkt->fp_hdr[2]);
   3587  1.16.2.2   nathanw 
   3588  1.16.2.2   nathanw 	switch (ab->ab_tcode) {
   3589  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_REQ_QUAD:
   3590  1.16.2.2   nathanw 		ab->ab_retlen = 4;
   3591  1.16.2.2   nathanw 		break;
   3592  1.16.2.2   nathanw 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   3593  1.16.2.2   nathanw 		ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
   3594  1.16.2.2   nathanw 		if (ab->ab_data) {
   3595  1.16.2.2   nathanw 			if ((csr + ab->ab_retlen) >
   3596  1.16.2.2   nathanw 			    (ab->ab_csr + ab->ab_length))
   3597  1.16.2.2   nathanw 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3598  1.16.2.2   nathanw 			ab->ab_data = NULL;
   3599  1.16.2.2   nathanw 		} else
   3600  1.16.2.2   nathanw 			if (ab->ab_retlen != ab->ab_length)
   3601  1.16.2.2   nathanw 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3602  1.16.2.2   nathanw 		break;
   3603  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   3604  1.16.2.2   nathanw 		ab->ab_retlen = 4;
   3605  1.16.2.2   nathanw 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   3606  1.16.2.2   nathanw 		if (!ab->ab_retlen)
   3607  1.16.2.2   nathanw 			ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
   3608  1.16.2.2   nathanw 		if (ab->ab_data) {
   3609  1.16.2.2   nathanw 			if ((csr + ab->ab_retlen) >
   3610  1.16.2.2   nathanw 			    (ab->ab_csr + ab->ab_length))
   3611  1.16.2.2   nathanw 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3612  1.16.2.2   nathanw 			ab->ab_data = NULL;
   3613  1.16.2.2   nathanw 		} else
   3614  1.16.2.2   nathanw 			if (ab->ab_retlen != ab->ab_length)
   3615  1.16.2.2   nathanw 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3616  1.16.2.2   nathanw 
   3617  1.16.2.2   nathanw 		ab->ab_data = malloc(ab->ab_retlen, M_1394DATA, M_WAITOK);
   3618  1.16.2.2   nathanw 		if (ab->ab_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD)
   3619  1.16.2.2   nathanw 			ab->ab_data[0] = pkt->fp_hdr[3];
   3620  1.16.2.2   nathanw 		else {
   3621  1.16.2.2   nathanw 			count = 0;
   3622  1.16.2.2   nathanw 			cur = ab->ab_data;
   3623  1.16.2.2   nathanw 			for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
   3624  1.16.2.2   nathanw 				memcpy(cur, pkt->fp_iov[i].iov_base,
   3625  1.16.2.2   nathanw 				    pkt->fp_iov[i].iov_len);
   3626  1.16.2.2   nathanw 				cur += pkt->fp_iov[i].iov_len;
   3627  1.16.2.2   nathanw 				count += pkt->fp_iov[i].iov_len;
   3628  1.16.2.2   nathanw 			}
   3629  1.16.2.2   nathanw 			if (ab->ab_retlen != count)
   3630  1.16.2.2   nathanw 				panic("Packet claims %d length "
   3631  1.16.2.2   nathanw 				    "but only %d bytes returned\n",
   3632  1.16.2.2   nathanw 				    ab->ab_retlen, count);
   3633  1.16.2.2   nathanw 		}
   3634  1.16.2.2   nathanw 		break;
   3635  1.16.2.2   nathanw 	default:
   3636  1.16.2.2   nathanw 		panic("Got a callback for a tcode that wasn't requested: %d\n",
   3637  1.16.2.2   nathanw 		    ab->ab_tcode);
   3638  1.16.2.2   nathanw 		break;
   3639  1.16.2.2   nathanw 	}
   3640  1.16.2.2   nathanw 	ab->ab_csr = csr;
   3641  1.16.2.2   nathanw 	ab->ab_cb(ab, IEEE1394_RCODE_COMPLETE);
   3642  1.16.2.2   nathanw 	return -1;
   3643  1.16.2.2   nathanw }
   3644  1.16.2.2   nathanw 
   3645  1.16.2.2   nathanw static int
   3646  1.16.2.2   nathanw fwohci_submatch(struct device *parent, struct cfdata *cf, void *aux)
   3647  1.16.2.2   nathanw {
   3648  1.16.2.2   nathanw 	struct ieee1394_attach_args *fwa = aux;
   3649  1.16.2.2   nathanw 
   3650  1.16.2.2   nathanw 	/* Both halves must be filled in for a match. */
   3651  1.16.2.2   nathanw 	if ((cf->fwbuscf_idhi == FWBUS_UNK_IDHI &&
   3652  1.16.2.2   nathanw 	    cf->fwbuscf_idlo == FWBUS_UNK_IDLO) ||
   3653  1.16.2.2   nathanw 	    (cf->fwbuscf_idhi == ntohl(*((u_int32_t *)&fwa->uid[0])) &&
   3654  1.16.2.2   nathanw 	    cf->fwbuscf_idlo == ntohl(*((u_int32_t *)&fwa->uid[4]))))
   3655  1.16.2.2   nathanw 		return ((*cf->cf_attach->ca_match)(parent, cf, aux));
   3656  1.16.2.2   nathanw 	return 0;
   3657       1.1      matt }
   3658  1.16.2.3   nathanw 
   3659  1.16.2.3   nathanw #ifdef FW_DEBUG
   3660  1.16.2.3   nathanw static void
   3661  1.16.2.3   nathanw fwohci_show_intr(struct fwohci_softc *sc, u_int32_t intmask)
   3662  1.16.2.3   nathanw {
   3663  1.16.2.3   nathanw 
   3664  1.16.2.3   nathanw 	printf("%s: intmask=0x%08x:", sc->sc_sc1394.sc1394_dev.dv_xname,
   3665  1.16.2.3   nathanw 	    intmask);
   3666  1.16.2.3   nathanw 	if (intmask & OHCI_Int_CycleTooLong)
   3667  1.16.2.3   nathanw 		printf(" CycleTooLong");
   3668  1.16.2.3   nathanw 	if (intmask & OHCI_Int_UnrecoverableError)
   3669  1.16.2.3   nathanw 		printf(" UnrecoverableError");
   3670  1.16.2.3   nathanw 	if (intmask & OHCI_Int_CycleInconsistent)
   3671  1.16.2.3   nathanw 		printf(" CycleInconsistent");
   3672  1.16.2.3   nathanw 	if (intmask & OHCI_Int_BusReset)
   3673  1.16.2.3   nathanw 		printf(" BusReset");
   3674  1.16.2.3   nathanw 	if (intmask & OHCI_Int_SelfIDComplete)
   3675  1.16.2.3   nathanw 		printf(" SelfIDComplete");
   3676  1.16.2.3   nathanw 	if (intmask & OHCI_Int_LockRespErr)
   3677  1.16.2.3   nathanw 		printf(" LockRespErr");
   3678  1.16.2.3   nathanw 	if (intmask & OHCI_Int_PostedWriteErr)
   3679  1.16.2.3   nathanw 		printf(" PostedWriteErr");
   3680  1.16.2.3   nathanw 	if (intmask & OHCI_Int_ReqTxComplete)
   3681  1.16.2.3   nathanw 		printf(" ReqTxComplete(0x%04x)",
   3682  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   3683  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3684  1.16.2.3   nathanw 	if (intmask & OHCI_Int_RespTxComplete)
   3685  1.16.2.3   nathanw 		printf(" RespTxComplete(0x%04x)",
   3686  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   3687  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3688  1.16.2.3   nathanw 	if (intmask & OHCI_Int_ARRS)
   3689  1.16.2.3   nathanw 		printf(" ARRS(0x%04x)",
   3690  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   3691  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3692  1.16.2.3   nathanw 	if (intmask & OHCI_Int_ARRQ)
   3693  1.16.2.3   nathanw 		printf(" ARRQ(0x%04x)",
   3694  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   3695  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3696  1.16.2.3   nathanw 	if (intmask & OHCI_Int_IsochRx)
   3697  1.16.2.3   nathanw 		printf(" IsochRx(0x%08x)",
   3698  1.16.2.3   nathanw 		    OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear));
   3699  1.16.2.3   nathanw 	if (intmask & OHCI_Int_IsochTx)
   3700  1.16.2.3   nathanw 		printf(" IsochTx(0x%08x)",
   3701  1.16.2.3   nathanw 		    OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear));
   3702  1.16.2.3   nathanw 	if (intmask & OHCI_Int_RQPkt)
   3703  1.16.2.3   nathanw 		printf(" RQPkt(0x%04x)",
   3704  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   3705  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3706  1.16.2.3   nathanw 	if (intmask & OHCI_Int_RSPkt)
   3707  1.16.2.3   nathanw 		printf(" RSPkt(0x%04x)",
   3708  1.16.2.3   nathanw 		    OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   3709  1.16.2.3   nathanw 		    OHCI_SUBREG_ContextControlClear));
   3710  1.16.2.3   nathanw 	printf("\n");
   3711  1.16.2.3   nathanw }
   3712  1.16.2.3   nathanw 
   3713  1.16.2.3   nathanw static void
   3714  1.16.2.3   nathanw fwohci_show_phypkt(struct fwohci_softc *sc, u_int32_t val)
   3715  1.16.2.3   nathanw {
   3716  1.16.2.3   nathanw 	u_int8_t key, phyid;
   3717  1.16.2.3   nathanw 
   3718  1.16.2.3   nathanw 	key = (val & 0xc0000000) >> 30;
   3719  1.16.2.3   nathanw 	phyid = (val & 0x3f000000) >> 24;
   3720  1.16.2.3   nathanw 	printf("%s: PHY packet from %d: ",
   3721  1.16.2.3   nathanw 	    sc->sc_sc1394.sc1394_dev.dv_xname, phyid);
   3722  1.16.2.3   nathanw 	switch (key) {
   3723  1.16.2.3   nathanw 	case 0:
   3724  1.16.2.3   nathanw 		printf("PHY Config:");
   3725  1.16.2.3   nathanw 		if (val & 0x00800000)
   3726  1.16.2.3   nathanw 			printf(" ForceRoot");
   3727  1.16.2.3   nathanw 		if (val & 0x00400000)
   3728  1.16.2.3   nathanw 			printf(" Gap=%x", (val & 0x003f0000) >> 16);
   3729  1.16.2.3   nathanw 		printf("\n");
   3730  1.16.2.3   nathanw 		break;
   3731  1.16.2.3   nathanw 	case 1:
   3732  1.16.2.3   nathanw 		printf("Link-on\n");
   3733  1.16.2.3   nathanw 		break;
   3734  1.16.2.3   nathanw 	case 2:
   3735  1.16.2.3   nathanw 		printf("SelfID:");
   3736  1.16.2.3   nathanw 		if (val & 0x00800000) {
   3737  1.16.2.3   nathanw 			printf(" #%d", (val & 0x00700000) >> 20);
   3738  1.16.2.3   nathanw 		} else {
   3739  1.16.2.3   nathanw 			if (val & 0x00400000)
   3740  1.16.2.3   nathanw 				printf(" LinkActive");
   3741  1.16.2.3   nathanw 			printf(" Gap=%x", (val & 0x003f0000) >> 16);
   3742  1.16.2.3   nathanw 			printf(" Spd=S%d", 100 << ((val & 0x0000c000) >> 14));
   3743  1.16.2.3   nathanw 			if (val & 0x00000800)
   3744  1.16.2.3   nathanw 				printf(" Cont");
   3745  1.16.2.3   nathanw 			if (val & 0x00000002)
   3746  1.16.2.3   nathanw 				printf(" InitiateBusReset");
   3747  1.16.2.3   nathanw 		}
   3748  1.16.2.3   nathanw 		if (val & 0x00000001)
   3749  1.16.2.3   nathanw 			printf(" +");
   3750  1.16.2.3   nathanw 		printf("\n");
   3751  1.16.2.3   nathanw 		break;
   3752  1.16.2.3   nathanw 	default:
   3753  1.16.2.3   nathanw 		printf("unknown: 0x%08x\n", val);
   3754  1.16.2.3   nathanw 		break;
   3755  1.16.2.3   nathanw 	}
   3756  1.16.2.3   nathanw }
   3757  1.16.2.3   nathanw #endif /* FW_DEBUG */
   3758