fwohci.c revision 1.19 1 1.19 onoe /* $NetBSD: fwohci.c,v 1.19 2001/03/12 23:36:09 onoe Exp $ */
2 1.14 enami
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt * 3. All advertising materials mentioning features or use of this software
19 1.1 matt * must display the following acknowledgement:
20 1.1 matt * This product includes software developed by the NetBSD
21 1.1 matt * Foundation, Inc. and its contributors.
22 1.1 matt * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 matt * contributors may be used to endorse or promote products derived
24 1.1 matt * from this software without specific prior written permission.
25 1.1 matt *
26 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
37 1.1 matt */
38 1.1 matt
39 1.3 onoe /*
40 1.3 onoe * IEEE1394 Open Host Controller Interface
41 1.3 onoe * based on OHCI Specification 1.1 (January 6, 2000)
42 1.3 onoe * The first version to support network interface part is wrtten by
43 1.3 onoe * Atsushi Onoe <onoe (at) netbsd.org>.
44 1.3 onoe */
45 1.3 onoe
46 1.3 onoe #include "opt_inet.h"
47 1.3 onoe
48 1.1 matt #include <sys/param.h>
49 1.2 augustss #include <sys/systm.h>
50 1.1 matt #include <sys/types.h>
51 1.1 matt #include <sys/socket.h>
52 1.7 onoe #include <sys/callout.h>
53 1.1 matt #include <sys/device.h>
54 1.7 onoe #include <sys/kernel.h>
55 1.3 onoe #include <sys/malloc.h>
56 1.3 onoe #include <sys/mbuf.h>
57 1.1 matt
58 1.7 onoe #if __NetBSD_Version__ >= 105010000
59 1.7 onoe #include <uvm/uvm_extern.h>
60 1.7 onoe #else
61 1.7 onoe #include <vm/vm.h>
62 1.7 onoe #endif
63 1.7 onoe
64 1.1 matt #include <machine/bus.h>
65 1.1 matt
66 1.1 matt #include <dev/ieee1394/ieee1394reg.h>
67 1.1 matt #include <dev/ieee1394/fwohcireg.h>
68 1.1 matt
69 1.1 matt #include <dev/ieee1394/ieee1394var.h>
70 1.1 matt #include <dev/ieee1394/fwohcivar.h>
71 1.1 matt
72 1.1 matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
73 1.1 matt
74 1.5 matt #if 0
75 1.5 matt static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
76 1.5 matt bus_dmamap_t *mapp, caddr_t *kvap, int flags);
77 1.5 matt #endif
78 1.7 onoe static void fwohci_hw_init(struct fwohci_softc *);
79 1.7 onoe static void fwohci_power(int, void *);
80 1.7 onoe static void fwohci_shutdown(void *);
81 1.5 matt
82 1.3 onoe static int fwohci_desc_alloc(struct fwohci_softc *);
83 1.9 onoe static struct fwohci_desc *fwohci_desc_get(struct fwohci_softc *, int);
84 1.9 onoe static void fwohci_desc_put(struct fwohci_softc *, struct fwohci_desc *, int);
85 1.3 onoe
86 1.3 onoe static int fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
87 1.3 onoe int, int);
88 1.9 onoe static void fwohci_ctx_free(struct fwohci_softc *, struct fwohci_ctx *);
89 1.3 onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
90 1.3 onoe
91 1.3 onoe static int fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
92 1.3 onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
93 1.3 onoe static void fwohci_buf_init(struct fwohci_softc *);
94 1.7 onoe static void fwohci_buf_start(struct fwohci_softc *);
95 1.7 onoe static void fwohci_buf_stop(struct fwohci_softc *);
96 1.3 onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
97 1.3 onoe static int fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_ctx *,
98 1.3 onoe caddr_t *, int);
99 1.3 onoe static int fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
100 1.3 onoe struct fwohci_pkt *);
101 1.3 onoe
102 1.7 onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
103 1.7 onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
104 1.3 onoe static void fwohci_phy_busreset(struct fwohci_softc *);
105 1.7 onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
106 1.3 onoe
107 1.3 onoe static int fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
108 1.3 onoe int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *),
109 1.3 onoe void *);
110 1.3 onoe
111 1.3 onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
112 1.3 onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
113 1.3 onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
114 1.3 onoe
115 1.3 onoe static int fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
116 1.3 onoe struct fwohci_pkt *);
117 1.9 onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *, int);
118 1.3 onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
119 1.3 onoe struct fwohci_pkt *);
120 1.3 onoe
121 1.16 onoe static int fwohci_guidrom_init(struct fwohci_softc *);
122 1.3 onoe static void fwohci_configrom_init(struct fwohci_softc *);
123 1.3 onoe
124 1.3 onoe static void fwohci_selfid_init(struct fwohci_softc *);
125 1.7 onoe static int fwohci_selfid_input(struct fwohci_softc *);
126 1.3 onoe
127 1.3 onoe static void fwohci_csr_init(struct fwohci_softc *);
128 1.3 onoe static int fwohci_csr_input(struct fwohci_softc *, void *,
129 1.3 onoe struct fwohci_pkt *);
130 1.3 onoe
131 1.3 onoe static void fwohci_uid_collect(struct fwohci_softc *);
132 1.3 onoe static int fwohci_uid_input(struct fwohci_softc *, void *,
133 1.3 onoe struct fwohci_pkt *);
134 1.8 onoe static int fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
135 1.3 onoe
136 1.3 onoe static int fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
137 1.3 onoe void (*)(struct device *, struct mbuf *));
138 1.3 onoe static int fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
139 1.3 onoe static int fwohci_if_output(struct device *, struct mbuf *,
140 1.3 onoe void (*)(struct device *, struct mbuf *));
141 1.3 onoe
142 1.8 onoe #ifdef FW_DEBUG
143 1.17 onoe int fw_verbose = 1;
144 1.8 onoe int fw_dump = 0;
145 1.8 onoe #endif
146 1.8 onoe
147 1.1 matt int
148 1.5 matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
149 1.1 matt {
150 1.3 onoe int i;
151 1.1 matt u_int32_t val;
152 1.5 matt #if 0
153 1.5 matt int error;
154 1.5 matt #endif
155 1.5 matt
156 1.5 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
157 1.5 matt sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
158 1.1 matt
159 1.3 onoe /*
160 1.3 onoe * Wait for reset completion
161 1.3 onoe */
162 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
163 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
164 1.3 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
165 1.3 onoe break;
166 1.3 onoe }
167 1.3 onoe
168 1.1 matt /* What dialect of OHCI is this device?
169 1.1 matt */
170 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_Version);
171 1.1 matt printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
172 1.1 matt OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
173 1.1 matt
174 1.16 onoe if (fwohci_guidrom_init(sc) != 0) {
175 1.16 onoe printf("\n%s: fatal: no global UID ROM\n",
176 1.16 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
177 1.1 matt return -1;
178 1.1 matt }
179 1.1 matt
180 1.1 matt printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
181 1.1 matt sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
182 1.1 matt sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
183 1.1 matt sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
184 1.1 matt sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
185 1.1 matt
186 1.1 matt /* Get the maximum link speed and receive size
187 1.1 matt */
188 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
189 1.1 matt sc->sc_sc1394.sc1394_link_speed =
190 1.18 onoe OHCI_BITVAL(val, OHCI_BusOptions_LinkSpd);
191 1.1 matt if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
192 1.1 matt printf(", %s", ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
193 1.1 matt } else {
194 1.1 matt printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
195 1.1 matt }
196 1.1 matt
197 1.1 matt /* MaxRec is encoded as log2(max_rec_octets)-1
198 1.1 matt */
199 1.1 matt sc->sc_sc1394.sc1394_max_receive =
200 1.18 onoe 1 << (OHCI_BITVAL(val, OHCI_BusOptions_MaxRec) + 1);
201 1.3 onoe printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
202 1.3 onoe
203 1.3 onoe /*
204 1.3 onoe * Count how many isochronous ctx we have.
205 1.3 onoe */
206 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
207 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
208 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
209 1.3 onoe for (i = 0; val != 0; val >>= 1) {
210 1.3 onoe if (val & 0x1)
211 1.3 onoe i++;
212 1.3 onoe }
213 1.3 onoe sc->sc_isoctx = i;
214 1.3 onoe printf(", %d iso_ctx", sc->sc_isoctx);
215 1.1 matt
216 1.1 matt printf("\n");
217 1.3 onoe
218 1.5 matt #if 0
219 1.5 matt error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE, OHCI_CONFIG_ALIGNMENT,
220 1.5 matt &sc->sc_configrom_map,
221 1.5 matt (caddr_t *) &sc->sc_configrom,
222 1.5 matt BUS_DMA_WAITOK|BUS_DMA_COHERENT);
223 1.5 matt return error;
224 1.5 matt #endif
225 1.5 matt
226 1.3 onoe /*
227 1.3 onoe * Enable Link Power
228 1.3 onoe */
229 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
230 1.7 onoe
231 1.7 onoe /*
232 1.7 onoe * Allocate descriptors
233 1.7 onoe */
234 1.3 onoe if (fwohci_desc_alloc(sc))
235 1.3 onoe return -1;
236 1.3 onoe
237 1.3 onoe /*
238 1.3 onoe * Allocate DMA Context
239 1.3 onoe */
240 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
241 1.3 onoe OHCI_CTX_ASYNC_RX_REQUEST);
242 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
243 1.3 onoe OHCI_CTX_ASYNC_RX_RESPONSE);
244 1.9 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, 0, OHCI_CTX_ASYNC_TX_REQUEST);
245 1.9 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, 0, OHCI_CTX_ASYNC_TX_RESPONSE);
246 1.3 onoe sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
247 1.3 onoe M_DEVBUF, M_WAITOK);
248 1.19 onoe for (i = 0; i < sc->sc_isoctx; i++)
249 1.9 onoe sc->sc_ctx_ir[i] = NULL;
250 1.3 onoe
251 1.3 onoe /*
252 1.3 onoe * Allocate buffer for configuration ROM and SelfID buffer
253 1.3 onoe */
254 1.3 onoe fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
255 1.3 onoe fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
256 1.3 onoe
257 1.3 onoe /*
258 1.7 onoe * establish hooks for shutdown and suspend/resume
259 1.3 onoe */
260 1.7 onoe sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
261 1.7 onoe sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
262 1.7 onoe callout_init(&sc->sc_selfid_callout);
263 1.3 onoe
264 1.3 onoe /*
265 1.7 onoe * Initialize hardware registers.
266 1.3 onoe */
267 1.7 onoe fwohci_hw_init(sc);
268 1.3 onoe
269 1.7 onoe /*
270 1.7 onoe * Initiate Bus Reset
271 1.7 onoe */
272 1.3 onoe config_defer(&sc->sc_sc1394.sc1394_dev,
273 1.3 onoe (void (*)(struct device *))fwohci_phy_busreset);
274 1.3 onoe
275 1.3 onoe sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
276 1.3 onoe sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
277 1.3 onoe sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev,
278 1.3 onoe "fw", fwohci_print);
279 1.3 onoe
280 1.1 matt return 0;
281 1.1 matt }
282 1.1 matt
283 1.1 matt int
284 1.1 matt fwohci_intr(void *arg)
285 1.1 matt {
286 1.1 matt struct fwohci_softc * const sc = arg;
287 1.3 onoe int i;
288 1.1 matt int progress = 0;
289 1.3 onoe u_int32_t intmask, iso;
290 1.1 matt
291 1.1 matt for (;;) {
292 1.3 onoe intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
293 1.1 matt if (intmask == 0)
294 1.1 matt return progress;
295 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
296 1.7 onoe intmask & ~OHCI_Int_BusReset);
297 1.3 onoe #ifdef FW_DEBUG
298 1.17 onoe if (fw_verbose > 1) {
299 1.8 onoe printf("%s: intmask=0x%08x:",
300 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname, intmask);
301 1.8 onoe if (intmask & OHCI_Int_CycleTooLong)
302 1.8 onoe printf(" CycleTooLong");
303 1.8 onoe if (intmask & OHCI_Int_UnrecoverableError)
304 1.8 onoe printf(" UnrecoverableError");
305 1.8 onoe if (intmask & OHCI_Int_CycleInconsistent)
306 1.8 onoe printf(" CycleInconsistent");
307 1.8 onoe if (intmask & OHCI_Int_BusReset)
308 1.8 onoe printf(" BusReset");
309 1.8 onoe if (intmask & OHCI_Int_SelfIDComplete)
310 1.8 onoe printf(" SelfIDComplete");
311 1.8 onoe if (intmask & OHCI_Int_LockRespErr)
312 1.8 onoe printf(" LockRespErr");
313 1.8 onoe if (intmask & OHCI_Int_PostedWriteErr)
314 1.8 onoe printf(" PostedWriteErr");
315 1.8 onoe if (intmask & OHCI_Int_ReqTxComplete)
316 1.8 onoe printf(" ReqTxComplete(0x%04x)",
317 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
318 1.8 onoe OHCI_CTX_ASYNC_TX_REQUEST,
319 1.8 onoe OHCI_SUBREG_ContextControlClear));
320 1.8 onoe if (intmask & OHCI_Int_RespTxComplete)
321 1.8 onoe printf(" RespTxComplete(0x%04x)",
322 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
323 1.8 onoe OHCI_CTX_ASYNC_TX_RESPONSE,
324 1.8 onoe OHCI_SUBREG_ContextControlClear));
325 1.8 onoe if (intmask & OHCI_Int_ARRS)
326 1.8 onoe printf(" ARRS(0x%04x)",
327 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
328 1.8 onoe OHCI_CTX_ASYNC_RX_RESPONSE,
329 1.8 onoe OHCI_SUBREG_ContextControlClear));
330 1.8 onoe if (intmask & OHCI_Int_ARRQ)
331 1.8 onoe printf(" ARRQ(0x%04x)",
332 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
333 1.8 onoe OHCI_CTX_ASYNC_RX_REQUEST,
334 1.8 onoe OHCI_SUBREG_ContextControlClear));
335 1.8 onoe if (intmask & OHCI_Int_IsochRx)
336 1.8 onoe printf(" IsochRx(0x%08x)",
337 1.8 onoe OHCI_CSR_READ(sc,
338 1.8 onoe OHCI_REG_IsoRecvIntEventClear));
339 1.8 onoe if (intmask & OHCI_Int_IsochTx)
340 1.8 onoe printf(" IsochTx(0x%08x)",
341 1.8 onoe OHCI_CSR_READ(sc,
342 1.8 onoe OHCI_REG_IsoXmitIntEventClear));
343 1.8 onoe if (intmask & OHCI_Int_RQPkt)
344 1.8 onoe printf(" RQPkt(0x%04x)",
345 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
346 1.8 onoe OHCI_CTX_ASYNC_RX_REQUEST,
347 1.8 onoe OHCI_SUBREG_ContextControlClear));
348 1.8 onoe if (intmask & OHCI_Int_RSPkt)
349 1.8 onoe printf(" RSPkt(0x%04x)",
350 1.8 onoe OHCI_ASYNC_DMA_READ(sc,
351 1.8 onoe OHCI_CTX_ASYNC_RX_RESPONSE,
352 1.8 onoe OHCI_SUBREG_ContextControlClear));
353 1.8 onoe printf("\n");
354 1.8 onoe }
355 1.3 onoe #endif /* FW_DEBUG */
356 1.3 onoe if (intmask & OHCI_Int_BusReset) {
357 1.7 onoe /*
358 1.7 onoe * According to OHCI spec 6.1.1 "busReset",
359 1.7 onoe * All asynchronous transmit must be stopped before
360 1.7 onoe * clearing BusReset. Moreover, the BusReset
361 1.7 onoe * interrupt bit should not be cleared during the
362 1.7 onoe * SelfID phase. Thus we turned off interrupt mask
363 1.7 onoe * bit of BusReset instead until SelfID completion
364 1.7 onoe * or SelfID timeout.
365 1.7 onoe */
366 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
367 1.7 onoe OHCI_Int_BusReset);
368 1.9 onoe intmask &= OHCI_Int_SelfIDComplete;
369 1.7 onoe fwohci_buf_stop(sc);
370 1.9 onoe fwohci_buf_init(sc);
371 1.3 onoe if (sc->sc_uidtbl != NULL) {
372 1.3 onoe free(sc->sc_uidtbl, M_DEVBUF);
373 1.3 onoe sc->sc_uidtbl = NULL;
374 1.3 onoe }
375 1.7 onoe callout_reset(&sc->sc_selfid_callout,
376 1.7 onoe OHCI_SELFID_TIMEOUT,
377 1.7 onoe (void (*)(void *))fwohci_phy_busreset, sc);
378 1.9 onoe sc->sc_nodeid = 0xffff; /* indicate invalid */
379 1.7 onoe sc->sc_rootid = 0;
380 1.7 onoe sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
381 1.3 onoe }
382 1.3 onoe
383 1.9 onoe if (intmask & OHCI_Int_SelfIDComplete) {
384 1.9 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
385 1.9 onoe OHCI_Int_BusReset);
386 1.9 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
387 1.9 onoe OHCI_Int_BusReset);
388 1.9 onoe callout_stop(&sc->sc_selfid_callout);
389 1.9 onoe if (fwohci_selfid_input(sc) == 0) {
390 1.9 onoe fwohci_buf_start(sc);
391 1.9 onoe fwohci_uid_collect(sc);
392 1.9 onoe }
393 1.9 onoe }
394 1.9 onoe
395 1.3 onoe if (intmask & OHCI_Int_ReqTxComplete)
396 1.9 onoe fwohci_at_done(sc, sc->sc_ctx_atrq, 0);
397 1.3 onoe if (intmask & OHCI_Int_RespTxComplete)
398 1.9 onoe fwohci_at_done(sc, sc->sc_ctx_atrs, 0);
399 1.3 onoe if (intmask & OHCI_Int_RQPkt)
400 1.3 onoe fwohci_arrq_input(sc, sc->sc_ctx_arrq);
401 1.3 onoe if (intmask & OHCI_Int_RSPkt)
402 1.3 onoe fwohci_arrs_input(sc, sc->sc_ctx_arrs);
403 1.3 onoe
404 1.3 onoe if (intmask & OHCI_Int_IsochTx) {
405 1.3 onoe iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
406 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
407 1.3 onoe }
408 1.3 onoe if (intmask & OHCI_Int_IsochRx) {
409 1.3 onoe iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
410 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
411 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
412 1.9 onoe if ((iso & (1<<i)) && sc->sc_ctx_ir[i] != NULL)
413 1.3 onoe fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
414 1.3 onoe }
415 1.3 onoe }
416 1.3 onoe
417 1.5 matt if (!progress) {
418 1.5 matt sc->sc_intrcnt.ev_count++;
419 1.5 matt progress = 1;
420 1.5 matt }
421 1.1 matt }
422 1.3 onoe }
423 1.3 onoe
424 1.5 matt #if 0
425 1.5 matt static int
426 1.5 matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
427 1.5 matt bus_dmamap_t *mapp, caddr_t *kvap, int flags)
428 1.5 matt {
429 1.5 matt bus_dma_segment_t segs[1];
430 1.5 matt int error, nsegs, steps;
431 1.5 matt
432 1.5 matt steps = 0;
433 1.5 matt error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
434 1.5 matt segs, 1, &nsegs, flags);
435 1.5 matt if (error)
436 1.5 matt goto cleanup;
437 1.5 matt
438 1.5 matt steps = 1;
439 1.5 matt error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
440 1.5 matt kvap, flags);
441 1.5 matt if (error)
442 1.5 matt goto cleanup;
443 1.5 matt
444 1.5 matt if (error == 0)
445 1.5 matt error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
446 1.5 matt size, flags, mapp);
447 1.5 matt if (error)
448 1.5 matt goto cleanup;
449 1.5 matt if (error == 0)
450 1.5 matt error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL, flags);
451 1.5 matt if (error)
452 1.5 matt goto cleanup;
453 1.5 matt
454 1.5 matt cleanup:
455 1.5 matt switch (steps) {
456 1.5 matt case 1:
457 1.5 matt bus_dmamem_free(sc->sc_dmat, segs, nsegs);
458 1.5 matt }
459 1.5 matt
460 1.5 matt return error;
461 1.5 matt }
462 1.5 matt #endif
463 1.5 matt
464 1.3 onoe int
465 1.3 onoe fwohci_print(void *aux, const char *pnp)
466 1.3 onoe {
467 1.3 onoe char *name = aux;
468 1.3 onoe
469 1.3 onoe if (pnp)
470 1.3 onoe printf("%s at %s", name, pnp);
471 1.3 onoe
472 1.3 onoe return UNCONF;
473 1.3 onoe }
474 1.3 onoe
475 1.7 onoe static void
476 1.7 onoe fwohci_hw_init(struct fwohci_softc *sc)
477 1.7 onoe {
478 1.7 onoe int i;
479 1.7 onoe u_int32_t val;
480 1.7 onoe
481 1.7 onoe /*
482 1.7 onoe * Software Reset.
483 1.7 onoe */
484 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
485 1.7 onoe for (i = 0; i < OHCI_LOOP; i++) {
486 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
487 1.7 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
488 1.7 onoe break;
489 1.7 onoe }
490 1.7 onoe
491 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
492 1.7 onoe
493 1.7 onoe /*
494 1.7 onoe * First, initilize CSRs with undefined value to default settings.
495 1.7 onoe */
496 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
497 1.7 onoe val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
498 1.7 onoe #if 0
499 1.7 onoe val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
500 1.7 onoe #else
501 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
502 1.7 onoe #endif
503 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
504 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
505 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
506 1.7 onoe ~0);
507 1.7 onoe }
508 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
509 1.7 onoe
510 1.7 onoe fwohci_configrom_init(sc);
511 1.7 onoe fwohci_selfid_init(sc);
512 1.7 onoe fwohci_buf_init(sc);
513 1.7 onoe fwohci_csr_init(sc);
514 1.7 onoe
515 1.7 onoe /*
516 1.7 onoe * Final CSR settings.
517 1.7 onoe */
518 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
519 1.7 onoe OHCI_LinkControl_CycleTimerEnable |
520 1.7 onoe OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
521 1.7 onoe
522 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888); /*XXX*/
523 1.7 onoe
524 1.7 onoe /* clear receive filter */
525 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
526 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
527 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
528 1.7 onoe
529 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
530 1.7 onoe OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
531 1.7 onoe
532 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
533 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
534 1.7 onoe OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
535 1.7 onoe OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
536 1.7 onoe OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
537 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
538 1.7 onoe OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
539 1.7 onoe OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
540 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
541 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
542 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
543 1.7 onoe
544 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
545 1.7 onoe
546 1.7 onoe /*
547 1.7 onoe * Start the receivers
548 1.7 onoe */
549 1.7 onoe fwohci_buf_start(sc);
550 1.7 onoe }
551 1.7 onoe
552 1.7 onoe static void
553 1.7 onoe fwohci_power(int why, void *arg)
554 1.7 onoe {
555 1.7 onoe struct fwohci_softc *sc = arg;
556 1.7 onoe int s;
557 1.7 onoe
558 1.7 onoe s = splimp();
559 1.10 takemura switch (why) {
560 1.10 takemura case PWR_SUSPEND:
561 1.10 takemura case PWR_STANDBY:
562 1.10 takemura fwohci_shutdown(sc);
563 1.10 takemura break;
564 1.10 takemura case PWR_RESUME:
565 1.7 onoe fwohci_hw_init(sc);
566 1.7 onoe fwohci_phy_busreset(sc);
567 1.10 takemura break;
568 1.10 takemura case PWR_SOFTSUSPEND:
569 1.10 takemura case PWR_SOFTSTANDBY:
570 1.10 takemura case PWR_SOFTRESUME:
571 1.10 takemura break;
572 1.7 onoe }
573 1.7 onoe splx(s);
574 1.7 onoe }
575 1.7 onoe
576 1.7 onoe static void
577 1.7 onoe fwohci_shutdown(void *arg)
578 1.7 onoe {
579 1.7 onoe struct fwohci_softc *sc = arg;
580 1.7 onoe u_int32_t val;
581 1.7 onoe
582 1.7 onoe callout_stop(&sc->sc_selfid_callout);
583 1.7 onoe /* disable all interrupt */
584 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
585 1.7 onoe fwohci_buf_stop(sc);
586 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
587 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
588 1.7 onoe OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
589 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
590 1.7 onoe fwohci_phy_busreset(sc);
591 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
592 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
593 1.7 onoe }
594 1.7 onoe
595 1.3 onoe /*
596 1.3 onoe * COMMON FUNCTIONS
597 1.3 onoe */
598 1.3 onoe
599 1.3 onoe /*
600 1.7 onoe * read the PHY Register.
601 1.3 onoe */
602 1.7 onoe static u_int8_t
603 1.7 onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
604 1.3 onoe {
605 1.3 onoe int i;
606 1.3 onoe u_int32_t val;
607 1.3 onoe
608 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
609 1.3 onoe OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
610 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
611 1.3 onoe if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
612 1.3 onoe OHCI_PhyControl_RdDone)
613 1.3 onoe break;
614 1.3 onoe }
615 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
616 1.7 onoe return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
617 1.7 onoe }
618 1.7 onoe
619 1.7 onoe /*
620 1.7 onoe * write the PHY Register.
621 1.7 onoe */
622 1.7 onoe static void
623 1.7 onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
624 1.7 onoe {
625 1.7 onoe int i;
626 1.7 onoe
627 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
628 1.3 onoe (reg << OHCI_PhyControl_RegAddr_BITPOS) |
629 1.3 onoe (val << OHCI_PhyControl_WrData_BITPOS));
630 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
631 1.3 onoe if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
632 1.3 onoe OHCI_PhyControl_WrReg))
633 1.3 onoe break;
634 1.3 onoe }
635 1.3 onoe }
636 1.3 onoe
637 1.3 onoe /*
638 1.7 onoe * Initiate Bus Reset
639 1.7 onoe */
640 1.7 onoe static void
641 1.7 onoe fwohci_phy_busreset(struct fwohci_softc *sc)
642 1.7 onoe {
643 1.7 onoe int s;
644 1.7 onoe u_int8_t val;
645 1.7 onoe
646 1.7 onoe s = splimp();
647 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
648 1.7 onoe OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
649 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
650 1.7 onoe callout_stop(&sc->sc_selfid_callout);
651 1.7 onoe val = fwohci_phy_read(sc, 1);
652 1.7 onoe val = (val & 0x80) | /* preserve RHB (force root) */
653 1.7 onoe 0x40 | /* Initiate Bus Reset */
654 1.7 onoe 0x3f; /* default GAP count */
655 1.7 onoe fwohci_phy_write(sc, 1, val);
656 1.7 onoe splx(s);
657 1.7 onoe }
658 1.7 onoe
659 1.7 onoe /*
660 1.7 onoe * PHY Packet
661 1.7 onoe */
662 1.7 onoe static void
663 1.7 onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
664 1.7 onoe {
665 1.7 onoe u_int32_t val;
666 1.7 onoe u_int8_t key, phyid;
667 1.7 onoe
668 1.7 onoe val = pkt->fp_hdr[1];
669 1.7 onoe if (val != ~pkt->fp_hdr[2]) {
670 1.7 onoe if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
671 1.7 onoe OHCI_CTXCTL_EVENT_BUS_RESET) {
672 1.7 onoe #ifdef FW_DEBUG
673 1.17 onoe if (fw_verbose > 1)
674 1.8 onoe printf("fwohci_phy_input: BusReset: 0x%08x\n",
675 1.8 onoe pkt->fp_hdr[2]);
676 1.7 onoe #endif
677 1.7 onoe } else {
678 1.7 onoe printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
679 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname, val,
680 1.7 onoe pkt->fp_hdr[2]);
681 1.7 onoe }
682 1.7 onoe return;
683 1.7 onoe }
684 1.7 onoe key = (val & 0xc0000000) >> 30;
685 1.7 onoe phyid = (val & 0x3f000000) >> 24;
686 1.7 onoe switch (key) {
687 1.7 onoe case 0:
688 1.7 onoe #ifdef FW_DEBUG
689 1.17 onoe if (fw_verbose > 1) {
690 1.8 onoe printf("fwohci_phy_input: PHY Config from %d:", phyid);
691 1.8 onoe if (val & 0x00800000)
692 1.8 onoe printf(" ForceRoot");
693 1.8 onoe if (val & 0x00400000)
694 1.8 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
695 1.8 onoe printf("\n");
696 1.8 onoe }
697 1.7 onoe #endif
698 1.7 onoe break;
699 1.7 onoe case 1:
700 1.7 onoe #ifdef FW_DEBUG
701 1.17 onoe if (fw_verbose > 1)
702 1.8 onoe printf("fwohci_phy_input: Link-on from %d\n", phyid);
703 1.7 onoe #endif
704 1.7 onoe break;
705 1.7 onoe case 2:
706 1.7 onoe #ifdef FW_DEBUG
707 1.17 onoe if (fw_verbose > 1) {
708 1.8 onoe printf("fwohci_phy_input: SelfID from %d:", phyid);
709 1.8 onoe if (val & 0x00800000) {
710 1.8 onoe printf(" #%d", (val & 0x00700000) >> 20);
711 1.8 onoe } else {
712 1.8 onoe if (val & 0x00400000)
713 1.8 onoe printf(" LinkActive");
714 1.8 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
715 1.8 onoe printf(" Spd=S%d",
716 1.8 onoe 100 << ((val & 0x0000c000) >> 14));
717 1.8 onoe if (val & 0x00000800)
718 1.8 onoe printf(" Cont");
719 1.8 onoe if (val & 0x00000002)
720 1.8 onoe printf(" InitiateBusReset");
721 1.8 onoe }
722 1.8 onoe if (val & 0x00000001)
723 1.8 onoe printf(" +");
724 1.8 onoe printf("\n");
725 1.7 onoe }
726 1.7 onoe #endif
727 1.7 onoe break;
728 1.7 onoe default:
729 1.8 onoe printf("%s: unknown PHY packet: 0x%08x\n",
730 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname, val);
731 1.7 onoe break;
732 1.7 onoe }
733 1.7 onoe }
734 1.7 onoe
735 1.7 onoe /*
736 1.3 onoe * Descriptor for context DMA.
737 1.3 onoe */
738 1.3 onoe static int
739 1.3 onoe fwohci_desc_alloc(struct fwohci_softc *sc)
740 1.3 onoe {
741 1.9 onoe int error, mapsize, dsize;
742 1.3 onoe
743 1.3 onoe /*
744 1.3 onoe * allocate descriptor buffer
745 1.3 onoe */
746 1.3 onoe
747 1.9 onoe sc->sc_descsize = OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
748 1.3 onoe OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
749 1.9 onoe OHCI_BUF_IR_CNT * sc->sc_isoctx + 2;
750 1.9 onoe dsize = sizeof(struct fwohci_desc) * sc->sc_descsize;
751 1.9 onoe mapsize = howmany(sc->sc_descsize, NBBY);
752 1.9 onoe sc->sc_descmap = malloc(mapsize, M_DEVBUF, M_WAITOK);
753 1.9 onoe memset(sc->sc_descmap, 0, mapsize);
754 1.3 onoe
755 1.9 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, dsize, PAGE_SIZE, 0,
756 1.9 onoe &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
757 1.3 onoe printf("%s: unable to allocate descriptor buffer, error = %d\n",
758 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
759 1.3 onoe goto fail_0;
760 1.3 onoe }
761 1.3 onoe
762 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
763 1.9 onoe dsize, (caddr_t *)&sc->sc_desc, BUS_DMA_COHERENT | BUS_DMA_WAITOK))
764 1.9 onoe != 0) {
765 1.3 onoe printf("%s: unable to map descriptor buffer, error = %d\n",
766 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
767 1.3 onoe goto fail_1;
768 1.3 onoe }
769 1.3 onoe
770 1.9 onoe if ((error = bus_dmamap_create(sc->sc_dmat, dsize, sc->sc_dnseg,
771 1.11 enami dsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap)) != 0) {
772 1.3 onoe printf("%s: unable to create descriptor buffer DMA map, "
773 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
774 1.3 onoe goto fail_2;
775 1.3 onoe }
776 1.3 onoe
777 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
778 1.9 onoe dsize, NULL, BUS_DMA_WAITOK)) != 0) {
779 1.3 onoe printf("%s: unable to load descriptor buffer DMA map, "
780 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
781 1.3 onoe goto fail_3;
782 1.3 onoe }
783 1.3 onoe
784 1.3 onoe return 0;
785 1.3 onoe
786 1.3 onoe fail_3:
787 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
788 1.3 onoe fail_2:
789 1.9 onoe bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, dsize);
790 1.3 onoe fail_1:
791 1.3 onoe bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
792 1.3 onoe fail_0:
793 1.3 onoe return error;
794 1.3 onoe }
795 1.3 onoe
796 1.9 onoe static struct fwohci_desc *
797 1.9 onoe fwohci_desc_get(struct fwohci_softc *sc, int ndesc)
798 1.9 onoe {
799 1.9 onoe int i, n;
800 1.9 onoe
801 1.9 onoe for (n = 0; n <= sc->sc_descsize - ndesc; n++) {
802 1.9 onoe for (i = 0; ; i++) {
803 1.9 onoe if (i == ndesc) {
804 1.9 onoe for (i = 0; i < ndesc; i++)
805 1.9 onoe setbit(sc->sc_descmap, n + i);
806 1.9 onoe return sc->sc_desc + n;
807 1.9 onoe }
808 1.9 onoe if (isset(sc->sc_descmap, n + i))
809 1.9 onoe break;
810 1.9 onoe }
811 1.9 onoe }
812 1.9 onoe return NULL;
813 1.9 onoe }
814 1.9 onoe
815 1.9 onoe static void
816 1.9 onoe fwohci_desc_put(struct fwohci_softc *sc, struct fwohci_desc *fd, int ndesc)
817 1.9 onoe {
818 1.9 onoe int i, n;
819 1.9 onoe
820 1.9 onoe n = fd - sc->sc_desc;
821 1.9 onoe for (i = 0; i < ndesc; i++, n++) {
822 1.9 onoe #ifdef DIAGNOSTICS
823 1.9 onoe if (isclr(sc->sc_descmap, n))
824 1.9 onoe panic("fwohci_desc_put: duplicated free");
825 1.9 onoe #endif
826 1.9 onoe clrbit(sc->sc_descmap, n);
827 1.9 onoe }
828 1.9 onoe }
829 1.9 onoe
830 1.3 onoe /*
831 1.3 onoe * Asyncronous/Isochronous Transmit/Receive Context
832 1.3 onoe */
833 1.3 onoe static int
834 1.3 onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
835 1.3 onoe int bufcnt, int ctx)
836 1.3 onoe {
837 1.3 onoe int i, error;
838 1.3 onoe struct fwohci_ctx *fc;
839 1.3 onoe struct fwohci_buf *fb;
840 1.3 onoe struct fwohci_desc *fd;
841 1.3 onoe
842 1.3 onoe fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
843 1.3 onoe memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
844 1.3 onoe LIST_INIT(&fc->fc_handler);
845 1.3 onoe TAILQ_INIT(&fc->fc_buf);
846 1.3 onoe fc->fc_ctx = ctx;
847 1.3 onoe fc->fc_bufcnt = bufcnt;
848 1.3 onoe fb = (struct fwohci_buf *)&fc[1];
849 1.3 onoe for (i = 0; i < bufcnt; i++, fb++) {
850 1.3 onoe if ((error = fwohci_buf_alloc(sc, fb)) != 0)
851 1.3 onoe goto fail;
852 1.9 onoe if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
853 1.9 onoe error = ENOBUFS;
854 1.9 onoe goto fail;
855 1.9 onoe }
856 1.3 onoe fb->fb_desc = fd;
857 1.3 onoe fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
858 1.7 onoe ((caddr_t)fd - (caddr_t)sc->sc_desc);
859 1.3 onoe fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
860 1.3 onoe OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
861 1.3 onoe fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
862 1.3 onoe fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
863 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
864 1.3 onoe }
865 1.3 onoe *fcp = fc;
866 1.3 onoe return 0;
867 1.3 onoe
868 1.3 onoe fail:
869 1.3 onoe while (i-- > 0)
870 1.3 onoe fwohci_buf_free(sc, --fb);
871 1.3 onoe free(fc, M_DEVBUF);
872 1.3 onoe return error;
873 1.3 onoe }
874 1.3 onoe
875 1.3 onoe static void
876 1.9 onoe fwohci_ctx_free(struct fwohci_softc *sc, struct fwohci_ctx *fc)
877 1.9 onoe {
878 1.9 onoe struct fwohci_buf *fb;
879 1.9 onoe struct fwohci_handler *fh;
880 1.9 onoe
881 1.9 onoe while ((fh = LIST_FIRST(&fc->fc_handler)) != NULL)
882 1.9 onoe fwohci_handler_set(sc, fh->fh_tcode, fh->fh_key1, fh->fh_key2,
883 1.9 onoe NULL, NULL);
884 1.9 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
885 1.9 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
886 1.9 onoe fwohci_buf_free(sc, fb);
887 1.9 onoe }
888 1.9 onoe free(fc, M_DEVBUF);
889 1.9 onoe }
890 1.9 onoe
891 1.9 onoe static void
892 1.3 onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
893 1.3 onoe {
894 1.3 onoe struct fwohci_buf *fb, *nfb;
895 1.3 onoe struct fwohci_desc *fd;
896 1.19 onoe struct fwohci_handler *fh;
897 1.9 onoe int n;
898 1.3 onoe
899 1.3 onoe for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
900 1.3 onoe nfb = TAILQ_NEXT(fb, fb_list);
901 1.3 onoe fb->fb_off = 0;
902 1.3 onoe fd = fb->fb_desc;
903 1.3 onoe fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
904 1.3 onoe fd->fd_rescount = fd->fd_reqcount;
905 1.3 onoe }
906 1.9 onoe
907 1.9 onoe n = fc->fc_ctx;
908 1.9 onoe fb = TAILQ_FIRST(&fc->fc_buf);
909 1.9 onoe if (fc->fc_isoch) {
910 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
911 1.9 onoe fb->fb_daddr | 1);
912 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlClear,
913 1.9 onoe OHCI_CTXCTL_RX_BUFFER_FILL |
914 1.9 onoe OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
915 1.9 onoe OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
916 1.9 onoe OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
917 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlSet,
918 1.9 onoe OHCI_CTXCTL_RX_ISOCH_HEADER);
919 1.19 onoe fh = LIST_FIRST(&fc->fc_handler);
920 1.19 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextMatch,
921 1.19 onoe (OHCI_CTXMATCH_TAG0 << fh->fh_key2) | fh->fh_key1);
922 1.9 onoe } else {
923 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
924 1.9 onoe fb->fb_daddr | 1);
925 1.9 onoe }
926 1.3 onoe }
927 1.3 onoe
928 1.3 onoe /*
929 1.3 onoe * DMA data buffer
930 1.3 onoe */
931 1.3 onoe static int
932 1.3 onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
933 1.3 onoe {
934 1.3 onoe int error;
935 1.3 onoe
936 1.7 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
937 1.7 onoe PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
938 1.3 onoe printf("%s: unable to allocate buffer, error = %d\n",
939 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
940 1.3 onoe goto fail_0;
941 1.3 onoe }
942 1.3 onoe
943 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
944 1.7 onoe fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
945 1.3 onoe printf("%s: unable to map buffer, error = %d\n",
946 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
947 1.3 onoe goto fail_1;
948 1.3 onoe }
949 1.3 onoe
950 1.7 onoe if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
951 1.7 onoe PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
952 1.3 onoe printf("%s: unable to create buffer DMA map, "
953 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
954 1.3 onoe error);
955 1.3 onoe goto fail_2;
956 1.3 onoe }
957 1.3 onoe
958 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
959 1.7 onoe fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
960 1.3 onoe printf("%s: unable to load buffer DMA map, "
961 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
962 1.3 onoe error);
963 1.3 onoe goto fail_3;
964 1.3 onoe }
965 1.3 onoe
966 1.3 onoe return 0;
967 1.3 onoe
968 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
969 1.3 onoe fail_3:
970 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
971 1.3 onoe fail_2:
972 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
973 1.3 onoe fail_1:
974 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
975 1.3 onoe fail_0:
976 1.3 onoe return error;
977 1.3 onoe }
978 1.3 onoe
979 1.3 onoe static void
980 1.3 onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
981 1.3 onoe {
982 1.3 onoe
983 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
984 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
985 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
986 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
987 1.3 onoe }
988 1.3 onoe
989 1.3 onoe static void
990 1.3 onoe fwohci_buf_init(struct fwohci_softc *sc)
991 1.3 onoe {
992 1.3 onoe int i;
993 1.3 onoe
994 1.3 onoe /*
995 1.9 onoe * Initialize for Asynchronous Transmit Queue.
996 1.3 onoe */
997 1.9 onoe fwohci_at_done(sc, sc->sc_ctx_atrq, 1);
998 1.9 onoe fwohci_at_done(sc, sc->sc_ctx_atrs, 1);
999 1.3 onoe
1000 1.3 onoe /*
1001 1.9 onoe * Initialize for Asynchronous Receive Queue.
1002 1.3 onoe */
1003 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrq);
1004 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrs);
1005 1.3 onoe
1006 1.3 onoe /*
1007 1.9 onoe * Initialize for Isochronous Receive Queue.
1008 1.3 onoe */
1009 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1010 1.9 onoe if (sc->sc_ctx_ir[i] != NULL)
1011 1.9 onoe fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
1012 1.7 onoe }
1013 1.7 onoe }
1014 1.7 onoe
1015 1.7 onoe static void
1016 1.7 onoe fwohci_buf_start(struct fwohci_softc *sc)
1017 1.7 onoe {
1018 1.7 onoe int i;
1019 1.7 onoe
1020 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
1021 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1022 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
1023 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1024 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1025 1.9 onoe if (sc->sc_ctx_ir[i] != NULL &&
1026 1.9 onoe LIST_FIRST(&sc->sc_ctx_ir[i]->fc_handler) != NULL) {
1027 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
1028 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1029 1.3 onoe }
1030 1.3 onoe }
1031 1.3 onoe }
1032 1.3 onoe
1033 1.3 onoe static void
1034 1.7 onoe fwohci_buf_stop(struct fwohci_softc *sc)
1035 1.7 onoe {
1036 1.7 onoe int i, j;
1037 1.7 onoe
1038 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1039 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1040 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1041 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1042 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
1043 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1044 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
1045 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1046 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1047 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
1048 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1049 1.7 onoe }
1050 1.7 onoe
1051 1.7 onoe /*
1052 1.7 onoe * Make sure the transmitter is stopped.
1053 1.7 onoe */
1054 1.7 onoe for (j = 0; j < OHCI_LOOP; j++) {
1055 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1056 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1057 1.7 onoe continue;
1058 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1059 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1060 1.7 onoe continue;
1061 1.7 onoe break;
1062 1.7 onoe }
1063 1.7 onoe }
1064 1.7 onoe
1065 1.7 onoe static void
1066 1.3 onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1067 1.3 onoe {
1068 1.3 onoe struct fwohci_buf *fb, *tfb;
1069 1.3 onoe
1070 1.3 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
1071 1.3 onoe if (fb->fb_off != fb->fb_desc->fd_reqcount ||
1072 1.3 onoe fb->fb_desc->fd_rescount != 0)
1073 1.3 onoe break;
1074 1.3 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1075 1.3 onoe fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
1076 1.3 onoe fb->fb_off = 0;
1077 1.3 onoe fb->fb_desc->fd_branch = 0;
1078 1.3 onoe tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
1079 1.3 onoe tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
1080 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1081 1.3 onoe }
1082 1.3 onoe }
1083 1.3 onoe
1084 1.3 onoe static int
1085 1.3 onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_ctx *fc, caddr_t *pp,
1086 1.3 onoe int len)
1087 1.3 onoe {
1088 1.3 onoe struct fwohci_buf *fb;
1089 1.3 onoe struct fwohci_desc *fd;
1090 1.3 onoe int bufend;
1091 1.3 onoe
1092 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1093 1.3 onoe again:
1094 1.3 onoe fd = fb->fb_desc;
1095 1.3 onoe #ifdef FW_DEBUG
1096 1.17 onoe if (fw_verbose > 1)
1097 1.12 enami printf("fwohci_buf_pktget: desc %ld, off %d, req %d, res %d,"
1098 1.9 onoe " len %d, avail %d\n",
1099 1.12 enami (long)(fd - sc->sc_desc), fb->fb_off, fd->fd_reqcount,
1100 1.9 onoe fd->fd_rescount, len,
1101 1.9 onoe fd->fd_reqcount - fd->fd_rescount - fb->fb_off);
1102 1.3 onoe #endif
1103 1.3 onoe bufend = fd->fd_reqcount - fd->fd_rescount;
1104 1.3 onoe if (fb->fb_off >= bufend) {
1105 1.9 onoe if (fc->fc_isoch && fb->fb_off > 0) {
1106 1.3 onoe fb->fb_off = fd->fd_reqcount;
1107 1.3 onoe fd->fd_rescount = 0;
1108 1.3 onoe }
1109 1.3 onoe if (fd->fd_rescount == 0) {
1110 1.3 onoe if ((fb = TAILQ_NEXT(fb, fb_list)) != NULL)
1111 1.3 onoe goto again;
1112 1.3 onoe }
1113 1.3 onoe return 0;
1114 1.3 onoe }
1115 1.3 onoe if (fb->fb_off + len > bufend)
1116 1.3 onoe len = bufend - fb->fb_off;
1117 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
1118 1.7 onoe BUS_DMASYNC_POSTREAD);
1119 1.3 onoe *pp = fb->fb_buf + fb->fb_off;
1120 1.3 onoe fb->fb_off += roundup(len, 4);
1121 1.3 onoe return len;
1122 1.3 onoe }
1123 1.3 onoe
1124 1.3 onoe static int
1125 1.3 onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1126 1.3 onoe struct fwohci_pkt *pkt)
1127 1.3 onoe {
1128 1.3 onoe caddr_t p;
1129 1.3 onoe int len, count, i;
1130 1.3 onoe
1131 1.9 onoe memset(pkt, 0, sizeof(*pkt));
1132 1.9 onoe pkt->fp_uio.uio_iov = pkt->fp_iov;
1133 1.9 onoe pkt->fp_uio.uio_rw = UIO_WRITE;
1134 1.9 onoe pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
1135 1.9 onoe
1136 1.3 onoe /* get first quadlet */
1137 1.3 onoe count = 4;
1138 1.9 onoe if (fc->fc_isoch) {
1139 1.3 onoe /*
1140 1.3 onoe * get trailer first, may be bogus data unless status update
1141 1.3 onoe * in descriptor is set.
1142 1.3 onoe */
1143 1.3 onoe len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
1144 1.13 enami sizeof(*pkt->fp_trail));
1145 1.7 onoe if (len <= 0) {
1146 1.7 onoe #ifdef FW_DEBUG
1147 1.17 onoe if (fw_verbose > 1)
1148 1.9 onoe printf("fwohci_buf_input: no input for is#%d\n",
1149 1.8 onoe fc->fc_ctx);
1150 1.7 onoe #endif
1151 1.3 onoe return 0;
1152 1.7 onoe }
1153 1.8 onoe *pkt->fp_trail = (*pkt->fp_trail & 0xffff) |
1154 1.8 onoe (TAILQ_FIRST(&fc->fc_buf)->fb_desc->fd_status << 16);
1155 1.3 onoe }
1156 1.3 onoe len = fwohci_buf_pktget(sc, fc, &p, count);
1157 1.3 onoe if (len <= 0) {
1158 1.3 onoe #ifdef FW_DEBUG
1159 1.17 onoe if (fw_verbose > 1)
1160 1.8 onoe printf("fwohci_buf_input: no input for %d\n",
1161 1.8 onoe fc->fc_ctx);
1162 1.3 onoe #endif
1163 1.3 onoe return 0;
1164 1.3 onoe }
1165 1.3 onoe pkt->fp_hdr[0] = *(u_int32_t *)p;
1166 1.3 onoe pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
1167 1.3 onoe switch (pkt->fp_tcode) {
1168 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1169 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1170 1.3 onoe pkt->fp_hlen = 12;
1171 1.3 onoe pkt->fp_dlen = 4;
1172 1.3 onoe break;
1173 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1174 1.3 onoe case IEEE1394_TCODE_READ_RESP_BLOCK:
1175 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1176 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1177 1.3 onoe pkt->fp_hlen = 16;
1178 1.3 onoe break;
1179 1.3 onoe case IEEE1394_TCODE_STREAM_DATA:
1180 1.3 onoe pkt->fp_hlen = 4;
1181 1.3 onoe pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
1182 1.3 onoe break;
1183 1.3 onoe default:
1184 1.3 onoe pkt->fp_hlen = 12;
1185 1.3 onoe pkt->fp_dlen = 0;
1186 1.3 onoe break;
1187 1.3 onoe }
1188 1.3 onoe
1189 1.3 onoe /* get header */
1190 1.3 onoe while (count < pkt->fp_hlen) {
1191 1.3 onoe len = fwohci_buf_pktget(sc, fc, &p, pkt->fp_hlen - count);
1192 1.3 onoe if (len == 0) {
1193 1.3 onoe printf("fwohci_buf_input: malformed input 1: %d\n",
1194 1.3 onoe pkt->fp_hlen - count);
1195 1.3 onoe return 0;
1196 1.3 onoe }
1197 1.3 onoe memcpy((caddr_t)pkt->fp_hdr + count, p, len);
1198 1.3 onoe count += len;
1199 1.3 onoe }
1200 1.3 onoe if (pkt->fp_hlen == 16)
1201 1.3 onoe pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
1202 1.3 onoe #ifdef FW_DEBUG
1203 1.17 onoe if (fw_verbose > 1)
1204 1.8 onoe printf("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
1205 1.8 onoe pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
1206 1.3 onoe #endif
1207 1.3 onoe
1208 1.3 onoe /* get data */
1209 1.3 onoe count = 0;
1210 1.3 onoe i = 0;
1211 1.3 onoe while (count < pkt->fp_dlen) {
1212 1.3 onoe len = fwohci_buf_pktget(sc, fc,
1213 1.3 onoe (caddr_t *)&pkt->fp_iov[i].iov_base,
1214 1.3 onoe pkt->fp_dlen - count);
1215 1.3 onoe if (len == 0) {
1216 1.3 onoe printf("fwohci_buf_input: malformed input 2: %d\n",
1217 1.3 onoe pkt->fp_hlen - count);
1218 1.3 onoe return 0;
1219 1.3 onoe }
1220 1.3 onoe pkt->fp_iov[i++].iov_len = len;
1221 1.3 onoe count += len;
1222 1.3 onoe }
1223 1.9 onoe pkt->fp_uio.uio_iovcnt = i;
1224 1.9 onoe pkt->fp_uio.uio_resid = count;
1225 1.3 onoe
1226 1.9 onoe if (!fc->fc_isoch) {
1227 1.3 onoe /* get trailer */
1228 1.3 onoe len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
1229 1.13 enami sizeof(*pkt->fp_trail));
1230 1.3 onoe if (len <= 0) {
1231 1.3 onoe printf("fwohci_buf_input: malformed input 3: %d\n",
1232 1.3 onoe pkt->fp_hlen - count);
1233 1.3 onoe return 0;
1234 1.3 onoe }
1235 1.3 onoe }
1236 1.3 onoe return 1;
1237 1.3 onoe }
1238 1.3 onoe
1239 1.3 onoe static int
1240 1.3 onoe fwohci_handler_set(struct fwohci_softc *sc,
1241 1.3 onoe int tcode, u_int32_t key1, u_int32_t key2,
1242 1.3 onoe int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
1243 1.3 onoe void *arg)
1244 1.3 onoe {
1245 1.3 onoe struct fwohci_ctx *fc;
1246 1.3 onoe struct fwohci_handler *fh;
1247 1.9 onoe int i, j;
1248 1.3 onoe
1249 1.3 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1250 1.9 onoe j = sc->sc_isoctx;
1251 1.9 onoe fh = NULL;
1252 1.9 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1253 1.9 onoe if ((fc = sc->sc_ctx_ir[i]) == NULL) {
1254 1.9 onoe if (j == sc->sc_isoctx)
1255 1.9 onoe j = i;
1256 1.9 onoe continue;
1257 1.3 onoe }
1258 1.3 onoe fh = LIST_FIRST(&fc->fc_handler);
1259 1.9 onoe if (fh == NULL) {
1260 1.9 onoe j = i;
1261 1.3 onoe break;
1262 1.9 onoe }
1263 1.9 onoe if (fh->fh_tcode == tcode &&
1264 1.9 onoe fh->fh_key1 == key1 && fh->fh_key2 == key2)
1265 1.3 onoe break;
1266 1.9 onoe fh = NULL;
1267 1.9 onoe }
1268 1.9 onoe if (fh == NULL) {
1269 1.9 onoe if (handler == NULL)
1270 1.9 onoe return 0;
1271 1.9 onoe if (j == sc->sc_isoctx) {
1272 1.9 onoe #ifdef FW_DEBUG
1273 1.9 onoe if (fw_verbose)
1274 1.9 onoe printf("fwohci_handler_set: "
1275 1.9 onoe "no more free context\n");
1276 1.9 onoe #endif
1277 1.9 onoe return ENOMEM;
1278 1.9 onoe }
1279 1.9 onoe if ((fc = sc->sc_ctx_ir[j]) == NULL) {
1280 1.9 onoe fwohci_ctx_alloc(sc, &fc, OHCI_BUF_IR_CNT, j);
1281 1.9 onoe fc->fc_isoch = 1;
1282 1.9 onoe sc->sc_ctx_ir[j] = fc;
1283 1.9 onoe }
1284 1.3 onoe }
1285 1.3 onoe } else {
1286 1.3 onoe switch (tcode) {
1287 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1288 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1289 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1290 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1291 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1292 1.3 onoe fc = sc->sc_ctx_arrq;
1293 1.3 onoe break;
1294 1.3 onoe case IEEE1394_TCODE_WRITE_RESP:
1295 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1296 1.3 onoe case IEEE1394_TCODE_READ_RESP_BLOCK:
1297 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1298 1.3 onoe fc = sc->sc_ctx_arrs;
1299 1.3 onoe break;
1300 1.3 onoe default:
1301 1.3 onoe return EIO;
1302 1.3 onoe }
1303 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1304 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1305 1.9 onoe if (fh->fh_tcode == tcode &&
1306 1.9 onoe fh->fh_key1 == key1 && fh->fh_key2 == key2)
1307 1.3 onoe break;
1308 1.3 onoe }
1309 1.3 onoe }
1310 1.3 onoe if (handler == NULL) {
1311 1.9 onoe if (fh != NULL) {
1312 1.3 onoe LIST_REMOVE(fh, fh_list);
1313 1.9 onoe free(fh, M_DEVBUF);
1314 1.9 onoe }
1315 1.9 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1316 1.9 onoe sc->sc_ctx_ir[fc->fc_ctx] = NULL;
1317 1.9 onoe fwohci_ctx_free(sc, fc);
1318 1.9 onoe }
1319 1.3 onoe return 0;
1320 1.3 onoe }
1321 1.3 onoe if (fh == NULL) {
1322 1.3 onoe fh = malloc(sizeof(*fh), M_DEVBUF, M_NOWAIT);
1323 1.3 onoe if (fh == NULL)
1324 1.3 onoe return ENOMEM;
1325 1.3 onoe LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
1326 1.3 onoe }
1327 1.3 onoe fh->fh_tcode = tcode;
1328 1.3 onoe fh->fh_key1 = key1;
1329 1.3 onoe fh->fh_key2 = key2;
1330 1.3 onoe fh->fh_handler = handler;
1331 1.3 onoe fh->fh_handarg = arg;
1332 1.7 onoe #ifdef FW_DEBUG
1333 1.17 onoe if (fw_verbose > 1)
1334 1.8 onoe printf("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
1335 1.8 onoe fc->fc_ctx, tcode, key1, key2);
1336 1.7 onoe #endif
1337 1.3 onoe
1338 1.3 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1339 1.7 onoe fwohci_ctx_init(sc, fc);
1340 1.7 onoe #ifdef FW_DEBUG
1341 1.17 onoe if (fw_verbose > 1)
1342 1.12 enami printf("fwohci_handler_set: SYNC desc %ld\n",
1343 1.12 enami (long)(TAILQ_FIRST(&fc->fc_buf)->fb_desc -
1344 1.12 enami sc->sc_desc));
1345 1.7 onoe #endif
1346 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1347 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1348 1.3 onoe }
1349 1.3 onoe return 0;
1350 1.3 onoe }
1351 1.3 onoe
1352 1.3 onoe /*
1353 1.3 onoe * Asyncronous Receive Requests input frontend.
1354 1.3 onoe */
1355 1.3 onoe static void
1356 1.3 onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1357 1.3 onoe {
1358 1.3 onoe int rcode;
1359 1.3 onoe u_int32_t key1, key2;
1360 1.3 onoe struct fwohci_handler *fh;
1361 1.3 onoe struct fwohci_pkt pkt, res;
1362 1.3 onoe
1363 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1364 1.7 onoe if (pkt.fp_tcode == OHCI_TCODE_PHY) {
1365 1.7 onoe fwohci_phy_input(sc, &pkt);
1366 1.7 onoe continue;
1367 1.7 onoe }
1368 1.3 onoe key1 = pkt.fp_hdr[1] & 0xffff;
1369 1.3 onoe key2 = pkt.fp_hdr[2];
1370 1.3 onoe memset(&res, 0, sizeof(res));
1371 1.9 onoe res.fp_uio.uio_rw = UIO_WRITE;
1372 1.9 onoe res.fp_uio.uio_segflg = UIO_SYSSPACE;
1373 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1374 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1375 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1376 1.3 onoe key1 == fh->fh_key1 &&
1377 1.3 onoe key2 == fh->fh_key2) {
1378 1.3 onoe rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1379 1.3 onoe &pkt);
1380 1.3 onoe break;
1381 1.3 onoe }
1382 1.3 onoe }
1383 1.3 onoe if (fh == NULL) {
1384 1.3 onoe rcode = IEEE1394_RCODE_ADDRESS_ERROR;
1385 1.3 onoe #ifdef FW_DEBUG
1386 1.17 onoe if (fw_verbose > 1)
1387 1.8 onoe printf("fwohci_arrq_input: no listener:"
1388 1.8 onoe " tcode 0x%x, addr=0x%04x %08x\n",
1389 1.8 onoe pkt.fp_tcode, key1, key2);
1390 1.3 onoe #endif
1391 1.3 onoe }
1392 1.3 onoe if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
1393 1.3 onoe OHCI_CTXCTL_EVENT_ACK_PENDING)
1394 1.3 onoe continue;
1395 1.3 onoe if (rcode != -1)
1396 1.3 onoe fwohci_atrs_output(sc, rcode, &pkt, &res);
1397 1.3 onoe }
1398 1.3 onoe fwohci_buf_next(sc, fc);
1399 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1400 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1401 1.3 onoe }
1402 1.3 onoe
1403 1.3 onoe /*
1404 1.3 onoe * Asynchronous Receive Response input frontend.
1405 1.3 onoe */
1406 1.3 onoe static void
1407 1.3 onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1408 1.3 onoe {
1409 1.3 onoe struct fwohci_pkt pkt;
1410 1.3 onoe struct fwohci_handler *fh;
1411 1.3 onoe u_int16_t srcid;
1412 1.3 onoe int rcode, tlabel;
1413 1.3 onoe
1414 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1415 1.3 onoe srcid = pkt.fp_hdr[1] >> 16;
1416 1.3 onoe rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
1417 1.3 onoe tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
1418 1.3 onoe #ifdef FW_DEBUG
1419 1.17 onoe if (fw_verbose > 1)
1420 1.8 onoe printf("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
1421 1.9 onoe " tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
1422 1.8 onoe pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
1423 1.8 onoe pkt.fp_dlen);
1424 1.3 onoe #endif
1425 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1426 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1427 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1428 1.3 onoe (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
1429 1.3 onoe tlabel == fh->fh_key2) {
1430 1.3 onoe (*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
1431 1.3 onoe LIST_REMOVE(fh, fh_list);
1432 1.3 onoe free(fh, M_DEVBUF);
1433 1.3 onoe break;
1434 1.3 onoe }
1435 1.3 onoe }
1436 1.3 onoe #ifdef FW_DEBUG
1437 1.17 onoe if (fw_verbose > 1)
1438 1.8 onoe if (fh == NULL)
1439 1.8 onoe printf("fwohci_arrs_input: no lister\n");
1440 1.3 onoe #endif
1441 1.3 onoe }
1442 1.3 onoe fwohci_buf_next(sc, fc);
1443 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1444 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1445 1.3 onoe }
1446 1.3 onoe
1447 1.3 onoe /*
1448 1.3 onoe * Isochronous Receive input frontend.
1449 1.3 onoe */
1450 1.3 onoe static void
1451 1.3 onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1452 1.3 onoe {
1453 1.3 onoe int rcode, chan, tag;
1454 1.3 onoe struct iovec *iov;
1455 1.3 onoe struct fwohci_handler *fh;
1456 1.3 onoe struct fwohci_pkt pkt;
1457 1.3 onoe
1458 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1459 1.3 onoe chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
1460 1.3 onoe tag = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
1461 1.3 onoe #ifdef FW_DEBUG
1462 1.17 onoe if (fw_verbose > 1)
1463 1.8 onoe printf("fwohci_ir_input: hdr 0x%08x, tcode %d,"
1464 1.8 onoe " hlen %d, dlen %d\n", pkt.fp_hdr[0],
1465 1.8 onoe pkt.fp_tcode, pkt.fp_hlen, pkt.fp_dlen);
1466 1.3 onoe #endif
1467 1.3 onoe if (tag == IEEE1394_TAG_GASP) {
1468 1.3 onoe /*
1469 1.3 onoe * The pkt with tag=3 is GASP format.
1470 1.3 onoe * Move GASP header to header part.
1471 1.3 onoe */
1472 1.3 onoe if (pkt.fp_dlen < 8)
1473 1.3 onoe continue;
1474 1.3 onoe iov = pkt.fp_iov;
1475 1.3 onoe /* assuming pkt per buffer mode */
1476 1.9 onoe pkt.fp_hdr[1] = ntohl(((u_int32_t *)iov->iov_base)[0]);
1477 1.9 onoe pkt.fp_hdr[2] = ntohl(((u_int32_t *)iov->iov_base)[1]);
1478 1.3 onoe iov->iov_base = (caddr_t)iov->iov_base + 8;
1479 1.3 onoe iov->iov_len -= 8;
1480 1.3 onoe pkt.fp_hlen += 8;
1481 1.3 onoe pkt.fp_dlen -= 8;
1482 1.3 onoe }
1483 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1484 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1485 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1486 1.3 onoe chan == fh->fh_key1 && tag == fh->fh_key2) {
1487 1.3 onoe rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1488 1.3 onoe &pkt);
1489 1.3 onoe break;
1490 1.3 onoe }
1491 1.3 onoe }
1492 1.3 onoe #ifdef FW_DEBUG
1493 1.17 onoe if (fw_verbose > 1) {
1494 1.8 onoe if (fh == NULL)
1495 1.8 onoe printf("fwohci_ir_input: no handler\n");
1496 1.8 onoe else
1497 1.8 onoe printf("fwohci_ir_input: rcode %d\n", rcode);
1498 1.8 onoe }
1499 1.3 onoe #endif
1500 1.3 onoe }
1501 1.3 onoe fwohci_buf_next(sc, fc);
1502 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
1503 1.3 onoe OHCI_CTXCTL_WAKE);
1504 1.3 onoe }
1505 1.3 onoe
1506 1.3 onoe /*
1507 1.3 onoe * Asynchronous Transmit common routine.
1508 1.3 onoe */
1509 1.3 onoe static int
1510 1.3 onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1511 1.3 onoe struct fwohci_pkt *pkt)
1512 1.3 onoe {
1513 1.9 onoe struct fwohci_buf *fb;
1514 1.3 onoe struct fwohci_desc *fd;
1515 1.9 onoe struct mbuf *m, *m0;
1516 1.9 onoe int i, ndesc, error, off, len;
1517 1.3 onoe u_int32_t val;
1518 1.3 onoe
1519 1.9 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid) {
1520 1.9 onoe /* We can't send anything during selfid duration */
1521 1.9 onoe return EAGAIN;
1522 1.9 onoe }
1523 1.3 onoe #ifdef FW_DEBUG
1524 1.17 onoe if (fw_verbose > 1) {
1525 1.9 onoe struct iovec *iov;
1526 1.8 onoe printf("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
1527 1.8 onoe pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
1528 1.9 onoe if (fw_dump) {
1529 1.9 onoe for (i = 0; i < pkt->fp_hlen/4; i++)
1530 1.9 onoe printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
1531 1.8 onoe printf("$");
1532 1.9 onoe for (ndesc = 0, iov = pkt->fp_iov;
1533 1.9 onoe ndesc < pkt->fp_uio.uio_iovcnt; ndesc++, iov++) {
1534 1.9 onoe for (i = 0; i < iov->iov_len; i++)
1535 1.9 onoe printf("%s%02x",
1536 1.9 onoe (i%32)?((i%4)?"":" "):"\n\t",
1537 1.9 onoe ((u_int8_t *)iov->iov_base)[i]);
1538 1.9 onoe printf("$");
1539 1.9 onoe }
1540 1.8 onoe }
1541 1.8 onoe printf("\n");
1542 1.3 onoe }
1543 1.3 onoe #endif
1544 1.3 onoe
1545 1.9 onoe if ((m = pkt->fp_m) != NULL) {
1546 1.9 onoe for (ndesc = 2; m != NULL; m = m->m_next)
1547 1.9 onoe ndesc++;
1548 1.9 onoe if (ndesc > OHCI_DESC_MAX) {
1549 1.9 onoe m0 = NULL;
1550 1.9 onoe ndesc = 2;
1551 1.9 onoe for (off = 0; off < pkt->fp_dlen; off += len) {
1552 1.9 onoe if (m0 == NULL) {
1553 1.9 onoe MGETHDR(m0, M_DONTWAIT, MT_DATA);
1554 1.9 onoe if (m0 != NULL)
1555 1.9 onoe M_COPY_PKTHDR(m0, pkt->fp_m);
1556 1.9 onoe m = m0;
1557 1.9 onoe } else {
1558 1.9 onoe MGET(m->m_next, M_DONTWAIT, MT_DATA);
1559 1.9 onoe m = m->m_next;
1560 1.9 onoe }
1561 1.9 onoe if (m != NULL)
1562 1.9 onoe MCLGET(m, M_DONTWAIT);
1563 1.9 onoe if (m == NULL || (m->m_flags & M_EXT) == 0) {
1564 1.9 onoe m_freem(m0);
1565 1.9 onoe return ENOMEM;
1566 1.9 onoe }
1567 1.9 onoe len = pkt->fp_dlen - off;
1568 1.9 onoe if (len > m->m_ext.ext_size)
1569 1.9 onoe len = m->m_ext.ext_size;
1570 1.9 onoe m_copydata(pkt->fp_m, off, len,
1571 1.9 onoe mtod(m, caddr_t));
1572 1.15 onoe m->m_len = len;
1573 1.9 onoe ndesc++;
1574 1.9 onoe }
1575 1.9 onoe m_freem(pkt->fp_m);
1576 1.9 onoe pkt->fp_m = m0;
1577 1.9 onoe }
1578 1.9 onoe } else
1579 1.9 onoe ndesc = 2 + pkt->fp_uio.uio_iovcnt;
1580 1.9 onoe
1581 1.9 onoe if (ndesc > OHCI_DESC_MAX)
1582 1.3 onoe return ENOBUFS;
1583 1.3 onoe
1584 1.9 onoe if (fc->fc_bufcnt > 50) /*XXX*/
1585 1.9 onoe return ENOBUFS;
1586 1.9 onoe if ((fb = malloc(sizeof(*fb), M_DEVBUF, M_NOWAIT)) == NULL)
1587 1.9 onoe return ENOBUFS;
1588 1.9 onoe fb->fb_nseg = ndesc;
1589 1.9 onoe fb->fb_desc = fwohci_desc_get(sc, ndesc);
1590 1.9 onoe if (fb->fb_desc == NULL) {
1591 1.9 onoe free(fb, M_DEVBUF);
1592 1.3 onoe return ENOBUFS;
1593 1.9 onoe }
1594 1.9 onoe fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
1595 1.9 onoe ((caddr_t)fb->fb_desc - (caddr_t)sc->sc_desc);
1596 1.9 onoe fb->fb_m = pkt->fp_m;
1597 1.9 onoe fb->fb_callback = pkt->fp_callback;
1598 1.9 onoe
1599 1.9 onoe if (ndesc > 2) {
1600 1.9 onoe if ((error = bus_dmamap_create(sc->sc_dmat, pkt->fp_dlen, ndesc,
1601 1.9 onoe PAGE_SIZE, 0, BUS_DMA_NOWAIT, &fb->fb_dmamap)) != 0) {
1602 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, ndesc);
1603 1.9 onoe free(fb, M_DEVBUF);
1604 1.9 onoe return error;
1605 1.9 onoe }
1606 1.9 onoe
1607 1.9 onoe if (pkt->fp_m != NULL)
1608 1.9 onoe error = bus_dmamap_load_mbuf(sc->sc_dmat, fb->fb_dmamap,
1609 1.9 onoe pkt->fp_m, BUS_DMA_NOWAIT);
1610 1.9 onoe else
1611 1.9 onoe error = bus_dmamap_load_uio(sc->sc_dmat, fb->fb_dmamap,
1612 1.9 onoe &pkt->fp_uio, BUS_DMA_NOWAIT);
1613 1.9 onoe if (error != 0) {
1614 1.9 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1615 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, ndesc);
1616 1.9 onoe free(fb, M_DEVBUF);
1617 1.9 onoe return error;
1618 1.3 onoe }
1619 1.9 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, pkt->fp_dlen,
1620 1.9 onoe BUS_DMASYNC_PREWRITE);
1621 1.3 onoe }
1622 1.3 onoe
1623 1.3 onoe fd = fb->fb_desc;
1624 1.3 onoe fd->fd_flags = OHCI_DESC_IMMED;
1625 1.3 onoe fd->fd_reqcount = pkt->fp_hlen;
1626 1.3 onoe fd->fd_data = 0;
1627 1.3 onoe fd->fd_branch = 0;
1628 1.3 onoe fd->fd_status = 0;
1629 1.3 onoe if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
1630 1.3 onoe i = 3; /* XXX: 3 sec */
1631 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
1632 1.3 onoe fd->fd_timestamp = ((val >> 12) & 0x1fff) |
1633 1.3 onoe ((((val >> 25) + i) & 0x7) << 13);
1634 1.3 onoe } else
1635 1.3 onoe fd->fd_timestamp = 0;
1636 1.9 onoe memcpy(fd + 1, pkt->fp_hdr, pkt->fp_hlen);
1637 1.9 onoe for (i = 0; i < ndesc - 2; i++) {
1638 1.9 onoe fd = fb->fb_desc + 2 + i;
1639 1.3 onoe fd->fd_flags = 0;
1640 1.9 onoe fd->fd_reqcount = fb->fb_dmamap->dm_segs[i].ds_len;
1641 1.9 onoe fd->fd_data = fb->fb_dmamap->dm_segs[i].ds_addr;
1642 1.3 onoe fd->fd_branch = 0;
1643 1.3 onoe fd->fd_status = 0;
1644 1.3 onoe fd->fd_timestamp = 0;
1645 1.3 onoe }
1646 1.3 onoe fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
1647 1.3 onoe fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
1648 1.3 onoe
1649 1.3 onoe #ifdef FW_DEBUG
1650 1.17 onoe if (fw_verbose > 1) {
1651 1.12 enami printf("fwohci_at_output: desc %ld",
1652 1.12 enami (long)(fb->fb_desc - sc->sc_desc));
1653 1.8 onoe for (i = 0; i < ndesc * 4; i++)
1654 1.8 onoe printf("%s%08x", i&7?" ":"\n\t",
1655 1.8 onoe ((u_int32_t *)fb->fb_desc)[i]);
1656 1.8 onoe printf("\n");
1657 1.8 onoe }
1658 1.3 onoe #endif
1659 1.3 onoe
1660 1.3 onoe val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
1661 1.3 onoe OHCI_SUBREG_ContextControlClear);
1662 1.3 onoe
1663 1.3 onoe if (val & OHCI_CTXCTL_RUN) {
1664 1.3 onoe if (fc->fc_branch == NULL) {
1665 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1666 1.3 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1667 1.3 onoe goto run;
1668 1.3 onoe }
1669 1.3 onoe *fc->fc_branch = fb->fb_daddr | ndesc;
1670 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1671 1.9 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1672 1.3 onoe } else {
1673 1.3 onoe run:
1674 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1675 1.3 onoe OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
1676 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1677 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1678 1.3 onoe }
1679 1.3 onoe fc->fc_branch = &fd->fd_branch;
1680 1.3 onoe
1681 1.9 onoe fc->fc_bufcnt++;
1682 1.9 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1683 1.15 onoe pkt->fp_m = NULL;
1684 1.3 onoe return 0;
1685 1.3 onoe }
1686 1.3 onoe
1687 1.3 onoe static void
1688 1.9 onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc, int force)
1689 1.3 onoe {
1690 1.9 onoe struct fwohci_buf *fb;
1691 1.9 onoe struct fwohci_desc *fd;
1692 1.9 onoe int i;
1693 1.3 onoe
1694 1.9 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
1695 1.9 onoe fd = fb->fb_desc;
1696 1.3 onoe #ifdef FW_DEBUG
1697 1.17 onoe if (fw_verbose > 1) {
1698 1.12 enami printf("fwohci_at_done: %sdesc %ld (%d)",
1699 1.9 onoe force ? "force " : "",
1700 1.12 enami (long)(fd - sc->sc_desc), fb->fb_nseg);
1701 1.9 onoe for (i = 0; i < fb->fb_nseg * 4; i++)
1702 1.9 onoe printf("%s%08x", i&7?" ":"\n ",
1703 1.9 onoe ((u_int32_t *)fd)[i]);
1704 1.9 onoe printf("\n");
1705 1.9 onoe }
1706 1.3 onoe #endif
1707 1.9 onoe if (fb->fb_nseg > 2)
1708 1.9 onoe fd += fb->fb_nseg - 1;
1709 1.9 onoe if (!force && !(fd->fd_status & OHCI_CTXCTL_ACTIVE))
1710 1.3 onoe break;
1711 1.9 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1712 1.9 onoe if (fc->fc_branch == &fd->fd_branch) {
1713 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1714 1.9 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1715 1.9 onoe fc->fc_branch = NULL;
1716 1.9 onoe for (i = 0; i < OHCI_LOOP; i++) {
1717 1.9 onoe if (!(OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
1718 1.9 onoe OHCI_SUBREG_ContextControlClear) &
1719 1.9 onoe OHCI_CTXCTL_ACTIVE))
1720 1.9 onoe break;
1721 1.9 onoe }
1722 1.3 onoe }
1723 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, fb->fb_nseg);
1724 1.9 onoe if (fb->fb_nseg > 2)
1725 1.9 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1726 1.9 onoe fc->fc_bufcnt--;
1727 1.9 onoe if (fb->fb_callback != NULL) {
1728 1.9 onoe (*fb->fb_callback)(sc->sc_sc1394.sc1394_if, fb->fb_m);
1729 1.9 onoe fb->fb_callback = NULL;
1730 1.9 onoe } else if (fb->fb_m != NULL)
1731 1.9 onoe m_freem(fb->fb_m);
1732 1.9 onoe free(fb, M_DEVBUF);
1733 1.3 onoe }
1734 1.3 onoe }
1735 1.3 onoe
1736 1.3 onoe /*
1737 1.3 onoe * Asynchronous Transmit Reponse -- in response of request packet.
1738 1.3 onoe */
1739 1.3 onoe static void
1740 1.3 onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
1741 1.3 onoe struct fwohci_pkt *res)
1742 1.3 onoe {
1743 1.3 onoe
1744 1.3 onoe if (((*req->fp_trail & 0x001f0000) >> 16) !=
1745 1.3 onoe OHCI_CTXCTL_EVENT_ACK_PENDING)
1746 1.3 onoe return;
1747 1.3 onoe
1748 1.3 onoe res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
1749 1.3 onoe res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
1750 1.3 onoe switch (req->fp_tcode) {
1751 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1752 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1753 1.3 onoe res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
1754 1.3 onoe res->fp_hlen = 12;
1755 1.3 onoe break;
1756 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1757 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
1758 1.3 onoe res->fp_hlen = 16;
1759 1.3 onoe res->fp_dlen = 0;
1760 1.9 onoe if (res->fp_uio.uio_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
1761 1.3 onoe res->fp_hdr[3] =
1762 1.3 onoe *(u_int32_t *)res->fp_iov[0].iov_base;
1763 1.9 onoe res->fp_uio.uio_iovcnt = 0;
1764 1.3 onoe break;
1765 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1766 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1767 1.3 onoe if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
1768 1.3 onoe res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
1769 1.3 onoe else
1770 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
1771 1.3 onoe res->fp_hlen = 16;
1772 1.9 onoe res->fp_dlen = res->fp_uio.uio_resid;
1773 1.3 onoe res->fp_hdr[3] = res->fp_dlen << 16;
1774 1.3 onoe break;
1775 1.3 onoe }
1776 1.3 onoe res->fp_hdr[0] |= (res->fp_tcode << 4);
1777 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrs, res);
1778 1.3 onoe }
1779 1.3 onoe
1780 1.3 onoe /*
1781 1.3 onoe * APPLICATION LAYER SERVICES
1782 1.3 onoe */
1783 1.16 onoe
1784 1.16 onoe /*
1785 1.16 onoe * Retrieve Global UID from GUID ROM
1786 1.16 onoe */
1787 1.16 onoe static int
1788 1.16 onoe fwohci_guidrom_init(struct fwohci_softc *sc)
1789 1.16 onoe {
1790 1.16 onoe int i, n, off;
1791 1.16 onoe u_int32_t val1, val2;
1792 1.16 onoe
1793 1.16 onoe /* Extract the Global UID
1794 1.16 onoe */
1795 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
1796 1.16 onoe val2 = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
1797 1.16 onoe
1798 1.16 onoe if (val1 != 0 || val2 != 0) {
1799 1.16 onoe sc->sc_sc1394.sc1394_guid[0] = (val1 >> 24) & 0xff;
1800 1.16 onoe sc->sc_sc1394.sc1394_guid[1] = (val1 >> 16) & 0xff;
1801 1.16 onoe sc->sc_sc1394.sc1394_guid[2] = (val1 >> 8) & 0xff;
1802 1.16 onoe sc->sc_sc1394.sc1394_guid[3] = (val1 >> 0) & 0xff;
1803 1.16 onoe sc->sc_sc1394.sc1394_guid[4] = (val2 >> 24) & 0xff;
1804 1.16 onoe sc->sc_sc1394.sc1394_guid[5] = (val2 >> 16) & 0xff;
1805 1.16 onoe sc->sc_sc1394.sc1394_guid[6] = (val2 >> 8) & 0xff;
1806 1.16 onoe sc->sc_sc1394.sc1394_guid[7] = (val2 >> 0) & 0xff;
1807 1.16 onoe } else {
1808 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Version);
1809 1.16 onoe if ((val1 & OHCI_Version_GUID_ROM) == 0)
1810 1.16 onoe return -1;
1811 1.16 onoe OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom, OHCI_Guid_AddrReset);
1812 1.16 onoe for (i = 0; i < OHCI_LOOP; i++) {
1813 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
1814 1.16 onoe if (!(val1 & OHCI_Guid_AddrReset))
1815 1.16 onoe break;
1816 1.16 onoe }
1817 1.18 onoe off = OHCI_BITVAL(val1, OHCI_Guid_MiniROM) + 4;
1818 1.16 onoe val2 = 0;
1819 1.16 onoe for (n = 0; n < off + sizeof(sc->sc_sc1394.sc1394_guid); n++) {
1820 1.16 onoe OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom,
1821 1.16 onoe OHCI_Guid_RdStart);
1822 1.16 onoe for (i = 0; i < OHCI_LOOP; i++) {
1823 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
1824 1.16 onoe if (!(val1 & OHCI_Guid_RdStart))
1825 1.16 onoe break;
1826 1.16 onoe }
1827 1.16 onoe if (n < off)
1828 1.16 onoe continue;
1829 1.18 onoe val1 = OHCI_BITVAL(val1, OHCI_Guid_RdData);
1830 1.16 onoe sc->sc_sc1394.sc1394_guid[n - off] = val1;
1831 1.16 onoe val2 |= val1;
1832 1.16 onoe }
1833 1.16 onoe if (val2 == 0)
1834 1.16 onoe return -1;
1835 1.16 onoe }
1836 1.16 onoe return 0;
1837 1.16 onoe }
1838 1.3 onoe
1839 1.3 onoe /*
1840 1.3 onoe * Initialization for Configuration ROM (no DMA context)
1841 1.3 onoe */
1842 1.3 onoe
1843 1.3 onoe #define CFR_MAXUNIT 20
1844 1.3 onoe
1845 1.3 onoe struct configromctx {
1846 1.3 onoe u_int32_t *ptr;
1847 1.3 onoe int curunit;
1848 1.3 onoe struct {
1849 1.3 onoe u_int32_t *start;
1850 1.3 onoe int length;
1851 1.3 onoe u_int32_t *refer;
1852 1.3 onoe int refunit;
1853 1.3 onoe } unit[CFR_MAXUNIT];
1854 1.3 onoe };
1855 1.3 onoe
1856 1.3 onoe #define CFR_PUT_DATA4(cfr, d1, d2, d3, d4) \
1857 1.3 onoe (*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
1858 1.3 onoe
1859 1.3 onoe #define CFR_PUT_DATA1(cfr, d) (*(cfr)->ptr++ = (d))
1860 1.3 onoe
1861 1.3 onoe #define CFR_PUT_VALUE(cfr, key, d) (*(cfr)->ptr++ = ((key)<<24) | (d))
1862 1.3 onoe
1863 1.3 onoe #define CFR_PUT_CRC(cfr, n) \
1864 1.3 onoe (*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) | \
1865 1.3 onoe fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
1866 1.3 onoe
1867 1.3 onoe #define CFR_START_UNIT(cfr, n) \
1868 1.3 onoe do { \
1869 1.3 onoe if ((cfr)->unit[n].refer != NULL) { \
1870 1.3 onoe *(cfr)->unit[n].refer |= \
1871 1.3 onoe (cfr)->ptr - (cfr)->unit[n].refer; \
1872 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit); \
1873 1.3 onoe } \
1874 1.3 onoe (cfr)->curunit = (n); \
1875 1.3 onoe (cfr)->unit[n].start = (cfr)->ptr++; \
1876 1.3 onoe } while (0 /* CONSTCOND */)
1877 1.3 onoe
1878 1.3 onoe #define CFR_PUT_REFER(cfr, key, n) \
1879 1.3 onoe do { \
1880 1.3 onoe (cfr)->unit[n].refer = (cfr)->ptr; \
1881 1.3 onoe (cfr)->unit[n].refunit = (cfr)->curunit; \
1882 1.3 onoe *(cfr)->ptr++ = (key) << 24; \
1883 1.3 onoe } while (0 /* CONSTCOND */)
1884 1.3 onoe
1885 1.3 onoe #define CFR_END_UNIT(cfr) \
1886 1.3 onoe do { \
1887 1.3 onoe (cfr)->unit[(cfr)->curunit].length = (cfr)->ptr - \
1888 1.3 onoe ((cfr)->unit[(cfr)->curunit].start + 1); \
1889 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->curunit); \
1890 1.3 onoe } while (0 /* CONSTCOND */)
1891 1.3 onoe
1892 1.3 onoe static u_int16_t
1893 1.3 onoe fwohci_crc16(u_int32_t *ptr, int len)
1894 1.3 onoe {
1895 1.3 onoe int shift;
1896 1.3 onoe u_int32_t crc, sum, data;
1897 1.3 onoe
1898 1.3 onoe crc = 0;
1899 1.3 onoe while (len-- > 0) {
1900 1.3 onoe data = *ptr++;
1901 1.3 onoe for (shift = 28; shift >= 0; shift -= 4) {
1902 1.3 onoe sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
1903 1.3 onoe crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
1904 1.3 onoe }
1905 1.3 onoe crc &= 0xffff;
1906 1.3 onoe }
1907 1.3 onoe return crc;
1908 1.3 onoe }
1909 1.3 onoe
1910 1.3 onoe static void
1911 1.3 onoe fwohci_configrom_init(struct fwohci_softc *sc)
1912 1.3 onoe {
1913 1.3 onoe int i;
1914 1.3 onoe struct fwohci_buf *fb;
1915 1.3 onoe u_int32_t *hdr;
1916 1.3 onoe struct configromctx cfr;
1917 1.3 onoe
1918 1.3 onoe fb = &sc->sc_buf_cnfrom;
1919 1.3 onoe memset(&cfr, 0, sizeof(cfr));
1920 1.3 onoe cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
1921 1.3 onoe
1922 1.3 onoe /* headers */
1923 1.3 onoe CFR_START_UNIT(&cfr, 0);
1924 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
1925 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
1926 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
1927 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
1928 1.3 onoe CFR_END_UNIT(&cfr);
1929 1.3 onoe /* copy info_length from crc_length */
1930 1.3 onoe *hdr |= (*hdr & 0x00ff0000) << 8;
1931 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
1932 1.3 onoe
1933 1.3 onoe /* root directory */
1934 1.3 onoe CFR_START_UNIT(&cfr, 1);
1935 1.3 onoe CFR_PUT_VALUE(&cfr, 0x03, 0x00005e); /* vendor id */
1936 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 2); /* textual descriptor offset */
1937 1.3 onoe CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0); /* node capability */
1938 1.3 onoe /* spt,64,fix,lst,drq */
1939 1.3 onoe #ifdef INET
1940 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 3); /* IPv4 unit directory */
1941 1.3 onoe #endif /* INET */
1942 1.3 onoe #ifdef INET6
1943 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 4); /* IPv6 unit directory */
1944 1.3 onoe #endif /* INET6 */
1945 1.3 onoe CFR_END_UNIT(&cfr);
1946 1.3 onoe
1947 1.3 onoe CFR_START_UNIT(&cfr, 2);
1948 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1949 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1950 1.3 onoe CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
1951 1.3 onoe CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
1952 1.3 onoe CFR_END_UNIT(&cfr);
1953 1.3 onoe
1954 1.3 onoe #ifdef INET
1955 1.3 onoe /* IPv4 unit directory */
1956 1.3 onoe CFR_START_UNIT(&cfr, 3);
1957 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
1958 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 6); /* textual descriptor offset */
1959 1.3 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000001); /* unit sw version */
1960 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 7); /* textual descriptor offset */
1961 1.3 onoe CFR_END_UNIT(&cfr);
1962 1.3 onoe
1963 1.3 onoe CFR_START_UNIT(&cfr, 6);
1964 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1965 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1966 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
1967 1.3 onoe CFR_END_UNIT(&cfr);
1968 1.3 onoe
1969 1.3 onoe CFR_START_UNIT(&cfr, 7);
1970 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1971 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1972 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
1973 1.3 onoe CFR_END_UNIT(&cfr);
1974 1.3 onoe #endif /* INET */
1975 1.3 onoe
1976 1.3 onoe #ifdef INET6
1977 1.3 onoe /* IPv6 unit directory */
1978 1.3 onoe CFR_START_UNIT(&cfr, 4);
1979 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
1980 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 8); /* textual descriptor offset */
1981 1.8 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000002); /* unit sw version */
1982 1.8 onoe /* XXX: TBA by IANA */
1983 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 9); /* textual descriptor offset */
1984 1.3 onoe CFR_END_UNIT(&cfr);
1985 1.3 onoe
1986 1.3 onoe CFR_START_UNIT(&cfr, 8);
1987 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1988 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1989 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
1990 1.3 onoe CFR_END_UNIT(&cfr);
1991 1.3 onoe
1992 1.3 onoe CFR_START_UNIT(&cfr, 9);
1993 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1994 1.3 onoe CFR_PUT_DATA1(&cfr, 0);
1995 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
1996 1.3 onoe CFR_END_UNIT(&cfr);
1997 1.3 onoe #endif /* INET6 */
1998 1.3 onoe
1999 1.3 onoe #ifdef FW_DEBUG
2000 1.8 onoe if (fw_dump) {
2001 1.8 onoe printf("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname);
2002 1.8 onoe for (i = 0; i < cfr.ptr - hdr; i++)
2003 1.8 onoe printf("%s%08x", i&7?" ":"\n ", hdr[i]);
2004 1.8 onoe printf("\n");
2005 1.8 onoe }
2006 1.3 onoe #endif /* FW_DEBUG */
2007 1.3 onoe
2008 1.3 onoe /*
2009 1.3 onoe * Make network byte order for DMA
2010 1.3 onoe */
2011 1.3 onoe for (i = 0; i < cfr.ptr - hdr; i++)
2012 1.8 onoe HTONL(hdr[i]);
2013 1.3 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
2014 1.3 onoe (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
2015 1.3 onoe
2016 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
2017 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
2018 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_BIBImageValid);
2019 1.3 onoe }
2020 1.3 onoe
2021 1.3 onoe /*
2022 1.3 onoe * SelfID buffer (no DMA context)
2023 1.3 onoe */
2024 1.3 onoe static void
2025 1.3 onoe fwohci_selfid_init(struct fwohci_softc *sc)
2026 1.3 onoe {
2027 1.3 onoe struct fwohci_buf *fb;
2028 1.7 onoe u_int32_t val;
2029 1.3 onoe
2030 1.3 onoe fb = &sc->sc_buf_selfid;
2031 1.7 onoe #ifdef DIAGNOSTICS
2032 1.7 onoe if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
2033 1.7 onoe panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
2034 1.7 onoe (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
2035 1.7 onoe fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
2036 1.7 onoe #endif
2037 1.9 onoe memset(fb->fb_buf, 0, fb->fb_dmamap->dm_segs[0].ds_len);
2038 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
2039 1.7 onoe fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
2040 1.3 onoe
2041 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
2042 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
2043 1.7 onoe
2044 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
2045 1.3 onoe }
2046 1.3 onoe
2047 1.7 onoe static int
2048 1.3 onoe fwohci_selfid_input(struct fwohci_softc *sc)
2049 1.3 onoe {
2050 1.3 onoe int i;
2051 1.7 onoe u_int32_t count, val, gen;
2052 1.3 onoe u_int32_t *buf;
2053 1.3 onoe
2054 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
2055 1.3 onoe if (val & OHCI_SelfID_Error) {
2056 1.3 onoe printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
2057 1.7 onoe return -1;
2058 1.3 onoe }
2059 1.18 onoe count = OHCI_BITVAL(val, OHCI_SelfID_Size);
2060 1.18 onoe gen = OHCI_BITVAL(val, OHCI_SelfID_Gen);
2061 1.3 onoe
2062 1.3 onoe bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
2063 1.3 onoe 0, count << 2, BUS_DMASYNC_POSTREAD);
2064 1.3 onoe
2065 1.3 onoe buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
2066 1.18 onoe if (OHCI_BITVAL(val, OHCI_SelfID_Gen) !=
2067 1.18 onoe OHCI_BITVAL(buf[0], OHCI_SelfID_Gen)) {
2068 1.3 onoe printf("%s: SelfID Gen mismatch (%d, %d)\n",
2069 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname, gen,
2070 1.18 onoe OHCI_BITVAL(buf[0], OHCI_SelfID_Gen));
2071 1.7 onoe return -1;
2072 1.3 onoe }
2073 1.3 onoe
2074 1.3 onoe #ifdef FW_DEBUG
2075 1.17 onoe if (fw_verbose > 1) {
2076 1.8 onoe printf("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
2077 1.8 onoe val);
2078 1.8 onoe for (i = 0; i < count; i++)
2079 1.8 onoe printf("%s%08x", i&7?" ":"\n ", buf[i]);
2080 1.8 onoe printf("\n");
2081 1.8 onoe }
2082 1.3 onoe #endif /* FW_DEBUG */
2083 1.3 onoe
2084 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
2085 1.7 onoe if ((val & OHCI_NodeId_IDValid) == 0) {
2086 1.9 onoe sc->sc_nodeid = 0xffff; /* invalid */
2087 1.7 onoe printf("%s: nodeid is invalid\n",
2088 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
2089 1.7 onoe return -1;
2090 1.7 onoe }
2091 1.7 onoe sc->sc_nodeid = val & 0xffff;
2092 1.7 onoe
2093 1.3 onoe for (i = 1; i < count; i += 2) {
2094 1.3 onoe if (buf[i] != ~buf[i + 1]) {
2095 1.3 onoe printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
2096 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, i,
2097 1.3 onoe buf[i], buf[i + 1]);
2098 1.9 onoe if (i == 1 && buf[i] == 0 && buf[i + 1] == 0) {
2099 1.9 onoe /*
2100 1.9 onoe * XXX: CXD3222 sometimes fails to DMA
2101 1.9 onoe * selfid packet??
2102 1.9 onoe */
2103 1.9 onoe sc->sc_rootid = (count - 1) / 2 - 1;
2104 1.9 onoe sc->sc_irmid = sc->sc_rootid;
2105 1.9 onoe break;
2106 1.9 onoe }
2107 1.7 onoe return -1;
2108 1.3 onoe }
2109 1.3 onoe if (buf[i] & 0x00000001)
2110 1.3 onoe continue; /* more pkt */
2111 1.3 onoe if (buf[i] & 0x00800000)
2112 1.3 onoe continue; /* external id */
2113 1.3 onoe sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
2114 1.3 onoe if ((buf[i] & 0x00400800) == 0x00400800)
2115 1.3 onoe sc->sc_irmid = sc->sc_rootid;
2116 1.3 onoe }
2117 1.3 onoe #ifdef FW_DEBUG
2118 1.8 onoe if (fw_verbose)
2119 1.8 onoe printf("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
2120 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname,
2121 1.8 onoe sc->sc_nodeid, sc->sc_nodeid & OHCI_NodeId_NodeNumber,
2122 1.8 onoe sc->sc_rootid, sc->sc_irmid);
2123 1.3 onoe #endif
2124 1.3 onoe
2125 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
2126 1.7 onoe return -1;
2127 1.3 onoe
2128 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
2129 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
2130 1.3 onoe OHCI_LinkControl_CycleMaster);
2131 1.3 onoe else
2132 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
2133 1.3 onoe OHCI_LinkControl_CycleMaster);
2134 1.7 onoe return 0;
2135 1.3 onoe }
2136 1.3 onoe
2137 1.3 onoe /*
2138 1.3 onoe * some CSRs are handled by driver.
2139 1.3 onoe */
2140 1.3 onoe static void
2141 1.3 onoe fwohci_csr_init(struct fwohci_softc *sc)
2142 1.3 onoe {
2143 1.3 onoe int i;
2144 1.3 onoe static u_int32_t csr[] = {
2145 1.3 onoe CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
2146 1.3 onoe CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
2147 1.3 onoe CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
2148 1.3 onoe CSR_SB_BROADCAST_CHANNEL
2149 1.3 onoe };
2150 1.3 onoe
2151 1.3 onoe for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
2152 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
2153 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
2154 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
2155 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
2156 1.3 onoe }
2157 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31; /*XXX*/
2158 1.3 onoe }
2159 1.3 onoe
2160 1.3 onoe static int
2161 1.3 onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2162 1.3 onoe {
2163 1.3 onoe struct fwohci_pkt res;
2164 1.3 onoe u_int32_t reg;
2165 1.3 onoe
2166 1.3 onoe /*
2167 1.3 onoe * XXX need to do special functionality other than just r/w...
2168 1.3 onoe */
2169 1.3 onoe reg = pkt->fp_hdr[2] - CSR_BASE_LO;
2170 1.3 onoe
2171 1.3 onoe if ((reg & 0x03) != 0) {
2172 1.3 onoe /* alignment error */
2173 1.3 onoe return IEEE1394_RCODE_ADDRESS_ERROR;
2174 1.3 onoe }
2175 1.8 onoe #ifdef FW_DEBUG
2176 1.17 onoe if (fw_verbose > 1)
2177 1.8 onoe printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x",
2178 1.8 onoe reg, *(u_int32_t *)(&sc->sc_csr[reg]));
2179 1.8 onoe #endif
2180 1.3 onoe if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
2181 1.3 onoe #ifdef FW_DEBUG
2182 1.17 onoe if (fw_verbose > 1)
2183 1.8 onoe printf(" -> 0x%08x\n",
2184 1.8 onoe ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base));
2185 1.3 onoe #endif
2186 1.3 onoe *(u_int32_t *)&sc->sc_csr[reg] =
2187 1.3 onoe ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
2188 1.3 onoe } else {
2189 1.3 onoe #ifdef FW_DEBUG
2190 1.17 onoe if (fw_verbose > 1)
2191 1.8 onoe printf("\n");
2192 1.3 onoe #endif
2193 1.3 onoe res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
2194 1.3 onoe res.fp_iov[0].iov_base = &res.fp_hdr[3];
2195 1.3 onoe res.fp_iov[0].iov_len = 4;
2196 1.9 onoe res.fp_uio.uio_resid = 4;
2197 1.9 onoe res.fp_uio.uio_iovcnt = 1;
2198 1.3 onoe fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
2199 1.3 onoe return -1;
2200 1.3 onoe }
2201 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2202 1.3 onoe }
2203 1.3 onoe
2204 1.3 onoe /*
2205 1.3 onoe * Mapping between nodeid and unique ID (EUI-64).
2206 1.3 onoe */
2207 1.3 onoe static void
2208 1.3 onoe fwohci_uid_collect(struct fwohci_softc *sc)
2209 1.3 onoe {
2210 1.3 onoe int i;
2211 1.3 onoe struct fwohci_uidtbl *fu;
2212 1.3 onoe struct fwohci_pkt pkt;
2213 1.3 onoe
2214 1.3 onoe if (sc->sc_uidtbl != NULL)
2215 1.3 onoe free(sc->sc_uidtbl, M_DEVBUF);
2216 1.3 onoe sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1),
2217 1.3 onoe M_DEVBUF, M_NOWAIT);
2218 1.3 onoe if (sc->sc_uidtbl == NULL)
2219 1.3 onoe return;
2220 1.3 onoe memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
2221 1.3 onoe
2222 1.3 onoe memset(&pkt, 0, sizeof(pkt));
2223 1.3 onoe for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
2224 1.3 onoe if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
2225 1.8 onoe memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
2226 1.8 onoe fu->fu_valid = 3;
2227 1.3 onoe continue;
2228 1.3 onoe }
2229 1.8 onoe fu->fu_valid = 0;
2230 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
2231 1.3 onoe pkt.fp_hlen = 12;
2232 1.3 onoe pkt.fp_dlen = 0;
2233 1.3 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2234 1.3 onoe (pkt.fp_tcode << 4);
2235 1.3 onoe pkt.fp_hdr[1] = ((0xffc0 | i) << 16) | CSR_BASE_HI;
2236 1.3 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
2237 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
2238 1.8 onoe sc->sc_tlabel, fwohci_uid_input, (void *)0);
2239 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2240 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2241 1.3 onoe
2242 1.3 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2243 1.3 onoe (pkt.fp_tcode << 4);
2244 1.3 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
2245 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
2246 1.8 onoe sc->sc_tlabel, fwohci_uid_input, (void *)1);
2247 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2248 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2249 1.3 onoe }
2250 1.3 onoe }
2251 1.3 onoe
2252 1.3 onoe static int
2253 1.3 onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
2254 1.3 onoe {
2255 1.8 onoe int n, rcode;
2256 1.8 onoe struct fwohci_uidtbl *fu;
2257 1.3 onoe
2258 1.8 onoe n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
2259 1.8 onoe rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
2260 1.8 onoe if (rcode != IEEE1394_RCODE_COMPLETE ||
2261 1.8 onoe sc->sc_uidtbl == NULL ||
2262 1.8 onoe n > sc->sc_rootid)
2263 1.8 onoe return 0;
2264 1.8 onoe fu = &sc->sc_uidtbl[n];
2265 1.8 onoe if (arg == 0) {
2266 1.8 onoe memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
2267 1.8 onoe fu->fu_valid |= 0x1;
2268 1.8 onoe } else {
2269 1.8 onoe memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
2270 1.8 onoe fu->fu_valid |= 0x2;
2271 1.8 onoe }
2272 1.3 onoe #ifdef FW_DEBUG
2273 1.8 onoe if (fw_verbose && fu->fu_valid == 0x3)
2274 1.8 onoe printf("fwohci_uid_input: "
2275 1.8 onoe "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
2276 1.8 onoe fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
2277 1.8 onoe fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]);
2278 1.3 onoe #endif
2279 1.3 onoe return 0;
2280 1.3 onoe }
2281 1.3 onoe
2282 1.3 onoe static int
2283 1.8 onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
2284 1.3 onoe {
2285 1.3 onoe struct fwohci_uidtbl *fu;
2286 1.3 onoe int n;
2287 1.3 onoe static const u_int8_t bcast[] =
2288 1.3 onoe { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
2289 1.3 onoe
2290 1.3 onoe fu = sc->sc_uidtbl;
2291 1.3 onoe if (fu == NULL) {
2292 1.8 onoe notfound:
2293 1.8 onoe if (memcmp(uid, bcast, sizeof(bcast)) == 0)
2294 1.8 onoe return IEEE1394_BCAST_PHY_ID;
2295 1.3 onoe fwohci_uid_collect(sc); /* try to get */
2296 1.3 onoe return -1;
2297 1.3 onoe }
2298 1.8 onoe for (n = 0; ; n++, fu++) {
2299 1.8 onoe if (n > sc->sc_rootid)
2300 1.8 onoe goto notfound;
2301 1.8 onoe if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
2302 1.3 onoe break;
2303 1.3 onoe }
2304 1.3 onoe return n;
2305 1.3 onoe }
2306 1.3 onoe
2307 1.3 onoe /*
2308 1.3 onoe * functions to support network interface
2309 1.3 onoe */
2310 1.3 onoe static int
2311 1.3 onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
2312 1.3 onoe void (*handler)(struct device *, struct mbuf *))
2313 1.3 onoe {
2314 1.3 onoe struct fwohci_softc *sc = (struct fwohci_softc *)self;
2315 1.7 onoe int s;
2316 1.3 onoe
2317 1.7 onoe s = splimp();
2318 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
2319 1.3 onoe fwohci_if_input, handler);
2320 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
2321 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
2322 1.3 onoe IEEE1394_TAG_GASP, fwohci_if_input, handler);
2323 1.7 onoe splx(s);
2324 1.3 onoe return 0;
2325 1.3 onoe }
2326 1.3 onoe
2327 1.3 onoe static int
2328 1.3 onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2329 1.3 onoe {
2330 1.4 jdolecek int n, len;
2331 1.3 onoe struct mbuf *m;
2332 1.3 onoe struct iovec *iov;
2333 1.3 onoe void (*handler)(struct device *, struct mbuf *) = arg;
2334 1.3 onoe
2335 1.3 onoe #ifdef FW_DEBUG
2336 1.17 onoe if (fw_verbose > 1) {
2337 1.8 onoe int i;
2338 1.8 onoe printf("fwohci_if_input: tcode=0x%x, dlen=%d",
2339 1.8 onoe pkt->fp_tcode, pkt->fp_dlen);
2340 1.9 onoe if (fw_dump) {
2341 1.9 onoe for (i = 0; i < pkt->fp_hlen/4; i++)
2342 1.9 onoe printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
2343 1.8 onoe printf("$");
2344 1.9 onoe for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
2345 1.9 onoe iov = &pkt->fp_iov[n];
2346 1.9 onoe for (i = 0; i < iov->iov_len; i++)
2347 1.9 onoe printf("%s%02x",
2348 1.9 onoe (i%32)?((i%4)?"":" "):"\n\t",
2349 1.9 onoe ((u_int8_t *)iov->iov_base)[i]);
2350 1.9 onoe printf("$");
2351 1.9 onoe }
2352 1.8 onoe }
2353 1.8 onoe printf("\n");
2354 1.5 matt }
2355 1.3 onoe #endif /* FW_DEBUG */
2356 1.3 onoe len = pkt->fp_dlen;
2357 1.3 onoe MGETHDR(m, M_DONTWAIT, MT_DATA);
2358 1.3 onoe if (m == NULL)
2359 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2360 1.15 onoe m->m_len = 16;
2361 1.8 onoe if (len + m->m_len > MHLEN) {
2362 1.3 onoe MCLGET(m, M_DONTWAIT);
2363 1.3 onoe if ((m->m_flags & M_EXT) == 0) {
2364 1.3 onoe m_freem(m);
2365 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2366 1.3 onoe }
2367 1.3 onoe }
2368 1.8 onoe n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
2369 1.8 onoe if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
2370 1.8 onoe sc->sc_uidtbl[n].fu_valid != 0x3) {
2371 1.8 onoe printf("%s: packet from unknown node: phy id %d\n",
2372 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname, n);
2373 1.8 onoe m_freem(m);
2374 1.8 onoe return IEEE1394_RCODE_COMPLETE;
2375 1.8 onoe }
2376 1.8 onoe memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
2377 1.8 onoe if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
2378 1.8 onoe m->m_flags |= M_BCAST;
2379 1.8 onoe mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
2380 1.8 onoe } else {
2381 1.8 onoe mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
2382 1.8 onoe mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
2383 1.8 onoe }
2384 1.8 onoe mtod(m, u_int8_t *)[8] = n; /*XXX: node id for debug */
2385 1.8 onoe mtod(m, u_int8_t *)[9] =
2386 1.8 onoe (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
2387 1.8 onoe ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
2388 1.8 onoe
2389 1.8 onoe m->m_pkthdr.rcvif = NULL; /* set in child */
2390 1.8 onoe m->m_pkthdr.len = len + m->m_len;
2391 1.3 onoe /*
2392 1.3 onoe * We may use receive buffer by external mbuf instead of copy here.
2393 1.3 onoe * But asynchronous receive buffer must be operate in buffer fill
2394 1.3 onoe * mode, so that each receive buffer will shared by multiple mbufs.
2395 1.3 onoe * If upper layer doesn't free mbuf soon, e.g. application program
2396 1.3 onoe * is suspended, buffer must be reallocated.
2397 1.3 onoe * Isochronous buffer must be operate in packet buffer mode, and
2398 1.3 onoe * it is easy to map receive buffer to external mbuf. But it is
2399 1.3 onoe * used for broadcast/multicast only, and is expected not so
2400 1.3 onoe * performance sensitive for now.
2401 1.3 onoe * XXX: The performance may be important for multicast case,
2402 1.3 onoe * so we should revisit here later.
2403 1.3 onoe * -- onoe
2404 1.3 onoe */
2405 1.3 onoe n = 0;
2406 1.9 onoe iov = pkt->fp_uio.uio_iov;
2407 1.3 onoe while (len > 0) {
2408 1.3 onoe memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
2409 1.3 onoe iov->iov_len);
2410 1.3 onoe m->m_len += iov->iov_len;
2411 1.3 onoe len -= iov->iov_len;
2412 1.3 onoe iov++;
2413 1.3 onoe }
2414 1.3 onoe (*handler)(sc->sc_sc1394.sc1394_if, m);
2415 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2416 1.3 onoe }
2417 1.3 onoe
2418 1.3 onoe static int
2419 1.3 onoe fwohci_if_output(struct device *self, struct mbuf *m0,
2420 1.3 onoe void (*callback)(struct device *, struct mbuf *))
2421 1.3 onoe {
2422 1.3 onoe struct fwohci_softc *sc = (struct fwohci_softc *)self;
2423 1.3 onoe struct fwohci_pkt pkt;
2424 1.3 onoe u_int8_t *p;
2425 1.8 onoe int s, n, error, spd, hdrlen, maxrec;
2426 1.8 onoe
2427 1.8 onoe p = mtod(m0, u_int8_t *);
2428 1.9 onoe if (m0->m_flags & (M_BCAST | M_MCAST)) {
2429 1.8 onoe spd = IEEE1394_SPD_S100; /*XXX*/
2430 1.8 onoe maxrec = 512; /*XXX*/
2431 1.8 onoe hdrlen = 8;
2432 1.8 onoe } else {
2433 1.8 onoe n = fwohci_uid_lookup(sc, p);
2434 1.8 onoe if (n < 0) {
2435 1.8 onoe printf("%s: nodeid unknown:"
2436 1.8 onoe " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
2437 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname,
2438 1.8 onoe p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
2439 1.8 onoe error = EHOSTUNREACH;
2440 1.8 onoe goto end;
2441 1.8 onoe }
2442 1.8 onoe if (n == IEEE1394_BCAST_PHY_ID) {
2443 1.8 onoe printf("%s: broadcast with !M_MCAST\n",
2444 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
2445 1.8 onoe #ifdef FW_DEBUG
2446 1.8 onoe if (fw_dump) {
2447 1.9 onoe struct mbuf *m;
2448 1.8 onoe printf("packet:");
2449 1.8 onoe for (m = m0; m != NULL; m = m->m_next) {
2450 1.8 onoe for (n = 0; n < m->m_len; n++)
2451 1.8 onoe printf("%s%02x", (n%32)?
2452 1.8 onoe ((n%4)?"":" "):"\n\t",
2453 1.8 onoe mtod(m, u_int8_t *)[n]);
2454 1.8 onoe printf("$");
2455 1.8 onoe }
2456 1.8 onoe printf("\n");
2457 1.8 onoe }
2458 1.8 onoe #endif
2459 1.8 onoe error = EHOSTUNREACH;
2460 1.8 onoe goto end;
2461 1.8 onoe }
2462 1.8 onoe maxrec = 2 << p[8];
2463 1.8 onoe spd = p[9];
2464 1.8 onoe hdrlen = 0;
2465 1.8 onoe }
2466 1.8 onoe if (spd > sc->sc_sc1394.sc1394_link_speed) {
2467 1.8 onoe #ifdef FW_DEBUG
2468 1.8 onoe if (fw_verbose)
2469 1.8 onoe printf("fwohci_if_output: spd (%d) is faster than %d\n",
2470 1.8 onoe spd, sc->sc_sc1394.sc1394_link_speed);
2471 1.8 onoe #endif
2472 1.8 onoe spd = sc->sc_sc1394.sc1394_link_speed;
2473 1.8 onoe }
2474 1.8 onoe if (maxrec > (512 << spd)) {
2475 1.8 onoe #ifdef FW_DEBUG
2476 1.8 onoe if (fw_verbose)
2477 1.8 onoe printf("fwohci_if_output: maxrec (%d) is larger for"
2478 1.8 onoe " spd (%d)\n", maxrec, spd);
2479 1.8 onoe #endif
2480 1.8 onoe maxrec = 512 << spd;
2481 1.8 onoe }
2482 1.8 onoe while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
2483 1.8 onoe #ifdef FW_DEBUG
2484 1.8 onoe if (fw_verbose)
2485 1.8 onoe printf("fwohci_if_output: maxrec (%d) is larger than"
2486 1.8 onoe " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive);
2487 1.8 onoe #endif
2488 1.8 onoe maxrec >>= 1;
2489 1.8 onoe }
2490 1.8 onoe if (maxrec < 512) {
2491 1.8 onoe #ifdef FW_DEBUG
2492 1.8 onoe if (fw_verbose)
2493 1.8 onoe printf("fwohci_if_output: maxrec (%d) is smaller"
2494 1.8 onoe " than minimum\n", maxrec);
2495 1.8 onoe #endif
2496 1.8 onoe maxrec = 512;
2497 1.8 onoe }
2498 1.8 onoe
2499 1.8 onoe m_adj(m0, 16 - hdrlen);
2500 1.8 onoe if (m0->m_pkthdr.len > maxrec) {
2501 1.8 onoe #ifdef FW_DEBUG
2502 1.8 onoe if (fw_verbose)
2503 1.8 onoe printf("fwohci_if_output: packet too big:"
2504 1.8 onoe " hdr %d, pktlen %d, maxrec %d\n",
2505 1.8 onoe hdrlen, m0->m_pkthdr.len, maxrec);
2506 1.8 onoe #endif
2507 1.8 onoe error = E2BIG; /*XXX*/
2508 1.8 onoe goto end;
2509 1.8 onoe }
2510 1.3 onoe
2511 1.3 onoe memset(&pkt, 0, sizeof(pkt));
2512 1.9 onoe pkt.fp_uio.uio_iov = pkt.fp_iov;
2513 1.9 onoe pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
2514 1.9 onoe pkt.fp_uio.uio_rw = UIO_WRITE;
2515 1.7 onoe s = splimp();
2516 1.9 onoe if (m0->m_flags & (M_BCAST | M_MCAST)) {
2517 1.3 onoe /* construct GASP header */
2518 1.3 onoe p = mtod(m0, u_int8_t *);
2519 1.3 onoe p[0] = sc->sc_nodeid >> 8;
2520 1.3 onoe p[1] = sc->sc_nodeid & 0xff;
2521 1.3 onoe p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
2522 1.3 onoe p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
2523 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
2524 1.3 onoe pkt.fp_hlen = 8;
2525 1.8 onoe pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
2526 1.3 onoe ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
2527 1.3 onoe OHCI_NodeId_NodeNumber) << 8);
2528 1.3 onoe pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
2529 1.3 onoe } else {
2530 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
2531 1.3 onoe pkt.fp_hlen = 16;
2532 1.3 onoe pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
2533 1.8 onoe (spd << 16);
2534 1.3 onoe pkt.fp_hdr[1] =
2535 1.3 onoe (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
2536 1.3 onoe (p[10] << 8) | p[11];
2537 1.3 onoe pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
2538 1.3 onoe pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
2539 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2540 1.3 onoe }
2541 1.3 onoe pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
2542 1.3 onoe pkt.fp_dlen = m0->m_pkthdr.len;
2543 1.3 onoe pkt.fp_m = m0;
2544 1.3 onoe pkt.fp_callback = callback;
2545 1.3 onoe error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2546 1.8 onoe splx(s);
2547 1.9 onoe m0 = pkt.fp_m;
2548 1.3 onoe end:
2549 1.15 onoe if (m0 != NULL) {
2550 1.3 onoe if (callback)
2551 1.3 onoe (*callback)(sc->sc_sc1394.sc1394_if, m0);
2552 1.3 onoe else
2553 1.3 onoe m_freem(m0);
2554 1.3 onoe }
2555 1.3 onoe return error;
2556 1.1 matt }
2557