Home | History | Annotate | Line # | Download | only in ieee1394
fwohci.c revision 1.26
      1  1.26     enami /*	$NetBSD: fwohci.c,v 1.26 2001/05/01 06:15:42 enami Exp $	*/
      2  1.14     enami 
      3   1.1      matt /*-
      4   1.1      matt  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      5   1.1      matt  * All rights reserved.
      6   1.1      matt  *
      7   1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      8   1.1      matt  * by Matt Thomas of 3am Software Foundry.
      9   1.1      matt  *
     10   1.1      matt  * Redistribution and use in source and binary forms, with or without
     11   1.1      matt  * modification, are permitted provided that the following conditions
     12   1.1      matt  * are met:
     13   1.1      matt  * 1. Redistributions of source code must retain the above copyright
     14   1.1      matt  *    notice, this list of conditions and the following disclaimer.
     15   1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     16   1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     17   1.1      matt  *    documentation and/or other materials provided with the distribution.
     18   1.1      matt  * 3. All advertising materials mentioning features or use of this software
     19   1.1      matt  *    must display the following acknowledgement:
     20   1.1      matt  *        This product includes software developed by the NetBSD
     21   1.1      matt  *        Foundation, Inc. and its contributors.
     22   1.1      matt  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23   1.1      matt  *    contributors may be used to endorse or promote products derived
     24   1.1      matt  *    from this software without specific prior written permission.
     25   1.1      matt  *
     26   1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27   1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28   1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29   1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30   1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31   1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32   1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33   1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34   1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35   1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36   1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     37   1.1      matt  */
     38   1.1      matt 
     39   1.3      onoe /*
     40   1.3      onoe  * IEEE1394 Open Host Controller Interface
     41   1.3      onoe  *	based on OHCI Specification 1.1 (January 6, 2000)
     42   1.3      onoe  * The first version to support network interface part is wrtten by
     43   1.3      onoe  * Atsushi Onoe <onoe (at) netbsd.org>.
     44   1.3      onoe  */
     45   1.3      onoe 
     46   1.3      onoe #include "opt_inet.h"
     47   1.3      onoe 
     48   1.1      matt #include <sys/param.h>
     49   1.2  augustss #include <sys/systm.h>
     50  1.24       jmc #include <sys/kthread.h>
     51   1.1      matt #include <sys/types.h>
     52   1.1      matt #include <sys/socket.h>
     53   1.7      onoe #include <sys/callout.h>
     54   1.1      matt #include <sys/device.h>
     55   1.7      onoe #include <sys/kernel.h>
     56   1.3      onoe #include <sys/malloc.h>
     57   1.3      onoe #include <sys/mbuf.h>
     58   1.1      matt 
     59   1.7      onoe #if __NetBSD_Version__ >= 105010000
     60   1.7      onoe #include <uvm/uvm_extern.h>
     61   1.7      onoe #else
     62   1.7      onoe #include <vm/vm.h>
     63   1.7      onoe #endif
     64   1.7      onoe 
     65   1.1      matt #include <machine/bus.h>
     66  1.24       jmc #include <machine/intr.h>
     67   1.1      matt 
     68   1.1      matt #include <dev/ieee1394/ieee1394reg.h>
     69   1.1      matt #include <dev/ieee1394/fwohcireg.h>
     70   1.1      matt 
     71   1.1      matt #include <dev/ieee1394/ieee1394var.h>
     72   1.1      matt #include <dev/ieee1394/fwohcivar.h>
     73   1.1      matt 
     74   1.1      matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
     75   1.1      matt 
     76   1.5      matt #if 0
     77  1.26     enami static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size,
     78  1.26     enami 		int alignment, bus_dmamap_t *mapp, caddr_t *kvap, int flags);
     79   1.5      matt #endif
     80  1.24       jmc static void fwohci_create_event_thread(void *);
     81  1.24       jmc static void fwohci_thread_init(void *);
     82  1.24       jmc 
     83  1.24       jmc static void fwohci_event_thread(struct fwohci_softc *);
     84   1.7      onoe static void fwohci_hw_init(struct fwohci_softc *);
     85   1.7      onoe static void fwohci_power(int, void *);
     86   1.7      onoe static void fwohci_shutdown(void *);
     87   1.5      matt 
     88   1.3      onoe static int  fwohci_desc_alloc(struct fwohci_softc *);
     89   1.9      onoe static struct fwohci_desc *fwohci_desc_get(struct fwohci_softc *, int);
     90   1.9      onoe static void fwohci_desc_put(struct fwohci_softc *, struct fwohci_desc *, int);
     91   1.3      onoe 
     92   1.3      onoe static int  fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
     93   1.3      onoe 		int, int);
     94   1.9      onoe static void fwohci_ctx_free(struct fwohci_softc *, struct fwohci_ctx *);
     95   1.3      onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
     96   1.3      onoe 
     97   1.3      onoe static int  fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
     98   1.3      onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
     99   1.3      onoe static void fwohci_buf_init(struct fwohci_softc *);
    100   1.7      onoe static void fwohci_buf_start(struct fwohci_softc *);
    101   1.7      onoe static void fwohci_buf_stop(struct fwohci_softc *);
    102   1.3      onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
    103   1.3      onoe static int  fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_ctx *,
    104   1.3      onoe 		caddr_t *, int);
    105   1.3      onoe static int  fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
    106   1.3      onoe 		struct fwohci_pkt *);
    107   1.3      onoe 
    108   1.7      onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
    109   1.7      onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
    110   1.3      onoe static void fwohci_phy_busreset(struct fwohci_softc *);
    111   1.7      onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
    112   1.3      onoe 
    113   1.3      onoe static int  fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
    114   1.3      onoe 		int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *),
    115   1.3      onoe 		void *);
    116   1.3      onoe 
    117   1.3      onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
    118   1.3      onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
    119   1.3      onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
    120   1.3      onoe 
    121   1.3      onoe static int  fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
    122   1.3      onoe 		struct fwohci_pkt *);
    123   1.9      onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *, int);
    124   1.3      onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
    125   1.3      onoe 		struct fwohci_pkt *);
    126   1.3      onoe 
    127  1.16      onoe static int  fwohci_guidrom_init(struct fwohci_softc *);
    128   1.3      onoe static void fwohci_configrom_init(struct fwohci_softc *);
    129  1.24       jmc static int  fwohci_configrom_input(struct fwohci_softc *, void *,
    130  1.26     enami 		struct fwohci_pkt *);
    131   1.3      onoe static void fwohci_selfid_init(struct fwohci_softc *);
    132   1.7      onoe static int  fwohci_selfid_input(struct fwohci_softc *);
    133   1.3      onoe 
    134   1.3      onoe static void fwohci_csr_init(struct fwohci_softc *);
    135   1.3      onoe static int  fwohci_csr_input(struct fwohci_softc *, void *,
    136   1.3      onoe 		struct fwohci_pkt *);
    137   1.3      onoe 
    138   1.3      onoe static void fwohci_uid_collect(struct fwohci_softc *);
    139   1.3      onoe static int  fwohci_uid_input(struct fwohci_softc *, void *,
    140   1.3      onoe 		struct fwohci_pkt *);
    141   1.8      onoe static int  fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
    142  1.24       jmc static void fwohci_check_nodes(struct fwohci_softc *);
    143   1.3      onoe 
    144   1.3      onoe static int  fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
    145   1.3      onoe 		void (*)(struct device *, struct mbuf *));
    146   1.3      onoe static int  fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
    147   1.3      onoe static int  fwohci_if_output(struct device *, struct mbuf *,
    148   1.3      onoe 		void (*)(struct device *, struct mbuf *));
    149  1.24       jmc static int  fwohci_input(struct ieee1394_abuf *);
    150  1.24       jmc static int  fwohci_output(struct ieee1394_abuf *);
    151  1.24       jmc static int  fwohci_extract_resp(struct fwohci_softc *, void *,
    152  1.26     enami 		struct fwohci_pkt *);
    153  1.24       jmc static int  fwohci_multi_resp(struct fwohci_softc *, void *,
    154  1.26     enami 		struct fwohci_pkt *);
    155  1.24       jmc static int  fwohci_inreg(struct ieee1394_abuf *, int);
    156  1.24       jmc static int  fwohci_parse_input(struct fwohci_softc *, void *,
    157  1.26     enami 		struct fwohci_pkt *);
    158   1.3      onoe 
    159   1.8      onoe #ifdef FW_DEBUG
    160  1.17      onoe int fw_verbose = 1;
    161  1.24       jmc int fw_dump = 1;
    162   1.8      onoe #endif
    163   1.8      onoe 
    164   1.1      matt int
    165   1.5      matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
    166   1.1      matt {
    167   1.3      onoe 	int i;
    168   1.1      matt 	u_int32_t val;
    169   1.5      matt #if 0
    170   1.5      matt 	int error;
    171   1.5      matt #endif
    172   1.5      matt 
    173   1.5      matt 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
    174   1.5      matt 	    sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
    175   1.1      matt 
    176   1.3      onoe 	/*
    177   1.3      onoe 	 * Wait for reset completion
    178   1.3      onoe 	 */
    179   1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    180   1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    181   1.3      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    182   1.3      onoe 			break;
    183   1.3      onoe 	}
    184   1.3      onoe 
    185   1.1      matt 	/* What dialect of OHCI is this device?
    186   1.1      matt 	 */
    187   1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_Version);
    188   1.1      matt 	printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
    189   1.1      matt 	    OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
    190   1.1      matt 
    191  1.24       jmc 	LIST_INIT(&sc->sc_nodelist);
    192  1.26     enami 
    193  1.16      onoe 	if (fwohci_guidrom_init(sc) != 0) {
    194  1.16      onoe 		printf("\n%s: fatal: no global UID ROM\n",
    195  1.16      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    196   1.1      matt 		return -1;
    197   1.1      matt 	}
    198   1.1      matt 
    199   1.1      matt 	printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
    200   1.1      matt 	    sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
    201   1.1      matt 	    sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
    202   1.1      matt 	    sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
    203   1.1      matt 	    sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
    204   1.1      matt 
    205   1.1      matt 	/* Get the maximum link speed and receive size
    206   1.1      matt 	 */
    207   1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    208   1.1      matt 	sc->sc_sc1394.sc1394_link_speed =
    209  1.18      onoe 	    OHCI_BITVAL(val, OHCI_BusOptions_LinkSpd);
    210   1.1      matt 	if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
    211  1.26     enami 		printf(", %s",
    212  1.26     enami 		    ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
    213   1.1      matt 	} else {
    214   1.1      matt 		printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
    215   1.1      matt 	}
    216   1.1      matt 
    217   1.1      matt 	/* MaxRec is encoded as log2(max_rec_octets)-1
    218   1.1      matt 	 */
    219   1.1      matt 	sc->sc_sc1394.sc1394_max_receive =
    220  1.18      onoe 	    1 << (OHCI_BITVAL(val, OHCI_BusOptions_MaxRec) + 1);
    221   1.3      onoe 	printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
    222   1.3      onoe 
    223   1.3      onoe 	/*
    224   1.3      onoe 	 * Count how many isochronous ctx we have.
    225   1.3      onoe 	 */
    226   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    227   1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
    228   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
    229   1.3      onoe 	for (i = 0; val != 0; val >>= 1) {
    230   1.3      onoe 		if (val & 0x1)
    231   1.3      onoe 			i++;
    232   1.3      onoe 	}
    233   1.3      onoe 	sc->sc_isoctx = i;
    234   1.3      onoe 	printf(", %d iso_ctx", sc->sc_isoctx);
    235   1.1      matt 
    236   1.1      matt 	printf("\n");
    237   1.3      onoe 
    238   1.5      matt #if 0
    239  1.26     enami 	error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE,
    240  1.26     enami 	    OHCI_CONFIG_ALIGNMENT, &sc->sc_configrom_map,
    241  1.26     enami 	    (caddr_t *) &sc->sc_configrom, BUS_DMA_WAITOK|BUS_DMA_COHERENT);
    242   1.5      matt 	return error;
    243   1.5      matt #endif
    244   1.5      matt 
    245  1.24       jmc 	sc->sc_dying = 0;
    246   1.3      onoe 
    247  1.26     enami 	kthread_create(fwohci_create_event_thread, sc);
    248   1.1      matt 	return 0;
    249   1.1      matt }
    250   1.1      matt 
    251   1.1      matt int
    252   1.1      matt fwohci_intr(void *arg)
    253   1.1      matt {
    254   1.1      matt 	struct fwohci_softc * const sc = arg;
    255   1.1      matt 	int progress = 0;
    256   1.3      onoe 	u_int32_t intmask, iso;
    257   1.1      matt 
    258   1.1      matt 	for (;;) {
    259   1.3      onoe 		intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
    260  1.24       jmc 
    261  1.26     enami 		/*
    262  1.26     enami 		 * On a bus reset, everything except bus reset gets
    263  1.26     enami 		 * cleared.  That can't get cleared until the selfid
    264  1.26     enami 		 * phase completes (which happens outside the
    265  1.26     enami 		 * interrupt routines). So if just a bus reset is left
    266  1.26     enami 		 * in the mask and it's already in the sc_intmask,
    267  1.26     enami 		 * just return.
    268  1.26     enami 		 */
    269  1.26     enami 
    270  1.26     enami 		if ((intmask == 0) ||
    271  1.26     enami 		    (progress && (intmask == OHCI_Int_BusReset) &&
    272  1.26     enami 			(sc->sc_intmask & OHCI_Int_BusReset))) {
    273  1.26     enami 			if (progress)
    274  1.26     enami 				wakeup(fwohci_event_thread);
    275  1.26     enami 			return progress;
    276  1.26     enami 		}
    277   1.7      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    278   1.7      onoe 		    intmask & ~OHCI_Int_BusReset);
    279   1.3      onoe #ifdef FW_DEBUG
    280  1.17      onoe 		if (fw_verbose > 1) {
    281   1.8      onoe 			printf("%s: intmask=0x%08x:",
    282   1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, intmask);
    283   1.8      onoe 			if (intmask & OHCI_Int_CycleTooLong)
    284   1.8      onoe 				printf(" CycleTooLong");
    285   1.8      onoe 			if (intmask & OHCI_Int_UnrecoverableError)
    286   1.8      onoe 				printf(" UnrecoverableError");
    287   1.8      onoe 			if (intmask & OHCI_Int_CycleInconsistent)
    288   1.8      onoe 				printf(" CycleInconsistent");
    289   1.8      onoe 			if (intmask & OHCI_Int_BusReset)
    290   1.8      onoe 				printf(" BusReset");
    291   1.8      onoe 			if (intmask & OHCI_Int_SelfIDComplete)
    292   1.8      onoe 				printf(" SelfIDComplete");
    293   1.8      onoe 			if (intmask & OHCI_Int_LockRespErr)
    294   1.8      onoe 				printf(" LockRespErr");
    295   1.8      onoe 			if (intmask & OHCI_Int_PostedWriteErr)
    296   1.8      onoe 				printf(" PostedWriteErr");
    297   1.8      onoe 			if (intmask & OHCI_Int_ReqTxComplete)
    298   1.8      onoe 				printf(" ReqTxComplete(0x%04x)",
    299   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    300   1.8      onoe 				    OHCI_CTX_ASYNC_TX_REQUEST,
    301   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    302   1.8      onoe 			if (intmask & OHCI_Int_RespTxComplete)
    303   1.8      onoe 				printf(" RespTxComplete(0x%04x)",
    304   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    305   1.8      onoe 				    OHCI_CTX_ASYNC_TX_RESPONSE,
    306   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    307   1.8      onoe 			if (intmask & OHCI_Int_ARRS)
    308   1.8      onoe 				printf(" ARRS(0x%04x)",
    309   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    310   1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    311   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    312   1.8      onoe 			if (intmask & OHCI_Int_ARRQ)
    313   1.8      onoe 				printf(" ARRQ(0x%04x)",
    314   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    315   1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    316   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    317   1.8      onoe 			if (intmask & OHCI_Int_IsochRx)
    318   1.8      onoe 				printf(" IsochRx(0x%08x)",
    319   1.8      onoe 				    OHCI_CSR_READ(sc,
    320   1.8      onoe 				    OHCI_REG_IsoRecvIntEventClear));
    321   1.8      onoe 			if (intmask & OHCI_Int_IsochTx)
    322   1.8      onoe 				printf(" IsochTx(0x%08x)",
    323   1.8      onoe 				    OHCI_CSR_READ(sc,
    324   1.8      onoe 				    OHCI_REG_IsoXmitIntEventClear));
    325   1.8      onoe 			if (intmask & OHCI_Int_RQPkt)
    326   1.8      onoe 				printf(" RQPkt(0x%04x)",
    327   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    328   1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    329   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    330   1.8      onoe 			if (intmask & OHCI_Int_RSPkt)
    331   1.8      onoe 				printf(" RSPkt(0x%04x)",
    332   1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    333   1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    334   1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    335   1.8      onoe 			printf("\n");
    336   1.8      onoe 		}
    337   1.3      onoe #endif /* FW_DEBUG */
    338   1.3      onoe 		if (intmask & OHCI_Int_BusReset) {
    339   1.7      onoe 			/*
    340   1.7      onoe 			 * According to OHCI spec 6.1.1 "busReset",
    341   1.7      onoe 			 * All asynchronous transmit must be stopped before
    342   1.7      onoe 			 * clearing BusReset.  Moreover, the BusReset
    343   1.7      onoe 			 * interrupt bit should not be cleared during the
    344   1.7      onoe 			 * SelfID phase.  Thus we turned off interrupt mask
    345   1.7      onoe 			 * bit of BusReset instead until SelfID completion
    346   1.7      onoe 			 * or SelfID timeout.
    347   1.7      onoe 			 */
    348   1.9      onoe 			intmask &= OHCI_Int_SelfIDComplete;
    349  1.26     enami 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
    350  1.26     enami 			    OHCI_Int_BusReset);
    351  1.26     enami 			sc->sc_intmask = intmask;
    352  1.26     enami 			sc->sc_intmask |= OHCI_Int_BusReset;
    353   1.9      onoe 		}
    354   1.9      onoe 
    355  1.24       jmc 		if (intmask & OHCI_Int_SelfIDComplete)
    356  1.26     enami 			sc->sc_intmask |= OHCI_Int_SelfIDComplete;
    357  1.24       jmc 
    358   1.3      onoe 		if (intmask & OHCI_Int_ReqTxComplete)
    359  1.26     enami 			sc->sc_intmask |= OHCI_Int_ReqTxComplete;
    360   1.3      onoe 		if (intmask & OHCI_Int_RespTxComplete)
    361  1.26     enami 			sc->sc_intmask |= OHCI_Int_RespTxComplete;
    362   1.3      onoe 		if (intmask & OHCI_Int_RQPkt)
    363  1.26     enami 			sc->sc_intmask |= OHCI_Int_RQPkt;
    364   1.3      onoe 		if (intmask & OHCI_Int_RSPkt)
    365  1.26     enami 			sc->sc_intmask |= OHCI_Int_RSPkt;
    366   1.3      onoe 		if (intmask & OHCI_Int_IsochTx) {
    367  1.26     enami 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
    368  1.26     enami 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
    369  1.26     enami 			sc->sc_intmask |= OHCI_Int_IsochTx;
    370  1.26     enami 		}
    371   1.3      onoe 		if (intmask & OHCI_Int_IsochRx) {
    372  1.26     enami 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
    373  1.26     enami 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
    374  1.26     enami 			sc->sc_iso |= iso;
    375  1.26     enami 			sc->sc_intmask |= OHCI_Int_IsochRx;
    376  1.26     enami 		}
    377   1.3      onoe 
    378   1.5      matt 		if (!progress) {
    379   1.5      matt 			sc->sc_intrcnt.ev_count++;
    380   1.5      matt 			progress = 1;
    381   1.5      matt 		}
    382   1.1      matt 	}
    383   1.3      onoe }
    384   1.3      onoe 
    385  1.24       jmc static void
    386  1.24       jmc fwohci_create_event_thread(void *arg)
    387  1.24       jmc {
    388  1.26     enami 	struct fwohci_softc  *sc = arg;
    389  1.24       jmc 
    390  1.26     enami 	if (kthread_create1(fwohci_thread_init, sc, &sc->sc_event_thread, "%s",
    391  1.26     enami 	    sc->sc_sc1394.sc1394_dev.dv_xname)) {
    392  1.26     enami 		printf("%s: unable to create event thread\n",
    393  1.26     enami 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    394  1.26     enami 		panic("fwohci_create_event_thread");
    395  1.26     enami 	}
    396  1.24       jmc }
    397  1.24       jmc 
    398  1.24       jmc static void
    399  1.24       jmc fwohci_thread_init(void *arg)
    400  1.24       jmc {
    401  1.26     enami 	struct fwohci_softc *sc = arg;
    402  1.26     enami 	int i;
    403  1.26     enami 
    404  1.26     enami 	/*
    405  1.24       jmc 	 * Allocate descriptors
    406  1.24       jmc 	 */
    407  1.26     enami 	if (fwohci_desc_alloc(sc)) {
    408  1.26     enami 		printf("%s: not enabling interrupts\n",
    409  1.26     enami 		    sc->sc_sc1394.sc1394_dev.dv_xname);
    410  1.26     enami 		kthread_exit(1);
    411  1.26     enami 	}
    412  1.24       jmc 
    413  1.24       jmc 	/*
    414  1.24       jmc 	 * Enable Link Power
    415  1.24       jmc 	 */
    416  1.24       jmc 
    417  1.24       jmc 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    418  1.24       jmc 
    419  1.24       jmc 	/*
    420  1.24       jmc 	 * Allocate DMA Context
    421  1.24       jmc 	 */
    422  1.24       jmc 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
    423  1.24       jmc 	    OHCI_CTX_ASYNC_RX_REQUEST);
    424  1.24       jmc 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
    425  1.24       jmc 	    OHCI_CTX_ASYNC_RX_RESPONSE);
    426  1.24       jmc 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, 0, OHCI_CTX_ASYNC_TX_REQUEST);
    427  1.24       jmc 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, 0, OHCI_CTX_ASYNC_TX_RESPONSE);
    428  1.24       jmc 	sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
    429  1.24       jmc 	    M_DEVBUF, M_WAITOK);
    430  1.24       jmc 	for (i = 0; i < sc->sc_isoctx; i++)
    431  1.24       jmc 		sc->sc_ctx_ir[i] = NULL;
    432  1.24       jmc 
    433  1.24       jmc 	/*
    434  1.24       jmc 	 * Allocate buffer for configuration ROM and SelfID buffer
    435  1.24       jmc 	 */
    436  1.24       jmc 	fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
    437  1.24       jmc 	fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
    438  1.24       jmc 
    439  1.26     enami 	callout_init(&sc->sc_selfid_callout);
    440  1.24       jmc 
    441  1.24       jmc 	sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
    442  1.24       jmc 	sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
    443  1.24       jmc 
    444  1.24       jmc 	/*
    445  1.24       jmc 	 * establish hooks for shutdown and suspend/resume
    446  1.24       jmc 	 */
    447  1.24       jmc 	sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
    448  1.24       jmc 	sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
    449  1.24       jmc 
    450  1.26     enami 	sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev, "fw",
    451  1.26     enami 	    fwohci_print);
    452  1.24       jmc 
    453  1.26     enami 	/* Main loop. It's not coming back normally. */
    454  1.24       jmc 
    455  1.26     enami 	fwohci_event_thread(sc);
    456  1.24       jmc 
    457  1.26     enami 	kthread_exit(0);
    458  1.24       jmc }
    459  1.24       jmc 
    460  1.24       jmc static void
    461  1.24       jmc fwohci_event_thread(struct fwohci_softc *sc)
    462  1.24       jmc {
    463  1.26     enami 	int i, s;
    464  1.26     enami 	u_int32_t intmask, iso;
    465  1.26     enami 
    466  1.26     enami 	s = splbio();
    467  1.26     enami 
    468  1.26     enami 	/*
    469  1.26     enami 	 * Initialize hardware registers.
    470  1.26     enami 	 */
    471  1.26     enami 
    472  1.26     enami 	fwohci_hw_init(sc);
    473  1.26     enami 
    474  1.26     enami 	/* Initial Bus Reset */
    475  1.26     enami 	fwohci_phy_busreset(sc);
    476  1.26     enami 	tsleep(fwohci_event_thread, PZERO, "fwohci_event", 0);
    477  1.26     enami 	splx(s);
    478  1.26     enami 
    479  1.26     enami 	while (!sc->sc_dying) {
    480  1.26     enami 		while (1) {
    481  1.26     enami 			s = splbio();
    482  1.26     enami 			intmask = sc->sc_intmask;
    483  1.26     enami 			if (intmask) {
    484  1.26     enami 				splx(s);
    485  1.26     enami 				if (intmask & OHCI_Int_BusReset) {
    486  1.26     enami 					s = splbio();
    487  1.26     enami 					sc->sc_intmask &= ~OHCI_Int_BusReset;
    488  1.26     enami 					splx(s);
    489  1.26     enami 					fwohci_buf_stop(sc);
    490  1.26     enami 					fwohci_buf_init(sc);
    491  1.26     enami 					if (sc->sc_uidtbl != NULL) {
    492  1.26     enami 						free(sc->sc_uidtbl, M_DEVBUF);
    493  1.26     enami 						sc->sc_uidtbl = NULL;
    494  1.26     enami 					}
    495  1.26     enami 
    496  1.26     enami 					callout_reset(&sc->sc_selfid_callout,
    497  1.26     enami 					    OHCI_SELFID_TIMEOUT,
    498  1.26     enami 					    (void (*)(void *))
    499  1.26     enami 					    fwohci_phy_busreset, sc);
    500  1.26     enami 					sc->sc_nodeid = 0xffff;	/* indicate
    501  1.26     enami 								   invalid */
    502  1.26     enami 					sc->sc_rootid = 0;
    503  1.26     enami 					sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
    504  1.26     enami 				}
    505  1.26     enami 				if (intmask & OHCI_Int_SelfIDComplete) {
    506  1.26     enami 					s = splbio();
    507  1.26     enami 					sc->sc_intmask &=
    508  1.26     enami 					    ~OHCI_Int_SelfIDComplete;
    509  1.26     enami 					OHCI_CSR_WRITE(sc,
    510  1.26     enami 					    OHCI_REG_IntEventClear,
    511  1.26     enami 					    OHCI_Int_BusReset);
    512  1.26     enami 					OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
    513  1.26     enami 					    OHCI_Int_BusReset);
    514  1.26     enami 					splx(s);
    515  1.26     enami 					callout_stop(&sc->sc_selfid_callout);
    516  1.26     enami 					if (fwohci_selfid_input(sc) == 0) {
    517  1.26     enami 						fwohci_buf_start(sc);
    518  1.26     enami 						fwohci_uid_collect(sc);
    519  1.26     enami 					}
    520  1.26     enami 				}
    521  1.26     enami 				if (intmask & OHCI_Int_ReqTxComplete) {
    522  1.26     enami 					s = splbio();
    523  1.26     enami 					sc->sc_intmask &=
    524  1.26     enami 					    ~OHCI_Int_ReqTxComplete;
    525  1.26     enami 					splx(s);
    526  1.26     enami 					fwohci_at_done(sc, sc->sc_ctx_atrq, 0);
    527  1.26     enami 				}
    528  1.26     enami 				if (intmask & OHCI_Int_RespTxComplete) {
    529  1.26     enami 					s = splbio();
    530  1.26     enami 					sc->sc_intmask &=
    531  1.26     enami 					    ~OHCI_Int_RespTxComplete;
    532  1.26     enami 					splx(s);
    533  1.26     enami 					fwohci_at_done(sc, sc->sc_ctx_atrs, 0);
    534  1.26     enami 				}
    535  1.26     enami 				if (intmask & OHCI_Int_RQPkt) {
    536  1.26     enami 					s = splbio();
    537  1.26     enami 					sc->sc_intmask &= ~OHCI_Int_RQPkt;
    538  1.26     enami 					splx(s);
    539  1.26     enami 					fwohci_arrq_input(sc, sc->sc_ctx_arrq);
    540  1.26     enami 				}
    541  1.26     enami 				if (intmask & OHCI_Int_RSPkt) {
    542  1.26     enami 					s = splbio();
    543  1.26     enami 					sc->sc_intmask &= ~OHCI_Int_RSPkt;
    544  1.26     enami 					splx(s);
    545  1.26     enami 					fwohci_arrs_input(sc, sc->sc_ctx_arrs);
    546  1.26     enami 				}
    547  1.26     enami 				if (intmask & OHCI_Int_IsochTx) {
    548  1.26     enami 					s = splbio();
    549  1.26     enami 					sc->sc_intmask &= ~OHCI_Int_IsochTx;
    550  1.26     enami 					splx(s);
    551  1.26     enami 				}
    552  1.26     enami 				if (intmask & OHCI_Int_IsochRx) {
    553  1.26     enami 					s = splbio();
    554  1.26     enami 					sc->sc_intmask &= ~OHCI_Int_IsochRx;
    555  1.26     enami 					iso = sc->sc_iso;
    556  1.26     enami 					sc->sc_iso = 0;
    557  1.26     enami 					splx(s);
    558  1.26     enami 					for (i = 0; i < sc->sc_isoctx; i++) {
    559  1.26     enami 						if ((iso & (1 << i)) &&
    560  1.26     enami 						    sc->sc_ctx_ir[i] != NULL)
    561  1.26     enami 							fwohci_ir_input(sc,
    562  1.26     enami 							    sc->sc_ctx_ir[i]);
    563  1.26     enami 					}
    564  1.26     enami 				}
    565  1.26     enami 			} else
    566  1.26     enami 				break;
    567  1.26     enami 		}
    568  1.26     enami 		tsleep(fwohci_event_thread, PZERO, "fwohci_event", 0);
    569  1.26     enami 		splx(s);
    570  1.26     enami 	}
    571  1.24       jmc }
    572  1.24       jmc 
    573   1.5      matt #if 0
    574   1.5      matt static int
    575   1.5      matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
    576  1.26     enami     bus_dmamap_t *mapp, caddr_t *kvap, int flags)
    577   1.5      matt {
    578   1.5      matt 	bus_dma_segment_t segs[1];
    579   1.5      matt 	int error, nsegs, steps;
    580   1.5      matt 
    581   1.5      matt 	steps = 0;
    582   1.5      matt 	error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
    583  1.26     enami 	    segs, 1, &nsegs, flags);
    584   1.5      matt 	if (error)
    585   1.5      matt 		goto cleanup;
    586   1.5      matt 
    587   1.5      matt 	steps = 1;
    588   1.5      matt 	error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
    589  1.26     enami 	    kvap, flags);
    590   1.5      matt 	if (error)
    591   1.5      matt 		goto cleanup;
    592   1.5      matt 
    593   1.5      matt 	if (error == 0)
    594   1.5      matt 		error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
    595  1.26     enami 		    size, flags, mapp);
    596   1.5      matt 	if (error)
    597   1.5      matt 		goto cleanup;
    598   1.5      matt 	if (error == 0)
    599  1.26     enami 		error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL,
    600  1.26     enami 		    flags);
    601   1.5      matt 	if (error)
    602   1.5      matt 		goto cleanup;
    603   1.5      matt 
    604  1.26     enami  cleanup:
    605   1.5      matt 	switch (steps) {
    606   1.5      matt 	case 1:
    607   1.5      matt 		bus_dmamem_free(sc->sc_dmat, segs, nsegs);
    608   1.5      matt 	}
    609   1.5      matt 
    610   1.5      matt 	return error;
    611   1.5      matt }
    612   1.5      matt #endif
    613   1.5      matt 
    614   1.3      onoe int
    615   1.3      onoe fwohci_print(void *aux, const char *pnp)
    616   1.3      onoe {
    617   1.3      onoe 	char *name = aux;
    618   1.3      onoe 
    619   1.3      onoe 	if (pnp)
    620   1.3      onoe 		printf("%s at %s", name, pnp);
    621   1.3      onoe 
    622   1.3      onoe 	return UNCONF;
    623   1.3      onoe }
    624   1.3      onoe 
    625   1.7      onoe static void
    626   1.7      onoe fwohci_hw_init(struct fwohci_softc *sc)
    627   1.7      onoe {
    628   1.7      onoe 	int i;
    629   1.7      onoe 	u_int32_t val;
    630   1.7      onoe 
    631   1.7      onoe 	/*
    632   1.7      onoe 	 * Software Reset.
    633   1.7      onoe 	 */
    634   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    635   1.7      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    636   1.7      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    637   1.7      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    638   1.7      onoe 			break;
    639   1.7      onoe 	}
    640   1.7      onoe 
    641   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    642   1.7      onoe 
    643   1.7      onoe 	/*
    644   1.7      onoe 	 * First, initilize CSRs with undefined value to default settings.
    645   1.7      onoe 	 */
    646   1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    647   1.7      onoe 	val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
    648   1.7      onoe #if 0
    649   1.7      onoe 	val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
    650   1.7      onoe #else
    651   1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
    652   1.7      onoe #endif
    653   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    654   1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    655   1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
    656   1.7      onoe 		    ~0);
    657   1.7      onoe 	}
    658   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
    659   1.7      onoe 
    660   1.7      onoe 	fwohci_configrom_init(sc);
    661   1.7      onoe 	fwohci_selfid_init(sc);
    662   1.7      onoe 	fwohci_buf_init(sc);
    663   1.7      onoe 	fwohci_csr_init(sc);
    664   1.7      onoe 
    665   1.7      onoe 	/*
    666   1.7      onoe 	 * Final CSR settings.
    667   1.7      onoe 	 */
    668   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
    669   1.7      onoe 	    OHCI_LinkControl_CycleTimerEnable |
    670   1.7      onoe 	    OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
    671   1.7      onoe 
    672   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888);	/*XXX*/
    673   1.7      onoe 
    674   1.7      onoe 	/* clear receive filter */
    675   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
    676   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
    677   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
    678   1.7      onoe 
    679   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
    680   1.7      onoe 	    OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
    681  1.22     enami #if BYTE_ORDER == BIG_ENDIAN
    682  1.22     enami 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet,
    683  1.22     enami 	    OHCI_HCControl_NoByteSwapData);
    684  1.22     enami #endif
    685   1.7      onoe 
    686   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
    687   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
    688   1.7      onoe 	    OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
    689   1.7      onoe 	    OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
    690   1.7      onoe 	    OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
    691   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
    692   1.7      onoe 	    OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
    693   1.7      onoe 	    OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
    694   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
    695   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    696   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
    697   1.7      onoe 
    698   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
    699   1.7      onoe 
    700   1.7      onoe 	/*
    701   1.7      onoe 	 * Start the receivers
    702   1.7      onoe 	 */
    703   1.7      onoe 	fwohci_buf_start(sc);
    704   1.7      onoe }
    705   1.7      onoe 
    706   1.7      onoe static void
    707   1.7      onoe fwohci_power(int why, void *arg)
    708   1.7      onoe {
    709   1.7      onoe 	struct fwohci_softc *sc = arg;
    710   1.7      onoe 	int s;
    711   1.7      onoe 
    712  1.24       jmc 	s = splbio();
    713  1.10  takemura 	switch (why) {
    714  1.10  takemura 	case PWR_SUSPEND:
    715  1.10  takemura 	case PWR_STANDBY:
    716  1.10  takemura 		fwohci_shutdown(sc);
    717  1.10  takemura 		break;
    718  1.10  takemura 	case PWR_RESUME:
    719   1.7      onoe 		fwohci_hw_init(sc);
    720   1.7      onoe 		fwohci_phy_busreset(sc);
    721  1.10  takemura 		break;
    722  1.10  takemura 	case PWR_SOFTSUSPEND:
    723  1.10  takemura 	case PWR_SOFTSTANDBY:
    724  1.10  takemura 	case PWR_SOFTRESUME:
    725  1.10  takemura 		break;
    726   1.7      onoe 	}
    727   1.7      onoe 	splx(s);
    728   1.7      onoe }
    729   1.7      onoe 
    730   1.7      onoe static void
    731   1.7      onoe fwohci_shutdown(void *arg)
    732   1.7      onoe {
    733   1.7      onoe 	struct fwohci_softc *sc = arg;
    734   1.7      onoe 	u_int32_t val;
    735   1.7      onoe 
    736   1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    737   1.7      onoe 	/* disable all interrupt */
    738   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
    739   1.7      onoe 	fwohci_buf_stop(sc);
    740   1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    741   1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
    742   1.7      onoe 		OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
    743   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    744   1.7      onoe 	fwohci_phy_busreset(sc);
    745   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
    746   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    747   1.7      onoe }
    748   1.7      onoe 
    749   1.3      onoe /*
    750   1.3      onoe  * COMMON FUNCTIONS
    751   1.3      onoe  */
    752   1.3      onoe 
    753   1.3      onoe /*
    754   1.7      onoe  * read the PHY Register.
    755   1.3      onoe  */
    756   1.7      onoe static u_int8_t
    757   1.7      onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
    758   1.3      onoe {
    759   1.3      onoe 	int i;
    760   1.3      onoe 	u_int32_t val;
    761   1.3      onoe 
    762   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
    763   1.3      onoe 	    OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
    764   1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    765   1.3      onoe 		if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    766   1.3      onoe 		    OHCI_PhyControl_RdDone)
    767   1.3      onoe 			break;
    768   1.3      onoe 	}
    769   1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
    770   1.7      onoe 	return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
    771   1.7      onoe }
    772   1.7      onoe 
    773   1.7      onoe /*
    774   1.7      onoe  * write the PHY Register.
    775   1.7      onoe  */
    776   1.7      onoe static void
    777   1.7      onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
    778   1.7      onoe {
    779   1.7      onoe 	int i;
    780   1.7      onoe 
    781   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
    782   1.3      onoe 	    (reg << OHCI_PhyControl_RegAddr_BITPOS) |
    783   1.3      onoe 	    (val << OHCI_PhyControl_WrData_BITPOS));
    784   1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    785   1.3      onoe 		if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    786   1.3      onoe 		    OHCI_PhyControl_WrReg))
    787   1.3      onoe 			break;
    788   1.3      onoe 	}
    789   1.3      onoe }
    790   1.3      onoe 
    791   1.3      onoe /*
    792   1.7      onoe  * Initiate Bus Reset
    793   1.7      onoe  */
    794   1.7      onoe static void
    795   1.7      onoe fwohci_phy_busreset(struct fwohci_softc *sc)
    796   1.7      onoe {
    797   1.7      onoe 	int s;
    798   1.7      onoe 	u_int8_t val;
    799   1.7      onoe 
    800  1.24       jmc 	s = splbio();
    801  1.26     enami 	OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    802   1.7      onoe 	    OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
    803   1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
    804   1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    805   1.7      onoe 	val = fwohci_phy_read(sc, 1);
    806   1.7      onoe 	val = (val & 0x80) |			/* preserve RHB (force root) */
    807   1.7      onoe 	    0x40 |				/* Initiate Bus Reset */
    808   1.7      onoe 	    0x3f;				/* default GAP count */
    809   1.7      onoe 	fwohci_phy_write(sc, 1, val);
    810   1.7      onoe 	splx(s);
    811   1.7      onoe }
    812   1.7      onoe 
    813   1.7      onoe /*
    814   1.7      onoe  * PHY Packet
    815   1.7      onoe  */
    816   1.7      onoe static void
    817   1.7      onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
    818   1.7      onoe {
    819   1.7      onoe 	u_int32_t val;
    820   1.7      onoe 	u_int8_t key, phyid;
    821   1.7      onoe 
    822   1.7      onoe 	val = pkt->fp_hdr[1];
    823   1.7      onoe 	if (val != ~pkt->fp_hdr[2]) {
    824   1.7      onoe 		if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
    825   1.7      onoe 		    OHCI_CTXCTL_EVENT_BUS_RESET) {
    826   1.7      onoe #ifdef FW_DEBUG
    827  1.17      onoe 			if (fw_verbose > 1)
    828   1.8      onoe 				printf("fwohci_phy_input: BusReset: 0x%08x\n",
    829   1.8      onoe 				    pkt->fp_hdr[2]);
    830   1.7      onoe #endif
    831   1.7      onoe 		} else {
    832   1.7      onoe 			printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
    833   1.7      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, val,
    834   1.7      onoe 			    pkt->fp_hdr[2]);
    835   1.7      onoe 		}
    836   1.7      onoe 		return;
    837   1.7      onoe 	}
    838   1.7      onoe 	key = (val & 0xc0000000) >> 30;
    839   1.7      onoe 	phyid = (val & 0x3f000000) >> 24;
    840   1.7      onoe 	switch (key) {
    841   1.7      onoe 	case 0:
    842   1.7      onoe #ifdef FW_DEBUG
    843  1.17      onoe 		if (fw_verbose > 1) {
    844   1.8      onoe 			printf("fwohci_phy_input: PHY Config from %d:", phyid);
    845   1.8      onoe 			if (val & 0x00800000)
    846   1.8      onoe 				printf(" ForceRoot");
    847   1.8      onoe 			if (val & 0x00400000)
    848   1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    849   1.8      onoe 			printf("\n");
    850   1.8      onoe 		}
    851   1.7      onoe #endif
    852   1.7      onoe 		break;
    853   1.7      onoe 	case 1:
    854   1.7      onoe #ifdef FW_DEBUG
    855  1.17      onoe 		if (fw_verbose > 1)
    856   1.8      onoe 			printf("fwohci_phy_input: Link-on from %d\n", phyid);
    857   1.7      onoe #endif
    858   1.7      onoe 		break;
    859   1.7      onoe 	case 2:
    860   1.7      onoe #ifdef FW_DEBUG
    861  1.17      onoe 		if (fw_verbose > 1) {
    862   1.8      onoe 			printf("fwohci_phy_input: SelfID from %d:", phyid);
    863   1.8      onoe 			if (val & 0x00800000) {
    864   1.8      onoe 				printf(" #%d", (val & 0x00700000) >> 20);
    865   1.8      onoe 			} else {
    866   1.8      onoe 				if (val & 0x00400000)
    867   1.8      onoe 					printf(" LinkActive");
    868   1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    869   1.8      onoe 				printf(" Spd=S%d",
    870   1.8      onoe 				    100 << ((val & 0x0000c000) >> 14));
    871   1.8      onoe 				if (val & 0x00000800)
    872   1.8      onoe 					printf(" Cont");
    873   1.8      onoe 				if (val & 0x00000002)
    874   1.8      onoe 					printf(" InitiateBusReset");
    875   1.8      onoe 			}
    876   1.8      onoe 			if (val & 0x00000001)
    877   1.8      onoe 				printf(" +");
    878   1.8      onoe 			printf("\n");
    879   1.7      onoe 		}
    880   1.7      onoe #endif
    881   1.7      onoe 		break;
    882   1.7      onoe 	default:
    883   1.8      onoe 		printf("%s: unknown PHY packet: 0x%08x\n",
    884   1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, val);
    885   1.7      onoe 		break;
    886   1.7      onoe 	}
    887   1.7      onoe }
    888   1.7      onoe 
    889   1.7      onoe /*
    890   1.3      onoe  * Descriptor for context DMA.
    891   1.3      onoe  */
    892   1.3      onoe static int
    893   1.3      onoe fwohci_desc_alloc(struct fwohci_softc *sc)
    894   1.3      onoe {
    895   1.9      onoe 	int error, mapsize, dsize;
    896   1.3      onoe 
    897   1.3      onoe 	/*
    898   1.3      onoe 	 * allocate descriptor buffer
    899   1.3      onoe 	 */
    900   1.3      onoe 
    901   1.9      onoe 	sc->sc_descsize = OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
    902   1.3      onoe 	    OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
    903   1.9      onoe 	    OHCI_BUF_IR_CNT * sc->sc_isoctx + 2;
    904   1.9      onoe 	dsize = sizeof(struct fwohci_desc) * sc->sc_descsize;
    905   1.9      onoe 	mapsize = howmany(sc->sc_descsize, NBBY);
    906   1.9      onoe 	sc->sc_descmap = malloc(mapsize, M_DEVBUF, M_WAITOK);
    907   1.9      onoe 	memset(sc->sc_descmap, 0, mapsize);
    908   1.3      onoe 
    909   1.9      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dsize, PAGE_SIZE, 0,
    910   1.9      onoe 	    &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
    911   1.3      onoe 		printf("%s: unable to allocate descriptor buffer, error = %d\n",
    912   1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    913   1.3      onoe 		goto fail_0;
    914   1.3      onoe 	}
    915   1.3      onoe 
    916   1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
    917   1.9      onoe 	    dsize, (caddr_t *)&sc->sc_desc, BUS_DMA_COHERENT | BUS_DMA_WAITOK))
    918   1.9      onoe 	    != 0) {
    919   1.3      onoe 		printf("%s: unable to map descriptor buffer, error = %d\n",
    920   1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    921   1.3      onoe 		goto fail_1;
    922   1.3      onoe 	}
    923   1.3      onoe 
    924   1.9      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, dsize, sc->sc_dnseg,
    925  1.11     enami 	    dsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap)) != 0) {
    926   1.3      onoe 		printf("%s: unable to create descriptor buffer DMA map, "
    927   1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    928   1.3      onoe 		goto fail_2;
    929   1.3      onoe 	}
    930   1.3      onoe 
    931   1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
    932   1.9      onoe 	    dsize, NULL, BUS_DMA_WAITOK)) != 0) {
    933   1.3      onoe 		printf("%s: unable to load descriptor buffer DMA map, "
    934   1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    935   1.3      onoe 		goto fail_3;
    936   1.3      onoe 	}
    937   1.3      onoe 
    938   1.3      onoe 	return 0;
    939   1.3      onoe 
    940   1.3      onoe   fail_3:
    941   1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
    942   1.3      onoe   fail_2:
    943   1.9      onoe 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, dsize);
    944   1.3      onoe   fail_1:
    945   1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
    946   1.3      onoe   fail_0:
    947   1.3      onoe 	return error;
    948   1.3      onoe }
    949   1.3      onoe 
    950   1.9      onoe static struct fwohci_desc *
    951   1.9      onoe fwohci_desc_get(struct fwohci_softc *sc, int ndesc)
    952   1.9      onoe {
    953   1.9      onoe 	int i, n;
    954   1.9      onoe 
    955   1.9      onoe 	for (n = 0; n <= sc->sc_descsize - ndesc; n++) {
    956   1.9      onoe 		for (i = 0; ; i++) {
    957   1.9      onoe 			if (i == ndesc) {
    958   1.9      onoe 				for (i = 0; i < ndesc; i++)
    959   1.9      onoe 					setbit(sc->sc_descmap, n + i);
    960   1.9      onoe 				return sc->sc_desc + n;
    961   1.9      onoe 			}
    962   1.9      onoe 			if (isset(sc->sc_descmap, n + i))
    963   1.9      onoe 				break;
    964   1.9      onoe 		}
    965   1.9      onoe 	}
    966   1.9      onoe 	return NULL;
    967   1.9      onoe }
    968   1.9      onoe 
    969   1.9      onoe static void
    970   1.9      onoe fwohci_desc_put(struct fwohci_softc *sc, struct fwohci_desc *fd, int ndesc)
    971   1.9      onoe {
    972   1.9      onoe 	int i, n;
    973   1.9      onoe 
    974   1.9      onoe 	n = fd - sc->sc_desc;
    975   1.9      onoe 	for (i = 0; i < ndesc; i++, n++) {
    976   1.9      onoe #ifdef DIAGNOSTICS
    977   1.9      onoe 		if (isclr(sc->sc_descmap, n))
    978   1.9      onoe 			panic("fwohci_desc_put: duplicated free");
    979   1.9      onoe #endif
    980   1.9      onoe 		clrbit(sc->sc_descmap, n);
    981   1.9      onoe 	}
    982   1.9      onoe }
    983   1.9      onoe 
    984   1.3      onoe /*
    985   1.3      onoe  * Asyncronous/Isochronous Transmit/Receive Context
    986   1.3      onoe  */
    987   1.3      onoe static int
    988   1.3      onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
    989   1.3      onoe     int bufcnt, int ctx)
    990   1.3      onoe {
    991   1.3      onoe 	int i, error;
    992   1.3      onoe 	struct fwohci_ctx *fc;
    993   1.3      onoe 	struct fwohci_buf *fb;
    994   1.3      onoe 	struct fwohci_desc *fd;
    995   1.3      onoe 
    996   1.3      onoe 	fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
    997   1.3      onoe 	memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
    998   1.3      onoe 	LIST_INIT(&fc->fc_handler);
    999   1.3      onoe 	TAILQ_INIT(&fc->fc_buf);
   1000   1.3      onoe 	fc->fc_ctx = ctx;
   1001   1.3      onoe 	fc->fc_bufcnt = bufcnt;
   1002   1.3      onoe 	fb = (struct fwohci_buf *)&fc[1];
   1003   1.3      onoe 	for (i = 0; i < bufcnt; i++, fb++) {
   1004   1.3      onoe 		if ((error = fwohci_buf_alloc(sc, fb)) != 0)
   1005   1.3      onoe 			goto fail;
   1006   1.9      onoe 		if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
   1007   1.9      onoe 			error = ENOBUFS;
   1008   1.9      onoe 			goto fail;
   1009   1.9      onoe 		}
   1010   1.3      onoe 		fb->fb_desc = fd;
   1011   1.3      onoe 		fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
   1012   1.7      onoe 		    ((caddr_t)fd - (caddr_t)sc->sc_desc);
   1013   1.3      onoe 		fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
   1014   1.3      onoe 		    OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
   1015   1.3      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
   1016   1.3      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
   1017   1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1018   1.3      onoe 	}
   1019   1.3      onoe 	*fcp = fc;
   1020   1.3      onoe 	return 0;
   1021   1.3      onoe 
   1022   1.3      onoe   fail:
   1023   1.3      onoe 	while (i-- > 0)
   1024   1.3      onoe 		fwohci_buf_free(sc, --fb);
   1025   1.3      onoe 	free(fc, M_DEVBUF);
   1026   1.3      onoe 	return error;
   1027   1.3      onoe }
   1028   1.3      onoe 
   1029   1.3      onoe static void
   1030   1.9      onoe fwohci_ctx_free(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1031   1.9      onoe {
   1032   1.9      onoe 	struct fwohci_buf *fb;
   1033   1.9      onoe 	struct fwohci_handler *fh;
   1034   1.9      onoe 
   1035   1.9      onoe 	while ((fh = LIST_FIRST(&fc->fc_handler)) != NULL)
   1036   1.9      onoe 		fwohci_handler_set(sc, fh->fh_tcode, fh->fh_key1, fh->fh_key2,
   1037   1.9      onoe 		    NULL, NULL);
   1038   1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1039   1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1040   1.9      onoe 		fwohci_buf_free(sc, fb);
   1041   1.9      onoe 	}
   1042   1.9      onoe 	free(fc, M_DEVBUF);
   1043   1.9      onoe }
   1044   1.9      onoe 
   1045   1.9      onoe static void
   1046   1.3      onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1047   1.3      onoe {
   1048   1.3      onoe 	struct fwohci_buf *fb, *nfb;
   1049   1.3      onoe 	struct fwohci_desc *fd;
   1050  1.19      onoe 	struct fwohci_handler *fh;
   1051   1.9      onoe 	int n;
   1052   1.3      onoe 
   1053   1.3      onoe 	for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
   1054   1.3      onoe 		nfb = TAILQ_NEXT(fb, fb_list);
   1055   1.3      onoe 		fb->fb_off = 0;
   1056   1.3      onoe 		fd = fb->fb_desc;
   1057   1.3      onoe 		fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
   1058   1.3      onoe 		fd->fd_rescount = fd->fd_reqcount;
   1059   1.3      onoe 	}
   1060   1.9      onoe 
   1061   1.9      onoe 	n = fc->fc_ctx;
   1062   1.9      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1063   1.9      onoe 	if (fc->fc_isoch) {
   1064   1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
   1065   1.9      onoe 		    fb->fb_daddr | 1);
   1066   1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlClear,
   1067   1.9      onoe 		    OHCI_CTXCTL_RX_BUFFER_FILL |
   1068   1.9      onoe 		    OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
   1069   1.9      onoe 		    OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
   1070   1.9      onoe 		    OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
   1071   1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlSet,
   1072   1.9      onoe 		    OHCI_CTXCTL_RX_ISOCH_HEADER);
   1073  1.19      onoe 		fh = LIST_FIRST(&fc->fc_handler);
   1074  1.19      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextMatch,
   1075  1.19      onoe 		    (OHCI_CTXMATCH_TAG0 << fh->fh_key2) | fh->fh_key1);
   1076   1.9      onoe 	} else {
   1077   1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
   1078   1.9      onoe 		    fb->fb_daddr | 1);
   1079   1.9      onoe 	}
   1080   1.3      onoe }
   1081   1.3      onoe 
   1082   1.3      onoe /*
   1083   1.3      onoe  * DMA data buffer
   1084   1.3      onoe  */
   1085   1.3      onoe static int
   1086   1.3      onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
   1087   1.3      onoe {
   1088   1.3      onoe 	int error;
   1089   1.3      onoe 
   1090   1.7      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
   1091   1.7      onoe 	    PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
   1092   1.3      onoe 		printf("%s: unable to allocate buffer, error = %d\n",
   1093   1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
   1094   1.3      onoe 		goto fail_0;
   1095   1.3      onoe 	}
   1096   1.3      onoe 
   1097   1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
   1098   1.7      onoe 	    fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
   1099   1.3      onoe 		printf("%s: unable to map buffer, error = %d\n",
   1100   1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
   1101   1.3      onoe 		goto fail_1;
   1102   1.3      onoe 	}
   1103   1.3      onoe 
   1104   1.7      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
   1105   1.7      onoe 	    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
   1106   1.3      onoe 		printf("%s: unable to create buffer DMA map, "
   1107   1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
   1108   1.3      onoe 		    error);
   1109   1.3      onoe 		goto fail_2;
   1110   1.3      onoe 	}
   1111   1.3      onoe 
   1112   1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
   1113   1.7      onoe 	    fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
   1114   1.3      onoe 		printf("%s: unable to load buffer DMA map, "
   1115   1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
   1116   1.3      onoe 		    error);
   1117   1.3      onoe 		goto fail_3;
   1118   1.3      onoe 	}
   1119   1.3      onoe 
   1120   1.3      onoe 	return 0;
   1121   1.3      onoe 
   1122   1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
   1123   1.3      onoe   fail_3:
   1124   1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1125   1.3      onoe   fail_2:
   1126   1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
   1127   1.3      onoe   fail_1:
   1128   1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
   1129   1.3      onoe   fail_0:
   1130   1.3      onoe 	return error;
   1131   1.3      onoe }
   1132   1.3      onoe 
   1133   1.3      onoe static void
   1134   1.3      onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
   1135   1.3      onoe {
   1136   1.3      onoe 
   1137   1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
   1138   1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1139   1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
   1140   1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
   1141   1.3      onoe }
   1142   1.3      onoe 
   1143   1.3      onoe static void
   1144   1.3      onoe fwohci_buf_init(struct fwohci_softc *sc)
   1145   1.3      onoe {
   1146   1.3      onoe 	int i;
   1147   1.3      onoe 
   1148   1.3      onoe 	/*
   1149   1.9      onoe 	 * Initialize for Asynchronous Transmit Queue.
   1150   1.3      onoe 	 */
   1151   1.9      onoe 	fwohci_at_done(sc, sc->sc_ctx_atrq, 1);
   1152   1.9      onoe 	fwohci_at_done(sc, sc->sc_ctx_atrs, 1);
   1153   1.3      onoe 
   1154   1.3      onoe 	/*
   1155   1.9      onoe 	 * Initialize for Asynchronous Receive Queue.
   1156   1.3      onoe 	 */
   1157   1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrq);
   1158   1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrs);
   1159   1.3      onoe 
   1160   1.3      onoe 	/*
   1161   1.9      onoe 	 * Initialize for Isochronous Receive Queue.
   1162   1.3      onoe 	 */
   1163   1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1164   1.9      onoe 		if (sc->sc_ctx_ir[i] != NULL)
   1165   1.9      onoe 			fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
   1166   1.7      onoe 	}
   1167   1.7      onoe }
   1168   1.7      onoe 
   1169   1.7      onoe static void
   1170   1.7      onoe fwohci_buf_start(struct fwohci_softc *sc)
   1171   1.7      onoe {
   1172   1.7      onoe 	int i;
   1173   1.7      onoe 
   1174   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1175   1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1176   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1177   1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1178   1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1179   1.9      onoe 		if (sc->sc_ctx_ir[i] != NULL &&
   1180   1.9      onoe 		    LIST_FIRST(&sc->sc_ctx_ir[i]->fc_handler) != NULL) {
   1181   1.3      onoe 			OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1182   1.3      onoe 			    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1183   1.3      onoe 		}
   1184   1.3      onoe 	}
   1185   1.3      onoe }
   1186   1.3      onoe 
   1187   1.3      onoe static void
   1188   1.7      onoe fwohci_buf_stop(struct fwohci_softc *sc)
   1189   1.7      onoe {
   1190   1.7      onoe 	int i, j;
   1191   1.7      onoe 
   1192   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1193   1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1194   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1195   1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1196   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1197   1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1198   1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1199   1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1200   1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1201   1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1202   1.7      onoe 		    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1203   1.7      onoe 	}
   1204   1.7      onoe 
   1205   1.7      onoe 	/*
   1206   1.7      onoe 	 * Make sure the transmitter is stopped.
   1207   1.7      onoe 	 */
   1208   1.7      onoe 	for (j = 0; j < OHCI_LOOP; j++) {
   1209   1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1210   1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1211   1.7      onoe 			continue;
   1212   1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1213   1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1214   1.7      onoe 			continue;
   1215   1.7      onoe 		break;
   1216   1.7      onoe 	}
   1217   1.7      onoe }
   1218   1.7      onoe 
   1219   1.7      onoe static void
   1220   1.3      onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1221   1.3      onoe {
   1222   1.3      onoe 	struct fwohci_buf *fb, *tfb;
   1223   1.3      onoe 
   1224   1.3      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1225   1.3      onoe 		if (fb->fb_off != fb->fb_desc->fd_reqcount ||
   1226   1.3      onoe 		    fb->fb_desc->fd_rescount != 0)
   1227   1.3      onoe 			break;
   1228   1.3      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1229   1.3      onoe 		fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
   1230   1.3      onoe 		fb->fb_off = 0;
   1231   1.3      onoe 		fb->fb_desc->fd_branch = 0;
   1232   1.3      onoe 		tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
   1233   1.3      onoe 		tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
   1234   1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1235   1.3      onoe 	}
   1236   1.3      onoe }
   1237   1.3      onoe 
   1238   1.3      onoe static int
   1239   1.3      onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_ctx *fc, caddr_t *pp,
   1240   1.3      onoe     int len)
   1241   1.3      onoe {
   1242   1.3      onoe 	struct fwohci_buf *fb;
   1243   1.3      onoe 	struct fwohci_desc *fd;
   1244   1.3      onoe 	int bufend;
   1245   1.3      onoe 
   1246   1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1247   1.3      onoe   again:
   1248   1.3      onoe 	fd = fb->fb_desc;
   1249   1.3      onoe #ifdef FW_DEBUG
   1250  1.17      onoe 	if (fw_verbose > 1)
   1251  1.12     enami 		printf("fwohci_buf_pktget: desc %ld, off %d, req %d, res %d,"
   1252   1.9      onoe 		    " len %d, avail %d\n",
   1253  1.12     enami 		    (long)(fd - sc->sc_desc), fb->fb_off, fd->fd_reqcount,
   1254   1.9      onoe 		    fd->fd_rescount, len,
   1255   1.9      onoe 		    fd->fd_reqcount - fd->fd_rescount - fb->fb_off);
   1256   1.3      onoe #endif
   1257   1.3      onoe 	bufend = fd->fd_reqcount - fd->fd_rescount;
   1258   1.3      onoe 	if (fb->fb_off >= bufend) {
   1259   1.9      onoe 		if (fc->fc_isoch && fb->fb_off > 0) {
   1260   1.3      onoe 			fb->fb_off = fd->fd_reqcount;
   1261   1.3      onoe 			fd->fd_rescount = 0;
   1262   1.3      onoe 		}
   1263   1.3      onoe 		if (fd->fd_rescount == 0) {
   1264   1.3      onoe 			if ((fb = TAILQ_NEXT(fb, fb_list)) != NULL)
   1265   1.3      onoe 				goto again;
   1266   1.3      onoe 		}
   1267   1.3      onoe 		return 0;
   1268   1.3      onoe 	}
   1269   1.3      onoe 	if (fb->fb_off + len > bufend)
   1270   1.3      onoe 		len = bufend - fb->fb_off;
   1271   1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
   1272   1.7      onoe 	    BUS_DMASYNC_POSTREAD);
   1273   1.3      onoe 	*pp = fb->fb_buf + fb->fb_off;
   1274   1.3      onoe 	fb->fb_off += roundup(len, 4);
   1275   1.3      onoe 	return len;
   1276   1.3      onoe }
   1277   1.3      onoe 
   1278   1.3      onoe static int
   1279   1.3      onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1280   1.3      onoe     struct fwohci_pkt *pkt)
   1281   1.3      onoe {
   1282   1.3      onoe 	caddr_t p;
   1283   1.3      onoe 	int len, count, i;
   1284   1.3      onoe 
   1285   1.9      onoe 	memset(pkt, 0, sizeof(*pkt));
   1286   1.9      onoe 	pkt->fp_uio.uio_iov = pkt->fp_iov;
   1287   1.9      onoe 	pkt->fp_uio.uio_rw = UIO_WRITE;
   1288   1.9      onoe 	pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
   1289   1.9      onoe 
   1290   1.3      onoe 	/* get first quadlet */
   1291   1.3      onoe 	count = 4;
   1292   1.9      onoe 	if (fc->fc_isoch) {
   1293   1.3      onoe 		/*
   1294   1.3      onoe 		 * get trailer first, may be bogus data unless status update
   1295   1.3      onoe 		 * in descriptor is set.
   1296   1.3      onoe 		 */
   1297   1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1298  1.13     enami 		    sizeof(*pkt->fp_trail));
   1299   1.7      onoe 		if (len <= 0) {
   1300   1.7      onoe #ifdef FW_DEBUG
   1301  1.17      onoe 			if (fw_verbose > 1)
   1302   1.9      onoe 				printf("fwohci_buf_input: no input for is#%d\n",
   1303   1.8      onoe 				    fc->fc_ctx);
   1304   1.7      onoe #endif
   1305   1.3      onoe 			return 0;
   1306   1.7      onoe 		}
   1307   1.8      onoe 		*pkt->fp_trail = (*pkt->fp_trail & 0xffff) |
   1308   1.8      onoe 			(TAILQ_FIRST(&fc->fc_buf)->fb_desc->fd_status << 16);
   1309   1.3      onoe 	}
   1310   1.3      onoe 	len = fwohci_buf_pktget(sc, fc, &p, count);
   1311   1.3      onoe 	if (len <= 0) {
   1312   1.3      onoe #ifdef FW_DEBUG
   1313  1.17      onoe 		if (fw_verbose > 1)
   1314   1.8      onoe 			printf("fwohci_buf_input: no input for %d\n",
   1315   1.8      onoe 			    fc->fc_ctx);
   1316   1.3      onoe #endif
   1317   1.3      onoe 		return 0;
   1318   1.3      onoe 	}
   1319   1.3      onoe 	pkt->fp_hdr[0] = *(u_int32_t *)p;
   1320   1.3      onoe 	pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
   1321   1.3      onoe 	switch (pkt->fp_tcode) {
   1322   1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1323   1.3      onoe 	case IEEE1394_TCODE_READ_RESP_QUAD:
   1324   1.3      onoe 		pkt->fp_hlen = 12;
   1325   1.3      onoe 		pkt->fp_dlen = 4;
   1326   1.3      onoe 		break;
   1327  1.24       jmc 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   1328  1.24       jmc 		pkt->fp_hlen = 16;
   1329  1.26     enami 		pkt->fp_dlen = 0;
   1330  1.26     enami 		break;
   1331  1.26     enami 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1332  1.26     enami 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   1333   1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1334   1.3      onoe 	case IEEE1394_TCODE_LOCK_RESP:
   1335   1.3      onoe 		pkt->fp_hlen = 16;
   1336   1.3      onoe 		break;
   1337   1.3      onoe 	case IEEE1394_TCODE_STREAM_DATA:
   1338   1.3      onoe 		pkt->fp_hlen = 4;
   1339   1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
   1340   1.3      onoe 		break;
   1341   1.3      onoe 	default:
   1342   1.3      onoe 		pkt->fp_hlen = 12;
   1343   1.3      onoe 		pkt->fp_dlen = 0;
   1344   1.3      onoe 		break;
   1345   1.3      onoe 	}
   1346   1.3      onoe 
   1347   1.3      onoe 	/* get header */
   1348   1.3      onoe 	while (count < pkt->fp_hlen) {
   1349   1.3      onoe 		len = fwohci_buf_pktget(sc, fc, &p, pkt->fp_hlen - count);
   1350   1.3      onoe 		if (len == 0) {
   1351   1.3      onoe 			printf("fwohci_buf_input: malformed input 1: %d\n",
   1352   1.3      onoe 			    pkt->fp_hlen - count);
   1353   1.3      onoe 			return 0;
   1354   1.3      onoe 		}
   1355   1.3      onoe 		memcpy((caddr_t)pkt->fp_hdr + count, p, len);
   1356   1.3      onoe 		count += len;
   1357   1.3      onoe 	}
   1358  1.24       jmc 	if ((pkt->fp_hlen == 16) &&
   1359  1.26     enami 	    pkt->fp_tcode != IEEE1394_TCODE_READ_REQ_BLOCK)
   1360  1.26     enami 		pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
   1361   1.3      onoe #ifdef FW_DEBUG
   1362  1.17      onoe 	if (fw_verbose > 1)
   1363   1.8      onoe 		printf("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
   1364   1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1365   1.3      onoe #endif
   1366   1.3      onoe 
   1367   1.3      onoe 	/* get data */
   1368   1.3      onoe 	count = 0;
   1369   1.3      onoe 	i = 0;
   1370   1.3      onoe 	while (count < pkt->fp_dlen) {
   1371   1.3      onoe 		len = fwohci_buf_pktget(sc, fc,
   1372   1.3      onoe 		    (caddr_t *)&pkt->fp_iov[i].iov_base,
   1373   1.3      onoe 		    pkt->fp_dlen - count);
   1374   1.3      onoe 		if (len == 0) {
   1375   1.3      onoe 			printf("fwohci_buf_input: malformed input 2: %d\n",
   1376   1.3      onoe 			    pkt->fp_hlen - count);
   1377   1.3      onoe 			return 0;
   1378   1.3      onoe 		}
   1379   1.3      onoe 		pkt->fp_iov[i++].iov_len = len;
   1380   1.3      onoe 		count += len;
   1381   1.3      onoe 	}
   1382   1.9      onoe 	pkt->fp_uio.uio_iovcnt = i;
   1383   1.9      onoe 	pkt->fp_uio.uio_resid = count;
   1384   1.3      onoe 
   1385   1.9      onoe 	if (!fc->fc_isoch) {
   1386   1.3      onoe 		/* get trailer */
   1387   1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1388  1.13     enami 		    sizeof(*pkt->fp_trail));
   1389   1.3      onoe 		if (len <= 0) {
   1390   1.3      onoe 			printf("fwohci_buf_input: malformed input 3: %d\n",
   1391   1.3      onoe 			    pkt->fp_hlen - count);
   1392   1.3      onoe 			return 0;
   1393   1.3      onoe 		}
   1394   1.3      onoe 	}
   1395   1.3      onoe 	return 1;
   1396   1.3      onoe }
   1397   1.3      onoe 
   1398   1.3      onoe static int
   1399   1.3      onoe fwohci_handler_set(struct fwohci_softc *sc,
   1400   1.3      onoe     int tcode, u_int32_t key1, u_int32_t key2,
   1401   1.3      onoe     int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
   1402   1.3      onoe     void *arg)
   1403   1.3      onoe {
   1404   1.3      onoe 	struct fwohci_ctx *fc;
   1405   1.3      onoe 	struct fwohci_handler *fh;
   1406   1.9      onoe 	int i, j;
   1407   1.3      onoe 
   1408  1.26     enami 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1409  1.26     enami 		j = sc->sc_isoctx;
   1410   1.9      onoe 		fh = NULL;
   1411   1.9      onoe 		for (i = 0; i < sc->sc_isoctx; i++) {
   1412   1.9      onoe 			if ((fc = sc->sc_ctx_ir[i]) == NULL) {
   1413   1.9      onoe 				if (j == sc->sc_isoctx)
   1414   1.9      onoe 					j = i;
   1415   1.9      onoe 				continue;
   1416   1.3      onoe 			}
   1417   1.3      onoe 			fh = LIST_FIRST(&fc->fc_handler);
   1418   1.9      onoe 			if (fh == NULL) {
   1419   1.9      onoe 				j = i;
   1420   1.3      onoe 				break;
   1421   1.9      onoe 			}
   1422   1.9      onoe 			if (fh->fh_tcode == tcode &&
   1423   1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1424   1.3      onoe 				break;
   1425   1.9      onoe 			fh = NULL;
   1426   1.9      onoe 		}
   1427   1.9      onoe 		if (fh == NULL) {
   1428   1.9      onoe 			if (handler == NULL)
   1429   1.9      onoe 				return 0;
   1430   1.9      onoe 			if (j == sc->sc_isoctx) {
   1431   1.9      onoe #ifdef FW_DEBUG
   1432   1.9      onoe 				if (fw_verbose)
   1433   1.9      onoe 					printf("fwohci_handler_set: "
   1434   1.9      onoe 					    "no more free context\n");
   1435   1.9      onoe #endif
   1436   1.9      onoe 				return ENOMEM;
   1437   1.9      onoe 			}
   1438   1.9      onoe 			if ((fc = sc->sc_ctx_ir[j]) == NULL) {
   1439   1.9      onoe 				fwohci_ctx_alloc(sc, &fc, OHCI_BUF_IR_CNT, j);
   1440   1.9      onoe 				fc->fc_isoch = 1;
   1441   1.9      onoe 				sc->sc_ctx_ir[j] = fc;
   1442   1.9      onoe 			}
   1443   1.3      onoe 		}
   1444   1.3      onoe 	} else {
   1445   1.3      onoe 		switch (tcode) {
   1446   1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1447   1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1448   1.3      onoe 		case IEEE1394_TCODE_READ_REQ_QUAD:
   1449   1.3      onoe 		case IEEE1394_TCODE_READ_REQ_BLOCK:
   1450   1.3      onoe 		case IEEE1394_TCODE_LOCK_REQ:
   1451   1.3      onoe 			fc = sc->sc_ctx_arrq;
   1452   1.3      onoe 			break;
   1453   1.3      onoe 		case IEEE1394_TCODE_WRITE_RESP:
   1454   1.3      onoe 		case IEEE1394_TCODE_READ_RESP_QUAD:
   1455   1.3      onoe 		case IEEE1394_TCODE_READ_RESP_BLOCK:
   1456   1.3      onoe 		case IEEE1394_TCODE_LOCK_RESP:
   1457   1.3      onoe 			fc = sc->sc_ctx_arrs;
   1458   1.3      onoe 			break;
   1459   1.3      onoe 		default:
   1460   1.3      onoe 			return EIO;
   1461   1.3      onoe 		}
   1462   1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1463   1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1464   1.9      onoe 			if (fh->fh_tcode == tcode &&
   1465   1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1466   1.3      onoe 				break;
   1467   1.3      onoe 		}
   1468   1.3      onoe 	}
   1469   1.3      onoe 	if (handler == NULL) {
   1470   1.9      onoe 		if (fh != NULL) {
   1471  1.26     enami 			LIST_REMOVE(fh, fh_list);
   1472  1.26     enami 			free(fh, M_DEVBUF);
   1473   1.9      onoe 		}
   1474   1.9      onoe 		if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1475  1.26     enami 			sc->sc_ctx_ir[fc->fc_ctx] = NULL;
   1476   1.9      onoe 			fwohci_ctx_free(sc, fc);
   1477   1.9      onoe 		}
   1478   1.3      onoe 		return 0;
   1479   1.3      onoe 	}
   1480   1.3      onoe 	if (fh == NULL) {
   1481  1.24       jmc 		fh = malloc(sizeof(*fh), M_DEVBUF, M_WAITOK);
   1482  1.26     enami 		LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
   1483   1.3      onoe 	}
   1484  1.26     enami 	fh->fh_tcode = tcode;
   1485   1.3      onoe 	fh->fh_key1 = key1;
   1486   1.3      onoe 	fh->fh_key2 = key2;
   1487   1.3      onoe 	fh->fh_handler = handler;
   1488   1.3      onoe 	fh->fh_handarg = arg;
   1489   1.7      onoe #ifdef FW_DEBUG
   1490  1.17      onoe 	if (fw_verbose > 1)
   1491   1.8      onoe 		printf("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
   1492   1.8      onoe 		    fc->fc_ctx, tcode, key1, key2);
   1493   1.7      onoe #endif
   1494   1.3      onoe 
   1495   1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1496   1.7      onoe 		fwohci_ctx_init(sc, fc);
   1497   1.7      onoe #ifdef FW_DEBUG
   1498  1.17      onoe 		if (fw_verbose > 1)
   1499  1.12     enami 			printf("fwohci_handler_set: SYNC desc %ld\n",
   1500  1.12     enami 			    (long)(TAILQ_FIRST(&fc->fc_buf)->fb_desc -
   1501  1.12     enami 			    sc->sc_desc));
   1502   1.7      onoe #endif
   1503   1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1504   1.7      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1505   1.3      onoe 	}
   1506   1.3      onoe 	return 0;
   1507   1.3      onoe }
   1508   1.3      onoe 
   1509   1.3      onoe /*
   1510   1.3      onoe  * Asyncronous Receive Requests input frontend.
   1511   1.3      onoe  */
   1512   1.3      onoe static void
   1513   1.3      onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1514   1.3      onoe {
   1515   1.3      onoe 	int rcode;
   1516   1.3      onoe 	u_int32_t key1, key2;
   1517   1.3      onoe 	struct fwohci_handler *fh;
   1518   1.3      onoe 	struct fwohci_pkt pkt, res;
   1519   1.3      onoe 
   1520  1.26     enami 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1521  1.26     enami 		if (pkt.fp_tcode == OHCI_TCODE_PHY) {
   1522  1.26     enami 			fwohci_phy_input(sc, &pkt);
   1523  1.26     enami 			return;
   1524  1.26     enami 		}
   1525  1.26     enami 		key1 = pkt.fp_hdr[1] & 0xffff;
   1526  1.26     enami 		key2 = pkt.fp_hdr[2];
   1527  1.26     enami 		memset(&res, 0, sizeof(res));
   1528  1.26     enami 		res.fp_uio.uio_rw = UIO_WRITE;
   1529  1.26     enami 		res.fp_uio.uio_segflg = UIO_SYSSPACE;
   1530  1.26     enami 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1531  1.26     enami 		    fh = LIST_NEXT(fh, fh_list)) {
   1532  1.26     enami 			if (pkt.fp_tcode == fh->fh_tcode &&
   1533  1.26     enami 			    key1 == fh->fh_key1 &&
   1534  1.26     enami 			    key2 == fh->fh_key2) {
   1535  1.26     enami 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1536  1.26     enami 				    &pkt);
   1537  1.26     enami 				break;
   1538  1.26     enami 			}
   1539  1.26     enami 		}
   1540  1.26     enami 		if (fh == NULL) {
   1541  1.26     enami 			rcode = IEEE1394_RCODE_ADDRESS_ERROR;
   1542  1.26     enami #ifdef FW_DEBUG
   1543  1.26     enami 			if (fw_verbose > 1)
   1544  1.26     enami 				printf("fwohci_arrq_input: no listener:"
   1545  1.26     enami 				    " tcode 0x%x, addr=0x%04x %08x\n",
   1546  1.26     enami 				    pkt.fp_tcode, key1, key2);
   1547  1.26     enami #endif
   1548  1.26     enami 		}
   1549  1.26     enami 		if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
   1550  1.26     enami 		    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1551  1.26     enami 			return;
   1552  1.26     enami 		if (rcode != -1)
   1553  1.26     enami 			fwohci_atrs_output(sc, rcode, &pkt, &res);
   1554  1.26     enami 	}
   1555  1.26     enami 	fwohci_buf_next(sc, fc);
   1556  1.26     enami 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1557  1.26     enami 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1558   1.3      onoe }
   1559   1.3      onoe 
   1560  1.24       jmc 
   1561   1.3      onoe /*
   1562   1.3      onoe  * Asynchronous Receive Response input frontend.
   1563   1.3      onoe  */
   1564   1.3      onoe static void
   1565   1.3      onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1566   1.3      onoe {
   1567  1.26     enami 	struct fwohci_pkt pkt;
   1568  1.26     enami 	struct fwohci_handler *fh;
   1569   1.3      onoe 	u_int16_t srcid;
   1570   1.3      onoe 	int rcode, tlabel;
   1571   1.3      onoe 
   1572  1.26     enami 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1573  1.26     enami 		srcid = pkt.fp_hdr[1] >> 16;
   1574  1.26     enami 		rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
   1575  1.26     enami 		tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
   1576  1.26     enami #ifdef FW_DEBUG
   1577  1.26     enami 		if (fw_verbose > 1)
   1578  1.26     enami 			printf("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
   1579  1.26     enami 			    " tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
   1580  1.26     enami 			    pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
   1581  1.26     enami 			    pkt.fp_dlen);
   1582  1.26     enami #endif
   1583  1.26     enami 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1584  1.26     enami 		    fh = LIST_NEXT(fh, fh_list)) {
   1585  1.26     enami 			if (pkt.fp_tcode == fh->fh_tcode &&
   1586  1.26     enami 			    (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
   1587  1.26     enami 			    tlabel == fh->fh_key2) {
   1588  1.26     enami 				(*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
   1589  1.26     enami 				LIST_REMOVE(fh, fh_list);
   1590  1.26     enami 				free(fh, M_DEVBUF);
   1591  1.26     enami 				break;
   1592  1.26     enami 			}
   1593  1.26     enami 		}
   1594  1.26     enami #ifdef FW_DEBUG
   1595  1.26     enami 		if (fw_verbose > 1)
   1596  1.26     enami 			if (fh == NULL) {
   1597  1.26     enami 				printf("fwohci_arrs_input: no listner\n");
   1598  1.26     enami 				printf("src: %d, rcode: %d, tlabel: %d, tcode: "
   1599  1.26     enami 				    "%d hdr[3]: 0x%08x, data: 0x%08lx\n", srcid,
   1600  1.26     enami 				    rcode, tlabel, pkt.fp_tcode, pkt.fp_hdr[3],
   1601  1.26     enami 				    (unsigned long)(*((int *)pkt.fp_iov[0].iov_base)));
   1602  1.26     enami 			}
   1603  1.26     enami #endif
   1604  1.26     enami 	}
   1605  1.26     enami 	fwohci_buf_next(sc, fc);
   1606  1.26     enami 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1607  1.26     enami 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1608   1.3      onoe }
   1609   1.3      onoe 
   1610   1.3      onoe /*
   1611   1.3      onoe  * Isochronous Receive input frontend.
   1612   1.3      onoe  */
   1613   1.3      onoe static void
   1614   1.3      onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1615   1.3      onoe {
   1616   1.3      onoe 	int rcode, chan, tag;
   1617   1.3      onoe 	struct iovec *iov;
   1618   1.3      onoe 	struct fwohci_handler *fh;
   1619   1.3      onoe 	struct fwohci_pkt pkt;
   1620   1.3      onoe 
   1621   1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1622   1.3      onoe 		chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
   1623   1.3      onoe 		tag  = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
   1624   1.3      onoe #ifdef FW_DEBUG
   1625  1.17      onoe 		if (fw_verbose > 1)
   1626   1.8      onoe 			printf("fwohci_ir_input: hdr 0x%08x, tcode %d,"
   1627   1.8      onoe 			    " hlen %d, dlen %d\n", pkt.fp_hdr[0],
   1628   1.8      onoe 			    pkt.fp_tcode, pkt.fp_hlen, pkt.fp_dlen);
   1629   1.3      onoe #endif
   1630   1.3      onoe 		if (tag == IEEE1394_TAG_GASP) {
   1631   1.3      onoe 			/*
   1632   1.3      onoe 			 * The pkt with tag=3 is GASP format.
   1633   1.3      onoe 			 * Move GASP header to header part.
   1634   1.3      onoe 			 */
   1635   1.3      onoe 			if (pkt.fp_dlen < 8)
   1636   1.3      onoe 				continue;
   1637   1.3      onoe 			iov = pkt.fp_iov;
   1638   1.3      onoe 			/* assuming pkt per buffer mode */
   1639   1.9      onoe 			pkt.fp_hdr[1] = ntohl(((u_int32_t *)iov->iov_base)[0]);
   1640   1.9      onoe 			pkt.fp_hdr[2] = ntohl(((u_int32_t *)iov->iov_base)[1]);
   1641   1.3      onoe 			iov->iov_base = (caddr_t)iov->iov_base + 8;
   1642   1.3      onoe 			iov->iov_len -= 8;
   1643   1.3      onoe 			pkt.fp_hlen += 8;
   1644   1.3      onoe 			pkt.fp_dlen -= 8;
   1645   1.3      onoe 		}
   1646   1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1647   1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1648   1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1649   1.3      onoe 			    chan == fh->fh_key1 && tag == fh->fh_key2) {
   1650   1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1651   1.3      onoe 				    &pkt);
   1652   1.3      onoe 				break;
   1653   1.3      onoe 			}
   1654   1.3      onoe 		}
   1655   1.3      onoe #ifdef FW_DEBUG
   1656  1.17      onoe 		if (fw_verbose > 1) {
   1657   1.8      onoe 			if (fh == NULL)
   1658   1.8      onoe 				printf("fwohci_ir_input: no handler\n");
   1659   1.8      onoe 			else
   1660   1.8      onoe 				printf("fwohci_ir_input: rcode %d\n", rcode);
   1661   1.8      onoe 		}
   1662   1.3      onoe #endif
   1663   1.3      onoe 	}
   1664   1.3      onoe 	fwohci_buf_next(sc, fc);
   1665   1.3      onoe 	OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
   1666   1.3      onoe 	    OHCI_CTXCTL_WAKE);
   1667   1.3      onoe }
   1668   1.3      onoe 
   1669   1.3      onoe /*
   1670   1.3      onoe  * Asynchronous Transmit common routine.
   1671   1.3      onoe  */
   1672   1.3      onoe static int
   1673   1.3      onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1674   1.3      onoe     struct fwohci_pkt *pkt)
   1675   1.3      onoe {
   1676   1.9      onoe 	struct fwohci_buf *fb;
   1677   1.3      onoe 	struct fwohci_desc *fd;
   1678  1.26     enami 	struct mbuf *m, *m0;
   1679   1.9      onoe 	int i, ndesc, error, off, len;
   1680   1.3      onoe 	u_int32_t val;
   1681   1.3      onoe 
   1682  1.26     enami 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
   1683   1.9      onoe 		/* We can't send anything during selfid duration */
   1684  1.26     enami 		return EAGAIN;
   1685  1.26     enami 
   1686   1.3      onoe #ifdef FW_DEBUG
   1687  1.17      onoe 	if (fw_verbose > 1) {
   1688   1.9      onoe 		struct iovec *iov;
   1689   1.8      onoe 		printf("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
   1690   1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1691   1.9      onoe 		if (fw_dump) {
   1692   1.9      onoe 			for (i = 0; i < pkt->fp_hlen/4; i++)
   1693   1.9      onoe 				printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   1694   1.8      onoe 			printf("$");
   1695   1.9      onoe 			for (ndesc = 0, iov = pkt->fp_iov;
   1696   1.9      onoe 			    ndesc < pkt->fp_uio.uio_iovcnt; ndesc++, iov++) {
   1697   1.9      onoe 				for (i = 0; i < iov->iov_len; i++)
   1698   1.9      onoe 					printf("%s%02x",
   1699   1.9      onoe 					    (i%32)?((i%4)?"":" "):"\n\t",
   1700   1.9      onoe 					    ((u_int8_t *)iov->iov_base)[i]);
   1701   1.9      onoe 				printf("$");
   1702   1.9      onoe 			}
   1703   1.8      onoe 		}
   1704   1.8      onoe 		printf("\n");
   1705   1.3      onoe 	}
   1706   1.3      onoe #endif
   1707   1.3      onoe 
   1708   1.9      onoe 	if ((m = pkt->fp_m) != NULL) {
   1709   1.9      onoe 		for (ndesc = 2; m != NULL; m = m->m_next)
   1710   1.9      onoe 			ndesc++;
   1711   1.9      onoe 		if (ndesc > OHCI_DESC_MAX) {
   1712   1.9      onoe 			m0 = NULL;
   1713   1.9      onoe 			ndesc = 2;
   1714   1.9      onoe 			for (off = 0; off < pkt->fp_dlen; off += len) {
   1715   1.9      onoe 				if (m0 == NULL) {
   1716   1.9      onoe 					MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1717   1.9      onoe 					if (m0 != NULL)
   1718   1.9      onoe 						M_COPY_PKTHDR(m0, pkt->fp_m);
   1719   1.9      onoe 					m = m0;
   1720   1.9      onoe 				} else {
   1721   1.9      onoe 					MGET(m->m_next, M_DONTWAIT, MT_DATA);
   1722   1.9      onoe 					m = m->m_next;
   1723   1.9      onoe 				}
   1724   1.9      onoe 				if (m != NULL)
   1725   1.9      onoe 					MCLGET(m, M_DONTWAIT);
   1726   1.9      onoe 				if (m == NULL || (m->m_flags & M_EXT) == 0) {
   1727   1.9      onoe 					m_freem(m0);
   1728   1.9      onoe 					return ENOMEM;
   1729   1.9      onoe 				}
   1730   1.9      onoe 				len = pkt->fp_dlen - off;
   1731   1.9      onoe 				if (len > m->m_ext.ext_size)
   1732   1.9      onoe 					len = m->m_ext.ext_size;
   1733   1.9      onoe 				m_copydata(pkt->fp_m, off, len,
   1734   1.9      onoe 				    mtod(m, caddr_t));
   1735  1.15      onoe 				m->m_len = len;
   1736   1.9      onoe 				ndesc++;
   1737   1.9      onoe 			}
   1738   1.9      onoe 			m_freem(pkt->fp_m);
   1739   1.9      onoe 			pkt->fp_m = m0;
   1740   1.9      onoe 		}
   1741   1.9      onoe 	} else
   1742   1.9      onoe 		ndesc = 2 + pkt->fp_uio.uio_iovcnt;
   1743   1.9      onoe 
   1744   1.9      onoe 	if (ndesc > OHCI_DESC_MAX)
   1745   1.3      onoe 		return ENOBUFS;
   1746   1.3      onoe 
   1747   1.9      onoe 	if (fc->fc_bufcnt > 50)			/*XXX*/
   1748   1.9      onoe 		return ENOBUFS;
   1749  1.24       jmc 	fb = malloc(sizeof(*fb), M_DEVBUF, M_WAITOK);
   1750  1.26     enami 	fb->fb_nseg = ndesc;
   1751   1.9      onoe 	fb->fb_desc = fwohci_desc_get(sc, ndesc);
   1752   1.9      onoe 	if (fb->fb_desc == NULL) {
   1753   1.9      onoe 		free(fb, M_DEVBUF);
   1754   1.3      onoe 		return ENOBUFS;
   1755   1.9      onoe 	}
   1756   1.9      onoe 	fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
   1757   1.9      onoe 	    ((caddr_t)fb->fb_desc - (caddr_t)sc->sc_desc);
   1758   1.9      onoe 	fb->fb_m = pkt->fp_m;
   1759   1.9      onoe 	fb->fb_callback = pkt->fp_callback;
   1760   1.9      onoe 
   1761   1.9      onoe 	if (ndesc > 2) {
   1762   1.9      onoe 		if ((error = bus_dmamap_create(sc->sc_dmat, pkt->fp_dlen, ndesc,
   1763  1.24       jmc 		    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
   1764   1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1765   1.9      onoe 			free(fb, M_DEVBUF);
   1766   1.9      onoe 			return error;
   1767   1.9      onoe 		}
   1768   1.9      onoe 
   1769   1.9      onoe 		if (pkt->fp_m != NULL)
   1770   1.9      onoe 			error = bus_dmamap_load_mbuf(sc->sc_dmat, fb->fb_dmamap,
   1771  1.24       jmc 			    pkt->fp_m, BUS_DMA_WAITOK);
   1772   1.9      onoe 		else
   1773   1.9      onoe 			error = bus_dmamap_load_uio(sc->sc_dmat, fb->fb_dmamap,
   1774  1.24       jmc 			    &pkt->fp_uio, BUS_DMA_WAITOK);
   1775   1.9      onoe 		if (error != 0) {
   1776   1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1777   1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1778   1.9      onoe 			free(fb, M_DEVBUF);
   1779   1.9      onoe 			return error;
   1780   1.3      onoe 		}
   1781   1.9      onoe 		bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, pkt->fp_dlen,
   1782   1.9      onoe 		    BUS_DMASYNC_PREWRITE);
   1783   1.3      onoe 	}
   1784   1.3      onoe 
   1785   1.3      onoe 	fd = fb->fb_desc;
   1786   1.3      onoe 	fd->fd_flags = OHCI_DESC_IMMED;
   1787   1.3      onoe 	fd->fd_reqcount = pkt->fp_hlen;
   1788   1.3      onoe 	fd->fd_data = 0;
   1789   1.3      onoe 	fd->fd_branch = 0;
   1790   1.3      onoe 	fd->fd_status = 0;
   1791   1.3      onoe 	if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
   1792   1.3      onoe 		i = 3;				/* XXX: 3 sec */
   1793   1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
   1794   1.3      onoe 		fd->fd_timestamp = ((val >> 12) & 0x1fff) |
   1795   1.3      onoe 		    ((((val >> 25) + i) & 0x7) << 13);
   1796   1.3      onoe 	} else
   1797   1.3      onoe 		fd->fd_timestamp = 0;
   1798   1.9      onoe 	memcpy(fd + 1, pkt->fp_hdr, pkt->fp_hlen);
   1799   1.9      onoe 	for (i = 0; i < ndesc - 2; i++) {
   1800   1.9      onoe 		fd = fb->fb_desc + 2 + i;
   1801   1.3      onoe 		fd->fd_flags = 0;
   1802   1.9      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[i].ds_len;
   1803   1.9      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[i].ds_addr;
   1804   1.3      onoe 		fd->fd_branch = 0;
   1805   1.3      onoe 		fd->fd_status = 0;
   1806   1.3      onoe 		fd->fd_timestamp = 0;
   1807   1.3      onoe 	}
   1808   1.3      onoe 	fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
   1809   1.3      onoe 	fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
   1810   1.3      onoe 
   1811   1.3      onoe #ifdef FW_DEBUG
   1812  1.17      onoe 	if (fw_verbose > 1) {
   1813  1.12     enami 		printf("fwohci_at_output: desc %ld",
   1814  1.12     enami 		    (long)(fb->fb_desc - sc->sc_desc));
   1815   1.8      onoe 		for (i = 0; i < ndesc * 4; i++)
   1816   1.8      onoe 			printf("%s%08x", i&7?" ":"\n\t",
   1817   1.8      onoe 			    ((u_int32_t *)fb->fb_desc)[i]);
   1818   1.8      onoe 		printf("\n");
   1819   1.8      onoe 	}
   1820   1.3      onoe #endif
   1821   1.3      onoe 
   1822   1.3      onoe 	val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1823   1.3      onoe 	    OHCI_SUBREG_ContextControlClear);
   1824   1.3      onoe 
   1825   1.3      onoe 	if (val & OHCI_CTXCTL_RUN) {
   1826   1.3      onoe 		if (fc->fc_branch == NULL) {
   1827   1.3      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1828   1.3      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1829   1.3      onoe 			goto run;
   1830   1.3      onoe 		}
   1831   1.3      onoe 		*fc->fc_branch = fb->fb_daddr | ndesc;
   1832   1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1833   1.9      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1834   1.3      onoe 	} else {
   1835   1.3      onoe   run:
   1836   1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1837   1.3      onoe 		    OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
   1838   1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1839   1.3      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1840   1.3      onoe 	}
   1841   1.3      onoe 	fc->fc_branch = &fd->fd_branch;
   1842   1.3      onoe 
   1843   1.9      onoe 	fc->fc_bufcnt++;
   1844   1.9      onoe 	TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1845  1.15      onoe 	pkt->fp_m = NULL;
   1846   1.3      onoe 	return 0;
   1847   1.3      onoe }
   1848   1.3      onoe 
   1849   1.3      onoe static void
   1850   1.9      onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc, int force)
   1851   1.3      onoe {
   1852   1.9      onoe 	struct fwohci_buf *fb;
   1853   1.9      onoe 	struct fwohci_desc *fd;
   1854   1.9      onoe 	int i;
   1855   1.3      onoe 
   1856   1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1857   1.9      onoe 		fd = fb->fb_desc;
   1858   1.3      onoe #ifdef FW_DEBUG
   1859  1.17      onoe 		if (fw_verbose > 1) {
   1860  1.12     enami 			printf("fwohci_at_done: %sdesc %ld (%d)",
   1861   1.9      onoe 			    force ? "force " : "",
   1862  1.12     enami 			    (long)(fd - sc->sc_desc), fb->fb_nseg);
   1863   1.9      onoe 			for (i = 0; i < fb->fb_nseg * 4; i++)
   1864   1.9      onoe 				printf("%s%08x", i&7?" ":"\n    ",
   1865   1.9      onoe 				    ((u_int32_t *)fd)[i]);
   1866   1.9      onoe 			printf("\n");
   1867   1.9      onoe 		}
   1868   1.3      onoe #endif
   1869   1.9      onoe 		if (fb->fb_nseg > 2)
   1870   1.9      onoe 			fd += fb->fb_nseg - 1;
   1871   1.9      onoe 		if (!force && !(fd->fd_status & OHCI_CTXCTL_ACTIVE))
   1872   1.3      onoe 			break;
   1873   1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1874   1.9      onoe 		if (fc->fc_branch == &fd->fd_branch) {
   1875   1.9      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1876   1.9      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1877   1.9      onoe 			fc->fc_branch = NULL;
   1878   1.9      onoe 			for (i = 0; i < OHCI_LOOP; i++) {
   1879   1.9      onoe 				if (!(OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1880   1.9      onoe 				    OHCI_SUBREG_ContextControlClear) &
   1881   1.9      onoe 				    OHCI_CTXCTL_ACTIVE))
   1882   1.9      onoe 					break;
   1883   1.9      onoe 			}
   1884   1.3      onoe 		}
   1885   1.9      onoe 		fwohci_desc_put(sc, fb->fb_desc, fb->fb_nseg);
   1886   1.9      onoe 		if (fb->fb_nseg > 2)
   1887   1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1888   1.9      onoe 		fc->fc_bufcnt--;
   1889   1.9      onoe 		if (fb->fb_callback != NULL) {
   1890   1.9      onoe 			(*fb->fb_callback)(sc->sc_sc1394.sc1394_if, fb->fb_m);
   1891   1.9      onoe 			fb->fb_callback = NULL;
   1892   1.9      onoe 		} else if (fb->fb_m != NULL)
   1893   1.9      onoe 			m_freem(fb->fb_m);
   1894   1.9      onoe 		free(fb, M_DEVBUF);
   1895   1.3      onoe 	}
   1896   1.3      onoe }
   1897   1.3      onoe 
   1898   1.3      onoe /*
   1899   1.3      onoe  * Asynchronous Transmit Reponse -- in response of request packet.
   1900   1.3      onoe  */
   1901   1.3      onoe static void
   1902   1.3      onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
   1903   1.3      onoe     struct fwohci_pkt *res)
   1904   1.3      onoe {
   1905   1.3      onoe 
   1906  1.26     enami 	if (((*req->fp_trail & 0x001f0000) >> 16) !=
   1907  1.26     enami 	    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1908  1.26     enami 		return;
   1909  1.26     enami 
   1910   1.3      onoe 	res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
   1911   1.3      onoe 	res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
   1912   1.3      onoe 	switch (req->fp_tcode) {
   1913   1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1914   1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1915   1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
   1916   1.3      onoe 		res->fp_hlen = 12;
   1917   1.3      onoe 		break;
   1918   1.3      onoe 	case IEEE1394_TCODE_READ_REQ_QUAD:
   1919   1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   1920   1.3      onoe 		res->fp_hlen = 16;
   1921   1.3      onoe 		res->fp_dlen = 0;
   1922   1.9      onoe 		if (res->fp_uio.uio_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
   1923   1.3      onoe 			res->fp_hdr[3] =
   1924   1.3      onoe 			    *(u_int32_t *)res->fp_iov[0].iov_base;
   1925   1.9      onoe 		res->fp_uio.uio_iovcnt = 0;
   1926   1.3      onoe 		break;
   1927   1.3      onoe 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   1928   1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1929   1.3      onoe 		if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
   1930   1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
   1931   1.3      onoe 		else
   1932   1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   1933   1.3      onoe 		res->fp_hlen = 16;
   1934   1.9      onoe 		res->fp_dlen = res->fp_uio.uio_resid;
   1935   1.3      onoe 		res->fp_hdr[3] = res->fp_dlen << 16;
   1936   1.3      onoe 		break;
   1937   1.3      onoe 	}
   1938   1.3      onoe 	res->fp_hdr[0] |= (res->fp_tcode << 4);
   1939  1.26     enami 	fwohci_at_output(sc, sc->sc_ctx_atrs, res);
   1940   1.3      onoe }
   1941   1.3      onoe 
   1942   1.3      onoe /*
   1943   1.3      onoe  * APPLICATION LAYER SERVICES
   1944   1.3      onoe  */
   1945  1.16      onoe 
   1946  1.16      onoe /*
   1947  1.16      onoe  * Retrieve Global UID from GUID ROM
   1948  1.16      onoe  */
   1949  1.16      onoe static int
   1950  1.16      onoe fwohci_guidrom_init(struct fwohci_softc *sc)
   1951  1.16      onoe {
   1952  1.16      onoe 	int i, n, off;
   1953  1.16      onoe 	u_int32_t val1, val2;
   1954  1.16      onoe 
   1955  1.16      onoe 	/* Extract the Global UID
   1956  1.16      onoe 	 */
   1957  1.16      onoe 	val1 = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
   1958  1.16      onoe 	val2 = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
   1959  1.26     enami 
   1960  1.16      onoe 	if (val1 != 0 || val2 != 0) {
   1961  1.16      onoe 		sc->sc_sc1394.sc1394_guid[0] = (val1 >> 24) & 0xff;
   1962  1.16      onoe 		sc->sc_sc1394.sc1394_guid[1] = (val1 >> 16) & 0xff;
   1963  1.16      onoe 		sc->sc_sc1394.sc1394_guid[2] = (val1 >>  8) & 0xff;
   1964  1.16      onoe 		sc->sc_sc1394.sc1394_guid[3] = (val1 >>  0) & 0xff;
   1965  1.16      onoe 		sc->sc_sc1394.sc1394_guid[4] = (val2 >> 24) & 0xff;
   1966  1.16      onoe 		sc->sc_sc1394.sc1394_guid[5] = (val2 >> 16) & 0xff;
   1967  1.16      onoe 		sc->sc_sc1394.sc1394_guid[6] = (val2 >>  8) & 0xff;
   1968  1.16      onoe 		sc->sc_sc1394.sc1394_guid[7] = (val2 >>  0) & 0xff;
   1969  1.16      onoe 	} else {
   1970  1.16      onoe 		val1 = OHCI_CSR_READ(sc, OHCI_REG_Version);
   1971  1.16      onoe 		if ((val1 & OHCI_Version_GUID_ROM) == 0)
   1972  1.16      onoe 			return -1;
   1973  1.16      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom, OHCI_Guid_AddrReset);
   1974  1.16      onoe 		for (i = 0; i < OHCI_LOOP; i++) {
   1975  1.16      onoe 			val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
   1976  1.16      onoe 			if (!(val1 & OHCI_Guid_AddrReset))
   1977  1.16      onoe 				break;
   1978  1.16      onoe 		}
   1979  1.18      onoe 		off = OHCI_BITVAL(val1, OHCI_Guid_MiniROM) + 4;
   1980  1.16      onoe 		val2 = 0;
   1981  1.16      onoe 		for (n = 0; n < off + sizeof(sc->sc_sc1394.sc1394_guid); n++) {
   1982  1.16      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom,
   1983  1.16      onoe 			    OHCI_Guid_RdStart);
   1984  1.16      onoe 			for (i = 0; i < OHCI_LOOP; i++) {
   1985  1.16      onoe 				val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
   1986  1.16      onoe 				if (!(val1 & OHCI_Guid_RdStart))
   1987  1.16      onoe 					break;
   1988  1.16      onoe 			}
   1989  1.16      onoe 			if (n < off)
   1990  1.16      onoe 				continue;
   1991  1.18      onoe 			val1 = OHCI_BITVAL(val1, OHCI_Guid_RdData);
   1992  1.16      onoe 			sc->sc_sc1394.sc1394_guid[n - off] = val1;
   1993  1.16      onoe 			val2 |= val1;
   1994  1.16      onoe 		}
   1995  1.16      onoe 		if (val2 == 0)
   1996  1.16      onoe 			return -1;
   1997  1.16      onoe 	}
   1998  1.16      onoe 	return 0;
   1999  1.16      onoe }
   2000   1.3      onoe 
   2001   1.3      onoe /*
   2002   1.3      onoe  * Initialization for Configuration ROM (no DMA context)
   2003   1.3      onoe  */
   2004   1.3      onoe 
   2005   1.3      onoe #define	CFR_MAXUNIT		20
   2006   1.3      onoe 
   2007   1.3      onoe struct configromctx {
   2008   1.3      onoe 	u_int32_t	*ptr;
   2009   1.3      onoe 	int		curunit;
   2010   1.3      onoe 	struct {
   2011   1.3      onoe 		u_int32_t	*start;
   2012   1.3      onoe 		int		length;
   2013   1.3      onoe 		u_int32_t	*refer;
   2014   1.3      onoe 		int		refunit;
   2015   1.3      onoe 	} unit[CFR_MAXUNIT];
   2016   1.3      onoe };
   2017   1.3      onoe 
   2018   1.3      onoe #define	CFR_PUT_DATA4(cfr, d1, d2, d3, d4)				\
   2019   1.3      onoe 	(*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
   2020   1.3      onoe 
   2021   1.3      onoe #define	CFR_PUT_DATA1(cfr, d)	(*(cfr)->ptr++ = (d))
   2022   1.3      onoe 
   2023   1.3      onoe #define	CFR_PUT_VALUE(cfr, key, d)	(*(cfr)->ptr++ = ((key)<<24) | (d))
   2024   1.3      onoe 
   2025   1.3      onoe #define	CFR_PUT_CRC(cfr, n)						\
   2026   1.3      onoe 	(*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) |	\
   2027   1.3      onoe 	    fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
   2028   1.3      onoe 
   2029   1.3      onoe #define	CFR_START_UNIT(cfr, n)						\
   2030   1.3      onoe do {									\
   2031   1.3      onoe 	if ((cfr)->unit[n].refer != NULL) {				\
   2032   1.3      onoe 		*(cfr)->unit[n].refer |=				\
   2033   1.3      onoe 		    (cfr)->ptr - (cfr)->unit[n].refer;			\
   2034   1.3      onoe 		CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit);		\
   2035   1.3      onoe 	}								\
   2036   1.3      onoe 	(cfr)->curunit = (n);						\
   2037   1.3      onoe 	(cfr)->unit[n].start = (cfr)->ptr++;				\
   2038   1.3      onoe } while (0 /* CONSTCOND */)
   2039   1.3      onoe 
   2040   1.3      onoe #define	CFR_PUT_REFER(cfr, key, n)					\
   2041   1.3      onoe do {									\
   2042   1.3      onoe 	(cfr)->unit[n].refer = (cfr)->ptr;				\
   2043   1.3      onoe 	(cfr)->unit[n].refunit = (cfr)->curunit;			\
   2044   1.3      onoe 	*(cfr)->ptr++ = (key) << 24;					\
   2045   1.3      onoe } while (0 /* CONSTCOND */)
   2046   1.3      onoe 
   2047   1.3      onoe #define	CFR_END_UNIT(cfr)						\
   2048   1.3      onoe do {									\
   2049   1.3      onoe 	(cfr)->unit[(cfr)->curunit].length = (cfr)->ptr -		\
   2050   1.3      onoe 	    ((cfr)->unit[(cfr)->curunit].start + 1);			\
   2051   1.3      onoe 	CFR_PUT_CRC(cfr, (cfr)->curunit);				\
   2052   1.3      onoe } while (0 /* CONSTCOND */)
   2053   1.3      onoe 
   2054   1.3      onoe static u_int16_t
   2055   1.3      onoe fwohci_crc16(u_int32_t *ptr, int len)
   2056   1.3      onoe {
   2057   1.3      onoe 	int shift;
   2058   1.3      onoe 	u_int32_t crc, sum, data;
   2059   1.3      onoe 
   2060   1.3      onoe 	crc = 0;
   2061   1.3      onoe 	while (len-- > 0) {
   2062   1.3      onoe 		data = *ptr++;
   2063   1.3      onoe 		for (shift = 28; shift >= 0; shift -= 4) {
   2064   1.3      onoe 			sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
   2065   1.3      onoe 			crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
   2066   1.3      onoe 		}
   2067   1.3      onoe 		crc &= 0xffff;
   2068   1.3      onoe 	}
   2069   1.3      onoe 	return crc;
   2070   1.3      onoe }
   2071   1.3      onoe 
   2072   1.3      onoe static void
   2073   1.3      onoe fwohci_configrom_init(struct fwohci_softc *sc)
   2074   1.3      onoe {
   2075   1.3      onoe 	int i;
   2076   1.3      onoe 	struct fwohci_buf *fb;
   2077   1.3      onoe 	u_int32_t *hdr;
   2078   1.3      onoe 	struct configromctx cfr;
   2079   1.3      onoe 
   2080   1.3      onoe 	fb = &sc->sc_buf_cnfrom;
   2081   1.3      onoe 	memset(&cfr, 0, sizeof(cfr));
   2082   1.3      onoe 	cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
   2083   1.3      onoe 
   2084   1.3      onoe 	/* headers */
   2085   1.3      onoe 	CFR_START_UNIT(&cfr, 0);
   2086   1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
   2087   1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
   2088   1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
   2089   1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
   2090   1.3      onoe 	CFR_END_UNIT(&cfr);
   2091   1.3      onoe 	/* copy info_length from crc_length */
   2092   1.3      onoe 	*hdr |= (*hdr & 0x00ff0000) << 8;
   2093   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
   2094   1.3      onoe 
   2095   1.3      onoe 	/* root directory */
   2096   1.3      onoe 	CFR_START_UNIT(&cfr, 1);
   2097   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x03, 0x00005e);	/* vendor id */
   2098   1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 2);		/* textual descriptor offset */
   2099   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0);	/* node capability */
   2100   1.3      onoe 						/* spt,64,fix,lst,drq */
   2101   1.3      onoe #ifdef INET
   2102   1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 3);		/* IPv4 unit directory */
   2103   1.3      onoe #endif /* INET */
   2104   1.3      onoe #ifdef INET6
   2105   1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 4);		/* IPv6 unit directory */
   2106   1.3      onoe #endif /* INET6 */
   2107   1.3      onoe 	CFR_END_UNIT(&cfr);
   2108   1.3      onoe 
   2109   1.3      onoe 	CFR_START_UNIT(&cfr, 2);
   2110   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2111   1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2112   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
   2113   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
   2114   1.3      onoe 	CFR_END_UNIT(&cfr);
   2115   1.3      onoe 
   2116   1.3      onoe #ifdef INET
   2117   1.3      onoe 	/* IPv4 unit directory */
   2118   1.3      onoe 	CFR_START_UNIT(&cfr, 3);
   2119   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   2120   1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 6);		/* textual descriptor offset */
   2121   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000001);	/* unit sw version */
   2122   1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 7);		/* textual descriptor offset */
   2123   1.3      onoe 	CFR_END_UNIT(&cfr);
   2124   1.3      onoe 
   2125   1.3      onoe 	CFR_START_UNIT(&cfr, 6);
   2126   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2127   1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2128   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   2129   1.3      onoe 	CFR_END_UNIT(&cfr);
   2130   1.3      onoe 
   2131   1.3      onoe 	CFR_START_UNIT(&cfr, 7);
   2132   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2133   1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2134   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
   2135   1.3      onoe 	CFR_END_UNIT(&cfr);
   2136   1.3      onoe #endif /* INET */
   2137   1.3      onoe 
   2138   1.3      onoe #ifdef INET6
   2139   1.3      onoe 	/* IPv6 unit directory */
   2140   1.3      onoe 	CFR_START_UNIT(&cfr, 4);
   2141   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   2142   1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 8);		/* textual descriptor offset */
   2143   1.8      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000002);	/* unit sw version */
   2144   1.8      onoe 						/* XXX: TBA by IANA */
   2145   1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 9);		/* textual descriptor offset */
   2146   1.3      onoe 	CFR_END_UNIT(&cfr);
   2147   1.3      onoe 
   2148   1.3      onoe 	CFR_START_UNIT(&cfr, 8);
   2149   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2150   1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   2151   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   2152   1.3      onoe 	CFR_END_UNIT(&cfr);
   2153   1.3      onoe 
   2154   1.3      onoe 	CFR_START_UNIT(&cfr, 9);
   2155   1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   2156   1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);
   2157   1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
   2158   1.3      onoe 	CFR_END_UNIT(&cfr);
   2159   1.3      onoe #endif /* INET6 */
   2160   1.3      onoe 
   2161  1.24       jmc 	fb->fb_off = cfr.ptr - hdr;
   2162   1.3      onoe #ifdef FW_DEBUG
   2163   1.8      onoe 	if (fw_dump) {
   2164  1.26     enami 		printf("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname);
   2165  1.24       jmc 		for (i = 0; i < fb->fb_off; i++)
   2166   1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", hdr[i]);
   2167   1.8      onoe 		printf("\n");
   2168   1.8      onoe 	}
   2169   1.3      onoe #endif /* FW_DEBUG */
   2170   1.3      onoe 
   2171   1.3      onoe 	/*
   2172   1.3      onoe 	 * Make network byte order for DMA
   2173   1.3      onoe 	 */
   2174  1.24       jmc 	for (i = 0; i < fb->fb_off; i++)
   2175   1.8      onoe 		HTONL(hdr[i]);
   2176  1.26     enami 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   2177   1.3      onoe 	    (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
   2178   1.3      onoe 
   2179   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
   2180   1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   2181   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_BIBImageValid);
   2182  1.24       jmc 
   2183  1.24       jmc 	/* Just allow quad reads of the rom. */
   2184  1.26     enami 	for (i = 0; i < fb->fb_off; i++)
   2185  1.26     enami 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2186  1.24       jmc 		    CSR_BASE_HI, CSR_BASE_LO + CSR_CONFIG_ROM + (i * 4),
   2187  1.26     enami 		    fwohci_configrom_input, NULL);
   2188  1.24       jmc }
   2189  1.24       jmc 
   2190  1.24       jmc static int
   2191  1.24       jmc fwohci_configrom_input(struct fwohci_softc *sc, void *arg,
   2192  1.24       jmc     struct fwohci_pkt *pkt)
   2193  1.24       jmc {
   2194  1.24       jmc 	struct fwohci_pkt res;
   2195  1.24       jmc 	u_int32_t loc, *rom;
   2196  1.26     enami 
   2197  1.24       jmc 	/* This will be used as an array index so size accordingly. */
   2198  1.26     enami 	loc = pkt->fp_hdr[2] - (CSR_BASE_LO + CSR_CONFIG_ROM);
   2199  1.26     enami 	if ((loc & 0x03) != 0) {
   2200  1.24       jmc 		/* alignment error */
   2201  1.24       jmc 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2202  1.24       jmc 	}
   2203  1.26     enami 	else
   2204  1.26     enami 		loc /= 4;
   2205  1.26     enami 	rom = (u_int32_t *)sc->sc_buf_cnfrom.fb_buf;
   2206  1.26     enami 
   2207  1.24       jmc #ifdef FW_DEBUG
   2208  1.24       jmc 	if (fw_verbose > 1)
   2209  1.24       jmc 		printf("fwohci_configrom_input: ConfigRom[0x%04x]: 0x%08x\n",
   2210  1.24       jmc 		    loc, ntohl(rom[loc]));
   2211  1.24       jmc #endif
   2212  1.26     enami 
   2213  1.26     enami 	memset(&res, 0, sizeof(res));
   2214  1.26     enami 	res.fp_hdr[3] = rom[loc];
   2215  1.26     enami 	fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2216  1.26     enami 	return -1;
   2217   1.3      onoe }
   2218   1.3      onoe 
   2219   1.3      onoe /*
   2220   1.3      onoe  * SelfID buffer (no DMA context)
   2221   1.3      onoe  */
   2222   1.3      onoe static void
   2223   1.3      onoe fwohci_selfid_init(struct fwohci_softc *sc)
   2224   1.3      onoe {
   2225   1.3      onoe 	struct fwohci_buf *fb;
   2226   1.3      onoe 
   2227   1.3      onoe 	fb = &sc->sc_buf_selfid;
   2228   1.7      onoe #ifdef DIAGNOSTICS
   2229   1.7      onoe 	if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
   2230   1.7      onoe 		panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
   2231   1.7      onoe 		    (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
   2232   1.7      onoe 		    fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
   2233   1.7      onoe #endif
   2234   1.9      onoe 	memset(fb->fb_buf, 0, fb->fb_dmamap->dm_segs[0].ds_len);
   2235   1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   2236   1.7      onoe 	    fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
   2237   1.3      onoe 
   2238   1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
   2239   1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   2240   1.3      onoe }
   2241   1.3      onoe 
   2242   1.7      onoe static int
   2243   1.3      onoe fwohci_selfid_input(struct fwohci_softc *sc)
   2244   1.3      onoe {
   2245   1.3      onoe 	int i;
   2246   1.7      onoe 	u_int32_t count, val, gen;
   2247   1.3      onoe 	u_int32_t *buf;
   2248   1.3      onoe 
   2249  1.20      onoe 	buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
   2250   1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   2251  1.20      onoe   again:
   2252   1.3      onoe 	if (val & OHCI_SelfID_Error) {
   2253   1.3      onoe 		printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
   2254   1.7      onoe 		return -1;
   2255   1.3      onoe 	}
   2256  1.18      onoe 	count = OHCI_BITVAL(val, OHCI_SelfID_Size);
   2257   1.3      onoe 
   2258   1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
   2259   1.3      onoe 	    0, count << 2, BUS_DMASYNC_POSTREAD);
   2260  1.20      onoe 	gen = OHCI_BITVAL(buf[0], OHCI_SelfID_Gen);
   2261   1.3      onoe 
   2262   1.3      onoe #ifdef FW_DEBUG
   2263  1.17      onoe 	if (fw_verbose > 1) {
   2264   1.8      onoe 		printf("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
   2265   1.8      onoe 		    val);
   2266   1.8      onoe 		for (i = 0; i < count; i++)
   2267   1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", buf[i]);
   2268   1.8      onoe 		printf("\n");
   2269   1.8      onoe 	}
   2270   1.3      onoe #endif /* FW_DEBUG */
   2271   1.3      onoe 
   2272  1.20      onoe 	for (i = 1; i < count; i += 2) {
   2273  1.20      onoe 		if (buf[i] != ~buf[i + 1])
   2274  1.20      onoe 			break;
   2275  1.20      onoe 		if (buf[i] & 0x00000001)
   2276  1.20      onoe 			continue;	/* more pkt */
   2277  1.20      onoe 		if (buf[i] & 0x00800000)
   2278  1.20      onoe 			continue;	/* external id */
   2279  1.20      onoe 		sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
   2280  1.20      onoe 		if ((buf[i] & 0x00400800) == 0x00400800)
   2281  1.20      onoe 			sc->sc_irmid = sc->sc_rootid;
   2282  1.20      onoe 	}
   2283  1.20      onoe 
   2284  1.20      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   2285  1.20      onoe 	if (OHCI_BITVAL(val, OHCI_SelfID_Gen) != gen) {
   2286  1.20      onoe 		if (OHCI_BITVAL(val, OHCI_SelfID_Gen) !=
   2287  1.20      onoe 		    OHCI_BITVAL(buf[0], OHCI_SelfID_Gen))
   2288  1.20      onoe 			goto again;
   2289  1.21      onoe #ifdef FW_DEBUG
   2290  1.20      onoe 		if (fw_verbose)
   2291  1.20      onoe 			printf("%s: SelfID Gen mismatch (%d, %d)\n",
   2292  1.20      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, gen,
   2293  1.20      onoe 			    OHCI_BITVAL(val, OHCI_SelfID_Gen));
   2294  1.21      onoe #endif
   2295  1.20      onoe 		return -1;
   2296  1.20      onoe 	}
   2297  1.20      onoe 	if (i != count) {
   2298  1.20      onoe 		printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
   2299  1.20      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, i, buf[i], buf[i + 1]);
   2300  1.20      onoe #if 1
   2301  1.20      onoe 		if (i == 1 && buf[i] == 0 && buf[i + 1] == 0) {
   2302  1.20      onoe 			/*
   2303  1.20      onoe 			 * XXX: CXD3222 sometimes fails to DMA
   2304  1.20      onoe 			 * selfid packet??
   2305  1.20      onoe 			 */
   2306  1.20      onoe 			sc->sc_rootid = (count - 1) / 2 - 1;
   2307  1.20      onoe 			sc->sc_irmid = sc->sc_rootid;
   2308  1.20      onoe 		} else
   2309  1.20      onoe #endif
   2310  1.20      onoe 		return -1;
   2311  1.20      onoe 	}
   2312  1.20      onoe 
   2313   1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
   2314   1.7      onoe 	if ((val & OHCI_NodeId_IDValid) == 0) {
   2315   1.9      onoe 		sc->sc_nodeid = 0xffff;		/* invalid */
   2316   1.7      onoe 		printf("%s: nodeid is invalid\n",
   2317   1.7      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname);
   2318   1.7      onoe 		return -1;
   2319   1.7      onoe 	}
   2320   1.7      onoe 	sc->sc_nodeid = val & 0xffff;
   2321   1.7      onoe 
   2322   1.3      onoe #ifdef FW_DEBUG
   2323   1.8      onoe 	if (fw_verbose)
   2324   1.8      onoe 		printf("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
   2325   1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname,
   2326   1.8      onoe 		    sc->sc_nodeid, sc->sc_nodeid & OHCI_NodeId_NodeNumber,
   2327   1.8      onoe 		    sc->sc_rootid, sc->sc_irmid);
   2328   1.3      onoe #endif
   2329   1.3      onoe 
   2330   1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
   2331   1.7      onoe 		return -1;
   2332   1.3      onoe 
   2333   1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
   2334   1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
   2335   1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2336   1.3      onoe 	else
   2337   1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
   2338   1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2339   1.7      onoe 	return 0;
   2340   1.3      onoe }
   2341   1.3      onoe 
   2342   1.3      onoe /*
   2343   1.3      onoe  * some CSRs are handled by driver.
   2344   1.3      onoe  */
   2345   1.3      onoe static void
   2346   1.3      onoe fwohci_csr_init(struct fwohci_softc *sc)
   2347   1.3      onoe {
   2348   1.3      onoe 	int i;
   2349   1.3      onoe 	static u_int32_t csr[] = {
   2350   1.3      onoe 	    CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
   2351   1.3      onoe 	    CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
   2352   1.3      onoe 	    CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
   2353   1.3      onoe 	    CSR_SB_BROADCAST_CHANNEL
   2354   1.3      onoe 	};
   2355   1.3      onoe 
   2356   1.3      onoe 	for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
   2357   1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
   2358   1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2359   1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2360   1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2361   1.3      onoe 	}
   2362   1.3      onoe 	sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31;	/*XXX*/
   2363   1.3      onoe }
   2364   1.3      onoe 
   2365   1.3      onoe static int
   2366   1.3      onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2367   1.3      onoe {
   2368   1.3      onoe 	struct fwohci_pkt res;
   2369   1.3      onoe 	u_int32_t reg;
   2370   1.3      onoe 
   2371   1.3      onoe 	/*
   2372   1.3      onoe 	 * XXX need to do special functionality other than just r/w...
   2373   1.3      onoe 	 */
   2374   1.3      onoe 	reg = pkt->fp_hdr[2] - CSR_BASE_LO;
   2375   1.3      onoe 
   2376   1.3      onoe 	if ((reg & 0x03) != 0) {
   2377   1.3      onoe 		/* alignment error */
   2378   1.3      onoe 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2379   1.3      onoe 	}
   2380   1.8      onoe #ifdef FW_DEBUG
   2381  1.17      onoe 	if (fw_verbose > 1)
   2382   1.8      onoe 		printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x",
   2383   1.8      onoe 		    reg, *(u_int32_t *)(&sc->sc_csr[reg]));
   2384   1.8      onoe #endif
   2385   1.3      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
   2386   1.3      onoe #ifdef FW_DEBUG
   2387  1.17      onoe 		if (fw_verbose > 1)
   2388   1.8      onoe 			printf(" -> 0x%08x\n",
   2389   1.8      onoe 			    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base));
   2390   1.3      onoe #endif
   2391   1.3      onoe 		*(u_int32_t *)&sc->sc_csr[reg] =
   2392   1.3      onoe 		    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
   2393   1.3      onoe 	} else {
   2394   1.3      onoe #ifdef FW_DEBUG
   2395  1.17      onoe 		if (fw_verbose > 1)
   2396   1.8      onoe 			printf("\n");
   2397   1.3      onoe #endif
   2398   1.3      onoe 		res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
   2399   1.3      onoe 		res.fp_iov[0].iov_base = &res.fp_hdr[3];
   2400   1.3      onoe 		res.fp_iov[0].iov_len = 4;
   2401   1.9      onoe 		res.fp_uio.uio_resid = 4;
   2402   1.9      onoe 		res.fp_uio.uio_iovcnt = 1;
   2403   1.3      onoe 		fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2404   1.3      onoe 		return -1;
   2405   1.3      onoe 	}
   2406   1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2407   1.3      onoe }
   2408   1.3      onoe 
   2409   1.3      onoe /*
   2410   1.3      onoe  * Mapping between nodeid and unique ID (EUI-64).
   2411  1.24       jmc  *
   2412  1.24       jmc  * Track old mappings and simply update their devices with the new id's when
   2413  1.24       jmc  * they match an existing EUI. This allows proper renumeration of the bus.
   2414   1.3      onoe  */
   2415   1.3      onoe static void
   2416   1.3      onoe fwohci_uid_collect(struct fwohci_softc *sc)
   2417   1.3      onoe {
   2418   1.3      onoe 	int i;
   2419   1.3      onoe 	struct fwohci_uidtbl *fu;
   2420   1.3      onoe 	struct fwohci_pkt pkt;
   2421  1.24       jmc 	struct ieee1394_softc *iea;
   2422  1.24       jmc 
   2423  1.24       jmc 	LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
   2424  1.24       jmc 		iea->sc1394_node_id = 0xffff;
   2425   1.3      onoe 
   2426   1.3      onoe 	if (sc->sc_uidtbl != NULL)
   2427   1.3      onoe 		free(sc->sc_uidtbl, M_DEVBUF);
   2428  1.26     enami 	sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1), M_DEVBUF,
   2429  1.26     enami 	    M_WAITOK);
   2430   1.3      onoe 	memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
   2431   1.3      onoe 
   2432   1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2433   1.3      onoe 	for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
   2434   1.3      onoe 		if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
   2435   1.8      onoe 			memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
   2436   1.8      onoe 			fu->fu_valid = 3;
   2437  1.26     enami 
   2438  1.26     enami 			iea = (struct ieee1394_softc *)sc->sc_sc1394.sc1394_if;
   2439  1.26     enami 			if (iea) {
   2440  1.26     enami 				iea->sc1394_node_id = i;
   2441  1.26     enami #ifdef FW_DEBUG
   2442  1.26     enami 				if (fw_verbose)
   2443  1.26     enami 					printf("%s: Updating nodeid to %d\n",
   2444  1.26     enami 					    iea->sc1394_dev.dv_xname,
   2445  1.26     enami 					    iea->sc1394_node_id);
   2446  1.24       jmc #endif
   2447  1.26     enami 			}
   2448  1.26     enami 			continue;
   2449   1.3      onoe 		}
   2450   1.8      onoe 		fu->fu_valid = 0;
   2451   1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   2452   1.3      onoe 		pkt.fp_hlen = 12;
   2453   1.3      onoe 		pkt.fp_dlen = 0;
   2454  1.24       jmc 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2455  1.26     enami 		    (pkt.fp_tcode << 4);
   2456   1.3      onoe 		pkt.fp_hdr[1] = ((0xffc0 | i) << 16) | CSR_BASE_HI;
   2457   1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
   2458   1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2459   1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)0);
   2460   1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2461   1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2462   1.3      onoe 
   2463  1.24       jmc 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2464  1.26     enami 		    (pkt.fp_tcode << 4);
   2465   1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
   2466   1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2467   1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)1);
   2468   1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2469   1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2470  1.24       jmc 
   2471   1.3      onoe 	}
   2472  1.26     enami 	if (sc->sc_rootid == 0)
   2473  1.26     enami 		fwohci_check_nodes(sc);
   2474   1.3      onoe }
   2475   1.3      onoe 
   2476   1.3      onoe static int
   2477   1.3      onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
   2478   1.3      onoe {
   2479   1.8      onoe 	struct fwohci_uidtbl *fu;
   2480  1.24       jmc 	struct ieee1394_softc *iea;
   2481  1.26     enami 	struct ieee1394_attach_args fwa;
   2482  1.26     enami 	int i, n, done, rcode, found;
   2483  1.26     enami 
   2484  1.26     enami 	found = 0;
   2485  1.24       jmc 
   2486  1.26     enami 	n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2487   1.8      onoe 	rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
   2488   1.8      onoe 	if (rcode != IEEE1394_RCODE_COMPLETE ||
   2489   1.8      onoe 	    sc->sc_uidtbl == NULL ||
   2490   1.8      onoe 	    n > sc->sc_rootid)
   2491   1.8      onoe 		return 0;
   2492   1.8      onoe 	fu = &sc->sc_uidtbl[n];
   2493   1.8      onoe 	if (arg == 0) {
   2494   1.8      onoe 		memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
   2495   1.8      onoe 		fu->fu_valid |= 0x1;
   2496   1.8      onoe 	} else {
   2497   1.8      onoe 		memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
   2498   1.8      onoe 		fu->fu_valid |= 0x2;
   2499   1.8      onoe 	}
   2500   1.3      onoe #ifdef FW_DEBUG
   2501  1.24       jmc 	if ((fw_verbose > 1) && fu->fu_valid == 0x3)
   2502   1.8      onoe 		printf("fwohci_uid_input: "
   2503   1.8      onoe 		    "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
   2504   1.8      onoe 		    fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
   2505   1.8      onoe 		    fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]);
   2506   1.3      onoe #endif
   2507  1.24       jmc 	if (fu->fu_valid == 0x3) {
   2508  1.26     enami 		LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
   2509  1.26     enami 			if (memcmp(iea->sc1394_guid, fu->fu_uid, 8) == 0) {
   2510  1.24       jmc 				found = 1;
   2511  1.24       jmc 				iea->sc1394_node_id = n;
   2512  1.24       jmc #ifdef FW_DEBUG
   2513  1.24       jmc 				if (fw_verbose)
   2514  1.24       jmc 					printf("%s: Updating nodeid to %d\n",
   2515  1.24       jmc 					    iea->sc1394_dev.dv_xname,
   2516  1.24       jmc 					    iea->sc1394_node_id);
   2517  1.24       jmc #endif
   2518  1.24       jmc 				break;
   2519  1.24       jmc 			}
   2520  1.24       jmc 		if (!found) {
   2521  1.26     enami 			strcpy(fwa.name, "fwnode");
   2522  1.26     enami 			memcpy(fwa.uid, fu->fu_uid, 8);
   2523  1.24       jmc 			fwa.nodeid = n;
   2524  1.26     enami 			fwa.input = fwohci_input;
   2525  1.26     enami 			fwa.output = fwohci_output;
   2526  1.26     enami 			fwa.inreg = fwohci_inreg;
   2527  1.26     enami 			iea = (struct ieee1394_softc *)
   2528  1.24       jmc 			    config_found(&sc->sc_sc1394.sc1394_dev, &fwa,
   2529  1.26     enami 			    fwohci_print);
   2530  1.26     enami 			LIST_INSERT_HEAD(&sc->sc_nodelist, iea, sc1394_node);
   2531  1.24       jmc 		}
   2532  1.24       jmc 	}
   2533  1.26     enami 	done = 1;
   2534  1.26     enami 
   2535  1.26     enami 	for (i = 0; i < sc->sc_rootid + 1; i++) {
   2536  1.26     enami 		fu = &sc->sc_uidtbl[i];
   2537  1.26     enami 		if (fu->fu_valid != 0x3) {
   2538  1.26     enami 			done = 0;
   2539  1.26     enami 			break;
   2540  1.26     enami 		}
   2541  1.26     enami 	}
   2542  1.26     enami 	if (done)
   2543  1.26     enami 		fwohci_check_nodes(sc);
   2544  1.26     enami 
   2545  1.26     enami 	return 0;
   2546  1.24       jmc }
   2547  1.24       jmc 
   2548  1.24       jmc static void
   2549  1.24       jmc fwohci_check_nodes(struct fwohci_softc *sc)
   2550  1.24       jmc {
   2551  1.26     enami 	struct device *detach = NULL;
   2552  1.26     enami 	struct ieee1394_softc *iea;
   2553  1.26     enami 
   2554  1.26     enami 	LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node) {
   2555  1.26     enami 		/*
   2556  1.26     enami 		 * Have to defer detachment until the next
   2557  1.26     enami 		 * loop iteration since config_detach
   2558  1.26     enami 		 * free's the softc and the loop iterator
   2559  1.26     enami 		 * needs data from the softc to move
   2560  1.26     enami 		 * forward.
   2561  1.26     enami 		 */
   2562  1.26     enami 
   2563  1.26     enami 		if (detach) {
   2564  1.26     enami 			config_detach(detach, 0);
   2565  1.26     enami 			detach = NULL;
   2566  1.26     enami 		}
   2567  1.26     enami 		if (iea->sc1394_node_id == 0xffff) {
   2568  1.26     enami 			detach = (struct device *)iea;
   2569  1.26     enami 			LIST_REMOVE(iea, sc1394_node);
   2570  1.26     enami 		}
   2571  1.26     enami 	}
   2572  1.26     enami 	if (detach)
   2573  1.26     enami 		config_detach(detach, 0);
   2574   1.3      onoe }
   2575   1.3      onoe 
   2576   1.3      onoe static int
   2577   1.8      onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
   2578   1.3      onoe {
   2579   1.3      onoe 	struct fwohci_uidtbl *fu;
   2580   1.3      onoe 	int n;
   2581   1.3      onoe 	static const u_int8_t bcast[] =
   2582   1.3      onoe 	    { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
   2583   1.3      onoe 
   2584  1.26     enami 	fu = sc->sc_uidtbl;
   2585   1.3      onoe 	if (fu == NULL) {
   2586   1.8      onoe   notfound:
   2587   1.8      onoe 		if (memcmp(uid, bcast, sizeof(bcast)) == 0)
   2588   1.8      onoe 			return IEEE1394_BCAST_PHY_ID;
   2589   1.3      onoe 		fwohci_uid_collect(sc); /* try to get */
   2590   1.3      onoe 		return -1;
   2591   1.3      onoe 	}
   2592   1.8      onoe 	for (n = 0; ; n++, fu++) {
   2593   1.8      onoe 		if (n > sc->sc_rootid)
   2594   1.8      onoe 			goto notfound;
   2595   1.8      onoe 		if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
   2596   1.3      onoe 			break;
   2597   1.3      onoe 	}
   2598  1.26     enami 	return n;
   2599   1.3      onoe }
   2600   1.3      onoe 
   2601   1.3      onoe /*
   2602   1.3      onoe  * functions to support network interface
   2603   1.3      onoe  */
   2604   1.3      onoe static int
   2605   1.3      onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
   2606   1.3      onoe     void (*handler)(struct device *, struct mbuf *))
   2607   1.3      onoe {
   2608   1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2609  1.26     enami 
   2610  1.26     enami 	fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
   2611   1.3      onoe 	    fwohci_if_input, handler);
   2612  1.26     enami 	fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
   2613   1.3      onoe 	    sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
   2614   1.3      onoe 	    IEEE1394_TAG_GASP, fwohci_if_input, handler);
   2615   1.3      onoe 	return 0;
   2616   1.3      onoe }
   2617   1.3      onoe 
   2618   1.3      onoe static int
   2619   1.3      onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2620   1.3      onoe {
   2621   1.4  jdolecek 	int n, len;
   2622   1.3      onoe 	struct mbuf *m;
   2623   1.3      onoe 	struct iovec *iov;
   2624   1.3      onoe 	void (*handler)(struct device *, struct mbuf *) = arg;
   2625   1.3      onoe 
   2626   1.3      onoe #ifdef FW_DEBUG
   2627  1.17      onoe 	if (fw_verbose > 1) {
   2628   1.8      onoe 		int i;
   2629   1.8      onoe 		printf("fwohci_if_input: tcode=0x%x, dlen=%d",
   2630   1.8      onoe 		    pkt->fp_tcode, pkt->fp_dlen);
   2631   1.9      onoe 		if (fw_dump) {
   2632   1.9      onoe 			for (i = 0; i < pkt->fp_hlen/4; i++)
   2633   1.9      onoe 				printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   2634   1.8      onoe 			printf("$");
   2635   1.9      onoe 			for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
   2636   1.9      onoe 				iov = &pkt->fp_iov[n];
   2637   1.9      onoe 				for (i = 0; i < iov->iov_len; i++)
   2638   1.9      onoe 					printf("%s%02x",
   2639   1.9      onoe 					    (i%32)?((i%4)?"":" "):"\n\t",
   2640   1.9      onoe 					    ((u_int8_t *)iov->iov_base)[i]);
   2641   1.9      onoe 				printf("$");
   2642   1.9      onoe 			}
   2643   1.8      onoe 		}
   2644   1.8      onoe 		printf("\n");
   2645   1.5      matt 	}
   2646   1.3      onoe #endif /* FW_DEBUG */
   2647   1.3      onoe 	len = pkt->fp_dlen;
   2648   1.3      onoe 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2649   1.3      onoe 	if (m == NULL)
   2650   1.3      onoe 		return IEEE1394_RCODE_COMPLETE;
   2651  1.15      onoe 	m->m_len = 16;
   2652   1.8      onoe 	if (len + m->m_len > MHLEN) {
   2653   1.3      onoe 		MCLGET(m, M_DONTWAIT);
   2654   1.3      onoe 		if ((m->m_flags & M_EXT) == 0) {
   2655   1.3      onoe 			m_freem(m);
   2656   1.3      onoe 			return IEEE1394_RCODE_COMPLETE;
   2657   1.3      onoe 		}
   2658   1.3      onoe 	}
   2659   1.8      onoe 	n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2660  1.26     enami 	if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
   2661   1.8      onoe 	    sc->sc_uidtbl[n].fu_valid != 0x3) {
   2662   1.8      onoe 		printf("%s: packet from unknown node: phy id %d\n",
   2663   1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, n);
   2664  1.26     enami 		m_freem(m);
   2665   1.8      onoe 		return IEEE1394_RCODE_COMPLETE;
   2666   1.8      onoe 	}
   2667   1.8      onoe 	memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
   2668   1.8      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
   2669   1.8      onoe 		m->m_flags |= M_BCAST;
   2670   1.8      onoe 		mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
   2671   1.8      onoe 	} else {
   2672   1.8      onoe 		mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
   2673   1.8      onoe 		mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
   2674   1.8      onoe 	}
   2675   1.8      onoe 	mtod(m, u_int8_t *)[8] = n;	/*XXX: node id for debug */
   2676   1.8      onoe 	mtod(m, u_int8_t *)[9] =
   2677   1.8      onoe 	    (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
   2678   1.8      onoe 	    ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
   2679   1.8      onoe 
   2680   1.8      onoe 	m->m_pkthdr.rcvif = NULL;	/* set in child */
   2681   1.8      onoe 	m->m_pkthdr.len = len + m->m_len;
   2682   1.3      onoe 	/*
   2683   1.3      onoe 	 * We may use receive buffer by external mbuf instead of copy here.
   2684   1.3      onoe 	 * But asynchronous receive buffer must be operate in buffer fill
   2685   1.3      onoe 	 * mode, so that each receive buffer will shared by multiple mbufs.
   2686   1.3      onoe 	 * If upper layer doesn't free mbuf soon, e.g. application program
   2687   1.3      onoe 	 * is suspended, buffer must be reallocated.
   2688   1.3      onoe 	 * Isochronous buffer must be operate in packet buffer mode, and
   2689   1.3      onoe 	 * it is easy to map receive buffer to external mbuf.  But it is
   2690   1.3      onoe 	 * used for broadcast/multicast only, and is expected not so
   2691   1.3      onoe 	 * performance sensitive for now.
   2692   1.3      onoe 	 * XXX: The performance may be important for multicast case,
   2693   1.3      onoe 	 * so we should revisit here later.
   2694   1.3      onoe 	 *						-- onoe
   2695   1.3      onoe 	 */
   2696   1.3      onoe 	n = 0;
   2697   1.9      onoe 	iov = pkt->fp_uio.uio_iov;
   2698   1.3      onoe 	while (len > 0) {
   2699   1.3      onoe 		memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
   2700   1.3      onoe 		    iov->iov_len);
   2701  1.26     enami 		m->m_len += iov->iov_len;
   2702  1.26     enami 		len -= iov->iov_len;
   2703   1.3      onoe 		iov++;
   2704   1.3      onoe 	}
   2705   1.3      onoe 	(*handler)(sc->sc_sc1394.sc1394_if, m);
   2706   1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2707   1.3      onoe }
   2708   1.3      onoe 
   2709   1.3      onoe static int
   2710   1.3      onoe fwohci_if_output(struct device *self, struct mbuf *m0,
   2711   1.3      onoe     void (*callback)(struct device *, struct mbuf *))
   2712   1.3      onoe {
   2713  1.26     enami 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2714   1.3      onoe 	struct fwohci_pkt pkt;
   2715   1.3      onoe 	u_int8_t *p;
   2716  1.24       jmc 	int n, error, spd, hdrlen, maxrec;
   2717   1.8      onoe 
   2718   1.8      onoe 	p = mtod(m0, u_int8_t *);
   2719   1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   2720   1.8      onoe 		spd = IEEE1394_SPD_S100;	/*XXX*/
   2721   1.8      onoe 		maxrec = 512;			/*XXX*/
   2722   1.8      onoe 		hdrlen = 8;
   2723   1.8      onoe 	} else {
   2724   1.8      onoe 		n = fwohci_uid_lookup(sc, p);
   2725   1.8      onoe 		if (n < 0) {
   2726   1.8      onoe 			printf("%s: nodeid unknown:"
   2727   1.8      onoe 			    " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
   2728   1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname,
   2729   1.8      onoe 			    p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
   2730   1.8      onoe 			error = EHOSTUNREACH;
   2731   1.8      onoe 			goto end;
   2732   1.8      onoe 		}
   2733   1.8      onoe 		if (n == IEEE1394_BCAST_PHY_ID) {
   2734  1.26     enami 			printf("%s: broadcast with !M_MCAST\n",
   2735   1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname);
   2736   1.8      onoe #ifdef FW_DEBUG
   2737   1.8      onoe 			if (fw_dump) {
   2738   1.9      onoe 				struct mbuf *m;
   2739   1.8      onoe 				printf("packet:");
   2740   1.8      onoe 				for (m = m0; m != NULL; m = m->m_next) {
   2741   1.8      onoe 					for (n = 0; n < m->m_len; n++)
   2742   1.8      onoe 						printf("%s%02x", (n%32)?
   2743   1.8      onoe 						    ((n%4)?"":" "):"\n\t",
   2744   1.8      onoe 						    mtod(m, u_int8_t *)[n]);
   2745   1.8      onoe 					printf("$");
   2746   1.8      onoe 				}
   2747   1.8      onoe 				printf("\n");
   2748   1.8      onoe 			}
   2749   1.8      onoe #endif
   2750   1.8      onoe 			error = EHOSTUNREACH;
   2751   1.8      onoe 			goto end;
   2752   1.8      onoe 		}
   2753   1.8      onoe 		maxrec = 2 << p[8];
   2754   1.8      onoe 		spd = p[9];
   2755   1.8      onoe 		hdrlen = 0;
   2756   1.8      onoe 	}
   2757  1.26     enami 	if (spd > sc->sc_sc1394.sc1394_link_speed) {
   2758   1.8      onoe #ifdef FW_DEBUG
   2759   1.8      onoe 		if (fw_verbose)
   2760   1.8      onoe 			printf("fwohci_if_output: spd (%d) is faster than %d\n",
   2761   1.8      onoe 			    spd, sc->sc_sc1394.sc1394_link_speed);
   2762   1.8      onoe #endif
   2763   1.8      onoe 		spd = sc->sc_sc1394.sc1394_link_speed;
   2764   1.8      onoe 	}
   2765  1.26     enami 	if (maxrec > (512 << spd)) {
   2766   1.8      onoe #ifdef FW_DEBUG
   2767   1.8      onoe 		if (fw_verbose)
   2768   1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger for"
   2769   1.8      onoe 			" spd (%d)\n", maxrec, spd);
   2770   1.8      onoe #endif
   2771   1.8      onoe 		maxrec = 512 << spd;
   2772   1.8      onoe 	}
   2773   1.8      onoe 	while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
   2774   1.8      onoe #ifdef FW_DEBUG
   2775   1.8      onoe 		if (fw_verbose)
   2776   1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger than"
   2777   1.8      onoe 			    " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive);
   2778   1.8      onoe #endif
   2779   1.8      onoe 		maxrec >>= 1;
   2780   1.8      onoe 	}
   2781   1.8      onoe 	if (maxrec < 512) {
   2782   1.8      onoe #ifdef FW_DEBUG
   2783   1.8      onoe 		if (fw_verbose)
   2784   1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is smaller"
   2785   1.8      onoe 			    " than minimum\n", maxrec);
   2786   1.8      onoe #endif
   2787   1.8      onoe 		maxrec = 512;
   2788   1.8      onoe 	}
   2789   1.8      onoe 
   2790   1.8      onoe 	m_adj(m0, 16 - hdrlen);
   2791   1.8      onoe 	if (m0->m_pkthdr.len > maxrec) {
   2792   1.8      onoe #ifdef FW_DEBUG
   2793   1.8      onoe 		if (fw_verbose)
   2794   1.8      onoe 			printf("fwohci_if_output: packet too big:"
   2795   1.8      onoe 			    " hdr %d, pktlen %d, maxrec %d\n",
   2796   1.8      onoe 			    hdrlen, m0->m_pkthdr.len, maxrec);
   2797   1.8      onoe #endif
   2798   1.8      onoe 		error = E2BIG;	/*XXX*/
   2799   1.8      onoe 		goto end;
   2800   1.8      onoe 	}
   2801   1.3      onoe 
   2802   1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2803   1.9      onoe 	pkt.fp_uio.uio_iov = pkt.fp_iov;
   2804   1.9      onoe 	pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
   2805   1.9      onoe 	pkt.fp_uio.uio_rw = UIO_WRITE;
   2806   1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   2807   1.3      onoe 		/* construct GASP header */
   2808   1.3      onoe 		p = mtod(m0, u_int8_t *);
   2809   1.3      onoe 		p[0] = sc->sc_nodeid >> 8;
   2810   1.3      onoe 		p[1] = sc->sc_nodeid & 0xff;
   2811   1.3      onoe 		p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
   2812   1.3      onoe 		p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
   2813   1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
   2814   1.3      onoe 		pkt.fp_hlen = 8;
   2815   1.8      onoe 		pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
   2816   1.3      onoe 		    ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
   2817   1.3      onoe 		    OHCI_NodeId_NodeNumber) << 8);
   2818   1.3      onoe 		pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
   2819   1.3      onoe 	} else {
   2820   1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
   2821   1.3      onoe 		pkt.fp_hlen = 16;
   2822   1.3      onoe 		pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
   2823   1.8      onoe 		    (spd << 16);
   2824   1.3      onoe 		pkt.fp_hdr[1] =
   2825   1.3      onoe 		    (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
   2826   1.3      onoe 		    (p[10] << 8) | p[11];
   2827   1.3      onoe 		pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
   2828   1.3      onoe 		pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
   2829   1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2830   1.3      onoe 	}
   2831   1.3      onoe 	pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
   2832   1.3      onoe 	pkt.fp_dlen = m0->m_pkthdr.len;
   2833   1.3      onoe 	pkt.fp_m = m0;
   2834   1.3      onoe 	pkt.fp_callback = callback;
   2835   1.3      onoe 	error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2836   1.9      onoe 	m0 = pkt.fp_m;
   2837   1.3      onoe   end:
   2838  1.15      onoe 	if (m0 != NULL) {
   2839   1.3      onoe 		if (callback)
   2840   1.3      onoe 			(*callback)(sc->sc_sc1394.sc1394_if, m0);
   2841   1.3      onoe 		else
   2842   1.3      onoe 			m_freem(m0);
   2843   1.3      onoe 	}
   2844   1.3      onoe 	return error;
   2845  1.24       jmc }
   2846  1.24       jmc 
   2847  1.24       jmc /*
   2848  1.24       jmc  * High level routines to provide abstraction to attaching layers to
   2849  1.24       jmc  * send/receive data.
   2850  1.24       jmc  */
   2851  1.24       jmc 
   2852  1.24       jmc static int
   2853  1.24       jmc fwohci_input(struct ieee1394_abuf *ab)
   2854  1.24       jmc {
   2855  1.26     enami 	struct fwohci_pkt pkt;
   2856  1.26     enami 	struct ieee1394_softc *sc = ab->ab_node;
   2857  1.26     enami 	struct fwohci_softc *psc =
   2858  1.26     enami 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   2859  1.26     enami 	u_int32_t high, lo;
   2860  1.26     enami 	int rv, tcode;
   2861  1.26     enami 
   2862  1.26     enami 	high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   2863  1.26     enami 	lo = (ab->ab_csr & 0x00000000ffffffff);
   2864  1.26     enami 
   2865  1.24       jmc 	memset(&pkt, 0, sizeof(pkt));
   2866  1.26     enami 	pkt.fp_hdr[1] = ((0xffc0 | ab->ab_node->sc1394_node_id) << 16) | high;
   2867  1.26     enami 	pkt.fp_hdr[2] = lo;
   2868  1.26     enami 	pkt.fp_dlen = 0;
   2869  1.26     enami 
   2870  1.26     enami 	if (ab->ab_length == 4) {
   2871  1.26     enami 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   2872  1.26     enami 		tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   2873  1.26     enami 		pkt.fp_hlen = 12;
   2874  1.26     enami 	} else {
   2875  1.26     enami 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_BLOCK;
   2876  1.26     enami 		pkt.fp_hlen = 16;
   2877  1.26     enami 		tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   2878  1.26     enami 		pkt.fp_hdr[3] = (ab->ab_length << 16);
   2879  1.26     enami 	}
   2880  1.26     enami 	pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   2881  1.26     enami 	    (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
   2882  1.26     enami 
   2883  1.26     enami 	rv = fwohci_handler_set(psc, tcode, ab->ab_node->sc1394_node_id,
   2884  1.26     enami 	    psc->sc_tlabel, fwohci_extract_resp, ab);
   2885  1.26     enami 	if (rv)
   2886  1.26     enami 		return rv;
   2887  1.26     enami 	psc->sc_tlabel = (psc->sc_tlabel + 1) & 0x3f;
   2888  1.26     enami 	rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
   2889  1.26     enami 	return rv;
   2890  1.24       jmc }
   2891  1.24       jmc 
   2892  1.24       jmc static int
   2893  1.24       jmc fwohci_output(struct ieee1394_abuf *ab)
   2894  1.24       jmc {
   2895  1.26     enami 	struct fwohci_pkt pkt;
   2896  1.26     enami 	struct ieee1394_softc *sc = ab->ab_node;
   2897  1.26     enami 	struct fwohci_softc *psc =
   2898  1.26     enami 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   2899  1.26     enami 	u_int32_t high, lo;
   2900  1.26     enami 	int rv;
   2901  1.26     enami 
   2902  1.26     enami 	if (ab->ab_length > sc->sc1394_max_receive) {
   2903  1.26     enami #ifdef FW_DEBUG
   2904  1.26     enami 		if (fw_verbose)
   2905  1.26     enami 			printf("Packet too large: %d\n", ab->ab_length);
   2906  1.26     enami #endif
   2907  1.26     enami 		return E2BIG;
   2908  1.26     enami 	}
   2909  1.24       jmc 
   2910  1.26     enami 	memset(&pkt, 0, sizeof(pkt));
   2911  1.26     enami 
   2912  1.26     enami 	pkt.fp_tcode = ab->ab_tcode;
   2913  1.26     enami 	pkt.fp_uio.uio_iov = pkt.fp_iov;
   2914  1.24       jmc 	pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
   2915  1.24       jmc 	pkt.fp_uio.uio_rw = UIO_WRITE;
   2916  1.24       jmc 
   2917  1.24       jmc 	switch (ab->ab_tcode) {
   2918  1.26     enami 	case IEEE1394_TCODE_WRITE_RESP:
   2919  1.26     enami 		pkt.fp_hlen = 12;
   2920  1.26     enami 	case IEEE1394_TCODE_READ_RESP_QUAD:
   2921  1.26     enami 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   2922  1.26     enami 		if (!pkt.fp_hlen)
   2923  1.26     enami 			pkt.fp_hlen = 16;
   2924  1.26     enami 		high = ab->ab_retlen;
   2925  1.26     enami 		ab->ab_retlen = 0;
   2926  1.26     enami 		lo = 0;
   2927  1.26     enami 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   2928  1.26     enami 		    (ab->ab_tlabel << 10) | (pkt.fp_tcode << 4);
   2929  1.26     enami 		break;
   2930  1.26     enami 	default:
   2931  1.26     enami 		pkt.fp_hlen = 16;
   2932  1.26     enami 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   2933  1.26     enami 		lo = (ab->ab_csr & 0x00000000ffffffff);
   2934  1.26     enami 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
   2935  1.26     enami 		    (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
   2936  1.26     enami 		break;
   2937  1.26     enami 	}
   2938  1.26     enami 
   2939  1.26     enami 	pkt.fp_hdr[1] = ((0xffc0 | ab->ab_node->sc1394_node_id) << 16) | high;
   2940  1.26     enami 	pkt.fp_hdr[2] = lo;
   2941  1.26     enami 	if (pkt.fp_hlen == 16) {
   2942  1.26     enami 		if (ab->ab_length == 4) {
   2943  1.26     enami 			pkt.fp_hdr[3] = ab->ab_data[0];
   2944  1.26     enami 			pkt.fp_dlen = 0;
   2945  1.26     enami 		}  else {
   2946  1.26     enami 			pkt.fp_hdr[3] = (ab->ab_length << 16);
   2947  1.26     enami 			pkt.fp_dlen = ab->ab_length;
   2948  1.26     enami 			pkt.fp_uio.uio_iovcnt = 1;
   2949  1.26     enami 			pkt.fp_uio.uio_resid = ab->ab_length;
   2950  1.26     enami 			pkt.fp_iov[0].iov_base = ab->ab_data;
   2951  1.26     enami 			pkt.fp_iov[0].iov_len = ab->ab_length;
   2952  1.26     enami 		}
   2953  1.26     enami 	}
   2954  1.26     enami 	switch (ab->ab_tcode) {
   2955  1.26     enami 	case IEEE1394_TCODE_WRITE_RESP:
   2956  1.26     enami 	case IEEE1394_TCODE_READ_RESP_QUAD:
   2957  1.26     enami 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   2958  1.26     enami 		rv = fwohci_at_output(psc, psc->sc_ctx_atrs, &pkt);
   2959  1.26     enami 		break;
   2960  1.26     enami 	default:
   2961  1.26     enami 		rv = fwohci_handler_set(psc, IEEE1394_TCODE_WRITE_RESP,
   2962  1.26     enami 		    ab->ab_node->sc1394_node_id, psc->sc_tlabel,
   2963  1.26     enami 		    fwohci_extract_resp, ab);
   2964  1.26     enami 		if (rv)
   2965  1.26     enami 			return rv;
   2966  1.26     enami 		psc->sc_tlabel = (psc->sc_tlabel + 1) & 0x3f;
   2967  1.26     enami 		rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
   2968  1.26     enami 		break;
   2969  1.26     enami 	}
   2970  1.26     enami 	return rv;
   2971  1.24       jmc }
   2972  1.24       jmc 
   2973  1.24       jmc static int
   2974  1.24       jmc fwohci_extract_resp(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2975  1.24       jmc {
   2976  1.26     enami 	struct ieee1394_abuf *ab = (struct ieee1394_abuf *)arg;
   2977  1.26     enami 	struct fwohci_pkt newpkt;
   2978  1.26     enami 	u_int32_t *cur, high, lo;
   2979  1.26     enami 	int i, rcode, rv;
   2980  1.26     enami 
   2981  1.26     enami 	/*
   2982  1.26     enami 	 * No callback just means we want to have something clean up the abuf.
   2983  1.26     enami 	 */
   2984  1.26     enami 	if (!ab->ab_cb) {
   2985  1.26     enami 		if (ab->ab_data)
   2986  1.26     enami 			free(ab->ab_data, M_1394DATA);
   2987  1.26     enami 		if (ab)
   2988  1.26     enami 			free(ab, M_1394DATA);
   2989  1.26     enami 		return 0;
   2990  1.26     enami 	}
   2991  1.26     enami 
   2992  1.26     enami 	rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
   2993  1.26     enami 
   2994  1.26     enami 	/* Some area's (like the config rom want to be read as quadlets only. */
   2995  1.26     enami 
   2996  1.26     enami 	if (((rcode == IEEE1394_RCODE_TYPE_ERROR) ||
   2997  1.26     enami 	    (rcode == IEEE1394_RCODE_ADDRESS_ERROR)) &&
   2998  1.26     enami 	    (pkt->fp_tcode == IEEE1394_TCODE_READ_RESP_BLOCK)) {
   2999  1.26     enami 
   3000  1.26     enami 		/* Read the area in quadlet chunks (internally track this). */
   3001  1.26     enami 
   3002  1.26     enami 		memset(&newpkt, 0, sizeof(newpkt));
   3003  1.26     enami 
   3004  1.26     enami 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3005  1.26     enami 		lo = (ab->ab_csr & 0x00000000ffffffff);
   3006  1.26     enami 
   3007  1.26     enami 		newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   3008  1.26     enami 		newpkt.fp_hlen = 12;
   3009  1.26     enami 		newpkt.fp_dlen = 0;
   3010  1.26     enami 		newpkt.fp_hdr[1] =
   3011  1.26     enami 		    ((0xffc0 | ab->ab_node->sc1394_node_id) << 16) | high;
   3012  1.26     enami 		newpkt.fp_hdr[2] = lo;
   3013  1.26     enami 		newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   3014  1.26     enami 		    (newpkt.fp_tcode << 4);
   3015  1.26     enami 
   3016  1.26     enami 		rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
   3017  1.26     enami 		    ab->ab_node->sc1394_node_id, sc->sc_tlabel,
   3018  1.26     enami 		    fwohci_multi_resp, ab);
   3019  1.26     enami 		if (rv)
   3020  1.26     enami 			return rv;
   3021  1.26     enami 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   3022  1.26     enami 		fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
   3023  1.26     enami 	} else {
   3024  1.26     enami 
   3025  1.26     enami 		/*
   3026  1.26     enami 		 * Recombine all the iov data into 1 chunk for higher
   3027  1.26     enami 		 * level code.
   3028  1.26     enami 		 */
   3029  1.26     enami 
   3030  1.26     enami 		cur = ab->ab_data;
   3031  1.26     enami 		for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
   3032  1.26     enami 			/*
   3033  1.26     enami 			 * Make sure and don't exceed the buffer
   3034  1.26     enami 			 * allocated for return.
   3035  1.26     enami 			 */
   3036  1.26     enami 			if ((ab->ab_retlen + pkt->fp_iov[i].iov_len) >
   3037  1.26     enami 			    ab->ab_length) {
   3038  1.26     enami 				memcpy(cur, pkt->fp_iov[i].iov_base,
   3039  1.26     enami 				    (ab->ab_length - ab->ab_retlen));
   3040  1.26     enami 				ab->ab_retlen = ab->ab_length;
   3041  1.26     enami 				break;
   3042  1.26     enami 			}
   3043  1.26     enami 			memcpy(cur, pkt->fp_iov[i].iov_base,
   3044  1.26     enami 			    pkt->fp_iov[i].iov_len);
   3045  1.26     enami 			cur += pkt->fp_iov[i].iov_len;
   3046  1.26     enami 			ab->ab_retlen += pkt->fp_iov[i].iov_len;
   3047  1.26     enami 		}
   3048  1.26     enami 		(*ab->ab_cb)(ab, rcode);
   3049  1.26     enami 	}
   3050  1.24       jmc 	return IEEE1394_RCODE_COMPLETE;
   3051  1.24       jmc }
   3052  1.24       jmc 
   3053  1.24       jmc static int
   3054  1.24       jmc fwohci_multi_resp(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   3055  1.24       jmc {
   3056  1.26     enami 	struct ieee1394_abuf *ab = (struct ieee1394_abuf *)arg;
   3057  1.26     enami 	struct fwohci_pkt newpkt;
   3058  1.26     enami 	u_int32_t high, lo;
   3059  1.26     enami 	int rcode, rv;
   3060  1.26     enami 
   3061  1.26     enami 	/*
   3062  1.26     enami 	 * Bad return codes from the wire, just return what's already in the
   3063  1.26     enami 	 * buf.
   3064  1.26     enami 	 */
   3065  1.26     enami 
   3066  1.26     enami 	rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
   3067  1.26     enami 
   3068  1.26     enami 	if (rcode) {
   3069  1.26     enami 		(*ab->ab_cb)(ab, rcode);
   3070  1.26     enami 		return rcode;
   3071  1.26     enami 	}
   3072  1.26     enami 
   3073  1.26     enami 	if ((ab->ab_retlen + pkt->fp_iov[0].iov_len) > ab->ab_length) {
   3074  1.26     enami 		memcpy(((char *)ab->ab_data + ab->ab_retlen),
   3075  1.26     enami 		    pkt->fp_iov[0].iov_base, (ab->ab_length - ab->ab_retlen));
   3076  1.26     enami 		ab->ab_retlen = ab->ab_length;
   3077  1.26     enami 	} else {
   3078  1.26     enami 		memcpy(((char *)ab->ab_data + ab->ab_retlen),
   3079  1.26     enami 		    pkt->fp_iov[0].iov_base, 4);
   3080  1.26     enami 		ab->ab_retlen += 4;
   3081  1.26     enami 	}
   3082  1.26     enami 	/* Still more, loop and read 4 more bytes. */
   3083  1.26     enami 	if (ab->ab_retlen < ab->ab_length) {
   3084  1.26     enami 		memset(&newpkt, 0, sizeof(newpkt));
   3085  1.26     enami 
   3086  1.26     enami 		high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3087  1.26     enami 		lo = (ab->ab_csr & 0x00000000ffffffff) + ab->ab_retlen;
   3088  1.26     enami 
   3089  1.26     enami 		newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   3090  1.26     enami 		newpkt.fp_hlen = 12;
   3091  1.26     enami 		newpkt.fp_dlen = 0;
   3092  1.26     enami 		newpkt.fp_hdr[1] =
   3093  1.26     enami 		    ((0xffc0 | ab->ab_node->sc1394_node_id) << 16) | high;
   3094  1.26     enami 		newpkt.fp_hdr[2] = lo;
   3095  1.26     enami 		newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   3096  1.26     enami 		    (newpkt.fp_tcode << 4);
   3097  1.26     enami 
   3098  1.26     enami 		/*
   3099  1.26     enami 		 * Bad return code.  Just give up and return what's
   3100  1.26     enami 		 * come in now.
   3101  1.26     enami 		 */
   3102  1.26     enami 		rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
   3103  1.26     enami 		    ab->ab_node->sc1394_node_id, sc->sc_tlabel,
   3104  1.26     enami 		    fwohci_multi_resp, ab);
   3105  1.26     enami 		if (rv) {
   3106  1.26     enami 			(*ab->ab_cb)(ab, rcode);
   3107  1.26     enami 			return IEEE1394_RCODE_DATA_ERROR;
   3108  1.26     enami 		}
   3109  1.26     enami 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   3110  1.26     enami 		rv = fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
   3111  1.26     enami 		if (rv) {
   3112  1.26     enami 			(*ab->ab_cb)(ab, rcode);
   3113  1.26     enami 			return IEEE1394_RCODE_DATA_ERROR;
   3114  1.26     enami 		}
   3115  1.26     enami 	} else
   3116  1.26     enami 		(*ab->ab_cb)(ab, rcode);
   3117  1.26     enami 	return IEEE1394_RCODE_COMPLETE;
   3118  1.24       jmc }
   3119  1.24       jmc 
   3120  1.24       jmc static int
   3121  1.24       jmc fwohci_inreg(struct ieee1394_abuf *ab, int allow)
   3122  1.24       jmc {
   3123  1.26     enami 	struct ieee1394_softc *sc = ab->ab_node;
   3124  1.26     enami 	struct fwohci_softc *psc =
   3125  1.26     enami 	    (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
   3126  1.26     enami 	u_int32_t high, lo;
   3127  1.26     enami 	int i, rv;
   3128  1.26     enami 
   3129  1.26     enami 	high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
   3130  1.26     enami 	lo = (ab->ab_csr & 0x00000000ffffffff);
   3131  1.26     enami 
   3132  1.26     enami 	switch (ab->ab_tcode) {
   3133  1.26     enami 	case IEEE1394_TCODE_READ_REQ_QUAD:
   3134  1.26     enami 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   3135  1.26     enami 		rv = fwohci_handler_set(psc, ab->ab_tcode, high, lo,
   3136  1.26     enami 		    fwohci_parse_input, ab);
   3137  1.26     enami 		break;
   3138  1.26     enami 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   3139  1.26     enami 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   3140  1.26     enami 		if (allow) {
   3141  1.26     enami 			for (i = 0; i < (ab->ab_length / 4); i++) {
   3142  1.26     enami 				rv = fwohci_handler_set(psc, ab->ab_tcode,
   3143  1.26     enami 				    high, lo + (i * 4),
   3144  1.26     enami 				    fwohci_parse_input, ab);
   3145  1.26     enami 				if (rv)
   3146  1.26     enami 					return rv;
   3147  1.26     enami 			}
   3148  1.26     enami 			ab->ab_data = (void *)1;
   3149  1.26     enami 		} else
   3150  1.26     enami 			rv = fwohci_handler_set(psc, ab->ab_tcode, high, lo,
   3151  1.26     enami 			    fwohci_parse_input, ab);
   3152  1.26     enami 		break;
   3153  1.26     enami 	default:
   3154  1.26     enami #ifdef FW_DEBUG
   3155  1.26     enami 		if (fw_verbose)
   3156  1.26     enami 			printf("Invalid registration tcode: %d\n",
   3157  1.26     enami 			    ab->ab_tcode);
   3158  1.26     enami #endif
   3159  1.26     enami 		return -1;
   3160  1.26     enami 		break;
   3161  1.26     enami 	}
   3162  1.26     enami 	return rv;
   3163  1.24       jmc }
   3164  1.24       jmc 
   3165  1.24       jmc static int
   3166  1.24       jmc fwohci_parse_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   3167  1.24       jmc {
   3168  1.26     enami 	struct ieee1394_abuf *ab = (struct ieee1394_abuf *)arg;
   3169  1.26     enami 	u_int64_t csr;
   3170  1.26     enami 	u_int32_t *cur;
   3171  1.26     enami 	int i, count;
   3172  1.26     enami 
   3173  1.26     enami 	ab->ab_tcode = (pkt->fp_hdr[0] >> 4) & 0xf;
   3174  1.26     enami 	ab->ab_tlabel = (pkt->fp_hdr[0] >> 10) & 0x3f;
   3175  1.26     enami 	csr = (((u_int64_t)(pkt->fp_hdr[1] & 0xffff) << 32) | pkt->fp_hdr[2]);
   3176  1.26     enami 
   3177  1.26     enami 	switch (ab->ab_tcode) {
   3178  1.26     enami 	case IEEE1394_TCODE_READ_REQ_QUAD:
   3179  1.26     enami 		ab->ab_retlen = 4;
   3180  1.26     enami 		break;
   3181  1.26     enami 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   3182  1.26     enami 		ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
   3183  1.26     enami 		if (ab->ab_data) {
   3184  1.26     enami 			if ((csr + ab->ab_retlen) >
   3185  1.26     enami 			    (ab->ab_csr + ab->ab_length))
   3186  1.26     enami 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3187  1.26     enami 			ab->ab_data = NULL;
   3188  1.26     enami 		} else
   3189  1.26     enami 			if (ab->ab_retlen != ab->ab_length)
   3190  1.26     enami 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3191  1.26     enami 		break;
   3192  1.26     enami 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   3193  1.26     enami 		ab->ab_retlen = 4;
   3194  1.26     enami 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   3195  1.26     enami 		if (!ab->ab_retlen)
   3196  1.26     enami 			ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
   3197  1.26     enami 		if (ab->ab_data) {
   3198  1.26     enami 			if ((csr + ab->ab_retlen) >
   3199  1.26     enami 			    (ab->ab_csr + ab->ab_length))
   3200  1.26     enami 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3201  1.26     enami 			ab->ab_data = NULL;
   3202  1.26     enami 		} else
   3203  1.26     enami 			if (ab->ab_retlen != ab->ab_length)
   3204  1.26     enami 				return IEEE1394_RCODE_ADDRESS_ERROR;
   3205  1.26     enami 
   3206  1.26     enami 		ab->ab_data = malloc(ab->ab_retlen, M_1394DATA, M_WAITOK);
   3207  1.26     enami 		if (ab->ab_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD)
   3208  1.26     enami 			ab->ab_data[0] = pkt->fp_hdr[3];
   3209  1.26     enami 		else {
   3210  1.26     enami 			count = 0;
   3211  1.26     enami 			cur = ab->ab_data;
   3212  1.26     enami 			for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
   3213  1.26     enami 				memcpy(cur, pkt->fp_iov[i].iov_base,
   3214  1.26     enami 				    pkt->fp_iov[i].iov_len);
   3215  1.26     enami 				cur += pkt->fp_iov[i].iov_len;
   3216  1.26     enami 				count += pkt->fp_iov[i].iov_len;
   3217  1.26     enami 			}
   3218  1.26     enami 			if (ab->ab_retlen != count)
   3219  1.26     enami 				panic("Packet claims %d length "
   3220  1.26     enami 				    "but only %d bytes returned\n",
   3221  1.26     enami 				    ab->ab_retlen, count);
   3222  1.26     enami 		}
   3223  1.26     enami 		break;
   3224  1.26     enami 	default:
   3225  1.26     enami 		panic("Got a callback for a tcode that wasn't requested: %d\n",
   3226  1.26     enami 		    ab->ab_tcode);
   3227  1.26     enami 		break;
   3228  1.26     enami 	}
   3229  1.26     enami 	ab->ab_csr = csr;
   3230  1.26     enami 	ab->ab_cb(ab, IEEE1394_RCODE_COMPLETE);
   3231  1.26     enami 	return -1;
   3232   1.1      matt }
   3233