fwohci.c revision 1.39 1 1.39 onoe /* $NetBSD: fwohci.c,v 1.39 2001/07/02 11:12:09 onoe Exp $ */
2 1.14 enami
3 1.1 matt /*-
4 1.1 matt * Copyright (c) 2000 The NetBSD Foundation, Inc.
5 1.1 matt * All rights reserved.
6 1.1 matt *
7 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
8 1.1 matt * by Matt Thomas of 3am Software Foundry.
9 1.1 matt *
10 1.1 matt * Redistribution and use in source and binary forms, with or without
11 1.1 matt * modification, are permitted provided that the following conditions
12 1.1 matt * are met:
13 1.1 matt * 1. Redistributions of source code must retain the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer.
15 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 matt * notice, this list of conditions and the following disclaimer in the
17 1.1 matt * documentation and/or other materials provided with the distribution.
18 1.1 matt * 3. All advertising materials mentioning features or use of this software
19 1.1 matt * must display the following acknowledgement:
20 1.1 matt * This product includes software developed by the NetBSD
21 1.1 matt * Foundation, Inc. and its contributors.
22 1.1 matt * 4. Neither the name of The NetBSD Foundation nor the names of its
23 1.1 matt * contributors may be used to endorse or promote products derived
24 1.1 matt * from this software without specific prior written permission.
25 1.1 matt *
26 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
27 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
28 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
29 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
30 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
31 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
32 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
33 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
34 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
35 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
36 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
37 1.1 matt */
38 1.1 matt
39 1.3 onoe /*
40 1.3 onoe * IEEE1394 Open Host Controller Interface
41 1.3 onoe * based on OHCI Specification 1.1 (January 6, 2000)
42 1.3 onoe * The first version to support network interface part is wrtten by
43 1.3 onoe * Atsushi Onoe <onoe (at) netbsd.org>.
44 1.3 onoe */
45 1.3 onoe
46 1.3 onoe #include "opt_inet.h"
47 1.3 onoe
48 1.1 matt #include <sys/param.h>
49 1.2 augustss #include <sys/systm.h>
50 1.24 jmc #include <sys/kthread.h>
51 1.1 matt #include <sys/types.h>
52 1.1 matt #include <sys/socket.h>
53 1.7 onoe #include <sys/callout.h>
54 1.1 matt #include <sys/device.h>
55 1.7 onoe #include <sys/kernel.h>
56 1.3 onoe #include <sys/malloc.h>
57 1.3 onoe #include <sys/mbuf.h>
58 1.1 matt
59 1.7 onoe #if __NetBSD_Version__ >= 105010000
60 1.7 onoe #include <uvm/uvm_extern.h>
61 1.7 onoe #else
62 1.7 onoe #include <vm/vm.h>
63 1.7 onoe #endif
64 1.7 onoe
65 1.1 matt #include <machine/bus.h>
66 1.24 jmc #include <machine/intr.h>
67 1.1 matt
68 1.1 matt #include <dev/ieee1394/ieee1394reg.h>
69 1.1 matt #include <dev/ieee1394/fwohcireg.h>
70 1.1 matt
71 1.1 matt #include <dev/ieee1394/ieee1394var.h>
72 1.1 matt #include <dev/ieee1394/fwohcivar.h>
73 1.1 matt
74 1.1 matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
75 1.1 matt
76 1.5 matt #if 0
77 1.26 enami static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size,
78 1.28 jmc int alignment, bus_dmamap_t *mapp, caddr_t *kvap, int flags);
79 1.5 matt #endif
80 1.24 jmc static void fwohci_create_event_thread(void *);
81 1.24 jmc static void fwohci_thread_init(void *);
82 1.24 jmc
83 1.24 jmc static void fwohci_event_thread(struct fwohci_softc *);
84 1.7 onoe static void fwohci_hw_init(struct fwohci_softc *);
85 1.7 onoe static void fwohci_power(int, void *);
86 1.7 onoe static void fwohci_shutdown(void *);
87 1.5 matt
88 1.3 onoe static int fwohci_desc_alloc(struct fwohci_softc *);
89 1.9 onoe static struct fwohci_desc *fwohci_desc_get(struct fwohci_softc *, int);
90 1.9 onoe static void fwohci_desc_put(struct fwohci_softc *, struct fwohci_desc *, int);
91 1.3 onoe
92 1.3 onoe static int fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
93 1.28 jmc int, int);
94 1.9 onoe static void fwohci_ctx_free(struct fwohci_softc *, struct fwohci_ctx *);
95 1.3 onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
96 1.3 onoe
97 1.3 onoe static int fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
98 1.3 onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
99 1.36 onoe static void fwohci_buf_init_rx(struct fwohci_softc *);
100 1.36 onoe static void fwohci_buf_start_rx(struct fwohci_softc *);
101 1.36 onoe static void fwohci_buf_stop_tx(struct fwohci_softc *);
102 1.36 onoe static void fwohci_buf_stop_rx(struct fwohci_softc *);
103 1.3 onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
104 1.39 onoe static int fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_buf **,
105 1.28 jmc caddr_t *, int);
106 1.3 onoe static int fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
107 1.28 jmc struct fwohci_pkt *);
108 1.36 onoe static int fwohci_buf_input_ppb(struct fwohci_softc *, struct fwohci_ctx *,
109 1.36 onoe struct fwohci_pkt *);
110 1.3 onoe
111 1.7 onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
112 1.7 onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
113 1.3 onoe static void fwohci_phy_busreset(struct fwohci_softc *);
114 1.7 onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
115 1.3 onoe
116 1.3 onoe static int fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
117 1.28 jmc int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *), void *);
118 1.3 onoe
119 1.3 onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
120 1.3 onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
121 1.3 onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
122 1.3 onoe
123 1.3 onoe static int fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
124 1.28 jmc struct fwohci_pkt *);
125 1.9 onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *, int);
126 1.3 onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
127 1.28 jmc struct fwohci_pkt *);
128 1.3 onoe
129 1.16 onoe static int fwohci_guidrom_init(struct fwohci_softc *);
130 1.3 onoe static void fwohci_configrom_init(struct fwohci_softc *);
131 1.24 jmc static int fwohci_configrom_input(struct fwohci_softc *, void *,
132 1.28 jmc struct fwohci_pkt *);
133 1.3 onoe static void fwohci_selfid_init(struct fwohci_softc *);
134 1.7 onoe static int fwohci_selfid_input(struct fwohci_softc *);
135 1.3 onoe
136 1.3 onoe static void fwohci_csr_init(struct fwohci_softc *);
137 1.3 onoe static int fwohci_csr_input(struct fwohci_softc *, void *,
138 1.28 jmc struct fwohci_pkt *);
139 1.3 onoe
140 1.3 onoe static void fwohci_uid_collect(struct fwohci_softc *);
141 1.36 onoe static void fwohci_uid_req(struct fwohci_softc *, int);
142 1.3 onoe static int fwohci_uid_input(struct fwohci_softc *, void *,
143 1.28 jmc struct fwohci_pkt *);
144 1.8 onoe static int fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
145 1.24 jmc static void fwohci_check_nodes(struct fwohci_softc *);
146 1.3 onoe
147 1.3 onoe static int fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
148 1.28 jmc void (*)(struct device *, struct mbuf *));
149 1.3 onoe static int fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
150 1.3 onoe static int fwohci_if_output(struct device *, struct mbuf *,
151 1.28 jmc void (*)(struct device *, struct mbuf *));
152 1.29 jmc static int fwohci_read(struct ieee1394_abuf *);
153 1.29 jmc static int fwohci_write(struct ieee1394_abuf *);
154 1.31 jmc static int fwohci_read_resp(struct fwohci_softc *, void *, struct fwohci_pkt *);
155 1.31 jmc static int fwohci_write_ack(struct fwohci_softc *, void *, struct fwohci_pkt *);
156 1.31 jmc static int fwohci_read_multi_resp(struct fwohci_softc *, void *,
157 1.28 jmc struct fwohci_pkt *);
158 1.24 jmc static int fwohci_inreg(struct ieee1394_abuf *, int);
159 1.24 jmc static int fwohci_parse_input(struct fwohci_softc *, void *,
160 1.28 jmc struct fwohci_pkt *);
161 1.30 jmc static int fwohci_submatch(struct device *, struct cfdata *, void *);
162 1.3 onoe
163 1.8 onoe #ifdef FW_DEBUG
164 1.33 onoe static void fwohci_show_intr(struct fwohci_softc *, u_int32_t);
165 1.33 onoe static void fwohci_show_phypkt(struct fwohci_softc *, u_int32_t);
166 1.28 jmc
167 1.28 jmc /* 1 is normal debug, 2 is verbose debug, 3 is complete (packet dumps). */
168 1.28 jmc
169 1.28 jmc #define DPRINTF(x) if (fwdebug) printf x
170 1.28 jmc #define DPRINTFN(n,x) if (fwdebug>(n)) printf x
171 1.30 jmc int fwdebug = 0;
172 1.28 jmc #else
173 1.28 jmc #define DPRINTF(x)
174 1.28 jmc #define DPRINTFN(n,x)
175 1.8 onoe #endif
176 1.8 onoe
177 1.1 matt int
178 1.5 matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
179 1.1 matt {
180 1.3 onoe int i;
181 1.1 matt u_int32_t val;
182 1.5 matt #if 0
183 1.5 matt int error;
184 1.5 matt #endif
185 1.5 matt
186 1.5 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
187 1.5 matt sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
188 1.1 matt
189 1.3 onoe /*
190 1.3 onoe * Wait for reset completion
191 1.3 onoe */
192 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
193 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
194 1.3 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
195 1.3 onoe break;
196 1.36 onoe DELAY(10);
197 1.3 onoe }
198 1.3 onoe
199 1.1 matt /* What dialect of OHCI is this device?
200 1.1 matt */
201 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_Version);
202 1.1 matt printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
203 1.1 matt OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
204 1.1 matt
205 1.24 jmc LIST_INIT(&sc->sc_nodelist);
206 1.26 enami
207 1.16 onoe if (fwohci_guidrom_init(sc) != 0) {
208 1.16 onoe printf("\n%s: fatal: no global UID ROM\n",
209 1.16 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
210 1.1 matt return -1;
211 1.1 matt }
212 1.1 matt
213 1.1 matt printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
214 1.1 matt sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
215 1.1 matt sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
216 1.1 matt sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
217 1.1 matt sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
218 1.1 matt
219 1.1 matt /* Get the maximum link speed and receive size
220 1.1 matt */
221 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
222 1.1 matt sc->sc_sc1394.sc1394_link_speed =
223 1.18 onoe OHCI_BITVAL(val, OHCI_BusOptions_LinkSpd);
224 1.1 matt if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
225 1.26 enami printf(", %s",
226 1.26 enami ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
227 1.1 matt } else {
228 1.1 matt printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
229 1.1 matt }
230 1.28 jmc
231 1.1 matt /* MaxRec is encoded as log2(max_rec_octets)-1
232 1.1 matt */
233 1.1 matt sc->sc_sc1394.sc1394_max_receive =
234 1.18 onoe 1 << (OHCI_BITVAL(val, OHCI_BusOptions_MaxRec) + 1);
235 1.3 onoe printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
236 1.3 onoe
237 1.3 onoe /*
238 1.3 onoe * Count how many isochronous ctx we have.
239 1.3 onoe */
240 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
241 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
242 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
243 1.3 onoe for (i = 0; val != 0; val >>= 1) {
244 1.3 onoe if (val & 0x1)
245 1.3 onoe i++;
246 1.3 onoe }
247 1.3 onoe sc->sc_isoctx = i;
248 1.3 onoe printf(", %d iso_ctx", sc->sc_isoctx);
249 1.28 jmc
250 1.1 matt printf("\n");
251 1.3 onoe
252 1.5 matt #if 0
253 1.26 enami error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE,
254 1.26 enami OHCI_CONFIG_ALIGNMENT, &sc->sc_configrom_map,
255 1.26 enami (caddr_t *) &sc->sc_configrom, BUS_DMA_WAITOK|BUS_DMA_COHERENT);
256 1.5 matt return error;
257 1.5 matt #endif
258 1.5 matt
259 1.24 jmc sc->sc_dying = 0;
260 1.36 onoe sc->sc_nodeid = 0xffff; /* invalid */
261 1.3 onoe
262 1.26 enami kthread_create(fwohci_create_event_thread, sc);
263 1.1 matt return 0;
264 1.1 matt }
265 1.1 matt
266 1.1 matt int
267 1.1 matt fwohci_intr(void *arg)
268 1.1 matt {
269 1.1 matt struct fwohci_softc * const sc = arg;
270 1.1 matt int progress = 0;
271 1.3 onoe u_int32_t intmask, iso;
272 1.1 matt
273 1.1 matt for (;;) {
274 1.3 onoe intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
275 1.24 jmc
276 1.26 enami /*
277 1.26 enami * On a bus reset, everything except bus reset gets
278 1.26 enami * cleared. That can't get cleared until the selfid
279 1.26 enami * phase completes (which happens outside the
280 1.26 enami * interrupt routines). So if just a bus reset is left
281 1.26 enami * in the mask and it's already in the sc_intmask,
282 1.26 enami * just return.
283 1.26 enami */
284 1.26 enami
285 1.26 enami if ((intmask == 0) ||
286 1.26 enami (progress && (intmask == OHCI_Int_BusReset) &&
287 1.26 enami (sc->sc_intmask & OHCI_Int_BusReset))) {
288 1.26 enami if (progress)
289 1.26 enami wakeup(fwohci_event_thread);
290 1.26 enami return progress;
291 1.26 enami }
292 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
293 1.7 onoe intmask & ~OHCI_Int_BusReset);
294 1.3 onoe #ifdef FW_DEBUG
295 1.33 onoe if (fwdebug > 1)
296 1.33 onoe fwohci_show_intr(sc, intmask);
297 1.33 onoe #endif
298 1.28 jmc
299 1.3 onoe if (intmask & OHCI_Int_BusReset) {
300 1.7 onoe /*
301 1.7 onoe * According to OHCI spec 6.1.1 "busReset",
302 1.7 onoe * All asynchronous transmit must be stopped before
303 1.7 onoe * clearing BusReset. Moreover, the BusReset
304 1.7 onoe * interrupt bit should not be cleared during the
305 1.7 onoe * SelfID phase. Thus we turned off interrupt mask
306 1.7 onoe * bit of BusReset instead until SelfID completion
307 1.7 onoe * or SelfID timeout.
308 1.7 onoe */
309 1.9 onoe intmask &= OHCI_Int_SelfIDComplete;
310 1.26 enami OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
311 1.26 enami OHCI_Int_BusReset);
312 1.34 onoe sc->sc_intmask = OHCI_Int_BusReset;
313 1.9 onoe }
314 1.34 onoe sc->sc_intmask |= intmask;
315 1.9 onoe
316 1.3 onoe if (intmask & OHCI_Int_IsochTx) {
317 1.26 enami iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
318 1.26 enami OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
319 1.26 enami }
320 1.3 onoe if (intmask & OHCI_Int_IsochRx) {
321 1.26 enami iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
322 1.26 enami OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
323 1.26 enami sc->sc_iso |= iso;
324 1.26 enami }
325 1.3 onoe
326 1.5 matt if (!progress) {
327 1.5 matt sc->sc_intrcnt.ev_count++;
328 1.5 matt progress = 1;
329 1.5 matt }
330 1.1 matt }
331 1.3 onoe }
332 1.3 onoe
333 1.24 jmc static void
334 1.24 jmc fwohci_create_event_thread(void *arg)
335 1.24 jmc {
336 1.26 enami struct fwohci_softc *sc = arg;
337 1.24 jmc
338 1.26 enami if (kthread_create1(fwohci_thread_init, sc, &sc->sc_event_thread, "%s",
339 1.26 enami sc->sc_sc1394.sc1394_dev.dv_xname)) {
340 1.26 enami printf("%s: unable to create event thread\n",
341 1.26 enami sc->sc_sc1394.sc1394_dev.dv_xname);
342 1.26 enami panic("fwohci_create_event_thread");
343 1.26 enami }
344 1.24 jmc }
345 1.24 jmc
346 1.24 jmc static void
347 1.24 jmc fwohci_thread_init(void *arg)
348 1.24 jmc {
349 1.26 enami struct fwohci_softc *sc = arg;
350 1.26 enami int i;
351 1.26 enami
352 1.26 enami /*
353 1.24 jmc * Allocate descriptors
354 1.24 jmc */
355 1.26 enami if (fwohci_desc_alloc(sc)) {
356 1.26 enami printf("%s: not enabling interrupts\n",
357 1.26 enami sc->sc_sc1394.sc1394_dev.dv_xname);
358 1.26 enami kthread_exit(1);
359 1.26 enami }
360 1.24 jmc
361 1.24 jmc /*
362 1.24 jmc * Enable Link Power
363 1.24 jmc */
364 1.24 jmc
365 1.24 jmc OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
366 1.24 jmc
367 1.24 jmc /*
368 1.24 jmc * Allocate DMA Context
369 1.24 jmc */
370 1.24 jmc fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
371 1.24 jmc OHCI_CTX_ASYNC_RX_REQUEST);
372 1.24 jmc fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
373 1.24 jmc OHCI_CTX_ASYNC_RX_RESPONSE);
374 1.24 jmc fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, 0, OHCI_CTX_ASYNC_TX_REQUEST);
375 1.24 jmc fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, 0, OHCI_CTX_ASYNC_TX_RESPONSE);
376 1.24 jmc sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
377 1.24 jmc M_DEVBUF, M_WAITOK);
378 1.24 jmc for (i = 0; i < sc->sc_isoctx; i++)
379 1.24 jmc sc->sc_ctx_ir[i] = NULL;
380 1.24 jmc
381 1.24 jmc /*
382 1.24 jmc * Allocate buffer for configuration ROM and SelfID buffer
383 1.24 jmc */
384 1.24 jmc fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
385 1.24 jmc fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
386 1.24 jmc
387 1.26 enami callout_init(&sc->sc_selfid_callout);
388 1.24 jmc
389 1.24 jmc sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
390 1.24 jmc sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
391 1.24 jmc
392 1.24 jmc /*
393 1.24 jmc * establish hooks for shutdown and suspend/resume
394 1.24 jmc */
395 1.24 jmc sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
396 1.24 jmc sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
397 1.24 jmc
398 1.26 enami sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev, "fw",
399 1.26 enami fwohci_print);
400 1.24 jmc
401 1.26 enami /* Main loop. It's not coming back normally. */
402 1.24 jmc
403 1.26 enami fwohci_event_thread(sc);
404 1.24 jmc
405 1.26 enami kthread_exit(0);
406 1.24 jmc }
407 1.24 jmc
408 1.24 jmc static void
409 1.24 jmc fwohci_event_thread(struct fwohci_softc *sc)
410 1.24 jmc {
411 1.26 enami int i, s;
412 1.26 enami u_int32_t intmask, iso;
413 1.26 enami
414 1.26 enami s = splbio();
415 1.26 enami
416 1.26 enami /*
417 1.26 enami * Initialize hardware registers.
418 1.26 enami */
419 1.26 enami
420 1.26 enami fwohci_hw_init(sc);
421 1.26 enami
422 1.26 enami /* Initial Bus Reset */
423 1.26 enami fwohci_phy_busreset(sc);
424 1.26 enami splx(s);
425 1.26 enami
426 1.26 enami while (!sc->sc_dying) {
427 1.35 onoe s = splbio();
428 1.35 onoe intmask = sc->sc_intmask;
429 1.35 onoe if (intmask == 0) {
430 1.36 onoe tsleep(fwohci_event_thread, PZERO, "fwohciev", 0);
431 1.35 onoe splx(s);
432 1.35 onoe continue;
433 1.35 onoe }
434 1.35 onoe sc->sc_intmask = 0;
435 1.35 onoe splx(s);
436 1.35 onoe
437 1.35 onoe if (intmask & OHCI_Int_BusReset) {
438 1.36 onoe fwohci_buf_stop_tx(sc);
439 1.35 onoe if (sc->sc_uidtbl != NULL) {
440 1.35 onoe free(sc->sc_uidtbl, M_DEVBUF);
441 1.35 onoe sc->sc_uidtbl = NULL;
442 1.35 onoe }
443 1.35 onoe
444 1.35 onoe callout_reset(&sc->sc_selfid_callout,
445 1.35 onoe OHCI_SELFID_TIMEOUT,
446 1.35 onoe (void (*)(void *))fwohci_phy_busreset, sc);
447 1.35 onoe sc->sc_nodeid = 0xffff; /* indicate invalid */
448 1.35 onoe sc->sc_rootid = 0;
449 1.35 onoe sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
450 1.35 onoe }
451 1.35 onoe if (intmask & OHCI_Int_SelfIDComplete) {
452 1.26 enami s = splbio();
453 1.35 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
454 1.35 onoe OHCI_Int_BusReset);
455 1.35 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
456 1.35 onoe OHCI_Int_BusReset);
457 1.35 onoe splx(s);
458 1.35 onoe callout_stop(&sc->sc_selfid_callout);
459 1.35 onoe if (fwohci_selfid_input(sc) == 0) {
460 1.36 onoe fwohci_buf_start_rx(sc);
461 1.35 onoe fwohci_uid_collect(sc);
462 1.35 onoe }
463 1.35 onoe }
464 1.35 onoe if (intmask & OHCI_Int_ReqTxComplete)
465 1.35 onoe fwohci_at_done(sc, sc->sc_ctx_atrq, 0);
466 1.35 onoe if (intmask & OHCI_Int_RespTxComplete)
467 1.35 onoe fwohci_at_done(sc, sc->sc_ctx_atrs, 0);
468 1.35 onoe if (intmask & OHCI_Int_RQPkt)
469 1.35 onoe fwohci_arrq_input(sc, sc->sc_ctx_arrq);
470 1.35 onoe if (intmask & OHCI_Int_RSPkt)
471 1.35 onoe fwohci_arrs_input(sc, sc->sc_ctx_arrs);
472 1.35 onoe if (intmask & OHCI_Int_IsochRx) {
473 1.35 onoe s = splbio();
474 1.35 onoe iso = sc->sc_iso;
475 1.35 onoe sc->sc_iso = 0;
476 1.35 onoe splx(s);
477 1.35 onoe for (i = 0; i < sc->sc_isoctx; i++) {
478 1.35 onoe if ((iso & (1 << i)) &&
479 1.35 onoe sc->sc_ctx_ir[i] != NULL)
480 1.35 onoe fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
481 1.35 onoe }
482 1.26 enami }
483 1.26 enami }
484 1.24 jmc }
485 1.24 jmc
486 1.5 matt #if 0
487 1.5 matt static int
488 1.5 matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
489 1.26 enami bus_dmamap_t *mapp, caddr_t *kvap, int flags)
490 1.5 matt {
491 1.5 matt bus_dma_segment_t segs[1];
492 1.5 matt int error, nsegs, steps;
493 1.5 matt
494 1.5 matt steps = 0;
495 1.5 matt error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
496 1.26 enami segs, 1, &nsegs, flags);
497 1.5 matt if (error)
498 1.5 matt goto cleanup;
499 1.5 matt
500 1.5 matt steps = 1;
501 1.5 matt error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
502 1.26 enami kvap, flags);
503 1.5 matt if (error)
504 1.5 matt goto cleanup;
505 1.5 matt
506 1.5 matt if (error == 0)
507 1.5 matt error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
508 1.26 enami size, flags, mapp);
509 1.5 matt if (error)
510 1.5 matt goto cleanup;
511 1.5 matt if (error == 0)
512 1.26 enami error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL,
513 1.26 enami flags);
514 1.5 matt if (error)
515 1.5 matt goto cleanup;
516 1.5 matt
517 1.26 enami cleanup:
518 1.5 matt switch (steps) {
519 1.5 matt case 1:
520 1.5 matt bus_dmamem_free(sc->sc_dmat, segs, nsegs);
521 1.5 matt }
522 1.5 matt
523 1.5 matt return error;
524 1.5 matt }
525 1.5 matt #endif
526 1.5 matt
527 1.3 onoe int
528 1.3 onoe fwohci_print(void *aux, const char *pnp)
529 1.3 onoe {
530 1.3 onoe char *name = aux;
531 1.3 onoe
532 1.3 onoe if (pnp)
533 1.3 onoe printf("%s at %s", name, pnp);
534 1.3 onoe
535 1.30 jmc return QUIET;
536 1.3 onoe }
537 1.3 onoe
538 1.7 onoe static void
539 1.7 onoe fwohci_hw_init(struct fwohci_softc *sc)
540 1.7 onoe {
541 1.7 onoe int i;
542 1.7 onoe u_int32_t val;
543 1.7 onoe
544 1.7 onoe /*
545 1.7 onoe * Software Reset.
546 1.7 onoe */
547 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
548 1.7 onoe for (i = 0; i < OHCI_LOOP; i++) {
549 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
550 1.7 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
551 1.7 onoe break;
552 1.36 onoe DELAY(10);
553 1.7 onoe }
554 1.7 onoe
555 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
556 1.7 onoe
557 1.7 onoe /*
558 1.7 onoe * First, initilize CSRs with undefined value to default settings.
559 1.7 onoe */
560 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
561 1.7 onoe val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
562 1.7 onoe #if 0
563 1.7 onoe val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
564 1.7 onoe #else
565 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
566 1.7 onoe #endif
567 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
568 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
569 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
570 1.7 onoe ~0);
571 1.7 onoe }
572 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
573 1.7 onoe
574 1.7 onoe fwohci_configrom_init(sc);
575 1.7 onoe fwohci_selfid_init(sc);
576 1.36 onoe fwohci_buf_init_rx(sc);
577 1.7 onoe fwohci_csr_init(sc);
578 1.7 onoe
579 1.7 onoe /*
580 1.7 onoe * Final CSR settings.
581 1.7 onoe */
582 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
583 1.7 onoe OHCI_LinkControl_CycleTimerEnable |
584 1.7 onoe OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
585 1.7 onoe
586 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888); /*XXX*/
587 1.7 onoe
588 1.7 onoe /* clear receive filter */
589 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
590 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
591 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
592 1.7 onoe
593 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
594 1.7 onoe OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
595 1.22 enami #if BYTE_ORDER == BIG_ENDIAN
596 1.22 enami OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet,
597 1.22 enami OHCI_HCControl_NoByteSwapData);
598 1.22 enami #endif
599 1.7 onoe
600 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
601 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
602 1.7 onoe OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
603 1.7 onoe OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
604 1.7 onoe OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
605 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
606 1.7 onoe OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
607 1.7 onoe OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
608 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
609 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
610 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
611 1.7 onoe
612 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
613 1.7 onoe
614 1.7 onoe /*
615 1.7 onoe * Start the receivers
616 1.7 onoe */
617 1.36 onoe fwohci_buf_start_rx(sc);
618 1.7 onoe }
619 1.7 onoe
620 1.7 onoe static void
621 1.7 onoe fwohci_power(int why, void *arg)
622 1.7 onoe {
623 1.7 onoe struct fwohci_softc *sc = arg;
624 1.7 onoe int s;
625 1.7 onoe
626 1.24 jmc s = splbio();
627 1.10 takemura switch (why) {
628 1.10 takemura case PWR_SUSPEND:
629 1.10 takemura case PWR_STANDBY:
630 1.10 takemura fwohci_shutdown(sc);
631 1.10 takemura break;
632 1.10 takemura case PWR_RESUME:
633 1.7 onoe fwohci_hw_init(sc);
634 1.7 onoe fwohci_phy_busreset(sc);
635 1.10 takemura break;
636 1.10 takemura case PWR_SOFTSUSPEND:
637 1.10 takemura case PWR_SOFTSTANDBY:
638 1.10 takemura case PWR_SOFTRESUME:
639 1.10 takemura break;
640 1.7 onoe }
641 1.7 onoe splx(s);
642 1.7 onoe }
643 1.7 onoe
644 1.7 onoe static void
645 1.7 onoe fwohci_shutdown(void *arg)
646 1.7 onoe {
647 1.7 onoe struct fwohci_softc *sc = arg;
648 1.7 onoe u_int32_t val;
649 1.7 onoe
650 1.7 onoe callout_stop(&sc->sc_selfid_callout);
651 1.7 onoe /* disable all interrupt */
652 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
653 1.36 onoe fwohci_buf_stop_tx(sc);
654 1.36 onoe fwohci_buf_stop_rx(sc);
655 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
656 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
657 1.7 onoe OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
658 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
659 1.7 onoe fwohci_phy_busreset(sc);
660 1.36 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LinkEnable);
661 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
662 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
663 1.7 onoe }
664 1.7 onoe
665 1.3 onoe /*
666 1.3 onoe * COMMON FUNCTIONS
667 1.3 onoe */
668 1.3 onoe
669 1.3 onoe /*
670 1.7 onoe * read the PHY Register.
671 1.3 onoe */
672 1.7 onoe static u_int8_t
673 1.7 onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
674 1.3 onoe {
675 1.3 onoe int i;
676 1.3 onoe u_int32_t val;
677 1.3 onoe
678 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
679 1.3 onoe OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
680 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
681 1.3 onoe if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
682 1.3 onoe OHCI_PhyControl_RdDone)
683 1.3 onoe break;
684 1.36 onoe DELAY(10);
685 1.3 onoe }
686 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
687 1.7 onoe return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
688 1.7 onoe }
689 1.7 onoe
690 1.7 onoe /*
691 1.7 onoe * write the PHY Register.
692 1.7 onoe */
693 1.7 onoe static void
694 1.7 onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
695 1.7 onoe {
696 1.7 onoe int i;
697 1.7 onoe
698 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
699 1.3 onoe (reg << OHCI_PhyControl_RegAddr_BITPOS) |
700 1.3 onoe (val << OHCI_PhyControl_WrData_BITPOS));
701 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
702 1.3 onoe if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
703 1.3 onoe OHCI_PhyControl_WrReg))
704 1.3 onoe break;
705 1.36 onoe DELAY(10);
706 1.3 onoe }
707 1.3 onoe }
708 1.3 onoe
709 1.3 onoe /*
710 1.7 onoe * Initiate Bus Reset
711 1.7 onoe */
712 1.7 onoe static void
713 1.7 onoe fwohci_phy_busreset(struct fwohci_softc *sc)
714 1.7 onoe {
715 1.7 onoe int s;
716 1.7 onoe u_int8_t val;
717 1.7 onoe
718 1.24 jmc s = splbio();
719 1.26 enami OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
720 1.7 onoe OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
721 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
722 1.7 onoe callout_stop(&sc->sc_selfid_callout);
723 1.7 onoe val = fwohci_phy_read(sc, 1);
724 1.7 onoe val = (val & 0x80) | /* preserve RHB (force root) */
725 1.7 onoe 0x40 | /* Initiate Bus Reset */
726 1.7 onoe 0x3f; /* default GAP count */
727 1.7 onoe fwohci_phy_write(sc, 1, val);
728 1.7 onoe splx(s);
729 1.7 onoe }
730 1.7 onoe
731 1.7 onoe /*
732 1.7 onoe * PHY Packet
733 1.7 onoe */
734 1.7 onoe static void
735 1.7 onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
736 1.7 onoe {
737 1.7 onoe u_int32_t val;
738 1.7 onoe
739 1.7 onoe val = pkt->fp_hdr[1];
740 1.7 onoe if (val != ~pkt->fp_hdr[2]) {
741 1.7 onoe if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
742 1.7 onoe OHCI_CTXCTL_EVENT_BUS_RESET) {
743 1.28 jmc DPRINTFN(1, ("fwohci_phy_input: BusReset: 0x%08x\n",
744 1.28 jmc pkt->fp_hdr[2]));
745 1.7 onoe } else {
746 1.7 onoe printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
747 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname, val,
748 1.7 onoe pkt->fp_hdr[2]);
749 1.7 onoe }
750 1.7 onoe return;
751 1.7 onoe }
752 1.7 onoe #ifdef FW_DEBUG
753 1.33 onoe if (fwdebug > 1)
754 1.33 onoe fwohci_show_phypkt(sc, val);
755 1.7 onoe #endif
756 1.7 onoe }
757 1.7 onoe
758 1.7 onoe /*
759 1.3 onoe * Descriptor for context DMA.
760 1.3 onoe */
761 1.3 onoe static int
762 1.3 onoe fwohci_desc_alloc(struct fwohci_softc *sc)
763 1.3 onoe {
764 1.9 onoe int error, mapsize, dsize;
765 1.3 onoe
766 1.3 onoe /*
767 1.3 onoe * allocate descriptor buffer
768 1.3 onoe */
769 1.3 onoe
770 1.9 onoe sc->sc_descsize = OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
771 1.3 onoe OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
772 1.9 onoe OHCI_BUF_IR_CNT * sc->sc_isoctx + 2;
773 1.9 onoe dsize = sizeof(struct fwohci_desc) * sc->sc_descsize;
774 1.9 onoe mapsize = howmany(sc->sc_descsize, NBBY);
775 1.9 onoe sc->sc_descmap = malloc(mapsize, M_DEVBUF, M_WAITOK);
776 1.9 onoe memset(sc->sc_descmap, 0, mapsize);
777 1.3 onoe
778 1.9 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, dsize, PAGE_SIZE, 0,
779 1.9 onoe &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
780 1.3 onoe printf("%s: unable to allocate descriptor buffer, error = %d\n",
781 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
782 1.3 onoe goto fail_0;
783 1.3 onoe }
784 1.3 onoe
785 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
786 1.9 onoe dsize, (caddr_t *)&sc->sc_desc, BUS_DMA_COHERENT | BUS_DMA_WAITOK))
787 1.9 onoe != 0) {
788 1.3 onoe printf("%s: unable to map descriptor buffer, error = %d\n",
789 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
790 1.3 onoe goto fail_1;
791 1.3 onoe }
792 1.3 onoe
793 1.9 onoe if ((error = bus_dmamap_create(sc->sc_dmat, dsize, sc->sc_dnseg,
794 1.11 enami dsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap)) != 0) {
795 1.3 onoe printf("%s: unable to create descriptor buffer DMA map, "
796 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
797 1.3 onoe goto fail_2;
798 1.3 onoe }
799 1.3 onoe
800 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
801 1.9 onoe dsize, NULL, BUS_DMA_WAITOK)) != 0) {
802 1.3 onoe printf("%s: unable to load descriptor buffer DMA map, "
803 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
804 1.3 onoe goto fail_3;
805 1.3 onoe }
806 1.3 onoe
807 1.3 onoe return 0;
808 1.3 onoe
809 1.3 onoe fail_3:
810 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
811 1.3 onoe fail_2:
812 1.9 onoe bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, dsize);
813 1.3 onoe fail_1:
814 1.3 onoe bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
815 1.3 onoe fail_0:
816 1.3 onoe return error;
817 1.3 onoe }
818 1.3 onoe
819 1.9 onoe static struct fwohci_desc *
820 1.9 onoe fwohci_desc_get(struct fwohci_softc *sc, int ndesc)
821 1.9 onoe {
822 1.9 onoe int i, n;
823 1.9 onoe
824 1.9 onoe for (n = 0; n <= sc->sc_descsize - ndesc; n++) {
825 1.9 onoe for (i = 0; ; i++) {
826 1.9 onoe if (i == ndesc) {
827 1.9 onoe for (i = 0; i < ndesc; i++)
828 1.9 onoe setbit(sc->sc_descmap, n + i);
829 1.9 onoe return sc->sc_desc + n;
830 1.9 onoe }
831 1.9 onoe if (isset(sc->sc_descmap, n + i))
832 1.9 onoe break;
833 1.9 onoe }
834 1.9 onoe }
835 1.9 onoe return NULL;
836 1.9 onoe }
837 1.9 onoe
838 1.9 onoe static void
839 1.9 onoe fwohci_desc_put(struct fwohci_softc *sc, struct fwohci_desc *fd, int ndesc)
840 1.9 onoe {
841 1.9 onoe int i, n;
842 1.9 onoe
843 1.9 onoe n = fd - sc->sc_desc;
844 1.9 onoe for (i = 0; i < ndesc; i++, n++) {
845 1.28 jmc #ifdef DIAGNOSTIC
846 1.9 onoe if (isclr(sc->sc_descmap, n))
847 1.9 onoe panic("fwohci_desc_put: duplicated free");
848 1.9 onoe #endif
849 1.9 onoe clrbit(sc->sc_descmap, n);
850 1.9 onoe }
851 1.9 onoe }
852 1.9 onoe
853 1.3 onoe /*
854 1.3 onoe * Asyncronous/Isochronous Transmit/Receive Context
855 1.3 onoe */
856 1.3 onoe static int
857 1.3 onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
858 1.3 onoe int bufcnt, int ctx)
859 1.3 onoe {
860 1.3 onoe int i, error;
861 1.3 onoe struct fwohci_ctx *fc;
862 1.3 onoe struct fwohci_buf *fb;
863 1.3 onoe struct fwohci_desc *fd;
864 1.3 onoe
865 1.3 onoe fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
866 1.3 onoe memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
867 1.3 onoe LIST_INIT(&fc->fc_handler);
868 1.3 onoe TAILQ_INIT(&fc->fc_buf);
869 1.3 onoe fc->fc_ctx = ctx;
870 1.3 onoe fc->fc_bufcnt = bufcnt;
871 1.3 onoe fb = (struct fwohci_buf *)&fc[1];
872 1.3 onoe for (i = 0; i < bufcnt; i++, fb++) {
873 1.3 onoe if ((error = fwohci_buf_alloc(sc, fb)) != 0)
874 1.3 onoe goto fail;
875 1.9 onoe if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
876 1.9 onoe error = ENOBUFS;
877 1.9 onoe goto fail;
878 1.9 onoe }
879 1.3 onoe fb->fb_desc = fd;
880 1.3 onoe fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
881 1.7 onoe ((caddr_t)fd - (caddr_t)sc->sc_desc);
882 1.3 onoe fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
883 1.3 onoe OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
884 1.3 onoe fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
885 1.3 onoe fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
886 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
887 1.3 onoe }
888 1.3 onoe *fcp = fc;
889 1.3 onoe return 0;
890 1.3 onoe
891 1.3 onoe fail:
892 1.38 onoe while (i-- > 0) {
893 1.38 onoe fb--;
894 1.38 onoe if (fb->fb_desc)
895 1.38 onoe fwohci_desc_put(sc, fb->fb_desc, 1);
896 1.38 onoe fwohci_buf_free(sc, fb);
897 1.38 onoe }
898 1.3 onoe free(fc, M_DEVBUF);
899 1.3 onoe return error;
900 1.3 onoe }
901 1.3 onoe
902 1.3 onoe static void
903 1.9 onoe fwohci_ctx_free(struct fwohci_softc *sc, struct fwohci_ctx *fc)
904 1.9 onoe {
905 1.9 onoe struct fwohci_buf *fb;
906 1.9 onoe struct fwohci_handler *fh;
907 1.9 onoe
908 1.9 onoe while ((fh = LIST_FIRST(&fc->fc_handler)) != NULL)
909 1.9 onoe fwohci_handler_set(sc, fh->fh_tcode, fh->fh_key1, fh->fh_key2,
910 1.9 onoe NULL, NULL);
911 1.9 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
912 1.9 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
913 1.38 onoe if (fb->fb_desc)
914 1.38 onoe fwohci_desc_put(sc, fb->fb_desc, 1);
915 1.9 onoe fwohci_buf_free(sc, fb);
916 1.9 onoe }
917 1.9 onoe free(fc, M_DEVBUF);
918 1.9 onoe }
919 1.9 onoe
920 1.9 onoe static void
921 1.3 onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
922 1.3 onoe {
923 1.3 onoe struct fwohci_buf *fb, *nfb;
924 1.3 onoe struct fwohci_desc *fd;
925 1.19 onoe struct fwohci_handler *fh;
926 1.9 onoe int n;
927 1.3 onoe
928 1.3 onoe for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
929 1.3 onoe nfb = TAILQ_NEXT(fb, fb_list);
930 1.3 onoe fb->fb_off = 0;
931 1.3 onoe fd = fb->fb_desc;
932 1.3 onoe fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
933 1.3 onoe fd->fd_rescount = fd->fd_reqcount;
934 1.3 onoe }
935 1.9 onoe
936 1.9 onoe n = fc->fc_ctx;
937 1.9 onoe fb = TAILQ_FIRST(&fc->fc_buf);
938 1.9 onoe if (fc->fc_isoch) {
939 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
940 1.9 onoe fb->fb_daddr | 1);
941 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlClear,
942 1.9 onoe OHCI_CTXCTL_RX_BUFFER_FILL |
943 1.9 onoe OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
944 1.9 onoe OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
945 1.9 onoe OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
946 1.9 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlSet,
947 1.9 onoe OHCI_CTXCTL_RX_ISOCH_HEADER);
948 1.19 onoe fh = LIST_FIRST(&fc->fc_handler);
949 1.19 onoe OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextMatch,
950 1.19 onoe (OHCI_CTXMATCH_TAG0 << fh->fh_key2) | fh->fh_key1);
951 1.9 onoe } else {
952 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
953 1.9 onoe fb->fb_daddr | 1);
954 1.9 onoe }
955 1.3 onoe }
956 1.3 onoe
957 1.3 onoe /*
958 1.3 onoe * DMA data buffer
959 1.3 onoe */
960 1.3 onoe static int
961 1.3 onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
962 1.3 onoe {
963 1.3 onoe int error;
964 1.3 onoe
965 1.7 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
966 1.7 onoe PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
967 1.3 onoe printf("%s: unable to allocate buffer, error = %d\n",
968 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
969 1.3 onoe goto fail_0;
970 1.3 onoe }
971 1.3 onoe
972 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
973 1.7 onoe fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
974 1.3 onoe printf("%s: unable to map buffer, error = %d\n",
975 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
976 1.3 onoe goto fail_1;
977 1.3 onoe }
978 1.3 onoe
979 1.7 onoe if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
980 1.7 onoe PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
981 1.3 onoe printf("%s: unable to create buffer DMA map, "
982 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
983 1.3 onoe error);
984 1.3 onoe goto fail_2;
985 1.3 onoe }
986 1.3 onoe
987 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
988 1.7 onoe fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
989 1.3 onoe printf("%s: unable to load buffer DMA map, "
990 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
991 1.3 onoe error);
992 1.3 onoe goto fail_3;
993 1.3 onoe }
994 1.3 onoe
995 1.3 onoe return 0;
996 1.3 onoe
997 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
998 1.3 onoe fail_3:
999 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1000 1.3 onoe fail_2:
1001 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
1002 1.3 onoe fail_1:
1003 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
1004 1.3 onoe fail_0:
1005 1.3 onoe return error;
1006 1.3 onoe }
1007 1.3 onoe
1008 1.3 onoe static void
1009 1.3 onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
1010 1.3 onoe {
1011 1.3 onoe
1012 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
1013 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1014 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
1015 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
1016 1.3 onoe }
1017 1.3 onoe
1018 1.3 onoe static void
1019 1.36 onoe fwohci_buf_init_rx(struct fwohci_softc *sc)
1020 1.3 onoe {
1021 1.3 onoe int i;
1022 1.3 onoe
1023 1.3 onoe /*
1024 1.9 onoe * Initialize for Asynchronous Receive Queue.
1025 1.3 onoe */
1026 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrq);
1027 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrs);
1028 1.3 onoe
1029 1.3 onoe /*
1030 1.9 onoe * Initialize for Isochronous Receive Queue.
1031 1.3 onoe */
1032 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1033 1.9 onoe if (sc->sc_ctx_ir[i] != NULL)
1034 1.9 onoe fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
1035 1.7 onoe }
1036 1.7 onoe }
1037 1.7 onoe
1038 1.7 onoe static void
1039 1.36 onoe fwohci_buf_start_rx(struct fwohci_softc *sc)
1040 1.7 onoe {
1041 1.7 onoe int i;
1042 1.7 onoe
1043 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
1044 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1045 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
1046 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1047 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1048 1.36 onoe if (sc->sc_ctx_ir[i] != NULL)
1049 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
1050 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1051 1.3 onoe }
1052 1.3 onoe }
1053 1.3 onoe
1054 1.3 onoe static void
1055 1.36 onoe fwohci_buf_stop_tx(struct fwohci_softc *sc)
1056 1.7 onoe {
1057 1.36 onoe int i;
1058 1.7 onoe
1059 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1060 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1061 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1062 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1063 1.7 onoe
1064 1.7 onoe /*
1065 1.7 onoe * Make sure the transmitter is stopped.
1066 1.7 onoe */
1067 1.36 onoe for (i = 0; i < OHCI_LOOP; i++) {
1068 1.36 onoe DELAY(10);
1069 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1070 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1071 1.7 onoe continue;
1072 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1073 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1074 1.7 onoe continue;
1075 1.7 onoe break;
1076 1.7 onoe }
1077 1.36 onoe
1078 1.36 onoe /*
1079 1.36 onoe * Initialize for Asynchronous Transmit Queue.
1080 1.36 onoe */
1081 1.36 onoe fwohci_at_done(sc, sc->sc_ctx_atrq, 1);
1082 1.36 onoe fwohci_at_done(sc, sc->sc_ctx_atrs, 1);
1083 1.36 onoe }
1084 1.36 onoe
1085 1.36 onoe static void
1086 1.36 onoe fwohci_buf_stop_rx(struct fwohci_softc *sc)
1087 1.36 onoe {
1088 1.36 onoe int i;
1089 1.36 onoe
1090 1.36 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
1091 1.36 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1092 1.36 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
1093 1.36 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1094 1.36 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1095 1.36 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
1096 1.36 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1097 1.36 onoe }
1098 1.7 onoe }
1099 1.7 onoe
1100 1.7 onoe static void
1101 1.3 onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1102 1.3 onoe {
1103 1.3 onoe struct fwohci_buf *fb, *tfb;
1104 1.3 onoe
1105 1.3 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
1106 1.36 onoe if (fc->fc_isoch) {
1107 1.36 onoe if (fb->fb_off == 0)
1108 1.36 onoe break;
1109 1.36 onoe } else {
1110 1.36 onoe if (fb->fb_off != fb->fb_desc->fd_reqcount ||
1111 1.36 onoe fb->fb_desc->fd_rescount != 0)
1112 1.36 onoe break;
1113 1.36 onoe }
1114 1.3 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1115 1.3 onoe fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
1116 1.3 onoe fb->fb_off = 0;
1117 1.3 onoe fb->fb_desc->fd_branch = 0;
1118 1.3 onoe tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
1119 1.3 onoe tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
1120 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1121 1.3 onoe }
1122 1.3 onoe }
1123 1.3 onoe
1124 1.3 onoe static int
1125 1.39 onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_buf **fbp, caddr_t *pp,
1126 1.3 onoe int len)
1127 1.3 onoe {
1128 1.3 onoe struct fwohci_buf *fb;
1129 1.3 onoe struct fwohci_desc *fd;
1130 1.3 onoe int bufend;
1131 1.3 onoe
1132 1.39 onoe fb = *fbp;
1133 1.3 onoe again:
1134 1.3 onoe fd = fb->fb_desc;
1135 1.28 jmc DPRINTFN(1, ("fwohci_buf_pktget: desc %ld, off %d, req %d, res %d,"
1136 1.28 jmc " len %d, avail %d\n", (long)(fd - sc->sc_desc), fb->fb_off,
1137 1.28 jmc fd->fd_reqcount, fd->fd_rescount, len,
1138 1.28 jmc fd->fd_reqcount - fd->fd_rescount - fb->fb_off));
1139 1.3 onoe bufend = fd->fd_reqcount - fd->fd_rescount;
1140 1.3 onoe if (fb->fb_off >= bufend) {
1141 1.3 onoe if (fd->fd_rescount == 0) {
1142 1.39 onoe *fbp = fb = TAILQ_NEXT(fb, fb_list);
1143 1.39 onoe if (fb != NULL)
1144 1.3 onoe goto again;
1145 1.3 onoe }
1146 1.3 onoe return 0;
1147 1.3 onoe }
1148 1.3 onoe if (fb->fb_off + len > bufend)
1149 1.3 onoe len = bufend - fb->fb_off;
1150 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
1151 1.7 onoe BUS_DMASYNC_POSTREAD);
1152 1.3 onoe *pp = fb->fb_buf + fb->fb_off;
1153 1.3 onoe fb->fb_off += roundup(len, 4);
1154 1.3 onoe return len;
1155 1.3 onoe }
1156 1.3 onoe
1157 1.3 onoe static int
1158 1.3 onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1159 1.3 onoe struct fwohci_pkt *pkt)
1160 1.3 onoe {
1161 1.3 onoe caddr_t p;
1162 1.39 onoe struct fwohci_buf *fb;
1163 1.3 onoe int len, count, i;
1164 1.3 onoe
1165 1.9 onoe memset(pkt, 0, sizeof(*pkt));
1166 1.9 onoe pkt->fp_uio.uio_iov = pkt->fp_iov;
1167 1.9 onoe pkt->fp_uio.uio_rw = UIO_WRITE;
1168 1.9 onoe pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
1169 1.9 onoe
1170 1.3 onoe /* get first quadlet */
1171 1.39 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1172 1.3 onoe count = 4;
1173 1.39 onoe len = fwohci_buf_pktget(sc, &fb, &p, count);
1174 1.3 onoe if (len <= 0) {
1175 1.28 jmc DPRINTFN(1, ("fwohci_buf_input: no input for %d\n",
1176 1.28 jmc fc->fc_ctx));
1177 1.3 onoe return 0;
1178 1.3 onoe }
1179 1.3 onoe pkt->fp_hdr[0] = *(u_int32_t *)p;
1180 1.3 onoe pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
1181 1.3 onoe switch (pkt->fp_tcode) {
1182 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1183 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1184 1.3 onoe pkt->fp_hlen = 12;
1185 1.3 onoe pkt->fp_dlen = 4;
1186 1.3 onoe break;
1187 1.24 jmc case IEEE1394_TCODE_READ_REQ_BLOCK:
1188 1.24 jmc pkt->fp_hlen = 16;
1189 1.26 enami pkt->fp_dlen = 0;
1190 1.26 enami break;
1191 1.26 enami case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1192 1.26 enami case IEEE1394_TCODE_READ_RESP_BLOCK:
1193 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1194 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1195 1.3 onoe pkt->fp_hlen = 16;
1196 1.3 onoe break;
1197 1.39 onoe #ifdef DIAGNOSTIC
1198 1.3 onoe case IEEE1394_TCODE_STREAM_DATA:
1199 1.36 onoe printf("fwohci_buf_input: bad tcode: STREAM_DATA\n");
1200 1.36 onoe return 0;
1201 1.36 onoe #endif
1202 1.3 onoe default:
1203 1.3 onoe pkt->fp_hlen = 12;
1204 1.3 onoe pkt->fp_dlen = 0;
1205 1.3 onoe break;
1206 1.3 onoe }
1207 1.3 onoe
1208 1.3 onoe /* get header */
1209 1.3 onoe while (count < pkt->fp_hlen) {
1210 1.39 onoe len = fwohci_buf_pktget(sc, &fb, &p, pkt->fp_hlen - count);
1211 1.3 onoe if (len == 0) {
1212 1.3 onoe printf("fwohci_buf_input: malformed input 1: %d\n",
1213 1.3 onoe pkt->fp_hlen - count);
1214 1.3 onoe return 0;
1215 1.3 onoe }
1216 1.3 onoe memcpy((caddr_t)pkt->fp_hdr + count, p, len);
1217 1.3 onoe count += len;
1218 1.3 onoe }
1219 1.36 onoe if (pkt->fp_hlen == 16 &&
1220 1.26 enami pkt->fp_tcode != IEEE1394_TCODE_READ_REQ_BLOCK)
1221 1.26 enami pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
1222 1.28 jmc DPRINTFN(1, ("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
1223 1.28 jmc pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
1224 1.3 onoe
1225 1.3 onoe /* get data */
1226 1.3 onoe count = 0;
1227 1.3 onoe i = 0;
1228 1.3 onoe while (count < pkt->fp_dlen) {
1229 1.39 onoe len = fwohci_buf_pktget(sc, &fb,
1230 1.3 onoe (caddr_t *)&pkt->fp_iov[i].iov_base,
1231 1.3 onoe pkt->fp_dlen - count);
1232 1.3 onoe if (len == 0) {
1233 1.3 onoe printf("fwohci_buf_input: malformed input 2: %d\n",
1234 1.36 onoe pkt->fp_dlen - count);
1235 1.3 onoe return 0;
1236 1.3 onoe }
1237 1.3 onoe pkt->fp_iov[i++].iov_len = len;
1238 1.3 onoe count += len;
1239 1.3 onoe }
1240 1.9 onoe pkt->fp_uio.uio_iovcnt = i;
1241 1.9 onoe pkt->fp_uio.uio_resid = count;
1242 1.3 onoe
1243 1.36 onoe /* get trailer */
1244 1.39 onoe len = fwohci_buf_pktget(sc, &fb, (caddr_t *)&pkt->fp_trail,
1245 1.36 onoe sizeof(*pkt->fp_trail));
1246 1.36 onoe if (len <= 0) {
1247 1.36 onoe printf("fwohci_buf_input: malformed input 3: %d\n",
1248 1.36 onoe pkt->fp_hlen - count);
1249 1.36 onoe return 0;
1250 1.36 onoe }
1251 1.36 onoe return 1;
1252 1.36 onoe }
1253 1.36 onoe
1254 1.36 onoe static int
1255 1.36 onoe fwohci_buf_input_ppb(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1256 1.36 onoe struct fwohci_pkt *pkt)
1257 1.36 onoe {
1258 1.36 onoe caddr_t p;
1259 1.36 onoe int len;
1260 1.36 onoe struct fwohci_buf *fb;
1261 1.36 onoe struct fwohci_desc *fd;
1262 1.36 onoe
1263 1.36 onoe memset(pkt, 0, sizeof(*pkt));
1264 1.36 onoe pkt->fp_uio.uio_iov = pkt->fp_iov;
1265 1.36 onoe pkt->fp_uio.uio_rw = UIO_WRITE;
1266 1.36 onoe pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
1267 1.36 onoe
1268 1.36 onoe for (fb = TAILQ_FIRST(&fc->fc_buf); ; fb = TAILQ_NEXT(fb, fb_list)) {
1269 1.36 onoe if (fb == NULL)
1270 1.3 onoe return 0;
1271 1.36 onoe if (fb->fb_off == 0)
1272 1.36 onoe break;
1273 1.36 onoe }
1274 1.36 onoe fd = fb->fb_desc;
1275 1.36 onoe len = fd->fd_reqcount - fd->fd_rescount;
1276 1.36 onoe if (len == 0)
1277 1.36 onoe return 0;
1278 1.36 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
1279 1.36 onoe BUS_DMASYNC_POSTREAD);
1280 1.36 onoe
1281 1.36 onoe p = fb->fb_buf;
1282 1.36 onoe fb->fb_off += roundup(len, 4);
1283 1.36 onoe if (len < 8) {
1284 1.36 onoe printf("fwohci_buf_input_ppb: malformed input 1: %d\n", len);
1285 1.36 onoe return 0;
1286 1.36 onoe }
1287 1.36 onoe
1288 1.36 onoe /*
1289 1.36 onoe * get trailer first, may be bogus data unless status update
1290 1.36 onoe * in descriptor is set.
1291 1.36 onoe */
1292 1.36 onoe pkt->fp_trail = (u_int32_t *)p;
1293 1.36 onoe *pkt->fp_trail = (*pkt->fp_trail & 0xffff) | (fd->fd_status << 16);
1294 1.36 onoe pkt->fp_hdr[0] = ((u_int32_t *)p)[1];
1295 1.36 onoe pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
1296 1.39 onoe #ifdef DIAGNOSTIC
1297 1.36 onoe if (pkt->fp_tcode != IEEE1394_TCODE_STREAM_DATA) {
1298 1.36 onoe printf("fwohci_buf_input_ppb: bad tcode: 0x%x\n",
1299 1.36 onoe pkt->fp_tcode);
1300 1.36 onoe return 0;
1301 1.36 onoe }
1302 1.36 onoe #endif
1303 1.36 onoe pkt->fp_hlen = 4;
1304 1.36 onoe pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
1305 1.36 onoe p += 8;
1306 1.36 onoe len -= 8;
1307 1.36 onoe if (pkt->fp_dlen != len) {
1308 1.36 onoe printf("fwohci_buf_input_ppb: malformed input 2: %d != %d\n",
1309 1.36 onoe pkt->fp_dlen, len);
1310 1.36 onoe return 0;
1311 1.3 onoe }
1312 1.36 onoe DPRINTFN(1, ("fwohci_buf_input_ppb: tcode=0x%x, hlen=%d, dlen=%d\n",
1313 1.36 onoe pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
1314 1.36 onoe pkt->fp_iov[0].iov_base = p;
1315 1.36 onoe pkt->fp_iov[0].iov_len = len;
1316 1.36 onoe pkt->fp_uio.uio_iovcnt = 0;
1317 1.36 onoe pkt->fp_uio.uio_resid = len;
1318 1.3 onoe return 1;
1319 1.3 onoe }
1320 1.3 onoe
1321 1.3 onoe static int
1322 1.3 onoe fwohci_handler_set(struct fwohci_softc *sc,
1323 1.3 onoe int tcode, u_int32_t key1, u_int32_t key2,
1324 1.3 onoe int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
1325 1.3 onoe void *arg)
1326 1.3 onoe {
1327 1.3 onoe struct fwohci_ctx *fc;
1328 1.3 onoe struct fwohci_handler *fh;
1329 1.9 onoe int i, j;
1330 1.3 onoe
1331 1.26 enami if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1332 1.26 enami j = sc->sc_isoctx;
1333 1.9 onoe fh = NULL;
1334 1.9 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1335 1.9 onoe if ((fc = sc->sc_ctx_ir[i]) == NULL) {
1336 1.9 onoe if (j == sc->sc_isoctx)
1337 1.9 onoe j = i;
1338 1.9 onoe continue;
1339 1.3 onoe }
1340 1.3 onoe fh = LIST_FIRST(&fc->fc_handler);
1341 1.9 onoe if (fh->fh_tcode == tcode &&
1342 1.9 onoe fh->fh_key1 == key1 && fh->fh_key2 == key2)
1343 1.3 onoe break;
1344 1.9 onoe fh = NULL;
1345 1.9 onoe }
1346 1.9 onoe if (fh == NULL) {
1347 1.9 onoe if (handler == NULL)
1348 1.9 onoe return 0;
1349 1.9 onoe if (j == sc->sc_isoctx) {
1350 1.28 jmc DPRINTF(("fwohci_handler_set: no more free "
1351 1.28 jmc "context\n"));
1352 1.9 onoe return ENOMEM;
1353 1.9 onoe }
1354 1.9 onoe if ((fc = sc->sc_ctx_ir[j]) == NULL) {
1355 1.9 onoe fwohci_ctx_alloc(sc, &fc, OHCI_BUF_IR_CNT, j);
1356 1.9 onoe fc->fc_isoch = 1;
1357 1.9 onoe sc->sc_ctx_ir[j] = fc;
1358 1.9 onoe }
1359 1.3 onoe }
1360 1.3 onoe } else {
1361 1.3 onoe switch (tcode) {
1362 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1363 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1364 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1365 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1366 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1367 1.3 onoe fc = sc->sc_ctx_arrq;
1368 1.3 onoe break;
1369 1.3 onoe case IEEE1394_TCODE_WRITE_RESP:
1370 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1371 1.3 onoe case IEEE1394_TCODE_READ_RESP_BLOCK:
1372 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1373 1.3 onoe fc = sc->sc_ctx_arrs;
1374 1.3 onoe break;
1375 1.3 onoe default:
1376 1.3 onoe return EIO;
1377 1.3 onoe }
1378 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1379 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1380 1.9 onoe if (fh->fh_tcode == tcode &&
1381 1.9 onoe fh->fh_key1 == key1 && fh->fh_key2 == key2)
1382 1.3 onoe break;
1383 1.3 onoe }
1384 1.3 onoe }
1385 1.3 onoe if (handler == NULL) {
1386 1.9 onoe if (fh != NULL) {
1387 1.26 enami LIST_REMOVE(fh, fh_list);
1388 1.26 enami free(fh, M_DEVBUF);
1389 1.9 onoe }
1390 1.9 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1391 1.38 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1392 1.38 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1393 1.26 enami sc->sc_ctx_ir[fc->fc_ctx] = NULL;
1394 1.9 onoe fwohci_ctx_free(sc, fc);
1395 1.9 onoe }
1396 1.3 onoe return 0;
1397 1.3 onoe }
1398 1.3 onoe if (fh == NULL) {
1399 1.24 jmc fh = malloc(sizeof(*fh), M_DEVBUF, M_WAITOK);
1400 1.26 enami LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
1401 1.3 onoe }
1402 1.26 enami fh->fh_tcode = tcode;
1403 1.3 onoe fh->fh_key1 = key1;
1404 1.3 onoe fh->fh_key2 = key2;
1405 1.3 onoe fh->fh_handler = handler;
1406 1.3 onoe fh->fh_handarg = arg;
1407 1.28 jmc DPRINTFN(1, ("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
1408 1.28 jmc fc->fc_ctx, tcode, key1, key2));
1409 1.3 onoe
1410 1.3 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1411 1.7 onoe fwohci_ctx_init(sc, fc);
1412 1.28 jmc DPRINTFN(1, ("fwohci_handler_set: SYNC desc %ld\n",
1413 1.28 jmc (long)(TAILQ_FIRST(&fc->fc_buf)->fb_desc - sc->sc_desc)));
1414 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1415 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1416 1.3 onoe }
1417 1.3 onoe return 0;
1418 1.3 onoe }
1419 1.3 onoe
1420 1.3 onoe /*
1421 1.3 onoe * Asyncronous Receive Requests input frontend.
1422 1.3 onoe */
1423 1.3 onoe static void
1424 1.3 onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1425 1.3 onoe {
1426 1.3 onoe int rcode;
1427 1.3 onoe u_int32_t key1, key2;
1428 1.3 onoe struct fwohci_handler *fh;
1429 1.3 onoe struct fwohci_pkt pkt, res;
1430 1.3 onoe
1431 1.36 onoe /*
1432 1.36 onoe * Do not return if next packet is in the buffer, or the next
1433 1.36 onoe * packet cannot be received until the next receive interrupt.
1434 1.36 onoe */
1435 1.26 enami while (fwohci_buf_input(sc, fc, &pkt)) {
1436 1.26 enami if (pkt.fp_tcode == OHCI_TCODE_PHY) {
1437 1.26 enami fwohci_phy_input(sc, &pkt);
1438 1.36 onoe continue;
1439 1.26 enami }
1440 1.26 enami key1 = pkt.fp_hdr[1] & 0xffff;
1441 1.26 enami key2 = pkt.fp_hdr[2];
1442 1.26 enami memset(&res, 0, sizeof(res));
1443 1.26 enami res.fp_uio.uio_rw = UIO_WRITE;
1444 1.26 enami res.fp_uio.uio_segflg = UIO_SYSSPACE;
1445 1.26 enami for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1446 1.26 enami fh = LIST_NEXT(fh, fh_list)) {
1447 1.26 enami if (pkt.fp_tcode == fh->fh_tcode &&
1448 1.26 enami key1 == fh->fh_key1 &&
1449 1.26 enami key2 == fh->fh_key2) {
1450 1.26 enami rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1451 1.26 enami &pkt);
1452 1.26 enami break;
1453 1.26 enami }
1454 1.26 enami }
1455 1.26 enami if (fh == NULL) {
1456 1.26 enami rcode = IEEE1394_RCODE_ADDRESS_ERROR;
1457 1.28 jmc DPRINTFN(1, ("fwohci_arrq_input: no listener: tcode "
1458 1.28 jmc "0x%x, addr=0x%04x %08x\n", pkt.fp_tcode, key1,
1459 1.28 jmc key2));
1460 1.26 enami }
1461 1.26 enami if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
1462 1.26 enami OHCI_CTXCTL_EVENT_ACK_PENDING)
1463 1.36 onoe continue;
1464 1.26 enami if (rcode != -1)
1465 1.26 enami fwohci_atrs_output(sc, rcode, &pkt, &res);
1466 1.26 enami }
1467 1.26 enami fwohci_buf_next(sc, fc);
1468 1.26 enami OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1469 1.26 enami OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1470 1.3 onoe }
1471 1.3 onoe
1472 1.24 jmc
1473 1.3 onoe /*
1474 1.3 onoe * Asynchronous Receive Response input frontend.
1475 1.3 onoe */
1476 1.3 onoe static void
1477 1.3 onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1478 1.3 onoe {
1479 1.26 enami struct fwohci_pkt pkt;
1480 1.26 enami struct fwohci_handler *fh;
1481 1.3 onoe u_int16_t srcid;
1482 1.3 onoe int rcode, tlabel;
1483 1.3 onoe
1484 1.26 enami while (fwohci_buf_input(sc, fc, &pkt)) {
1485 1.26 enami srcid = pkt.fp_hdr[1] >> 16;
1486 1.26 enami rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
1487 1.26 enami tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
1488 1.28 jmc DPRINTFN(1, ("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
1489 1.28 jmc " tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
1490 1.28 jmc pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
1491 1.28 jmc pkt.fp_dlen));
1492 1.26 enami for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1493 1.26 enami fh = LIST_NEXT(fh, fh_list)) {
1494 1.26 enami if (pkt.fp_tcode == fh->fh_tcode &&
1495 1.26 enami (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
1496 1.26 enami tlabel == fh->fh_key2) {
1497 1.26 enami (*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
1498 1.26 enami LIST_REMOVE(fh, fh_list);
1499 1.26 enami free(fh, M_DEVBUF);
1500 1.26 enami break;
1501 1.26 enami }
1502 1.26 enami }
1503 1.31 jmc if (fh == NULL)
1504 1.28 jmc DPRINTFN(1, ("fwohci_arrs_input: no listner\n"));
1505 1.26 enami }
1506 1.26 enami fwohci_buf_next(sc, fc);
1507 1.26 enami OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1508 1.26 enami OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1509 1.3 onoe }
1510 1.3 onoe
1511 1.3 onoe /*
1512 1.3 onoe * Isochronous Receive input frontend.
1513 1.3 onoe */
1514 1.3 onoe static void
1515 1.3 onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1516 1.3 onoe {
1517 1.3 onoe int rcode, chan, tag;
1518 1.3 onoe struct iovec *iov;
1519 1.3 onoe struct fwohci_handler *fh;
1520 1.3 onoe struct fwohci_pkt pkt;
1521 1.3 onoe
1522 1.36 onoe while (fwohci_buf_input_ppb(sc, fc, &pkt)) {
1523 1.3 onoe chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
1524 1.3 onoe tag = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
1525 1.28 jmc DPRINTFN(1, ("fwohci_ir_input: hdr 0x%08x, tcode %d, hlen %d, "
1526 1.28 jmc "dlen %d\n", pkt.fp_hdr[0], pkt.fp_tcode, pkt.fp_hlen,
1527 1.28 jmc pkt.fp_dlen));
1528 1.3 onoe if (tag == IEEE1394_TAG_GASP) {
1529 1.3 onoe /*
1530 1.3 onoe * The pkt with tag=3 is GASP format.
1531 1.3 onoe * Move GASP header to header part.
1532 1.3 onoe */
1533 1.3 onoe if (pkt.fp_dlen < 8)
1534 1.3 onoe continue;
1535 1.3 onoe iov = pkt.fp_iov;
1536 1.3 onoe /* assuming pkt per buffer mode */
1537 1.9 onoe pkt.fp_hdr[1] = ntohl(((u_int32_t *)iov->iov_base)[0]);
1538 1.9 onoe pkt.fp_hdr[2] = ntohl(((u_int32_t *)iov->iov_base)[1]);
1539 1.3 onoe iov->iov_base = (caddr_t)iov->iov_base + 8;
1540 1.3 onoe iov->iov_len -= 8;
1541 1.3 onoe pkt.fp_hlen += 8;
1542 1.3 onoe pkt.fp_dlen -= 8;
1543 1.3 onoe }
1544 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1545 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1546 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1547 1.3 onoe chan == fh->fh_key1 && tag == fh->fh_key2) {
1548 1.3 onoe rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1549 1.3 onoe &pkt);
1550 1.3 onoe break;
1551 1.3 onoe }
1552 1.3 onoe }
1553 1.3 onoe #ifdef FW_DEBUG
1554 1.28 jmc if (fh == NULL) {
1555 1.28 jmc DPRINTFN(1, ("fwohci_ir_input: no handler\n"));
1556 1.28 jmc } else {
1557 1.28 jmc DPRINTFN(1, ("fwohci_ir_input: rcode %d\n", rcode));
1558 1.8 onoe }
1559 1.3 onoe #endif
1560 1.3 onoe }
1561 1.3 onoe fwohci_buf_next(sc, fc);
1562 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
1563 1.3 onoe OHCI_CTXCTL_WAKE);
1564 1.3 onoe }
1565 1.3 onoe
1566 1.3 onoe /*
1567 1.3 onoe * Asynchronous Transmit common routine.
1568 1.3 onoe */
1569 1.3 onoe static int
1570 1.3 onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1571 1.3 onoe struct fwohci_pkt *pkt)
1572 1.3 onoe {
1573 1.9 onoe struct fwohci_buf *fb;
1574 1.3 onoe struct fwohci_desc *fd;
1575 1.26 enami struct mbuf *m, *m0;
1576 1.9 onoe int i, ndesc, error, off, len;
1577 1.3 onoe u_int32_t val;
1578 1.28 jmc #ifdef FW_DEBUG
1579 1.28 jmc struct iovec *iov;
1580 1.28 jmc #endif
1581 1.28 jmc
1582 1.36 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == IEEE1394_BCAST_PHY_ID)
1583 1.9 onoe /* We can't send anything during selfid duration */
1584 1.26 enami return EAGAIN;
1585 1.26 enami
1586 1.3 onoe #ifdef FW_DEBUG
1587 1.28 jmc DPRINTFN(1, ("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
1588 1.28 jmc pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen));
1589 1.28 jmc for (i = 0; i < pkt->fp_hlen/4; i++)
1590 1.37 onoe DPRINTFN(2, ("%s%08x", i?" ":"\n ", pkt->fp_hdr[i]));
1591 1.28 jmc DPRINTFN(2, ("$"));
1592 1.28 jmc for (ndesc = 0, iov = pkt->fp_iov;
1593 1.28 jmc ndesc < pkt->fp_uio.uio_iovcnt; ndesc++, iov++) {
1594 1.28 jmc for (i = 0; i < iov->iov_len; i++)
1595 1.37 onoe DPRINTFN(2, ("%s%02x", (i%32)?((i%4)?"":" "):"\n ",
1596 1.28 jmc ((u_int8_t *)iov->iov_base)[i]));
1597 1.28 jmc DPRINTFN(2, ("$"));
1598 1.3 onoe }
1599 1.28 jmc DPRINTFN(1, ("\n"));
1600 1.3 onoe #endif
1601 1.3 onoe
1602 1.9 onoe if ((m = pkt->fp_m) != NULL) {
1603 1.9 onoe for (ndesc = 2; m != NULL; m = m->m_next)
1604 1.9 onoe ndesc++;
1605 1.9 onoe if (ndesc > OHCI_DESC_MAX) {
1606 1.9 onoe m0 = NULL;
1607 1.9 onoe ndesc = 2;
1608 1.9 onoe for (off = 0; off < pkt->fp_dlen; off += len) {
1609 1.9 onoe if (m0 == NULL) {
1610 1.9 onoe MGETHDR(m0, M_DONTWAIT, MT_DATA);
1611 1.9 onoe if (m0 != NULL)
1612 1.9 onoe M_COPY_PKTHDR(m0, pkt->fp_m);
1613 1.9 onoe m = m0;
1614 1.9 onoe } else {
1615 1.9 onoe MGET(m->m_next, M_DONTWAIT, MT_DATA);
1616 1.9 onoe m = m->m_next;
1617 1.9 onoe }
1618 1.9 onoe if (m != NULL)
1619 1.9 onoe MCLGET(m, M_DONTWAIT);
1620 1.9 onoe if (m == NULL || (m->m_flags & M_EXT) == 0) {
1621 1.9 onoe m_freem(m0);
1622 1.9 onoe return ENOMEM;
1623 1.9 onoe }
1624 1.9 onoe len = pkt->fp_dlen - off;
1625 1.9 onoe if (len > m->m_ext.ext_size)
1626 1.9 onoe len = m->m_ext.ext_size;
1627 1.9 onoe m_copydata(pkt->fp_m, off, len,
1628 1.9 onoe mtod(m, caddr_t));
1629 1.15 onoe m->m_len = len;
1630 1.9 onoe ndesc++;
1631 1.9 onoe }
1632 1.9 onoe m_freem(pkt->fp_m);
1633 1.9 onoe pkt->fp_m = m0;
1634 1.9 onoe }
1635 1.9 onoe } else
1636 1.9 onoe ndesc = 2 + pkt->fp_uio.uio_iovcnt;
1637 1.9 onoe
1638 1.9 onoe if (ndesc > OHCI_DESC_MAX)
1639 1.3 onoe return ENOBUFS;
1640 1.3 onoe
1641 1.9 onoe if (fc->fc_bufcnt > 50) /*XXX*/
1642 1.9 onoe return ENOBUFS;
1643 1.24 jmc fb = malloc(sizeof(*fb), M_DEVBUF, M_WAITOK);
1644 1.26 enami fb->fb_nseg = ndesc;
1645 1.9 onoe fb->fb_desc = fwohci_desc_get(sc, ndesc);
1646 1.9 onoe if (fb->fb_desc == NULL) {
1647 1.9 onoe free(fb, M_DEVBUF);
1648 1.3 onoe return ENOBUFS;
1649 1.9 onoe }
1650 1.9 onoe fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
1651 1.9 onoe ((caddr_t)fb->fb_desc - (caddr_t)sc->sc_desc);
1652 1.9 onoe fb->fb_m = pkt->fp_m;
1653 1.9 onoe fb->fb_callback = pkt->fp_callback;
1654 1.29 jmc fb->fb_statuscb = pkt->fp_statuscb;
1655 1.29 jmc fb->fb_statusarg = pkt->fp_statusarg;
1656 1.29 jmc
1657 1.9 onoe if (ndesc > 2) {
1658 1.9 onoe if ((error = bus_dmamap_create(sc->sc_dmat, pkt->fp_dlen, ndesc,
1659 1.24 jmc PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
1660 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, ndesc);
1661 1.9 onoe free(fb, M_DEVBUF);
1662 1.9 onoe return error;
1663 1.9 onoe }
1664 1.9 onoe
1665 1.9 onoe if (pkt->fp_m != NULL)
1666 1.9 onoe error = bus_dmamap_load_mbuf(sc->sc_dmat, fb->fb_dmamap,
1667 1.24 jmc pkt->fp_m, BUS_DMA_WAITOK);
1668 1.9 onoe else
1669 1.9 onoe error = bus_dmamap_load_uio(sc->sc_dmat, fb->fb_dmamap,
1670 1.24 jmc &pkt->fp_uio, BUS_DMA_WAITOK);
1671 1.9 onoe if (error != 0) {
1672 1.9 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1673 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, ndesc);
1674 1.9 onoe free(fb, M_DEVBUF);
1675 1.9 onoe return error;
1676 1.3 onoe }
1677 1.9 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, pkt->fp_dlen,
1678 1.9 onoe BUS_DMASYNC_PREWRITE);
1679 1.3 onoe }
1680 1.3 onoe
1681 1.3 onoe fd = fb->fb_desc;
1682 1.3 onoe fd->fd_flags = OHCI_DESC_IMMED;
1683 1.3 onoe fd->fd_reqcount = pkt->fp_hlen;
1684 1.3 onoe fd->fd_data = 0;
1685 1.3 onoe fd->fd_branch = 0;
1686 1.3 onoe fd->fd_status = 0;
1687 1.3 onoe if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
1688 1.3 onoe i = 3; /* XXX: 3 sec */
1689 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
1690 1.3 onoe fd->fd_timestamp = ((val >> 12) & 0x1fff) |
1691 1.3 onoe ((((val >> 25) + i) & 0x7) << 13);
1692 1.3 onoe } else
1693 1.3 onoe fd->fd_timestamp = 0;
1694 1.9 onoe memcpy(fd + 1, pkt->fp_hdr, pkt->fp_hlen);
1695 1.9 onoe for (i = 0; i < ndesc - 2; i++) {
1696 1.9 onoe fd = fb->fb_desc + 2 + i;
1697 1.3 onoe fd->fd_flags = 0;
1698 1.9 onoe fd->fd_reqcount = fb->fb_dmamap->dm_segs[i].ds_len;
1699 1.9 onoe fd->fd_data = fb->fb_dmamap->dm_segs[i].ds_addr;
1700 1.3 onoe fd->fd_branch = 0;
1701 1.3 onoe fd->fd_status = 0;
1702 1.3 onoe fd->fd_timestamp = 0;
1703 1.3 onoe }
1704 1.3 onoe fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
1705 1.3 onoe fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
1706 1.3 onoe
1707 1.3 onoe #ifdef FW_DEBUG
1708 1.28 jmc DPRINTFN(1, ("fwohci_at_output: desc %ld",
1709 1.28 jmc (long)(fb->fb_desc - sc->sc_desc)));
1710 1.28 jmc for (i = 0; i < ndesc * 4; i++)
1711 1.37 onoe DPRINTFN(2, ("%s%08x", i&7?" ":"\n ",
1712 1.28 jmc ((u_int32_t *)fb->fb_desc)[i]));
1713 1.28 jmc DPRINTFN(1, ("\n"));
1714 1.3 onoe #endif
1715 1.3 onoe
1716 1.3 onoe val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
1717 1.3 onoe OHCI_SUBREG_ContextControlClear);
1718 1.3 onoe
1719 1.3 onoe if (val & OHCI_CTXCTL_RUN) {
1720 1.3 onoe if (fc->fc_branch == NULL) {
1721 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1722 1.3 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1723 1.3 onoe goto run;
1724 1.3 onoe }
1725 1.3 onoe *fc->fc_branch = fb->fb_daddr | ndesc;
1726 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1727 1.9 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1728 1.3 onoe } else {
1729 1.3 onoe run:
1730 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1731 1.3 onoe OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
1732 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1733 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1734 1.3 onoe }
1735 1.3 onoe fc->fc_branch = &fd->fd_branch;
1736 1.3 onoe
1737 1.9 onoe fc->fc_bufcnt++;
1738 1.9 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1739 1.15 onoe pkt->fp_m = NULL;
1740 1.3 onoe return 0;
1741 1.3 onoe }
1742 1.3 onoe
1743 1.3 onoe static void
1744 1.9 onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc, int force)
1745 1.3 onoe {
1746 1.9 onoe struct fwohci_buf *fb;
1747 1.9 onoe struct fwohci_desc *fd;
1748 1.29 jmc struct fwohci_pkt pkt;
1749 1.9 onoe int i;
1750 1.3 onoe
1751 1.9 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
1752 1.9 onoe fd = fb->fb_desc;
1753 1.3 onoe #ifdef FW_DEBUG
1754 1.28 jmc DPRINTFN(1, ("fwohci_at_done: %sdesc %ld (%d)",
1755 1.28 jmc force ? "force " : "", (long)(fd - sc->sc_desc),
1756 1.28 jmc fb->fb_nseg));
1757 1.28 jmc for (i = 0; i < fb->fb_nseg * 4; i++)
1758 1.37 onoe DPRINTFN(2, ("%s%08x", i&7?" ":"\n ",
1759 1.28 jmc ((u_int32_t *)fd)[i]));
1760 1.28 jmc DPRINTFN(1, ("\n"));
1761 1.3 onoe #endif
1762 1.9 onoe if (fb->fb_nseg > 2)
1763 1.9 onoe fd += fb->fb_nseg - 1;
1764 1.9 onoe if (!force && !(fd->fd_status & OHCI_CTXCTL_ACTIVE))
1765 1.3 onoe break;
1766 1.9 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1767 1.9 onoe if (fc->fc_branch == &fd->fd_branch) {
1768 1.9 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1769 1.9 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1770 1.9 onoe fc->fc_branch = NULL;
1771 1.9 onoe for (i = 0; i < OHCI_LOOP; i++) {
1772 1.9 onoe if (!(OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
1773 1.9 onoe OHCI_SUBREG_ContextControlClear) &
1774 1.9 onoe OHCI_CTXCTL_ACTIVE))
1775 1.9 onoe break;
1776 1.36 onoe DELAY(10);
1777 1.9 onoe }
1778 1.3 onoe }
1779 1.29 jmc
1780 1.29 jmc if (fb->fb_statuscb) {
1781 1.29 jmc memset(&pkt, 0, sizeof(pkt));
1782 1.29 jmc pkt.fp_status = fd->fd_status;
1783 1.29 jmc memcpy(pkt.fp_hdr, fd + 1, sizeof(pkt.fp_hdr[0]));
1784 1.29 jmc
1785 1.29 jmc /* Indicate this is just returning the status bits. */
1786 1.29 jmc pkt.fp_tcode = -1;
1787 1.29 jmc (*fb->fb_statuscb)(sc, fb->fb_statusarg, &pkt);
1788 1.29 jmc fb->fb_statuscb = NULL;
1789 1.29 jmc fb->fb_statusarg = NULL;
1790 1.29 jmc }
1791 1.9 onoe fwohci_desc_put(sc, fb->fb_desc, fb->fb_nseg);
1792 1.9 onoe if (fb->fb_nseg > 2)
1793 1.9 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
1794 1.9 onoe fc->fc_bufcnt--;
1795 1.29 jmc if (fb->fb_callback) {
1796 1.9 onoe (*fb->fb_callback)(sc->sc_sc1394.sc1394_if, fb->fb_m);
1797 1.9 onoe fb->fb_callback = NULL;
1798 1.9 onoe } else if (fb->fb_m != NULL)
1799 1.9 onoe m_freem(fb->fb_m);
1800 1.9 onoe free(fb, M_DEVBUF);
1801 1.3 onoe }
1802 1.3 onoe }
1803 1.3 onoe
1804 1.3 onoe /*
1805 1.3 onoe * Asynchronous Transmit Reponse -- in response of request packet.
1806 1.3 onoe */
1807 1.3 onoe static void
1808 1.3 onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
1809 1.3 onoe struct fwohci_pkt *res)
1810 1.3 onoe {
1811 1.3 onoe
1812 1.26 enami if (((*req->fp_trail & 0x001f0000) >> 16) !=
1813 1.26 enami OHCI_CTXCTL_EVENT_ACK_PENDING)
1814 1.26 enami return;
1815 1.26 enami
1816 1.3 onoe res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
1817 1.3 onoe res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
1818 1.3 onoe switch (req->fp_tcode) {
1819 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1820 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1821 1.3 onoe res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
1822 1.3 onoe res->fp_hlen = 12;
1823 1.3 onoe break;
1824 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1825 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
1826 1.3 onoe res->fp_hlen = 16;
1827 1.3 onoe res->fp_dlen = 0;
1828 1.9 onoe if (res->fp_uio.uio_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
1829 1.3 onoe res->fp_hdr[3] =
1830 1.3 onoe *(u_int32_t *)res->fp_iov[0].iov_base;
1831 1.9 onoe res->fp_uio.uio_iovcnt = 0;
1832 1.3 onoe break;
1833 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1834 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1835 1.3 onoe if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
1836 1.3 onoe res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
1837 1.3 onoe else
1838 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
1839 1.3 onoe res->fp_hlen = 16;
1840 1.9 onoe res->fp_dlen = res->fp_uio.uio_resid;
1841 1.3 onoe res->fp_hdr[3] = res->fp_dlen << 16;
1842 1.3 onoe break;
1843 1.3 onoe }
1844 1.3 onoe res->fp_hdr[0] |= (res->fp_tcode << 4);
1845 1.26 enami fwohci_at_output(sc, sc->sc_ctx_atrs, res);
1846 1.3 onoe }
1847 1.3 onoe
1848 1.3 onoe /*
1849 1.3 onoe * APPLICATION LAYER SERVICES
1850 1.3 onoe */
1851 1.16 onoe
1852 1.16 onoe /*
1853 1.16 onoe * Retrieve Global UID from GUID ROM
1854 1.16 onoe */
1855 1.16 onoe static int
1856 1.16 onoe fwohci_guidrom_init(struct fwohci_softc *sc)
1857 1.16 onoe {
1858 1.16 onoe int i, n, off;
1859 1.16 onoe u_int32_t val1, val2;
1860 1.16 onoe
1861 1.16 onoe /* Extract the Global UID
1862 1.16 onoe */
1863 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
1864 1.16 onoe val2 = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
1865 1.26 enami
1866 1.16 onoe if (val1 != 0 || val2 != 0) {
1867 1.16 onoe sc->sc_sc1394.sc1394_guid[0] = (val1 >> 24) & 0xff;
1868 1.16 onoe sc->sc_sc1394.sc1394_guid[1] = (val1 >> 16) & 0xff;
1869 1.16 onoe sc->sc_sc1394.sc1394_guid[2] = (val1 >> 8) & 0xff;
1870 1.16 onoe sc->sc_sc1394.sc1394_guid[3] = (val1 >> 0) & 0xff;
1871 1.16 onoe sc->sc_sc1394.sc1394_guid[4] = (val2 >> 24) & 0xff;
1872 1.16 onoe sc->sc_sc1394.sc1394_guid[5] = (val2 >> 16) & 0xff;
1873 1.16 onoe sc->sc_sc1394.sc1394_guid[6] = (val2 >> 8) & 0xff;
1874 1.16 onoe sc->sc_sc1394.sc1394_guid[7] = (val2 >> 0) & 0xff;
1875 1.16 onoe } else {
1876 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Version);
1877 1.16 onoe if ((val1 & OHCI_Version_GUID_ROM) == 0)
1878 1.16 onoe return -1;
1879 1.16 onoe OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom, OHCI_Guid_AddrReset);
1880 1.16 onoe for (i = 0; i < OHCI_LOOP; i++) {
1881 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
1882 1.16 onoe if (!(val1 & OHCI_Guid_AddrReset))
1883 1.16 onoe break;
1884 1.36 onoe DELAY(10);
1885 1.16 onoe }
1886 1.18 onoe off = OHCI_BITVAL(val1, OHCI_Guid_MiniROM) + 4;
1887 1.16 onoe val2 = 0;
1888 1.16 onoe for (n = 0; n < off + sizeof(sc->sc_sc1394.sc1394_guid); n++) {
1889 1.16 onoe OHCI_CSR_WRITE(sc, OHCI_REG_Guid_Rom,
1890 1.16 onoe OHCI_Guid_RdStart);
1891 1.16 onoe for (i = 0; i < OHCI_LOOP; i++) {
1892 1.16 onoe val1 = OHCI_CSR_READ(sc, OHCI_REG_Guid_Rom);
1893 1.16 onoe if (!(val1 & OHCI_Guid_RdStart))
1894 1.16 onoe break;
1895 1.36 onoe DELAY(10);
1896 1.16 onoe }
1897 1.16 onoe if (n < off)
1898 1.16 onoe continue;
1899 1.18 onoe val1 = OHCI_BITVAL(val1, OHCI_Guid_RdData);
1900 1.16 onoe sc->sc_sc1394.sc1394_guid[n - off] = val1;
1901 1.16 onoe val2 |= val1;
1902 1.16 onoe }
1903 1.16 onoe if (val2 == 0)
1904 1.16 onoe return -1;
1905 1.16 onoe }
1906 1.16 onoe return 0;
1907 1.16 onoe }
1908 1.3 onoe
1909 1.3 onoe /*
1910 1.3 onoe * Initialization for Configuration ROM (no DMA context)
1911 1.3 onoe */
1912 1.3 onoe
1913 1.3 onoe #define CFR_MAXUNIT 20
1914 1.3 onoe
1915 1.3 onoe struct configromctx {
1916 1.3 onoe u_int32_t *ptr;
1917 1.3 onoe int curunit;
1918 1.3 onoe struct {
1919 1.3 onoe u_int32_t *start;
1920 1.3 onoe int length;
1921 1.3 onoe u_int32_t *refer;
1922 1.3 onoe int refunit;
1923 1.3 onoe } unit[CFR_MAXUNIT];
1924 1.3 onoe };
1925 1.3 onoe
1926 1.3 onoe #define CFR_PUT_DATA4(cfr, d1, d2, d3, d4) \
1927 1.3 onoe (*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
1928 1.3 onoe
1929 1.3 onoe #define CFR_PUT_DATA1(cfr, d) (*(cfr)->ptr++ = (d))
1930 1.3 onoe
1931 1.3 onoe #define CFR_PUT_VALUE(cfr, key, d) (*(cfr)->ptr++ = ((key)<<24) | (d))
1932 1.3 onoe
1933 1.3 onoe #define CFR_PUT_CRC(cfr, n) \
1934 1.3 onoe (*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) | \
1935 1.3 onoe fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
1936 1.3 onoe
1937 1.3 onoe #define CFR_START_UNIT(cfr, n) \
1938 1.3 onoe do { \
1939 1.3 onoe if ((cfr)->unit[n].refer != NULL) { \
1940 1.3 onoe *(cfr)->unit[n].refer |= \
1941 1.3 onoe (cfr)->ptr - (cfr)->unit[n].refer; \
1942 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit); \
1943 1.3 onoe } \
1944 1.3 onoe (cfr)->curunit = (n); \
1945 1.3 onoe (cfr)->unit[n].start = (cfr)->ptr++; \
1946 1.3 onoe } while (0 /* CONSTCOND */)
1947 1.3 onoe
1948 1.3 onoe #define CFR_PUT_REFER(cfr, key, n) \
1949 1.3 onoe do { \
1950 1.3 onoe (cfr)->unit[n].refer = (cfr)->ptr; \
1951 1.3 onoe (cfr)->unit[n].refunit = (cfr)->curunit; \
1952 1.3 onoe *(cfr)->ptr++ = (key) << 24; \
1953 1.3 onoe } while (0 /* CONSTCOND */)
1954 1.3 onoe
1955 1.3 onoe #define CFR_END_UNIT(cfr) \
1956 1.3 onoe do { \
1957 1.3 onoe (cfr)->unit[(cfr)->curunit].length = (cfr)->ptr - \
1958 1.3 onoe ((cfr)->unit[(cfr)->curunit].start + 1); \
1959 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->curunit); \
1960 1.3 onoe } while (0 /* CONSTCOND */)
1961 1.3 onoe
1962 1.3 onoe static u_int16_t
1963 1.3 onoe fwohci_crc16(u_int32_t *ptr, int len)
1964 1.3 onoe {
1965 1.3 onoe int shift;
1966 1.3 onoe u_int32_t crc, sum, data;
1967 1.3 onoe
1968 1.3 onoe crc = 0;
1969 1.3 onoe while (len-- > 0) {
1970 1.3 onoe data = *ptr++;
1971 1.3 onoe for (shift = 28; shift >= 0; shift -= 4) {
1972 1.3 onoe sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
1973 1.3 onoe crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
1974 1.3 onoe }
1975 1.3 onoe crc &= 0xffff;
1976 1.3 onoe }
1977 1.3 onoe return crc;
1978 1.3 onoe }
1979 1.3 onoe
1980 1.3 onoe static void
1981 1.3 onoe fwohci_configrom_init(struct fwohci_softc *sc)
1982 1.3 onoe {
1983 1.29 jmc int i, val;
1984 1.3 onoe struct fwohci_buf *fb;
1985 1.3 onoe u_int32_t *hdr;
1986 1.3 onoe struct configromctx cfr;
1987 1.3 onoe
1988 1.3 onoe fb = &sc->sc_buf_cnfrom;
1989 1.3 onoe memset(&cfr, 0, sizeof(cfr));
1990 1.3 onoe cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
1991 1.3 onoe
1992 1.3 onoe /* headers */
1993 1.3 onoe CFR_START_UNIT(&cfr, 0);
1994 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
1995 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
1996 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
1997 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
1998 1.3 onoe CFR_END_UNIT(&cfr);
1999 1.3 onoe /* copy info_length from crc_length */
2000 1.3 onoe *hdr |= (*hdr & 0x00ff0000) << 8;
2001 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
2002 1.3 onoe
2003 1.3 onoe /* root directory */
2004 1.3 onoe CFR_START_UNIT(&cfr, 1);
2005 1.3 onoe CFR_PUT_VALUE(&cfr, 0x03, 0x00005e); /* vendor id */
2006 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 2); /* textual descriptor offset */
2007 1.3 onoe CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0); /* node capability */
2008 1.3 onoe /* spt,64,fix,lst,drq */
2009 1.3 onoe #ifdef INET
2010 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 3); /* IPv4 unit directory */
2011 1.3 onoe #endif /* INET */
2012 1.3 onoe #ifdef INET6
2013 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 4); /* IPv6 unit directory */
2014 1.3 onoe #endif /* INET6 */
2015 1.3 onoe CFR_END_UNIT(&cfr);
2016 1.3 onoe
2017 1.3 onoe CFR_START_UNIT(&cfr, 2);
2018 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
2019 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
2020 1.3 onoe CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
2021 1.3 onoe CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
2022 1.3 onoe CFR_END_UNIT(&cfr);
2023 1.3 onoe
2024 1.3 onoe #ifdef INET
2025 1.3 onoe /* IPv4 unit directory */
2026 1.3 onoe CFR_START_UNIT(&cfr, 3);
2027 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
2028 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 6); /* textual descriptor offset */
2029 1.3 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000001); /* unit sw version */
2030 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 7); /* textual descriptor offset */
2031 1.3 onoe CFR_END_UNIT(&cfr);
2032 1.3 onoe
2033 1.3 onoe CFR_START_UNIT(&cfr, 6);
2034 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
2035 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
2036 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
2037 1.3 onoe CFR_END_UNIT(&cfr);
2038 1.3 onoe
2039 1.3 onoe CFR_START_UNIT(&cfr, 7);
2040 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
2041 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
2042 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
2043 1.3 onoe CFR_END_UNIT(&cfr);
2044 1.3 onoe #endif /* INET */
2045 1.3 onoe
2046 1.3 onoe #ifdef INET6
2047 1.3 onoe /* IPv6 unit directory */
2048 1.3 onoe CFR_START_UNIT(&cfr, 4);
2049 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
2050 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 8); /* textual descriptor offset */
2051 1.8 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000002); /* unit sw version */
2052 1.8 onoe /* XXX: TBA by IANA */
2053 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 9); /* textual descriptor offset */
2054 1.3 onoe CFR_END_UNIT(&cfr);
2055 1.3 onoe
2056 1.3 onoe CFR_START_UNIT(&cfr, 8);
2057 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
2058 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
2059 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
2060 1.3 onoe CFR_END_UNIT(&cfr);
2061 1.3 onoe
2062 1.3 onoe CFR_START_UNIT(&cfr, 9);
2063 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
2064 1.3 onoe CFR_PUT_DATA1(&cfr, 0);
2065 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
2066 1.3 onoe CFR_END_UNIT(&cfr);
2067 1.3 onoe #endif /* INET6 */
2068 1.3 onoe
2069 1.24 jmc fb->fb_off = cfr.ptr - hdr;
2070 1.3 onoe #ifdef FW_DEBUG
2071 1.28 jmc DPRINTFN(2, ("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname));
2072 1.28 jmc for (i = 0; i < fb->fb_off; i++)
2073 1.28 jmc DPRINTFN(2, ("%s%08x", i&7?" ":"\n ", hdr[i]));
2074 1.28 jmc DPRINTFN(2, ("\n"));
2075 1.3 onoe #endif /* FW_DEBUG */
2076 1.3 onoe
2077 1.3 onoe /*
2078 1.3 onoe * Make network byte order for DMA
2079 1.3 onoe */
2080 1.24 jmc for (i = 0; i < fb->fb_off; i++)
2081 1.8 onoe HTONL(hdr[i]);
2082 1.26 enami bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
2083 1.3 onoe (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
2084 1.3 onoe
2085 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
2086 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
2087 1.24 jmc
2088 1.29 jmc /* This register is only valid on OHCI 1.1. */
2089 1.29 jmc val = OHCI_CSR_READ(sc, OHCI_REG_Version);
2090 1.29 jmc if ((OHCI_Version_GET_Version(val) == 1) &&
2091 1.29 jmc (OHCI_Version_GET_Revision(val) == 1))
2092 1.29 jmc OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet,
2093 1.29 jmc OHCI_HCControl_BIBImageValid);
2094 1.29 jmc
2095 1.24 jmc /* Just allow quad reads of the rom. */
2096 1.26 enami for (i = 0; i < fb->fb_off; i++)
2097 1.26 enami fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
2098 1.24 jmc CSR_BASE_HI, CSR_BASE_LO + CSR_CONFIG_ROM + (i * 4),
2099 1.26 enami fwohci_configrom_input, NULL);
2100 1.24 jmc }
2101 1.24 jmc
2102 1.24 jmc static int
2103 1.24 jmc fwohci_configrom_input(struct fwohci_softc *sc, void *arg,
2104 1.24 jmc struct fwohci_pkt *pkt)
2105 1.24 jmc {
2106 1.24 jmc struct fwohci_pkt res;
2107 1.24 jmc u_int32_t loc, *rom;
2108 1.26 enami
2109 1.24 jmc /* This will be used as an array index so size accordingly. */
2110 1.26 enami loc = pkt->fp_hdr[2] - (CSR_BASE_LO + CSR_CONFIG_ROM);
2111 1.26 enami if ((loc & 0x03) != 0) {
2112 1.24 jmc /* alignment error */
2113 1.24 jmc return IEEE1394_RCODE_ADDRESS_ERROR;
2114 1.24 jmc }
2115 1.26 enami else
2116 1.26 enami loc /= 4;
2117 1.26 enami rom = (u_int32_t *)sc->sc_buf_cnfrom.fb_buf;
2118 1.26 enami
2119 1.28 jmc DPRINTFN(1, ("fwohci_configrom_input: ConfigRom[0x%04x]: 0x%08x\n", loc,
2120 1.28 jmc ntohl(rom[loc])));
2121 1.26 enami
2122 1.26 enami memset(&res, 0, sizeof(res));
2123 1.26 enami res.fp_hdr[3] = rom[loc];
2124 1.26 enami fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
2125 1.26 enami return -1;
2126 1.3 onoe }
2127 1.3 onoe
2128 1.3 onoe /*
2129 1.3 onoe * SelfID buffer (no DMA context)
2130 1.3 onoe */
2131 1.3 onoe static void
2132 1.3 onoe fwohci_selfid_init(struct fwohci_softc *sc)
2133 1.3 onoe {
2134 1.3 onoe struct fwohci_buf *fb;
2135 1.3 onoe
2136 1.3 onoe fb = &sc->sc_buf_selfid;
2137 1.28 jmc #ifdef DIAGNOSTIC
2138 1.7 onoe if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
2139 1.7 onoe panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
2140 1.7 onoe (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
2141 1.28 jmc (unsigned long)fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
2142 1.7 onoe #endif
2143 1.9 onoe memset(fb->fb_buf, 0, fb->fb_dmamap->dm_segs[0].ds_len);
2144 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
2145 1.7 onoe fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
2146 1.3 onoe
2147 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
2148 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
2149 1.3 onoe }
2150 1.3 onoe
2151 1.7 onoe static int
2152 1.3 onoe fwohci_selfid_input(struct fwohci_softc *sc)
2153 1.3 onoe {
2154 1.3 onoe int i;
2155 1.7 onoe u_int32_t count, val, gen;
2156 1.3 onoe u_int32_t *buf;
2157 1.3 onoe
2158 1.20 onoe buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
2159 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
2160 1.20 onoe again:
2161 1.3 onoe if (val & OHCI_SelfID_Error) {
2162 1.3 onoe printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
2163 1.7 onoe return -1;
2164 1.3 onoe }
2165 1.18 onoe count = OHCI_BITVAL(val, OHCI_SelfID_Size);
2166 1.3 onoe
2167 1.3 onoe bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
2168 1.3 onoe 0, count << 2, BUS_DMASYNC_POSTREAD);
2169 1.20 onoe gen = OHCI_BITVAL(buf[0], OHCI_SelfID_Gen);
2170 1.3 onoe
2171 1.3 onoe #ifdef FW_DEBUG
2172 1.28 jmc DPRINTFN(1, ("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
2173 1.28 jmc val));
2174 1.28 jmc for (i = 0; i < count; i++)
2175 1.37 onoe DPRINTFN(2, ("%s%08x", i&7?" ":"\n ", buf[i]));
2176 1.28 jmc DPRINTFN(1, ("\n"));
2177 1.3 onoe #endif /* FW_DEBUG */
2178 1.3 onoe
2179 1.20 onoe for (i = 1; i < count; i += 2) {
2180 1.20 onoe if (buf[i] != ~buf[i + 1])
2181 1.20 onoe break;
2182 1.20 onoe if (buf[i] & 0x00000001)
2183 1.20 onoe continue; /* more pkt */
2184 1.20 onoe if (buf[i] & 0x00800000)
2185 1.20 onoe continue; /* external id */
2186 1.20 onoe sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
2187 1.20 onoe if ((buf[i] & 0x00400800) == 0x00400800)
2188 1.20 onoe sc->sc_irmid = sc->sc_rootid;
2189 1.20 onoe }
2190 1.20 onoe
2191 1.20 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
2192 1.20 onoe if (OHCI_BITVAL(val, OHCI_SelfID_Gen) != gen) {
2193 1.20 onoe if (OHCI_BITVAL(val, OHCI_SelfID_Gen) !=
2194 1.20 onoe OHCI_BITVAL(buf[0], OHCI_SelfID_Gen))
2195 1.20 onoe goto again;
2196 1.28 jmc DPRINTF(("%s: SelfID Gen mismatch (%d, %d)\n",
2197 1.28 jmc sc->sc_sc1394.sc1394_dev.dv_xname, gen,
2198 1.28 jmc OHCI_BITVAL(val, OHCI_SelfID_Gen)));
2199 1.20 onoe return -1;
2200 1.20 onoe }
2201 1.20 onoe if (i != count) {
2202 1.20 onoe printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
2203 1.20 onoe sc->sc_sc1394.sc1394_dev.dv_xname, i, buf[i], buf[i + 1]);
2204 1.20 onoe #if 1
2205 1.20 onoe if (i == 1 && buf[i] == 0 && buf[i + 1] == 0) {
2206 1.20 onoe /*
2207 1.20 onoe * XXX: CXD3222 sometimes fails to DMA
2208 1.20 onoe * selfid packet??
2209 1.20 onoe */
2210 1.20 onoe sc->sc_rootid = (count - 1) / 2 - 1;
2211 1.20 onoe sc->sc_irmid = sc->sc_rootid;
2212 1.20 onoe } else
2213 1.20 onoe #endif
2214 1.20 onoe return -1;
2215 1.20 onoe }
2216 1.20 onoe
2217 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
2218 1.7 onoe if ((val & OHCI_NodeId_IDValid) == 0) {
2219 1.9 onoe sc->sc_nodeid = 0xffff; /* invalid */
2220 1.7 onoe printf("%s: nodeid is invalid\n",
2221 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
2222 1.7 onoe return -1;
2223 1.7 onoe }
2224 1.7 onoe sc->sc_nodeid = val & 0xffff;
2225 1.28 jmc
2226 1.28 jmc DPRINTF(("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
2227 1.28 jmc sc->sc_sc1394.sc1394_dev.dv_xname, sc->sc_nodeid,
2228 1.28 jmc sc->sc_nodeid & OHCI_NodeId_NodeNumber, sc->sc_rootid,
2229 1.28 jmc sc->sc_irmid));
2230 1.3 onoe
2231 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
2232 1.7 onoe return -1;
2233 1.3 onoe
2234 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
2235 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
2236 1.3 onoe OHCI_LinkControl_CycleMaster);
2237 1.3 onoe else
2238 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
2239 1.3 onoe OHCI_LinkControl_CycleMaster);
2240 1.7 onoe return 0;
2241 1.3 onoe }
2242 1.3 onoe
2243 1.3 onoe /*
2244 1.3 onoe * some CSRs are handled by driver.
2245 1.3 onoe */
2246 1.3 onoe static void
2247 1.3 onoe fwohci_csr_init(struct fwohci_softc *sc)
2248 1.3 onoe {
2249 1.3 onoe int i;
2250 1.3 onoe static u_int32_t csr[] = {
2251 1.3 onoe CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
2252 1.3 onoe CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
2253 1.3 onoe CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
2254 1.3 onoe CSR_SB_BROADCAST_CHANNEL
2255 1.3 onoe };
2256 1.3 onoe
2257 1.3 onoe for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
2258 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
2259 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
2260 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
2261 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
2262 1.3 onoe }
2263 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31; /*XXX*/
2264 1.3 onoe }
2265 1.3 onoe
2266 1.3 onoe static int
2267 1.3 onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2268 1.3 onoe {
2269 1.3 onoe struct fwohci_pkt res;
2270 1.3 onoe u_int32_t reg;
2271 1.3 onoe
2272 1.3 onoe /*
2273 1.3 onoe * XXX need to do special functionality other than just r/w...
2274 1.3 onoe */
2275 1.3 onoe reg = pkt->fp_hdr[2] - CSR_BASE_LO;
2276 1.3 onoe
2277 1.3 onoe if ((reg & 0x03) != 0) {
2278 1.3 onoe /* alignment error */
2279 1.3 onoe return IEEE1394_RCODE_ADDRESS_ERROR;
2280 1.3 onoe }
2281 1.28 jmc DPRINTFN(1, ("fwohci_csr_input: CSR[0x%04x]: 0x%08x", reg,
2282 1.28 jmc *(u_int32_t *)(&sc->sc_csr[reg])));
2283 1.3 onoe if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
2284 1.28 jmc DPRINTFN(1, (" -> 0x%08x\n",
2285 1.28 jmc ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base)));
2286 1.3 onoe *(u_int32_t *)&sc->sc_csr[reg] =
2287 1.3 onoe ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
2288 1.3 onoe } else {
2289 1.28 jmc DPRINTFN(1, ("\n"));
2290 1.3 onoe res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
2291 1.3 onoe res.fp_iov[0].iov_base = &res.fp_hdr[3];
2292 1.3 onoe res.fp_iov[0].iov_len = 4;
2293 1.9 onoe res.fp_uio.uio_resid = 4;
2294 1.9 onoe res.fp_uio.uio_iovcnt = 1;
2295 1.3 onoe fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
2296 1.3 onoe return -1;
2297 1.3 onoe }
2298 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2299 1.3 onoe }
2300 1.3 onoe
2301 1.3 onoe /*
2302 1.3 onoe * Mapping between nodeid and unique ID (EUI-64).
2303 1.24 jmc *
2304 1.24 jmc * Track old mappings and simply update their devices with the new id's when
2305 1.24 jmc * they match an existing EUI. This allows proper renumeration of the bus.
2306 1.3 onoe */
2307 1.3 onoe static void
2308 1.3 onoe fwohci_uid_collect(struct fwohci_softc *sc)
2309 1.3 onoe {
2310 1.3 onoe int i;
2311 1.3 onoe struct fwohci_uidtbl *fu;
2312 1.24 jmc struct ieee1394_softc *iea;
2313 1.24 jmc
2314 1.24 jmc LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
2315 1.24 jmc iea->sc1394_node_id = 0xffff;
2316 1.3 onoe
2317 1.3 onoe if (sc->sc_uidtbl != NULL)
2318 1.3 onoe free(sc->sc_uidtbl, M_DEVBUF);
2319 1.26 enami sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1), M_DEVBUF,
2320 1.36 onoe M_NOWAIT); /* XXX M_WAITOK requires locks */
2321 1.36 onoe if (sc->sc_uidtbl == NULL)
2322 1.36 onoe return;
2323 1.3 onoe memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
2324 1.3 onoe
2325 1.3 onoe for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
2326 1.3 onoe if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
2327 1.8 onoe memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
2328 1.8 onoe fu->fu_valid = 3;
2329 1.26 enami
2330 1.26 enami iea = (struct ieee1394_softc *)sc->sc_sc1394.sc1394_if;
2331 1.26 enami if (iea) {
2332 1.26 enami iea->sc1394_node_id = i;
2333 1.28 jmc DPRINTF(("%s: Updating nodeid to %d\n",
2334 1.28 jmc iea->sc1394_dev.dv_xname,
2335 1.28 jmc iea->sc1394_node_id));
2336 1.26 enami }
2337 1.36 onoe } else {
2338 1.36 onoe fu->fu_valid = 0;
2339 1.36 onoe fwohci_uid_req(sc, i);
2340 1.3 onoe }
2341 1.3 onoe }
2342 1.26 enami if (sc->sc_rootid == 0)
2343 1.26 enami fwohci_check_nodes(sc);
2344 1.3 onoe }
2345 1.3 onoe
2346 1.36 onoe static void
2347 1.36 onoe fwohci_uid_req(struct fwohci_softc *sc, int phyid)
2348 1.36 onoe {
2349 1.36 onoe struct fwohci_pkt pkt;
2350 1.36 onoe
2351 1.36 onoe memset(&pkt, 0, sizeof(pkt));
2352 1.36 onoe pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
2353 1.36 onoe pkt.fp_hlen = 12;
2354 1.36 onoe pkt.fp_dlen = 0;
2355 1.36 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2356 1.36 onoe (pkt.fp_tcode << 4);
2357 1.36 onoe pkt.fp_hdr[1] = ((0xffc0 | phyid) << 16) | CSR_BASE_HI;
2358 1.36 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
2359 1.36 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, phyid,
2360 1.36 onoe sc->sc_tlabel, fwohci_uid_input, (void *)0);
2361 1.36 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2362 1.36 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2363 1.36 onoe
2364 1.36 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2365 1.36 onoe (pkt.fp_tcode << 4);
2366 1.36 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
2367 1.36 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, phyid,
2368 1.36 onoe sc->sc_tlabel, fwohci_uid_input, (void *)1);
2369 1.36 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2370 1.36 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2371 1.36 onoe }
2372 1.36 onoe
2373 1.3 onoe static int
2374 1.3 onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
2375 1.3 onoe {
2376 1.8 onoe struct fwohci_uidtbl *fu;
2377 1.24 jmc struct ieee1394_softc *iea;
2378 1.26 enami struct ieee1394_attach_args fwa;
2379 1.26 enami int i, n, done, rcode, found;
2380 1.26 enami
2381 1.26 enami found = 0;
2382 1.24 jmc
2383 1.26 enami n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
2384 1.8 onoe rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
2385 1.8 onoe if (rcode != IEEE1394_RCODE_COMPLETE ||
2386 1.8 onoe sc->sc_uidtbl == NULL ||
2387 1.8 onoe n > sc->sc_rootid)
2388 1.8 onoe return 0;
2389 1.8 onoe fu = &sc->sc_uidtbl[n];
2390 1.8 onoe if (arg == 0) {
2391 1.8 onoe memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
2392 1.8 onoe fu->fu_valid |= 0x1;
2393 1.8 onoe } else {
2394 1.8 onoe memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
2395 1.8 onoe fu->fu_valid |= 0x2;
2396 1.8 onoe }
2397 1.3 onoe #ifdef FW_DEBUG
2398 1.28 jmc if (fu->fu_valid == 0x3)
2399 1.28 jmc DPRINTFN(1, ("fwohci_uid_input: "
2400 1.8 onoe "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
2401 1.8 onoe fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
2402 1.28 jmc fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]));
2403 1.3 onoe #endif
2404 1.24 jmc if (fu->fu_valid == 0x3) {
2405 1.26 enami LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node)
2406 1.26 enami if (memcmp(iea->sc1394_guid, fu->fu_uid, 8) == 0) {
2407 1.24 jmc found = 1;
2408 1.24 jmc iea->sc1394_node_id = n;
2409 1.28 jmc DPRINTF(("%s: Updating nodeid to %d\n",
2410 1.28 jmc iea->sc1394_dev.dv_xname,
2411 1.28 jmc iea->sc1394_node_id));
2412 1.24 jmc break;
2413 1.24 jmc }
2414 1.24 jmc if (!found) {
2415 1.26 enami strcpy(fwa.name, "fwnode");
2416 1.26 enami memcpy(fwa.uid, fu->fu_uid, 8);
2417 1.24 jmc fwa.nodeid = n;
2418 1.29 jmc fwa.read = fwohci_read;
2419 1.29 jmc fwa.write = fwohci_write;
2420 1.26 enami fwa.inreg = fwohci_inreg;
2421 1.26 enami iea = (struct ieee1394_softc *)
2422 1.30 jmc config_found_sm(&sc->sc_sc1394.sc1394_dev, &fwa,
2423 1.30 jmc fwohci_print, fwohci_submatch);
2424 1.27 enami if (iea != NULL)
2425 1.27 enami LIST_INSERT_HEAD(&sc->sc_nodelist, iea,
2426 1.27 enami sc1394_node);
2427 1.24 jmc }
2428 1.24 jmc }
2429 1.26 enami done = 1;
2430 1.26 enami
2431 1.26 enami for (i = 0; i < sc->sc_rootid + 1; i++) {
2432 1.26 enami fu = &sc->sc_uidtbl[i];
2433 1.26 enami if (fu->fu_valid != 0x3) {
2434 1.26 enami done = 0;
2435 1.26 enami break;
2436 1.26 enami }
2437 1.26 enami }
2438 1.26 enami if (done)
2439 1.26 enami fwohci_check_nodes(sc);
2440 1.26 enami
2441 1.26 enami return 0;
2442 1.24 jmc }
2443 1.24 jmc
2444 1.24 jmc static void
2445 1.24 jmc fwohci_check_nodes(struct fwohci_softc *sc)
2446 1.24 jmc {
2447 1.26 enami struct device *detach = NULL;
2448 1.26 enami struct ieee1394_softc *iea;
2449 1.26 enami
2450 1.26 enami LIST_FOREACH(iea, &sc->sc_nodelist, sc1394_node) {
2451 1.28 jmc
2452 1.26 enami /*
2453 1.26 enami * Have to defer detachment until the next
2454 1.26 enami * loop iteration since config_detach
2455 1.26 enami * free's the softc and the loop iterator
2456 1.26 enami * needs data from the softc to move
2457 1.26 enami * forward.
2458 1.26 enami */
2459 1.26 enami
2460 1.26 enami if (detach) {
2461 1.26 enami config_detach(detach, 0);
2462 1.26 enami detach = NULL;
2463 1.26 enami }
2464 1.26 enami if (iea->sc1394_node_id == 0xffff) {
2465 1.26 enami detach = (struct device *)iea;
2466 1.26 enami LIST_REMOVE(iea, sc1394_node);
2467 1.26 enami }
2468 1.26 enami }
2469 1.26 enami if (detach)
2470 1.26 enami config_detach(detach, 0);
2471 1.3 onoe }
2472 1.3 onoe
2473 1.3 onoe static int
2474 1.8 onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
2475 1.3 onoe {
2476 1.3 onoe struct fwohci_uidtbl *fu;
2477 1.3 onoe int n;
2478 1.3 onoe static const u_int8_t bcast[] =
2479 1.3 onoe { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
2480 1.3 onoe
2481 1.26 enami fu = sc->sc_uidtbl;
2482 1.3 onoe if (fu == NULL) {
2483 1.8 onoe if (memcmp(uid, bcast, sizeof(bcast)) == 0)
2484 1.8 onoe return IEEE1394_BCAST_PHY_ID;
2485 1.3 onoe fwohci_uid_collect(sc); /* try to get */
2486 1.3 onoe return -1;
2487 1.3 onoe }
2488 1.36 onoe for (n = 0; n <= sc->sc_rootid; n++, fu++) {
2489 1.8 onoe if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
2490 1.36 onoe return n;
2491 1.36 onoe }
2492 1.36 onoe if (memcmp(uid, bcast, sizeof(bcast)) == 0)
2493 1.36 onoe return IEEE1394_BCAST_PHY_ID;
2494 1.36 onoe for (n = 0, fu = sc->sc_uidtbl; n <= sc->sc_rootid; n++, fu++) {
2495 1.36 onoe if (fu->fu_valid != 0x3) {
2496 1.36 onoe /*
2497 1.36 onoe * XXX: need timer before retransmission
2498 1.36 onoe */
2499 1.36 onoe fwohci_uid_req(sc, n);
2500 1.36 onoe }
2501 1.3 onoe }
2502 1.36 onoe return -1;
2503 1.3 onoe }
2504 1.3 onoe
2505 1.3 onoe /*
2506 1.3 onoe * functions to support network interface
2507 1.3 onoe */
2508 1.3 onoe static int
2509 1.3 onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
2510 1.3 onoe void (*handler)(struct device *, struct mbuf *))
2511 1.3 onoe {
2512 1.3 onoe struct fwohci_softc *sc = (struct fwohci_softc *)self;
2513 1.26 enami
2514 1.26 enami fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
2515 1.38 onoe handler ? fwohci_if_input : NULL, handler);
2516 1.26 enami fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
2517 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
2518 1.38 onoe IEEE1394_TAG_GASP, handler ? fwohci_if_input : NULL, handler);
2519 1.3 onoe return 0;
2520 1.3 onoe }
2521 1.3 onoe
2522 1.3 onoe static int
2523 1.3 onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2524 1.3 onoe {
2525 1.4 jdolecek int n, len;
2526 1.3 onoe struct mbuf *m;
2527 1.3 onoe struct iovec *iov;
2528 1.3 onoe void (*handler)(struct device *, struct mbuf *) = arg;
2529 1.3 onoe
2530 1.3 onoe #ifdef FW_DEBUG
2531 1.28 jmc int i;
2532 1.28 jmc DPRINTFN(1, ("fwohci_if_input: tcode=0x%x, dlen=%d", pkt->fp_tcode,
2533 1.28 jmc pkt->fp_dlen));
2534 1.28 jmc for (i = 0; i < pkt->fp_hlen/4; i++)
2535 1.37 onoe DPRINTFN(2, ("%s%08x", i?" ":"\n ", pkt->fp_hdr[i]));
2536 1.28 jmc DPRINTFN(2, ("$"));
2537 1.28 jmc for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
2538 1.28 jmc iov = &pkt->fp_iov[n];
2539 1.28 jmc for (i = 0; i < iov->iov_len; i++)
2540 1.37 onoe DPRINTFN(2, ("%s%02x", (i%32)?((i%4)?"":" "):"\n ",
2541 1.28 jmc ((u_int8_t *)iov->iov_base)[i]));
2542 1.28 jmc DPRINTFN(2, ("$"));
2543 1.5 matt }
2544 1.28 jmc DPRINTFN(1, ("\n"));
2545 1.3 onoe #endif /* FW_DEBUG */
2546 1.3 onoe len = pkt->fp_dlen;
2547 1.3 onoe MGETHDR(m, M_DONTWAIT, MT_DATA);
2548 1.3 onoe if (m == NULL)
2549 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2550 1.15 onoe m->m_len = 16;
2551 1.8 onoe if (len + m->m_len > MHLEN) {
2552 1.3 onoe MCLGET(m, M_DONTWAIT);
2553 1.3 onoe if ((m->m_flags & M_EXT) == 0) {
2554 1.3 onoe m_freem(m);
2555 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2556 1.3 onoe }
2557 1.3 onoe }
2558 1.8 onoe n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
2559 1.26 enami if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
2560 1.8 onoe sc->sc_uidtbl[n].fu_valid != 0x3) {
2561 1.8 onoe printf("%s: packet from unknown node: phy id %d\n",
2562 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname, n);
2563 1.26 enami m_freem(m);
2564 1.36 onoe fwohci_uid_req(sc, n);
2565 1.8 onoe return IEEE1394_RCODE_COMPLETE;
2566 1.8 onoe }
2567 1.8 onoe memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
2568 1.8 onoe if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
2569 1.8 onoe m->m_flags |= M_BCAST;
2570 1.8 onoe mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
2571 1.8 onoe } else {
2572 1.8 onoe mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
2573 1.8 onoe mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
2574 1.8 onoe }
2575 1.8 onoe mtod(m, u_int8_t *)[8] = n; /*XXX: node id for debug */
2576 1.8 onoe mtod(m, u_int8_t *)[9] =
2577 1.8 onoe (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
2578 1.8 onoe ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
2579 1.8 onoe
2580 1.8 onoe m->m_pkthdr.rcvif = NULL; /* set in child */
2581 1.8 onoe m->m_pkthdr.len = len + m->m_len;
2582 1.3 onoe /*
2583 1.3 onoe * We may use receive buffer by external mbuf instead of copy here.
2584 1.3 onoe * But asynchronous receive buffer must be operate in buffer fill
2585 1.3 onoe * mode, so that each receive buffer will shared by multiple mbufs.
2586 1.3 onoe * If upper layer doesn't free mbuf soon, e.g. application program
2587 1.3 onoe * is suspended, buffer must be reallocated.
2588 1.3 onoe * Isochronous buffer must be operate in packet buffer mode, and
2589 1.3 onoe * it is easy to map receive buffer to external mbuf. But it is
2590 1.3 onoe * used for broadcast/multicast only, and is expected not so
2591 1.3 onoe * performance sensitive for now.
2592 1.3 onoe * XXX: The performance may be important for multicast case,
2593 1.3 onoe * so we should revisit here later.
2594 1.3 onoe * -- onoe
2595 1.3 onoe */
2596 1.3 onoe n = 0;
2597 1.9 onoe iov = pkt->fp_uio.uio_iov;
2598 1.3 onoe while (len > 0) {
2599 1.3 onoe memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
2600 1.3 onoe iov->iov_len);
2601 1.26 enami m->m_len += iov->iov_len;
2602 1.26 enami len -= iov->iov_len;
2603 1.3 onoe iov++;
2604 1.3 onoe }
2605 1.3 onoe (*handler)(sc->sc_sc1394.sc1394_if, m);
2606 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2607 1.3 onoe }
2608 1.3 onoe
2609 1.3 onoe static int
2610 1.3 onoe fwohci_if_output(struct device *self, struct mbuf *m0,
2611 1.3 onoe void (*callback)(struct device *, struct mbuf *))
2612 1.3 onoe {
2613 1.26 enami struct fwohci_softc *sc = (struct fwohci_softc *)self;
2614 1.3 onoe struct fwohci_pkt pkt;
2615 1.3 onoe u_int8_t *p;
2616 1.24 jmc int n, error, spd, hdrlen, maxrec;
2617 1.28 jmc #ifdef FW_DEBUG
2618 1.28 jmc struct mbuf *m;
2619 1.28 jmc #endif
2620 1.8 onoe
2621 1.8 onoe p = mtod(m0, u_int8_t *);
2622 1.9 onoe if (m0->m_flags & (M_BCAST | M_MCAST)) {
2623 1.8 onoe spd = IEEE1394_SPD_S100; /*XXX*/
2624 1.8 onoe maxrec = 512; /*XXX*/
2625 1.8 onoe hdrlen = 8;
2626 1.8 onoe } else {
2627 1.8 onoe n = fwohci_uid_lookup(sc, p);
2628 1.8 onoe if (n < 0) {
2629 1.8 onoe printf("%s: nodeid unknown:"
2630 1.8 onoe " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
2631 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname,
2632 1.8 onoe p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
2633 1.8 onoe error = EHOSTUNREACH;
2634 1.8 onoe goto end;
2635 1.8 onoe }
2636 1.8 onoe if (n == IEEE1394_BCAST_PHY_ID) {
2637 1.26 enami printf("%s: broadcast with !M_MCAST\n",
2638 1.8 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
2639 1.8 onoe #ifdef FW_DEBUG
2640 1.28 jmc DPRINTFN(2, ("packet:"));
2641 1.28 jmc for (m = m0; m != NULL; m = m->m_next) {
2642 1.28 jmc for (n = 0; n < m->m_len; n++)
2643 1.28 jmc DPRINTFN(2, ("%s%02x", (n%32)?
2644 1.37 onoe ((n%4)?"":" "):"\n ",
2645 1.28 jmc mtod(m, u_int8_t *)[n]));
2646 1.28 jmc DPRINTFN(2, ("$"));
2647 1.8 onoe }
2648 1.28 jmc DPRINTFN(2, ("\n"));
2649 1.8 onoe #endif
2650 1.8 onoe error = EHOSTUNREACH;
2651 1.8 onoe goto end;
2652 1.8 onoe }
2653 1.8 onoe maxrec = 2 << p[8];
2654 1.8 onoe spd = p[9];
2655 1.8 onoe hdrlen = 0;
2656 1.8 onoe }
2657 1.26 enami if (spd > sc->sc_sc1394.sc1394_link_speed) {
2658 1.28 jmc DPRINTF(("fwohci_if_output: spd (%d) is faster than %d\n",
2659 1.28 jmc spd, sc->sc_sc1394.sc1394_link_speed));
2660 1.8 onoe spd = sc->sc_sc1394.sc1394_link_speed;
2661 1.8 onoe }
2662 1.26 enami if (maxrec > (512 << spd)) {
2663 1.28 jmc DPRINTF(("fwohci_if_output: maxrec (%d) is larger for spd (%d)"
2664 1.28 jmc "\n", maxrec, spd));
2665 1.8 onoe maxrec = 512 << spd;
2666 1.8 onoe }
2667 1.8 onoe while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
2668 1.28 jmc DPRINTF(("fwohci_if_output: maxrec (%d) is larger than"
2669 1.28 jmc " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive));
2670 1.8 onoe maxrec >>= 1;
2671 1.8 onoe }
2672 1.8 onoe if (maxrec < 512) {
2673 1.28 jmc DPRINTF(("fwohci_if_output: maxrec (%d) is smaller than "
2674 1.28 jmc "minimum\n", maxrec));
2675 1.8 onoe maxrec = 512;
2676 1.8 onoe }
2677 1.8 onoe
2678 1.8 onoe m_adj(m0, 16 - hdrlen);
2679 1.8 onoe if (m0->m_pkthdr.len > maxrec) {
2680 1.28 jmc DPRINTF(("fwohci_if_output: packet too big: hdr %d, pktlen "
2681 1.28 jmc "%d, maxrec %d\n", hdrlen, m0->m_pkthdr.len, maxrec));
2682 1.8 onoe error = E2BIG; /*XXX*/
2683 1.8 onoe goto end;
2684 1.8 onoe }
2685 1.3 onoe
2686 1.3 onoe memset(&pkt, 0, sizeof(pkt));
2687 1.9 onoe pkt.fp_uio.uio_iov = pkt.fp_iov;
2688 1.9 onoe pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
2689 1.9 onoe pkt.fp_uio.uio_rw = UIO_WRITE;
2690 1.9 onoe if (m0->m_flags & (M_BCAST | M_MCAST)) {
2691 1.3 onoe /* construct GASP header */
2692 1.3 onoe p = mtod(m0, u_int8_t *);
2693 1.3 onoe p[0] = sc->sc_nodeid >> 8;
2694 1.3 onoe p[1] = sc->sc_nodeid & 0xff;
2695 1.3 onoe p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
2696 1.3 onoe p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
2697 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
2698 1.3 onoe pkt.fp_hlen = 8;
2699 1.8 onoe pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
2700 1.3 onoe ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
2701 1.3 onoe OHCI_NodeId_NodeNumber) << 8);
2702 1.3 onoe pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
2703 1.3 onoe } else {
2704 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
2705 1.3 onoe pkt.fp_hlen = 16;
2706 1.3 onoe pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
2707 1.8 onoe (spd << 16);
2708 1.3 onoe pkt.fp_hdr[1] =
2709 1.3 onoe (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
2710 1.3 onoe (p[10] << 8) | p[11];
2711 1.3 onoe pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
2712 1.3 onoe pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
2713 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2714 1.3 onoe }
2715 1.3 onoe pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
2716 1.3 onoe pkt.fp_dlen = m0->m_pkthdr.len;
2717 1.3 onoe pkt.fp_m = m0;
2718 1.3 onoe pkt.fp_callback = callback;
2719 1.3 onoe error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2720 1.9 onoe m0 = pkt.fp_m;
2721 1.3 onoe end:
2722 1.15 onoe if (m0 != NULL) {
2723 1.3 onoe if (callback)
2724 1.3 onoe (*callback)(sc->sc_sc1394.sc1394_if, m0);
2725 1.3 onoe else
2726 1.3 onoe m_freem(m0);
2727 1.3 onoe }
2728 1.3 onoe return error;
2729 1.24 jmc }
2730 1.24 jmc
2731 1.24 jmc /*
2732 1.24 jmc * High level routines to provide abstraction to attaching layers to
2733 1.24 jmc * send/receive data.
2734 1.24 jmc */
2735 1.24 jmc
2736 1.31 jmc /*
2737 1.31 jmc * These break down into 4 routines as follows:
2738 1.31 jmc *
2739 1.31 jmc * int fwohci_read(struct ieee1394_abuf *)
2740 1.31 jmc *
2741 1.31 jmc * This routine will attempt to read a region from the requested node.
2742 1.31 jmc * A callback must be provided which will be called when either the completed
2743 1.31 jmc * read is done or an unrecoverable error occurs. This is mainly a convenience
2744 1.31 jmc * routine since it will encapsulate retrying a region as quadlet vs. block reads
2745 1.31 jmc * and recombining all the returned data. This could also be done with a series
2746 1.31 jmc * of write/inreg's for each packet sent.
2747 1.31 jmc *
2748 1.31 jmc * int fwohci_write(struct ieee1394_abuf *)
2749 1.31 jmc *
2750 1.31 jmc * The work horse main entry point for putting packets on the bus. This is the
2751 1.31 jmc * generalized interface for fwnode/etc code to put packets out onto the bus.
2752 1.31 jmc * It accepts all standard ieee1394 tcodes (XXX: only a few today) and optionally
2753 1.31 jmc * will callback via a func pointer to the calling code with the resulting ACK
2754 1.31 jmc * code from the packet. If the ACK code is to be ignored (i.e. no cb) then the
2755 1.31 jmc * write routine will take care of free'ing the abuf since the fwnode/etc code
2756 1.31 jmc * won't have any knowledge of when to do this. This allows for simple one-off
2757 1.31 jmc * packets to be sent from the upper-level code without worrying about a callback
2758 1.31 jmc * for cleanup.
2759 1.31 jmc *
2760 1.31 jmc * int fwohci_inreg(struct ieee1394_abuf *, int)
2761 1.31 jmc *
2762 1.31 jmc * This is very simple. It evals the abuf passed in and registers an internal
2763 1.31 jmc * handler as the callback for packets received for that operation.
2764 1.31 jmc * The integer argument specifies whether on a block read/write operation to
2765 1.31 jmc * allow sub-regions to be read/written (in block form) as well.
2766 1.31 jmc *
2767 1.31 jmc * XXX: This whole structure needs to be redone as a list of regions and
2768 1.31 jmc * operations allowed on those regions.
2769 1.31 jmc *
2770 1.31 jmc * int fwohci_unreg(struct ieee1394_abuf *, int)
2771 1.31 jmc *
2772 1.31 jmc * XXX: TBD. For now passing in a NULL ab_cb to inreg will unregister. This
2773 1.31 jmc * routine will simply verify ab_cb is NULL and call inreg.
2774 1.31 jmc *
2775 1.31 jmc * This simply unregisters the respective callback done via inreg for items
2776 1.31 jmc * which only need to register an area for a one-time operation (like a status
2777 1.31 jmc * buffer a remote node will write to when the current operation is done). The
2778 1.31 jmc * int argument specifies the same behavior as inreg, except in reverse (i.e.
2779 1.31 jmc * it unregisters).
2780 1.31 jmc */
2781 1.31 jmc
2782 1.24 jmc static int
2783 1.29 jmc fwohci_read(struct ieee1394_abuf *ab)
2784 1.24 jmc {
2785 1.26 enami struct fwohci_pkt pkt;
2786 1.29 jmc struct ieee1394_softc *sc = ab->ab_req;
2787 1.26 enami struct fwohci_softc *psc =
2788 1.26 enami (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
2789 1.31 jmc struct fwohci_cb *fcb;
2790 1.26 enami u_int32_t high, lo;
2791 1.26 enami int rv, tcode;
2792 1.26 enami
2793 1.31 jmc /* Have to have a callback when reading. */
2794 1.31 jmc if (ab->ab_cb == NULL)
2795 1.31 jmc return -1;
2796 1.31 jmc
2797 1.31 jmc fcb = malloc(sizeof(struct fwohci_cb), M_DEVBUF, M_WAITOK);
2798 1.31 jmc fcb->ab = ab;
2799 1.31 jmc fcb->count = 0;
2800 1.31 jmc fcb->abuf_valid = 1;
2801 1.31 jmc
2802 1.26 enami high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
2803 1.26 enami lo = (ab->ab_csr & 0x00000000ffffffff);
2804 1.26 enami
2805 1.24 jmc memset(&pkt, 0, sizeof(pkt));
2806 1.29 jmc pkt.fp_hdr[1] = ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
2807 1.26 enami pkt.fp_hdr[2] = lo;
2808 1.26 enami pkt.fp_dlen = 0;
2809 1.26 enami
2810 1.26 enami if (ab->ab_length == 4) {
2811 1.26 enami pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
2812 1.26 enami tcode = IEEE1394_TCODE_READ_RESP_QUAD;
2813 1.26 enami pkt.fp_hlen = 12;
2814 1.26 enami } else {
2815 1.26 enami pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_BLOCK;
2816 1.26 enami pkt.fp_hlen = 16;
2817 1.26 enami tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
2818 1.26 enami pkt.fp_hdr[3] = (ab->ab_length << 16);
2819 1.26 enami }
2820 1.26 enami pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
2821 1.26 enami (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
2822 1.26 enami
2823 1.31 jmc pkt.fp_statusarg = fcb;
2824 1.31 jmc pkt.fp_statuscb = fwohci_read_resp;
2825 1.29 jmc
2826 1.29 jmc rv = fwohci_handler_set(psc, tcode, ab->ab_req->sc1394_node_id,
2827 1.31 jmc psc->sc_tlabel, fwohci_read_resp, fcb);
2828 1.26 enami if (rv)
2829 1.26 enami return rv;
2830 1.31 jmc rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
2831 1.31 jmc if (rv)
2832 1.31 jmc fwohci_handler_set(psc, tcode, ab->ab_req->sc1394_node_id,
2833 1.31 jmc psc->sc_tlabel, NULL, NULL);
2834 1.26 enami psc->sc_tlabel = (psc->sc_tlabel + 1) & 0x3f;
2835 1.31 jmc fcb->count = 1;
2836 1.26 enami return rv;
2837 1.24 jmc }
2838 1.24 jmc
2839 1.24 jmc static int
2840 1.29 jmc fwohci_write(struct ieee1394_abuf *ab)
2841 1.24 jmc {
2842 1.26 enami struct fwohci_pkt pkt;
2843 1.29 jmc struct ieee1394_softc *sc = ab->ab_req;
2844 1.26 enami struct fwohci_softc *psc =
2845 1.26 enami (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
2846 1.26 enami u_int32_t high, lo;
2847 1.26 enami int rv;
2848 1.26 enami
2849 1.26 enami if (ab->ab_length > sc->sc1394_max_receive) {
2850 1.28 jmc DPRINTF(("Packet too large: %d\n", ab->ab_length));
2851 1.26 enami return E2BIG;
2852 1.26 enami }
2853 1.24 jmc
2854 1.26 enami memset(&pkt, 0, sizeof(pkt));
2855 1.26 enami
2856 1.26 enami pkt.fp_tcode = ab->ab_tcode;
2857 1.26 enami pkt.fp_uio.uio_iov = pkt.fp_iov;
2858 1.24 jmc pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
2859 1.24 jmc pkt.fp_uio.uio_rw = UIO_WRITE;
2860 1.24 jmc
2861 1.31 jmc pkt.fp_statusarg = ab;
2862 1.31 jmc pkt.fp_statuscb = fwohci_write_ack;
2863 1.31 jmc
2864 1.24 jmc switch (ab->ab_tcode) {
2865 1.26 enami case IEEE1394_TCODE_WRITE_RESP:
2866 1.26 enami pkt.fp_hlen = 12;
2867 1.26 enami case IEEE1394_TCODE_READ_RESP_QUAD:
2868 1.26 enami case IEEE1394_TCODE_READ_RESP_BLOCK:
2869 1.26 enami if (!pkt.fp_hlen)
2870 1.26 enami pkt.fp_hlen = 16;
2871 1.26 enami high = ab->ab_retlen;
2872 1.26 enami ab->ab_retlen = 0;
2873 1.26 enami lo = 0;
2874 1.26 enami pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
2875 1.26 enami (ab->ab_tlabel << 10) | (pkt.fp_tcode << 4);
2876 1.26 enami break;
2877 1.26 enami default:
2878 1.26 enami pkt.fp_hlen = 16;
2879 1.26 enami high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
2880 1.26 enami lo = (ab->ab_csr & 0x00000000ffffffff);
2881 1.26 enami pkt.fp_hdr[0] = 0x00000100 | (sc->sc1394_link_speed << 16) |
2882 1.26 enami (psc->sc_tlabel << 10) | (pkt.fp_tcode << 4);
2883 1.26 enami break;
2884 1.26 enami }
2885 1.26 enami
2886 1.29 jmc pkt.fp_hdr[1] = ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
2887 1.26 enami pkt.fp_hdr[2] = lo;
2888 1.26 enami if (pkt.fp_hlen == 16) {
2889 1.26 enami if (ab->ab_length == 4) {
2890 1.26 enami pkt.fp_hdr[3] = ab->ab_data[0];
2891 1.26 enami pkt.fp_dlen = 0;
2892 1.26 enami } else {
2893 1.26 enami pkt.fp_hdr[3] = (ab->ab_length << 16);
2894 1.26 enami pkt.fp_dlen = ab->ab_length;
2895 1.26 enami pkt.fp_uio.uio_iovcnt = 1;
2896 1.26 enami pkt.fp_uio.uio_resid = ab->ab_length;
2897 1.26 enami pkt.fp_iov[0].iov_base = ab->ab_data;
2898 1.26 enami pkt.fp_iov[0].iov_len = ab->ab_length;
2899 1.26 enami }
2900 1.26 enami }
2901 1.26 enami switch (ab->ab_tcode) {
2902 1.26 enami case IEEE1394_TCODE_WRITE_RESP:
2903 1.26 enami case IEEE1394_TCODE_READ_RESP_QUAD:
2904 1.26 enami case IEEE1394_TCODE_READ_RESP_BLOCK:
2905 1.26 enami rv = fwohci_at_output(psc, psc->sc_ctx_atrs, &pkt);
2906 1.26 enami break;
2907 1.26 enami default:
2908 1.26 enami rv = fwohci_at_output(psc, psc->sc_ctx_atrq, &pkt);
2909 1.26 enami break;
2910 1.26 enami }
2911 1.26 enami return rv;
2912 1.24 jmc }
2913 1.24 jmc
2914 1.24 jmc static int
2915 1.31 jmc fwohci_read_resp(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2916 1.24 jmc {
2917 1.31 jmc struct fwohci_cb *fcb = arg;
2918 1.31 jmc struct ieee1394_abuf *ab = fcb->ab;
2919 1.26 enami struct fwohci_pkt newpkt;
2920 1.26 enami u_int32_t *cur, high, lo;
2921 1.31 jmc int i, tcode, rcode, status, rv;
2922 1.29 jmc
2923 1.26 enami /*
2924 1.31 jmc * Both the ACK handling and normal response callbacks are handled here.
2925 1.31 jmc * The main reason for this is the various error conditions that can
2926 1.31 jmc * occur trying to block read some areas and the ways that gets reported
2927 1.31 jmc * back to calling station. This is a variety of ACK codes, responses,
2928 1.31 jmc * etc which makes it much more difficult to process if both aren't
2929 1.31 jmc * handled here.
2930 1.26 enami */
2931 1.31 jmc
2932 1.29 jmc /* Check for status packet. */
2933 1.29 jmc
2934 1.29 jmc if (pkt->fp_tcode == -1) {
2935 1.29 jmc status = pkt->fp_status & OHCI_DESC_STATUS_ACK_MASK;
2936 1.31 jmc rcode = -1;
2937 1.31 jmc tcode = (pkt->fp_hdr[0] >> 4) & 0xf;
2938 1.31 jmc if ((status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
2939 1.31 jmc (status != OHCI_CTXCTL_EVENT_ACK_PENDING))
2940 1.31 jmc DPRINTF(("Got status packet: 0x%02x\n",
2941 1.31 jmc (unsigned int)status));
2942 1.31 jmc fcb->count--;
2943 1.29 jmc
2944 1.31 jmc /*
2945 1.31 jmc * Got all the ack's back and the buffer is invalid (i.e. the
2946 1.31 jmc * callback has been called. Clean up.
2947 1.31 jmc */
2948 1.31 jmc
2949 1.31 jmc if (fcb->abuf_valid == 0) {
2950 1.31 jmc if (fcb->count == 0)
2951 1.31 jmc free(fcb, M_DEVBUF);
2952 1.29 jmc return IEEE1394_RCODE_COMPLETE;
2953 1.29 jmc }
2954 1.31 jmc } else {
2955 1.31 jmc status = -1;
2956 1.31 jmc tcode = pkt->fp_tcode;
2957 1.29 jmc rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
2958 1.31 jmc }
2959 1.26 enami
2960 1.29 jmc /*
2961 1.29 jmc * Some area's (like the config rom want to be read as quadlets only.
2962 1.29 jmc *
2963 1.29 jmc * The current ideas to try are:
2964 1.29 jmc *
2965 1.31 jmc * Got an ACK_TYPE_ERROR on a block read.
2966 1.29 jmc *
2967 1.31 jmc * Got either RCODE_TYPE or RCODE_ADDRESS errors in a block read
2968 1.31 jmc * response.
2969 1.29 jmc *
2970 1.31 jmc * In all cases construct a new packet for a quadlet read and let
2971 1.29 jmc * mutli_resp handle the iteration over the space.
2972 1.29 jmc */
2973 1.29 jmc
2974 1.29 jmc if (((status == OHCI_CTXCTL_EVENT_ACK_TYPE_ERROR) &&
2975 1.31 jmc (tcode == IEEE1394_TCODE_READ_REQ_BLOCK)) ||
2976 1.29 jmc (((rcode == IEEE1394_RCODE_TYPE_ERROR) ||
2977 1.31 jmc (rcode == IEEE1394_RCODE_ADDRESS_ERROR)) &&
2978 1.31 jmc (tcode == IEEE1394_TCODE_READ_RESP_BLOCK))) {
2979 1.26 enami
2980 1.26 enami /* Read the area in quadlet chunks (internally track this). */
2981 1.26 enami
2982 1.26 enami memset(&newpkt, 0, sizeof(newpkt));
2983 1.26 enami
2984 1.26 enami high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
2985 1.26 enami lo = (ab->ab_csr & 0x00000000ffffffff);
2986 1.26 enami
2987 1.26 enami newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
2988 1.26 enami newpkt.fp_hlen = 12;
2989 1.26 enami newpkt.fp_dlen = 0;
2990 1.26 enami newpkt.fp_hdr[1] =
2991 1.29 jmc ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
2992 1.26 enami newpkt.fp_hdr[2] = lo;
2993 1.26 enami newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2994 1.26 enami (newpkt.fp_tcode << 4);
2995 1.26 enami
2996 1.26 enami rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
2997 1.29 jmc ab->ab_req->sc1394_node_id, sc->sc_tlabel,
2998 1.31 jmc fwohci_read_multi_resp, fcb);
2999 1.31 jmc if (rv) {
3000 1.31 jmc (*ab->ab_cb)(ab, -1);
3001 1.31 jmc goto cleanup;
3002 1.31 jmc }
3003 1.31 jmc newpkt.fp_statusarg = fcb;
3004 1.31 jmc newpkt.fp_statuscb = fwohci_read_resp;
3005 1.31 jmc rv = fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
3006 1.31 jmc if (rv) {
3007 1.31 jmc fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
3008 1.31 jmc ab->ab_req->sc1394_node_id, sc->sc_tlabel, NULL,
3009 1.31 jmc NULL);
3010 1.31 jmc (*ab->ab_cb)(ab, -1);
3011 1.31 jmc goto cleanup;
3012 1.31 jmc }
3013 1.31 jmc fcb->count++;
3014 1.26 enami sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
3015 1.31 jmc return IEEE1394_RCODE_COMPLETE;
3016 1.31 jmc } else if ((rcode != -1) || ((status != -1) &&
3017 1.31 jmc (status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
3018 1.31 jmc (status != OHCI_CTXCTL_EVENT_ACK_PENDING))) {
3019 1.26 enami
3020 1.26 enami /*
3021 1.26 enami * Recombine all the iov data into 1 chunk for higher
3022 1.26 enami * level code.
3023 1.26 enami */
3024 1.26 enami
3025 1.31 jmc if (rcode != -1) {
3026 1.31 jmc cur = ab->ab_data;
3027 1.31 jmc for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
3028 1.31 jmc /*
3029 1.31 jmc * Make sure and don't exceed the buffer
3030 1.31 jmc * allocated for return.
3031 1.31 jmc */
3032 1.31 jmc if ((ab->ab_retlen + pkt->fp_iov[i].iov_len) >
3033 1.31 jmc ab->ab_length) {
3034 1.31 jmc memcpy(cur, pkt->fp_iov[i].iov_base,
3035 1.31 jmc (ab->ab_length - ab->ab_retlen));
3036 1.31 jmc ab->ab_retlen = ab->ab_length;
3037 1.31 jmc break;
3038 1.31 jmc }
3039 1.26 enami memcpy(cur, pkt->fp_iov[i].iov_base,
3040 1.31 jmc pkt->fp_iov[i].iov_len);
3041 1.31 jmc cur += pkt->fp_iov[i].iov_len;
3042 1.31 jmc ab->ab_retlen += pkt->fp_iov[i].iov_len;
3043 1.26 enami }
3044 1.26 enami }
3045 1.31 jmc if (status != -1)
3046 1.31 jmc /* XXX: Need a complete tlabel interface. */
3047 1.31 jmc for (i = 0; i < 64; i++)
3048 1.31 jmc fwohci_handler_set(sc,
3049 1.31 jmc IEEE1394_TCODE_READ_RESP_QUAD,
3050 1.31 jmc ab->ab_req->sc1394_node_id, i, NULL, NULL);
3051 1.26 enami (*ab->ab_cb)(ab, rcode);
3052 1.31 jmc goto cleanup;
3053 1.31 jmc } else
3054 1.31 jmc /* Good ack packet. */
3055 1.31 jmc return IEEE1394_RCODE_COMPLETE;
3056 1.31 jmc
3057 1.31 jmc /* Can't get here unless ab->ab_cb has been called. */
3058 1.31 jmc
3059 1.31 jmc cleanup:
3060 1.31 jmc fcb->abuf_valid = 0;
3061 1.31 jmc if (fcb->count == 0)
3062 1.31 jmc free(fcb, M_DEVBUF);
3063 1.24 jmc return IEEE1394_RCODE_COMPLETE;
3064 1.24 jmc }
3065 1.24 jmc
3066 1.24 jmc static int
3067 1.31 jmc fwohci_read_multi_resp(struct fwohci_softc *sc, void *arg,
3068 1.31 jmc struct fwohci_pkt *pkt)
3069 1.24 jmc {
3070 1.31 jmc struct fwohci_cb *fcb = arg;
3071 1.31 jmc struct ieee1394_abuf *ab = fcb->ab;
3072 1.26 enami struct fwohci_pkt newpkt;
3073 1.26 enami u_int32_t high, lo;
3074 1.26 enami int rcode, rv;
3075 1.26 enami
3076 1.26 enami /*
3077 1.26 enami * Bad return codes from the wire, just return what's already in the
3078 1.26 enami * buf.
3079 1.26 enami */
3080 1.26 enami
3081 1.31 jmc /* Make sure a response packet didn't arrive after a bad ACK. */
3082 1.31 jmc if (fcb->abuf_valid == 0)
3083 1.31 jmc return IEEE1394_RCODE_COMPLETE;
3084 1.31 jmc
3085 1.26 enami rcode = (pkt->fp_hdr[1] & 0x0000f000) >> 12;
3086 1.26 enami
3087 1.26 enami if (rcode) {
3088 1.26 enami (*ab->ab_cb)(ab, rcode);
3089 1.31 jmc goto cleanup;
3090 1.26 enami }
3091 1.26 enami
3092 1.26 enami if ((ab->ab_retlen + pkt->fp_iov[0].iov_len) > ab->ab_length) {
3093 1.26 enami memcpy(((char *)ab->ab_data + ab->ab_retlen),
3094 1.26 enami pkt->fp_iov[0].iov_base, (ab->ab_length - ab->ab_retlen));
3095 1.26 enami ab->ab_retlen = ab->ab_length;
3096 1.26 enami } else {
3097 1.26 enami memcpy(((char *)ab->ab_data + ab->ab_retlen),
3098 1.26 enami pkt->fp_iov[0].iov_base, 4);
3099 1.26 enami ab->ab_retlen += 4;
3100 1.26 enami }
3101 1.26 enami /* Still more, loop and read 4 more bytes. */
3102 1.26 enami if (ab->ab_retlen < ab->ab_length) {
3103 1.26 enami memset(&newpkt, 0, sizeof(newpkt));
3104 1.26 enami
3105 1.26 enami high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
3106 1.26 enami lo = (ab->ab_csr & 0x00000000ffffffff) + ab->ab_retlen;
3107 1.26 enami
3108 1.26 enami newpkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
3109 1.26 enami newpkt.fp_hlen = 12;
3110 1.26 enami newpkt.fp_dlen = 0;
3111 1.26 enami newpkt.fp_hdr[1] =
3112 1.29 jmc ((0xffc0 | ab->ab_req->sc1394_node_id) << 16) | high;
3113 1.26 enami newpkt.fp_hdr[2] = lo;
3114 1.26 enami newpkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
3115 1.26 enami (newpkt.fp_tcode << 4);
3116 1.26 enami
3117 1.31 jmc newpkt.fp_statusarg = fcb;
3118 1.31 jmc newpkt.fp_statuscb = fwohci_read_resp;
3119 1.31 jmc
3120 1.26 enami /*
3121 1.26 enami * Bad return code. Just give up and return what's
3122 1.26 enami * come in now.
3123 1.26 enami */
3124 1.26 enami rv = fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD,
3125 1.29 jmc ab->ab_req->sc1394_node_id, sc->sc_tlabel,
3126 1.31 jmc fwohci_read_multi_resp, fcb);
3127 1.31 jmc if (rv)
3128 1.31 jmc (*ab->ab_cb)(ab, -1);
3129 1.31 jmc else {
3130 1.31 jmc rv = fwohci_at_output(sc, sc->sc_ctx_atrq, &newpkt);
3131 1.31 jmc if (rv) {
3132 1.31 jmc fwohci_handler_set(sc,
3133 1.31 jmc IEEE1394_TCODE_READ_RESP_QUAD,
3134 1.31 jmc ab->ab_req->sc1394_node_id, sc->sc_tlabel,
3135 1.31 jmc NULL, NULL);
3136 1.31 jmc (*ab->ab_cb)(ab, -1);
3137 1.31 jmc } else {
3138 1.31 jmc sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
3139 1.31 jmc fcb->count++;
3140 1.31 jmc return IEEE1394_RCODE_COMPLETE;
3141 1.31 jmc }
3142 1.26 enami }
3143 1.31 jmc } else
3144 1.31 jmc (*ab->ab_cb)(ab, IEEE1394_RCODE_COMPLETE);
3145 1.31 jmc
3146 1.31 jmc cleanup:
3147 1.31 jmc /* Can't get here unless ab_cb has been called. */
3148 1.31 jmc fcb->abuf_valid = 0;
3149 1.31 jmc if (fcb->count == 0)
3150 1.31 jmc free(fcb, M_DEVBUF);
3151 1.31 jmc return IEEE1394_RCODE_COMPLETE;
3152 1.31 jmc }
3153 1.31 jmc
3154 1.31 jmc static int
3155 1.31 jmc fwohci_write_ack(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
3156 1.31 jmc {
3157 1.31 jmc struct ieee1394_abuf *ab = arg;
3158 1.31 jmc u_int16_t status;
3159 1.31 jmc
3160 1.31 jmc
3161 1.31 jmc status = pkt->fp_status & OHCI_DESC_STATUS_ACK_MASK;
3162 1.31 jmc if ((status != OHCI_CTXCTL_EVENT_ACK_COMPLETE) &&
3163 1.31 jmc (status != OHCI_CTXCTL_EVENT_ACK_PENDING))
3164 1.31 jmc DPRINTF(("Got status packet: 0x%02x\n",
3165 1.31 jmc (unsigned int)status));
3166 1.31 jmc
3167 1.31 jmc /* No callback means this level should free the buffers. */
3168 1.31 jmc if (ab->ab_cb)
3169 1.31 jmc (*ab->ab_cb)(ab, status);
3170 1.31 jmc else {
3171 1.31 jmc if (ab->ab_data)
3172 1.31 jmc free(ab->ab_data, M_1394DATA);
3173 1.31 jmc free(ab, M_1394DATA);
3174 1.31 jmc }
3175 1.26 enami return IEEE1394_RCODE_COMPLETE;
3176 1.24 jmc }
3177 1.24 jmc
3178 1.24 jmc static int
3179 1.24 jmc fwohci_inreg(struct ieee1394_abuf *ab, int allow)
3180 1.24 jmc {
3181 1.29 jmc struct ieee1394_softc *sc = ab->ab_req;
3182 1.26 enami struct fwohci_softc *psc =
3183 1.26 enami (struct fwohci_softc *)sc->sc1394_dev.dv_parent;
3184 1.26 enami u_int32_t high, lo;
3185 1.31 jmc int i, j, rv;
3186 1.26 enami
3187 1.26 enami high = ((ab->ab_csr & 0x0000ffff00000000) >> 32);
3188 1.26 enami lo = (ab->ab_csr & 0x00000000ffffffff);
3189 1.26 enami
3190 1.31 jmc rv = 0;
3191 1.26 enami switch (ab->ab_tcode) {
3192 1.26 enami case IEEE1394_TCODE_READ_REQ_QUAD:
3193 1.26 enami case IEEE1394_TCODE_WRITE_REQ_QUAD:
3194 1.31 jmc if (ab->ab_cb)
3195 1.31 jmc rv = fwohci_handler_set(psc, ab->ab_tcode, high, lo,
3196 1.31 jmc fwohci_parse_input, ab);
3197 1.31 jmc else
3198 1.31 jmc fwohci_handler_set(psc, ab->ab_tcode, high, lo, NULL,
3199 1.31 jmc NULL);
3200 1.26 enami break;
3201 1.26 enami case IEEE1394_TCODE_READ_REQ_BLOCK:
3202 1.26 enami case IEEE1394_TCODE_WRITE_REQ_BLOCK:
3203 1.26 enami if (allow) {
3204 1.26 enami for (i = 0; i < (ab->ab_length / 4); i++) {
3205 1.31 jmc if (ab->ab_cb) {
3206 1.31 jmc rv = fwohci_handler_set(psc,
3207 1.31 jmc ab->ab_tcode, high, lo + (i * 4),
3208 1.31 jmc fwohci_parse_input, ab);
3209 1.31 jmc if (rv)
3210 1.31 jmc break;
3211 1.31 jmc } else
3212 1.31 jmc fwohci_handler_set(psc, ab->ab_tcode,
3213 1.31 jmc high, lo + (i * 4), NULL, NULL);
3214 1.26 enami }
3215 1.31 jmc if (i != (ab->ab_length / 4)) {
3216 1.31 jmc j = i + 1;
3217 1.31 jmc for (i = 0; i < j; i++)
3218 1.31 jmc fwohci_handler_set(psc, ab->ab_tcode,
3219 1.31 jmc high, lo + (i * 4), NULL, NULL);
3220 1.31 jmc } else
3221 1.31 jmc ab->ab_data = (void *)1;
3222 1.31 jmc } else {
3223 1.31 jmc if (ab->ab_cb)
3224 1.31 jmc rv = fwohci_handler_set(psc, ab->ab_tcode, high,
3225 1.31 jmc lo, fwohci_parse_input, ab);
3226 1.31 jmc else
3227 1.31 jmc fwohci_handler_set(psc, ab->ab_tcode, high, lo,
3228 1.31 jmc NULL, NULL);
3229 1.31 jmc }
3230 1.26 enami break;
3231 1.26 enami default:
3232 1.28 jmc DPRINTF(("Invalid registration tcode: %d\n", ab->ab_tcode));
3233 1.26 enami return -1;
3234 1.26 enami break;
3235 1.26 enami }
3236 1.26 enami return rv;
3237 1.24 jmc }
3238 1.24 jmc
3239 1.24 jmc static int
3240 1.24 jmc fwohci_parse_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
3241 1.24 jmc {
3242 1.26 enami struct ieee1394_abuf *ab = (struct ieee1394_abuf *)arg;
3243 1.26 enami u_int64_t csr;
3244 1.26 enami u_int32_t *cur;
3245 1.26 enami int i, count;
3246 1.26 enami
3247 1.26 enami ab->ab_tcode = (pkt->fp_hdr[0] >> 4) & 0xf;
3248 1.26 enami ab->ab_tlabel = (pkt->fp_hdr[0] >> 10) & 0x3f;
3249 1.26 enami csr = (((u_int64_t)(pkt->fp_hdr[1] & 0xffff) << 32) | pkt->fp_hdr[2]);
3250 1.26 enami
3251 1.26 enami switch (ab->ab_tcode) {
3252 1.26 enami case IEEE1394_TCODE_READ_REQ_QUAD:
3253 1.26 enami ab->ab_retlen = 4;
3254 1.26 enami break;
3255 1.26 enami case IEEE1394_TCODE_READ_REQ_BLOCK:
3256 1.26 enami ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
3257 1.26 enami if (ab->ab_data) {
3258 1.26 enami if ((csr + ab->ab_retlen) >
3259 1.26 enami (ab->ab_csr + ab->ab_length))
3260 1.26 enami return IEEE1394_RCODE_ADDRESS_ERROR;
3261 1.26 enami ab->ab_data = NULL;
3262 1.26 enami } else
3263 1.26 enami if (ab->ab_retlen != ab->ab_length)
3264 1.26 enami return IEEE1394_RCODE_ADDRESS_ERROR;
3265 1.26 enami break;
3266 1.26 enami case IEEE1394_TCODE_WRITE_REQ_QUAD:
3267 1.26 enami ab->ab_retlen = 4;
3268 1.26 enami case IEEE1394_TCODE_WRITE_REQ_BLOCK:
3269 1.26 enami if (!ab->ab_retlen)
3270 1.26 enami ab->ab_retlen = (pkt->fp_hdr[3] >> 16) & 0xffff;
3271 1.26 enami if (ab->ab_data) {
3272 1.26 enami if ((csr + ab->ab_retlen) >
3273 1.26 enami (ab->ab_csr + ab->ab_length))
3274 1.26 enami return IEEE1394_RCODE_ADDRESS_ERROR;
3275 1.26 enami ab->ab_data = NULL;
3276 1.26 enami } else
3277 1.26 enami if (ab->ab_retlen != ab->ab_length)
3278 1.26 enami return IEEE1394_RCODE_ADDRESS_ERROR;
3279 1.26 enami
3280 1.26 enami ab->ab_data = malloc(ab->ab_retlen, M_1394DATA, M_WAITOK);
3281 1.26 enami if (ab->ab_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD)
3282 1.26 enami ab->ab_data[0] = pkt->fp_hdr[3];
3283 1.26 enami else {
3284 1.26 enami count = 0;
3285 1.26 enami cur = ab->ab_data;
3286 1.26 enami for (i = 0; i < pkt->fp_uio.uio_iovcnt; i++) {
3287 1.26 enami memcpy(cur, pkt->fp_iov[i].iov_base,
3288 1.26 enami pkt->fp_iov[i].iov_len);
3289 1.26 enami cur += pkt->fp_iov[i].iov_len;
3290 1.26 enami count += pkt->fp_iov[i].iov_len;
3291 1.26 enami }
3292 1.26 enami if (ab->ab_retlen != count)
3293 1.26 enami panic("Packet claims %d length "
3294 1.26 enami "but only %d bytes returned\n",
3295 1.26 enami ab->ab_retlen, count);
3296 1.26 enami }
3297 1.26 enami break;
3298 1.26 enami default:
3299 1.26 enami panic("Got a callback for a tcode that wasn't requested: %d\n",
3300 1.26 enami ab->ab_tcode);
3301 1.26 enami break;
3302 1.26 enami }
3303 1.26 enami ab->ab_csr = csr;
3304 1.26 enami ab->ab_cb(ab, IEEE1394_RCODE_COMPLETE);
3305 1.26 enami return -1;
3306 1.30 jmc }
3307 1.30 jmc
3308 1.30 jmc static int
3309 1.30 jmc fwohci_submatch(struct device *parent, struct cfdata *cf, void *aux)
3310 1.30 jmc {
3311 1.30 jmc struct ieee1394_attach_args *fwa = aux;
3312 1.30 jmc
3313 1.30 jmc /* Both halves must be filled in for a match. */
3314 1.30 jmc if ((cf->fwbuscf_idhi == FWBUS_UNK_IDHI &&
3315 1.30 jmc cf->fwbuscf_idlo == FWBUS_UNK_IDLO) ||
3316 1.30 jmc (cf->fwbuscf_idhi == ntohl(*((u_int32_t *)&fwa->uid[0])) &&
3317 1.30 jmc cf->fwbuscf_idlo == ntohl(*((u_int32_t *)&fwa->uid[4]))))
3318 1.30 jmc return ((*cf->cf_attach->ca_match)(parent, cf, aux));
3319 1.30 jmc return 0;
3320 1.1 matt }
3321 1.33 onoe
3322 1.33 onoe #ifdef FW_DEBUG
3323 1.33 onoe static void
3324 1.33 onoe fwohci_show_intr(struct fwohci_softc *sc, u_int32_t intmask)
3325 1.33 onoe {
3326 1.33 onoe
3327 1.33 onoe printf("%s: intmask=0x%08x:", sc->sc_sc1394.sc1394_dev.dv_xname,
3328 1.33 onoe intmask);
3329 1.33 onoe if (intmask & OHCI_Int_CycleTooLong)
3330 1.33 onoe printf(" CycleTooLong");
3331 1.33 onoe if (intmask & OHCI_Int_UnrecoverableError)
3332 1.33 onoe printf(" UnrecoverableError");
3333 1.33 onoe if (intmask & OHCI_Int_CycleInconsistent)
3334 1.33 onoe printf(" CycleInconsistent");
3335 1.33 onoe if (intmask & OHCI_Int_BusReset)
3336 1.33 onoe printf(" BusReset");
3337 1.33 onoe if (intmask & OHCI_Int_SelfIDComplete)
3338 1.33 onoe printf(" SelfIDComplete");
3339 1.33 onoe if (intmask & OHCI_Int_LockRespErr)
3340 1.33 onoe printf(" LockRespErr");
3341 1.33 onoe if (intmask & OHCI_Int_PostedWriteErr)
3342 1.33 onoe printf(" PostedWriteErr");
3343 1.33 onoe if (intmask & OHCI_Int_ReqTxComplete)
3344 1.33 onoe printf(" ReqTxComplete(0x%04x)",
3345 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
3346 1.33 onoe OHCI_SUBREG_ContextControlClear));
3347 1.33 onoe if (intmask & OHCI_Int_RespTxComplete)
3348 1.33 onoe printf(" RespTxComplete(0x%04x)",
3349 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
3350 1.33 onoe OHCI_SUBREG_ContextControlClear));
3351 1.33 onoe if (intmask & OHCI_Int_ARRS)
3352 1.33 onoe printf(" ARRS(0x%04x)",
3353 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
3354 1.33 onoe OHCI_SUBREG_ContextControlClear));
3355 1.33 onoe if (intmask & OHCI_Int_ARRQ)
3356 1.33 onoe printf(" ARRQ(0x%04x)",
3357 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
3358 1.33 onoe OHCI_SUBREG_ContextControlClear));
3359 1.33 onoe if (intmask & OHCI_Int_IsochRx)
3360 1.33 onoe printf(" IsochRx(0x%08x)",
3361 1.33 onoe OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear));
3362 1.33 onoe if (intmask & OHCI_Int_IsochTx)
3363 1.33 onoe printf(" IsochTx(0x%08x)",
3364 1.33 onoe OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear));
3365 1.33 onoe if (intmask & OHCI_Int_RQPkt)
3366 1.33 onoe printf(" RQPkt(0x%04x)",
3367 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
3368 1.33 onoe OHCI_SUBREG_ContextControlClear));
3369 1.33 onoe if (intmask & OHCI_Int_RSPkt)
3370 1.33 onoe printf(" RSPkt(0x%04x)",
3371 1.33 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
3372 1.33 onoe OHCI_SUBREG_ContextControlClear));
3373 1.33 onoe printf("\n");
3374 1.33 onoe }
3375 1.33 onoe
3376 1.33 onoe static void
3377 1.33 onoe fwohci_show_phypkt(struct fwohci_softc *sc, u_int32_t val)
3378 1.33 onoe {
3379 1.33 onoe u_int8_t key, phyid;
3380 1.33 onoe
3381 1.33 onoe key = (val & 0xc0000000) >> 30;
3382 1.33 onoe phyid = (val & 0x3f000000) >> 24;
3383 1.33 onoe printf("%s: PHY packet from %d: ",
3384 1.33 onoe sc->sc_sc1394.sc1394_dev.dv_xname, phyid);
3385 1.33 onoe switch (key) {
3386 1.33 onoe case 0:
3387 1.33 onoe printf("PHY Config:");
3388 1.33 onoe if (val & 0x00800000)
3389 1.33 onoe printf(" ForceRoot");
3390 1.33 onoe if (val & 0x00400000)
3391 1.33 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
3392 1.33 onoe printf("\n");
3393 1.33 onoe break;
3394 1.33 onoe case 1:
3395 1.33 onoe printf("Link-on\n");
3396 1.33 onoe break;
3397 1.33 onoe case 2:
3398 1.33 onoe printf("SelfID:");
3399 1.33 onoe if (val & 0x00800000) {
3400 1.33 onoe printf(" #%d", (val & 0x00700000) >> 20);
3401 1.33 onoe } else {
3402 1.33 onoe if (val & 0x00400000)
3403 1.33 onoe printf(" LinkActive");
3404 1.33 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
3405 1.33 onoe printf(" Spd=S%d", 100 << ((val & 0x0000c000) >> 14));
3406 1.33 onoe if (val & 0x00000800)
3407 1.33 onoe printf(" Cont");
3408 1.33 onoe if (val & 0x00000002)
3409 1.33 onoe printf(" InitiateBusReset");
3410 1.33 onoe }
3411 1.33 onoe if (val & 0x00000001)
3412 1.33 onoe printf(" +");
3413 1.33 onoe printf("\n");
3414 1.33 onoe break;
3415 1.33 onoe default:
3416 1.33 onoe printf("unknown: 0x%08x\n", val);
3417 1.33 onoe break;
3418 1.33 onoe }
3419 1.33 onoe }
3420 1.33 onoe #endif /* FW_DEBUG */
3421