fwohci.c revision 1.7 1 1.1 matt /*-
2 1.1 matt * Copyright (c) 2000 The NetBSD Foundation, Inc.
3 1.1 matt * All rights reserved.
4 1.1 matt *
5 1.1 matt * This code is derived from software contributed to The NetBSD Foundation
6 1.1 matt * by Matt Thomas of 3am Software Foundry.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.1 matt * must display the following acknowledgement:
18 1.1 matt * This product includes software developed by the NetBSD
19 1.1 matt * Foundation, Inc. and its contributors.
20 1.1 matt * 4. Neither the name of The NetBSD Foundation nor the names of its
21 1.1 matt * contributors may be used to endorse or promote products derived
22 1.1 matt * from this software without specific prior written permission.
23 1.1 matt *
24 1.1 matt * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
25 1.1 matt * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
26 1.1 matt * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
27 1.1 matt * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
28 1.1 matt * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
29 1.1 matt * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
30 1.1 matt * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
31 1.1 matt * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
32 1.1 matt * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
33 1.1 matt * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.1 matt */
36 1.1 matt
37 1.3 onoe /*
38 1.3 onoe * IEEE1394 Open Host Controller Interface
39 1.3 onoe * based on OHCI Specification 1.1 (January 6, 2000)
40 1.3 onoe * The first version to support network interface part is wrtten by
41 1.3 onoe * Atsushi Onoe <onoe (at) netbsd.org>.
42 1.3 onoe */
43 1.3 onoe
44 1.3 onoe #include "opt_inet.h"
45 1.3 onoe
46 1.1 matt #include <sys/param.h>
47 1.2 augustss #include <sys/systm.h>
48 1.1 matt #include <sys/types.h>
49 1.1 matt #include <sys/socket.h>
50 1.7 onoe #include <sys/callout.h>
51 1.1 matt #include <sys/device.h>
52 1.7 onoe #include <sys/kernel.h>
53 1.3 onoe #include <sys/malloc.h>
54 1.3 onoe #include <sys/mbuf.h>
55 1.1 matt
56 1.7 onoe #if __NetBSD_Version__ >= 105010000
57 1.7 onoe #include <uvm/uvm_extern.h>
58 1.7 onoe #else
59 1.7 onoe #include <vm/vm.h>
60 1.7 onoe #endif
61 1.7 onoe
62 1.1 matt #include <machine/bus.h>
63 1.1 matt
64 1.1 matt #include <dev/ieee1394/ieee1394reg.h>
65 1.1 matt #include <dev/ieee1394/fwohcireg.h>
66 1.1 matt
67 1.1 matt #include <dev/ieee1394/ieee1394var.h>
68 1.1 matt #include <dev/ieee1394/fwohcivar.h>
69 1.1 matt
70 1.1 matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
71 1.1 matt
72 1.5 matt #if 0
73 1.5 matt static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
74 1.5 matt bus_dmamap_t *mapp, caddr_t *kvap, int flags);
75 1.5 matt #endif
76 1.7 onoe static void fwohci_hw_init(struct fwohci_softc *);
77 1.7 onoe static void fwohci_power(int, void *);
78 1.7 onoe static void fwohci_shutdown(void *);
79 1.5 matt
80 1.3 onoe static int fwohci_desc_alloc(struct fwohci_softc *);
81 1.3 onoe
82 1.3 onoe static int fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
83 1.3 onoe int, int);
84 1.3 onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
85 1.3 onoe
86 1.3 onoe static int fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
87 1.3 onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
88 1.3 onoe static void fwohci_buf_init(struct fwohci_softc *);
89 1.7 onoe static void fwohci_buf_start(struct fwohci_softc *);
90 1.7 onoe static void fwohci_buf_stop(struct fwohci_softc *);
91 1.3 onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
92 1.3 onoe static int fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_ctx *,
93 1.3 onoe caddr_t *, int);
94 1.3 onoe static int fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
95 1.3 onoe struct fwohci_pkt *);
96 1.3 onoe
97 1.7 onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
98 1.7 onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
99 1.3 onoe static void fwohci_phy_busreset(struct fwohci_softc *);
100 1.7 onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
101 1.3 onoe
102 1.3 onoe static int fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
103 1.3 onoe int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *),
104 1.3 onoe void *);
105 1.3 onoe
106 1.3 onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
107 1.3 onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
108 1.3 onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
109 1.3 onoe
110 1.3 onoe static int fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
111 1.3 onoe struct fwohci_pkt *);
112 1.3 onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *);
113 1.3 onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
114 1.3 onoe struct fwohci_pkt *);
115 1.3 onoe
116 1.3 onoe static void fwohci_configrom_init(struct fwohci_softc *);
117 1.3 onoe
118 1.3 onoe static void fwohci_selfid_init(struct fwohci_softc *);
119 1.7 onoe static int fwohci_selfid_input(struct fwohci_softc *);
120 1.3 onoe
121 1.3 onoe static void fwohci_csr_init(struct fwohci_softc *);
122 1.3 onoe static int fwohci_csr_input(struct fwohci_softc *, void *,
123 1.3 onoe struct fwohci_pkt *);
124 1.3 onoe
125 1.3 onoe static void fwohci_uid_collect(struct fwohci_softc *);
126 1.3 onoe static int fwohci_uid_input(struct fwohci_softc *, void *,
127 1.3 onoe struct fwohci_pkt *);
128 1.3 onoe static int fwohci_uid_lookup(struct fwohci_softc *, u_int8_t *);
129 1.3 onoe
130 1.3 onoe static int fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
131 1.3 onoe void (*)(struct device *, struct mbuf *));
132 1.3 onoe static int fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
133 1.3 onoe static int fwohci_if_output(struct device *, struct mbuf *,
134 1.3 onoe void (*)(struct device *, struct mbuf *));
135 1.3 onoe
136 1.1 matt int
137 1.5 matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
138 1.1 matt {
139 1.3 onoe int i;
140 1.1 matt u_int32_t val;
141 1.5 matt #if 0
142 1.5 matt int error;
143 1.5 matt #endif
144 1.5 matt
145 1.5 matt evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
146 1.5 matt sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
147 1.1 matt
148 1.3 onoe /*
149 1.3 onoe * Wait for reset completion
150 1.3 onoe */
151 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
152 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
153 1.3 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
154 1.3 onoe break;
155 1.3 onoe }
156 1.3 onoe
157 1.1 matt /* What dialect of OHCI is this device?
158 1.1 matt */
159 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_Version);
160 1.1 matt printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
161 1.1 matt OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
162 1.1 matt
163 1.1 matt /* Is the Global UID ROM present?
164 1.1 matt */
165 1.1 matt if ((val & OHCI_Version_GUID_ROM) == 0) {
166 1.2 augustss printf("\n%s: fatal: no global UID ROM\n", sc->sc_sc1394.sc1394_dev.dv_xname);
167 1.1 matt return -1;
168 1.5 matt } else {
169 1.5 matt
170 1.5 matt /* Extract the Global UID
171 1.5 matt */
172 1.5 matt val = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
173 1.5 matt sc->sc_sc1394.sc1394_guid[0] = (val >> 24) & 0xff;
174 1.5 matt sc->sc_sc1394.sc1394_guid[1] = (val >> 16) & 0xff;
175 1.5 matt sc->sc_sc1394.sc1394_guid[2] = (val >> 8) & 0xff;
176 1.5 matt sc->sc_sc1394.sc1394_guid[3] = (val >> 0) & 0xff;
177 1.5 matt
178 1.5 matt val = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
179 1.5 matt sc->sc_sc1394.sc1394_guid[4] = (val >> 24) & 0xff;
180 1.5 matt sc->sc_sc1394.sc1394_guid[5] = (val >> 16) & 0xff;
181 1.5 matt sc->sc_sc1394.sc1394_guid[6] = (val >> 8) & 0xff;
182 1.5 matt sc->sc_sc1394.sc1394_guid[7] = (val >> 0) & 0xff;
183 1.1 matt }
184 1.1 matt
185 1.1 matt printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
186 1.1 matt sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
187 1.1 matt sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
188 1.1 matt sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
189 1.1 matt sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
190 1.1 matt
191 1.1 matt /* Get the maximum link speed and receive size
192 1.1 matt */
193 1.1 matt val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
194 1.1 matt sc->sc_sc1394.sc1394_link_speed =
195 1.1 matt (val & OHCI_BusOptions_LinkSpd_MASK)
196 1.1 matt >> OHCI_BusOptions_LinkSpd_BITPOS;
197 1.1 matt if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
198 1.1 matt printf(", %s", ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
199 1.1 matt } else {
200 1.1 matt printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
201 1.1 matt }
202 1.1 matt
203 1.1 matt /* MaxRec is encoded as log2(max_rec_octets)-1
204 1.1 matt */
205 1.1 matt sc->sc_sc1394.sc1394_max_receive =
206 1.1 matt 1 << (((val & OHCI_BusOptions_MaxRec_MASK)
207 1.1 matt >> OHCI_BusOptions_MaxRec_BITPOS) + 1);
208 1.3 onoe printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
209 1.3 onoe
210 1.3 onoe /*
211 1.3 onoe * Count how many isochronous ctx we have.
212 1.3 onoe */
213 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
214 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
215 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
216 1.3 onoe for (i = 0; val != 0; val >>= 1) {
217 1.3 onoe if (val & 0x1)
218 1.3 onoe i++;
219 1.3 onoe }
220 1.3 onoe sc->sc_isoctx = i;
221 1.3 onoe printf(", %d iso_ctx", sc->sc_isoctx);
222 1.1 matt
223 1.1 matt printf("\n");
224 1.3 onoe
225 1.5 matt #if 0
226 1.5 matt error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE, OHCI_CONFIG_ALIGNMENT,
227 1.5 matt &sc->sc_configrom_map,
228 1.5 matt (caddr_t *) &sc->sc_configrom,
229 1.5 matt BUS_DMA_WAITOK|BUS_DMA_COHERENT);
230 1.5 matt return error;
231 1.5 matt #endif
232 1.5 matt
233 1.3 onoe /*
234 1.3 onoe * Enable Link Power
235 1.3 onoe */
236 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
237 1.7 onoe
238 1.7 onoe /*
239 1.7 onoe * Allocate descriptors
240 1.7 onoe */
241 1.3 onoe if (fwohci_desc_alloc(sc))
242 1.3 onoe return -1;
243 1.3 onoe
244 1.3 onoe /*
245 1.3 onoe * Allocate DMA Context
246 1.3 onoe */
247 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
248 1.3 onoe OHCI_CTX_ASYNC_RX_REQUEST);
249 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
250 1.3 onoe OHCI_CTX_ASYNC_RX_RESPONSE);
251 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, OHCI_BUF_ATRQ_CNT,
252 1.3 onoe OHCI_CTX_ASYNC_TX_REQUEST);
253 1.3 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, OHCI_BUF_ATRS_CNT,
254 1.3 onoe OHCI_CTX_ASYNC_TX_RESPONSE);
255 1.3 onoe sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
256 1.3 onoe M_DEVBUF, M_WAITOK);
257 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
258 1.7 onoe fwohci_ctx_alloc(sc, &sc->sc_ctx_ir[i], OHCI_BUF_IR_CNT, i);
259 1.3 onoe sc->sc_ctx_ir[i]->fc_ppbmode = 1;
260 1.3 onoe }
261 1.3 onoe
262 1.3 onoe /*
263 1.3 onoe * Allocate buffer for configuration ROM and SelfID buffer
264 1.3 onoe */
265 1.3 onoe fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
266 1.3 onoe fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
267 1.3 onoe
268 1.3 onoe /*
269 1.7 onoe * establish hooks for shutdown and suspend/resume
270 1.3 onoe */
271 1.7 onoe sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
272 1.7 onoe sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
273 1.7 onoe callout_init(&sc->sc_selfid_callout);
274 1.3 onoe
275 1.3 onoe /*
276 1.7 onoe * Initialize hardware registers.
277 1.3 onoe */
278 1.7 onoe fwohci_hw_init(sc);
279 1.3 onoe
280 1.7 onoe /*
281 1.7 onoe * Initiate Bus Reset
282 1.7 onoe */
283 1.3 onoe config_defer(&sc->sc_sc1394.sc1394_dev,
284 1.3 onoe (void (*)(struct device *))fwohci_phy_busreset);
285 1.3 onoe
286 1.3 onoe sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
287 1.3 onoe sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
288 1.3 onoe sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev,
289 1.3 onoe "fw", fwohci_print);
290 1.3 onoe
291 1.1 matt return 0;
292 1.1 matt }
293 1.1 matt
294 1.1 matt int
295 1.1 matt fwohci_intr(void *arg)
296 1.1 matt {
297 1.1 matt struct fwohci_softc * const sc = arg;
298 1.3 onoe int i;
299 1.1 matt int progress = 0;
300 1.3 onoe u_int32_t intmask, iso;
301 1.1 matt
302 1.1 matt for (;;) {
303 1.3 onoe intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
304 1.1 matt if (intmask == 0)
305 1.1 matt return progress;
306 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
307 1.7 onoe intmask & ~OHCI_Int_BusReset);
308 1.3 onoe #ifdef FW_DEBUG
309 1.3 onoe printf("%s: intmask=0x%08x:", sc->sc_sc1394.sc1394_dev.dv_xname, intmask);
310 1.3 onoe if (intmask & OHCI_Int_CycleTooLong)
311 1.3 onoe printf(" CycleTooLong");
312 1.3 onoe if (intmask & OHCI_Int_UnrecoverableError)
313 1.3 onoe printf(" UnrecoverableError");
314 1.3 onoe if (intmask & OHCI_Int_CycleInconsistent)
315 1.3 onoe printf(" CycleInconsistent");
316 1.3 onoe if (intmask & OHCI_Int_BusReset)
317 1.3 onoe printf(" BusReset");
318 1.3 onoe if (intmask & OHCI_Int_SelfIDComplete)
319 1.3 onoe printf(" SelfIDComplete");
320 1.3 onoe if (intmask & OHCI_Int_LockRespErr)
321 1.3 onoe printf(" LockRespErr");
322 1.3 onoe if (intmask & OHCI_Int_PostedWriteErr)
323 1.3 onoe printf(" PostedWriteErr");
324 1.3 onoe if (intmask & OHCI_Int_ReqTxComplete)
325 1.7 onoe printf(" ReqTxComplete(0x%04x)",
326 1.3 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
327 1.3 onoe OHCI_SUBREG_ContextControlClear));
328 1.3 onoe if (intmask & OHCI_Int_RespTxComplete)
329 1.7 onoe printf(" RespTxComplete(0x%04x)",
330 1.3 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
331 1.3 onoe OHCI_SUBREG_ContextControlClear));
332 1.3 onoe if (intmask & OHCI_Int_ARRS)
333 1.7 onoe printf(" ARRS(0x%04x)",
334 1.3 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
335 1.3 onoe OHCI_SUBREG_ContextControlClear));
336 1.3 onoe if (intmask & OHCI_Int_ARRQ)
337 1.7 onoe printf(" ARRQ(0x%04x)",
338 1.3 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
339 1.3 onoe OHCI_SUBREG_ContextControlClear));
340 1.3 onoe if (intmask & OHCI_Int_IsochRx)
341 1.7 onoe printf(" IsochRx(0x%08x)",
342 1.7 onoe OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear));
343 1.3 onoe if (intmask & OHCI_Int_IsochTx)
344 1.7 onoe printf(" IsochTx(0x%08x)",
345 1.7 onoe OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear));
346 1.3 onoe if (intmask & OHCI_Int_RQPkt)
347 1.7 onoe printf(" RQPkt(0x%04x)",
348 1.7 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_REQUEST,
349 1.7 onoe OHCI_SUBREG_ContextControlClear));
350 1.3 onoe if (intmask & OHCI_Int_RSPkt)
351 1.7 onoe printf(" RSPkt(0x%04x)",
352 1.7 onoe OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
353 1.7 onoe OHCI_SUBREG_ContextControlClear));
354 1.3 onoe printf("\n");
355 1.3 onoe #endif /* FW_DEBUG */
356 1.3 onoe if (intmask & OHCI_Int_BusReset) {
357 1.7 onoe /*
358 1.7 onoe * According to OHCI spec 6.1.1 "busReset",
359 1.7 onoe * All asynchronous transmit must be stopped before
360 1.7 onoe * clearing BusReset. Moreover, the BusReset
361 1.7 onoe * interrupt bit should not be cleared during the
362 1.7 onoe * SelfID phase. Thus we turned off interrupt mask
363 1.7 onoe * bit of BusReset instead until SelfID completion
364 1.7 onoe * or SelfID timeout.
365 1.7 onoe */
366 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
367 1.7 onoe OHCI_Int_BusReset);
368 1.7 onoe fwohci_buf_stop(sc);
369 1.3 onoe if (sc->sc_uidtbl != NULL) {
370 1.3 onoe free(sc->sc_uidtbl, M_DEVBUF);
371 1.3 onoe sc->sc_uidtbl = NULL;
372 1.3 onoe }
373 1.7 onoe callout_reset(&sc->sc_selfid_callout,
374 1.7 onoe OHCI_SELFID_TIMEOUT,
375 1.7 onoe (void (*)(void *))fwohci_phy_busreset, sc);
376 1.7 onoe sc->sc_rootid = 0;
377 1.7 onoe sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
378 1.3 onoe }
379 1.3 onoe
380 1.3 onoe if (intmask & OHCI_Int_ReqTxComplete)
381 1.3 onoe fwohci_at_done(sc, sc->sc_ctx_atrq);
382 1.3 onoe if (intmask & OHCI_Int_RespTxComplete)
383 1.3 onoe fwohci_at_done(sc, sc->sc_ctx_atrs);
384 1.3 onoe if (intmask & OHCI_Int_RQPkt)
385 1.3 onoe fwohci_arrq_input(sc, sc->sc_ctx_arrq);
386 1.3 onoe if (intmask & OHCI_Int_RSPkt)
387 1.3 onoe fwohci_arrs_input(sc, sc->sc_ctx_arrs);
388 1.3 onoe
389 1.3 onoe if (intmask & OHCI_Int_IsochTx) {
390 1.3 onoe iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
391 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
392 1.3 onoe }
393 1.3 onoe if (intmask & OHCI_Int_IsochRx) {
394 1.3 onoe iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
395 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
396 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
397 1.3 onoe if (iso & (1 << i))
398 1.3 onoe fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
399 1.3 onoe }
400 1.3 onoe }
401 1.3 onoe
402 1.7 onoe if (intmask & OHCI_Int_SelfIDComplete) {
403 1.7 onoe if (fwohci_selfid_input(sc) == 0) {
404 1.7 onoe callout_stop(&sc->sc_selfid_callout);
405 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
406 1.7 onoe OHCI_Int_BusReset);
407 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
408 1.7 onoe OHCI_Int_BusReset);
409 1.7 onoe fwohci_buf_init(sc);
410 1.7 onoe fwohci_buf_start(sc);
411 1.7 onoe fwohci_uid_collect(sc);
412 1.7 onoe }
413 1.7 onoe }
414 1.7 onoe
415 1.5 matt if (!progress) {
416 1.5 matt sc->sc_intrcnt.ev_count++;
417 1.5 matt progress = 1;
418 1.5 matt }
419 1.1 matt }
420 1.3 onoe }
421 1.3 onoe
422 1.5 matt #if 0
423 1.5 matt static int
424 1.5 matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
425 1.5 matt bus_dmamap_t *mapp, caddr_t *kvap, int flags)
426 1.5 matt {
427 1.5 matt bus_dma_segment_t segs[1];
428 1.5 matt int error, nsegs, steps;
429 1.5 matt
430 1.5 matt steps = 0;
431 1.5 matt error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
432 1.5 matt segs, 1, &nsegs, flags);
433 1.5 matt if (error)
434 1.5 matt goto cleanup;
435 1.5 matt
436 1.5 matt steps = 1;
437 1.5 matt error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
438 1.5 matt kvap, flags);
439 1.5 matt if (error)
440 1.5 matt goto cleanup;
441 1.5 matt
442 1.5 matt if (error == 0)
443 1.5 matt error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
444 1.5 matt size, flags, mapp);
445 1.5 matt if (error)
446 1.5 matt goto cleanup;
447 1.5 matt if (error == 0)
448 1.5 matt error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL, flags);
449 1.5 matt if (error)
450 1.5 matt goto cleanup;
451 1.5 matt
452 1.5 matt cleanup:
453 1.5 matt switch (steps) {
454 1.5 matt case 1:
455 1.5 matt bus_dmamem_free(sc->sc_dmat, segs, nsegs);
456 1.5 matt }
457 1.5 matt
458 1.5 matt return error;
459 1.5 matt }
460 1.5 matt #endif
461 1.5 matt
462 1.3 onoe int
463 1.3 onoe fwohci_print(void *aux, const char *pnp)
464 1.3 onoe {
465 1.3 onoe char *name = aux;
466 1.3 onoe
467 1.3 onoe if (pnp)
468 1.3 onoe printf("%s at %s", name, pnp);
469 1.3 onoe
470 1.3 onoe return UNCONF;
471 1.3 onoe }
472 1.3 onoe
473 1.7 onoe static void
474 1.7 onoe fwohci_hw_init(struct fwohci_softc *sc)
475 1.7 onoe {
476 1.7 onoe int i;
477 1.7 onoe u_int32_t val;
478 1.7 onoe
479 1.7 onoe /*
480 1.7 onoe * Software Reset.
481 1.7 onoe */
482 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
483 1.7 onoe for (i = 0; i < OHCI_LOOP; i++) {
484 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
485 1.7 onoe if ((val & OHCI_HCControl_SoftReset) == 0)
486 1.7 onoe break;
487 1.7 onoe }
488 1.7 onoe
489 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
490 1.7 onoe
491 1.7 onoe /*
492 1.7 onoe * First, initilize CSRs with undefined value to default settings.
493 1.7 onoe */
494 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
495 1.7 onoe val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
496 1.7 onoe #if 0
497 1.7 onoe val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
498 1.7 onoe #else
499 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
500 1.7 onoe #endif
501 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
502 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
503 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
504 1.7 onoe ~0);
505 1.7 onoe }
506 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
507 1.7 onoe
508 1.7 onoe fwohci_configrom_init(sc);
509 1.7 onoe fwohci_selfid_init(sc);
510 1.7 onoe fwohci_buf_init(sc);
511 1.7 onoe fwohci_csr_init(sc);
512 1.7 onoe
513 1.7 onoe /*
514 1.7 onoe * Final CSR settings.
515 1.7 onoe */
516 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
517 1.7 onoe OHCI_LinkControl_CycleTimerEnable |
518 1.7 onoe OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
519 1.7 onoe
520 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888); /*XXX*/
521 1.7 onoe
522 1.7 onoe /* clear receive filter */
523 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
524 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
525 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
526 1.7 onoe
527 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
528 1.7 onoe OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
529 1.7 onoe
530 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
531 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
532 1.7 onoe OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
533 1.7 onoe OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
534 1.7 onoe OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
535 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
536 1.7 onoe OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
537 1.7 onoe OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
538 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
539 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
540 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
541 1.7 onoe
542 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
543 1.7 onoe
544 1.7 onoe /*
545 1.7 onoe * Start the receivers
546 1.7 onoe */
547 1.7 onoe fwohci_buf_start(sc);
548 1.7 onoe }
549 1.7 onoe
550 1.7 onoe static void
551 1.7 onoe fwohci_power(int why, void *arg)
552 1.7 onoe {
553 1.7 onoe struct fwohci_softc *sc = arg;
554 1.7 onoe int s;
555 1.7 onoe
556 1.7 onoe s = splimp();
557 1.7 onoe if (why == PWR_RESUME) {
558 1.7 onoe fwohci_hw_init(sc);
559 1.7 onoe fwohci_phy_busreset(sc);
560 1.7 onoe } else {
561 1.7 onoe fwohci_shutdown(sc);
562 1.7 onoe }
563 1.7 onoe splx(s);
564 1.7 onoe }
565 1.7 onoe
566 1.7 onoe static void
567 1.7 onoe fwohci_shutdown(void *arg)
568 1.7 onoe {
569 1.7 onoe struct fwohci_softc *sc = arg;
570 1.7 onoe u_int32_t val;
571 1.7 onoe
572 1.7 onoe callout_stop(&sc->sc_selfid_callout);
573 1.7 onoe /* disable all interrupt */
574 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
575 1.7 onoe fwohci_buf_stop(sc);
576 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
577 1.7 onoe val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
578 1.7 onoe OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
579 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
580 1.7 onoe fwohci_phy_busreset(sc);
581 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
582 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
583 1.7 onoe }
584 1.7 onoe
585 1.3 onoe /*
586 1.3 onoe * COMMON FUNCTIONS
587 1.3 onoe */
588 1.3 onoe
589 1.3 onoe /*
590 1.7 onoe * read the PHY Register.
591 1.3 onoe */
592 1.7 onoe static u_int8_t
593 1.7 onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
594 1.3 onoe {
595 1.3 onoe int i;
596 1.3 onoe u_int32_t val;
597 1.3 onoe
598 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
599 1.3 onoe OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
600 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
601 1.3 onoe if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
602 1.3 onoe OHCI_PhyControl_RdDone)
603 1.3 onoe break;
604 1.3 onoe }
605 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
606 1.7 onoe return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
607 1.7 onoe }
608 1.7 onoe
609 1.7 onoe /*
610 1.7 onoe * write the PHY Register.
611 1.7 onoe */
612 1.7 onoe static void
613 1.7 onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
614 1.7 onoe {
615 1.7 onoe int i;
616 1.7 onoe
617 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
618 1.3 onoe (reg << OHCI_PhyControl_RegAddr_BITPOS) |
619 1.3 onoe (val << OHCI_PhyControl_WrData_BITPOS));
620 1.3 onoe for (i = 0; i < OHCI_LOOP; i++) {
621 1.3 onoe if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
622 1.3 onoe OHCI_PhyControl_WrReg))
623 1.3 onoe break;
624 1.3 onoe }
625 1.3 onoe }
626 1.3 onoe
627 1.3 onoe /*
628 1.7 onoe * Initiate Bus Reset
629 1.7 onoe */
630 1.7 onoe static void
631 1.7 onoe fwohci_phy_busreset(struct fwohci_softc *sc)
632 1.7 onoe {
633 1.7 onoe int s;
634 1.7 onoe u_int8_t val;
635 1.7 onoe
636 1.7 onoe s = splimp();
637 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
638 1.7 onoe OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
639 1.7 onoe OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
640 1.7 onoe callout_stop(&sc->sc_selfid_callout);
641 1.7 onoe val = fwohci_phy_read(sc, 1);
642 1.7 onoe val = (val & 0x80) | /* preserve RHB (force root) */
643 1.7 onoe 0x40 | /* Initiate Bus Reset */
644 1.7 onoe 0x3f; /* default GAP count */
645 1.7 onoe fwohci_phy_write(sc, 1, val);
646 1.7 onoe splx(s);
647 1.7 onoe }
648 1.7 onoe
649 1.7 onoe /*
650 1.7 onoe * PHY Packet
651 1.7 onoe */
652 1.7 onoe static void
653 1.7 onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
654 1.7 onoe {
655 1.7 onoe u_int32_t val;
656 1.7 onoe u_int8_t key, phyid;
657 1.7 onoe
658 1.7 onoe val = pkt->fp_hdr[1];
659 1.7 onoe if (val != ~pkt->fp_hdr[2]) {
660 1.7 onoe if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
661 1.7 onoe OHCI_CTXCTL_EVENT_BUS_RESET) {
662 1.7 onoe #ifdef FW_DEBUG
663 1.7 onoe printf("fwohci_phy_input: BusReset: 0x%08x\n",
664 1.7 onoe pkt->fp_hdr[2]);
665 1.7 onoe #endif
666 1.7 onoe } else {
667 1.7 onoe printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
668 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname, val,
669 1.7 onoe pkt->fp_hdr[2]);
670 1.7 onoe }
671 1.7 onoe return;
672 1.7 onoe }
673 1.7 onoe key = (val & 0xc0000000) >> 30;
674 1.7 onoe phyid = (val & 0x3f000000) >> 24;
675 1.7 onoe switch (key) {
676 1.7 onoe case 0:
677 1.7 onoe #ifdef FW_DEBUG
678 1.7 onoe printf("fwohci_phy_input: PHY Config from %d:", phyid);
679 1.7 onoe if (val & 0x00800000)
680 1.7 onoe printf(" ForceRoot");
681 1.7 onoe if (val & 0x00400000)
682 1.7 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
683 1.7 onoe printf("\n");
684 1.7 onoe #endif
685 1.7 onoe break;
686 1.7 onoe case 1:
687 1.7 onoe #ifdef FW_DEBUG
688 1.7 onoe printf("fwohci_phy_input: Link-on from %d\n", phyid);
689 1.7 onoe #endif
690 1.7 onoe break;
691 1.7 onoe case 2:
692 1.7 onoe #ifdef FW_DEBUG
693 1.7 onoe printf("fwohci_phy_input: SelfID from %d:", phyid);
694 1.7 onoe if (val & 0x00800000) {
695 1.7 onoe printf(" #%d", (val & 0x00700000) >> 20);
696 1.7 onoe } else {
697 1.7 onoe if (val & 0x00400000)
698 1.7 onoe printf(" LinkActive");
699 1.7 onoe printf(" Gap=%x", (val & 0x003f0000) >> 16);
700 1.7 onoe printf(" Spd=S%d", 100 << ((val & 0x0000c000) >> 14));
701 1.7 onoe if (val & 0x00000800)
702 1.7 onoe printf(" Cont");
703 1.7 onoe if (val & 0x00000002)
704 1.7 onoe printf(" InitiateBusReset");
705 1.7 onoe }
706 1.7 onoe if (val & 0x00000001)
707 1.7 onoe printf(" +");
708 1.7 onoe printf("\n");
709 1.7 onoe #endif
710 1.7 onoe break;
711 1.7 onoe default:
712 1.7 onoe printf("fwphci_phy_input: Unknown: 0x%08x\n", val);
713 1.7 onoe break;
714 1.7 onoe }
715 1.7 onoe }
716 1.7 onoe
717 1.7 onoe /*
718 1.3 onoe * Descriptor for context DMA.
719 1.3 onoe */
720 1.3 onoe static int
721 1.3 onoe fwohci_desc_alloc(struct fwohci_softc *sc)
722 1.3 onoe {
723 1.3 onoe int error;
724 1.3 onoe
725 1.3 onoe /*
726 1.3 onoe * allocate descriptor buffer
727 1.3 onoe */
728 1.3 onoe
729 1.3 onoe sc->sc_descsize = sizeof(struct fwohci_desc) *
730 1.3 onoe (OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
731 1.3 onoe OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
732 1.3 onoe OHCI_BUF_IR_CNT * sc->sc_isoctx + 2);
733 1.3 onoe
734 1.3 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_descsize,
735 1.7 onoe PAGE_SIZE, 0, &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
736 1.3 onoe printf("%s: unable to allocate descriptor buffer, error = %d\n",
737 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
738 1.3 onoe goto fail_0;
739 1.3 onoe }
740 1.3 onoe
741 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
742 1.7 onoe sc->sc_descsize, (caddr_t *)&sc->sc_desc,
743 1.7 onoe BUS_DMA_COHERENT|BUS_DMA_WAITOK)) != 0) {
744 1.3 onoe printf("%s: unable to map descriptor buffer, error = %d\n",
745 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
746 1.3 onoe goto fail_1;
747 1.3 onoe }
748 1.3 onoe
749 1.3 onoe if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_descsize,
750 1.7 onoe sc->sc_dnseg, sc->sc_descsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap))
751 1.7 onoe != 0) {
752 1.3 onoe printf("%s: unable to create descriptor buffer DMA map, "
753 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
754 1.3 onoe goto fail_2;
755 1.3 onoe }
756 1.3 onoe
757 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
758 1.7 onoe sc->sc_descsize, NULL, BUS_DMA_WAITOK)) != 0) {
759 1.3 onoe printf("%s: unable to load descriptor buffer DMA map, "
760 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
761 1.3 onoe goto fail_3;
762 1.3 onoe }
763 1.3 onoe
764 1.7 onoe sc->sc_descfree = sc->sc_desc;
765 1.7 onoe
766 1.3 onoe return 0;
767 1.3 onoe
768 1.3 onoe fail_3:
769 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
770 1.3 onoe fail_2:
771 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, sc->sc_descsize);
772 1.3 onoe fail_1:
773 1.3 onoe bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
774 1.3 onoe fail_0:
775 1.3 onoe return error;
776 1.3 onoe }
777 1.3 onoe
778 1.3 onoe /*
779 1.3 onoe * Asyncronous/Isochronous Transmit/Receive Context
780 1.3 onoe */
781 1.3 onoe static int
782 1.3 onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
783 1.3 onoe int bufcnt, int ctx)
784 1.3 onoe {
785 1.3 onoe int i, error;
786 1.3 onoe struct fwohci_ctx *fc;
787 1.3 onoe struct fwohci_buf *fb;
788 1.3 onoe struct fwohci_desc *fd;
789 1.3 onoe
790 1.3 onoe fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
791 1.3 onoe memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
792 1.3 onoe LIST_INIT(&fc->fc_handler);
793 1.3 onoe TAILQ_INIT(&fc->fc_buf);
794 1.3 onoe TAILQ_INIT(&fc->fc_busy);
795 1.3 onoe fc->fc_ctx = ctx;
796 1.3 onoe fc->fc_bufcnt = bufcnt;
797 1.3 onoe fb = (struct fwohci_buf *)&fc[1];
798 1.3 onoe for (i = 0; i < bufcnt; i++, fb++) {
799 1.3 onoe if ((error = fwohci_buf_alloc(sc, fb)) != 0)
800 1.3 onoe goto fail;
801 1.7 onoe #ifdef DIAGNOSTICS
802 1.7 onoe if ((caddr_t)sc->sc_descfree >=
803 1.7 onoe (caddr_t)sc->sc_desc + sc->sc_descsize)
804 1.7 onoe panic("fwohci_ctx_alloc: descriptor exhausted: %d\n",
805 1.7 onoe sc->sc_descfree - sc->sc_desc);
806 1.7 onoe #endif
807 1.7 onoe fd = sc->sc_descfree++;
808 1.3 onoe fb->fb_desc = fd;
809 1.3 onoe fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
810 1.7 onoe ((caddr_t)fd - (caddr_t)sc->sc_desc);
811 1.3 onoe fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
812 1.3 onoe OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
813 1.3 onoe fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
814 1.3 onoe fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
815 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
816 1.3 onoe }
817 1.3 onoe *fcp = fc;
818 1.3 onoe return 0;
819 1.3 onoe
820 1.3 onoe fail:
821 1.3 onoe while (i-- > 0)
822 1.3 onoe fwohci_buf_free(sc, --fb);
823 1.3 onoe free(fc, M_DEVBUF);
824 1.3 onoe return error;
825 1.3 onoe }
826 1.3 onoe
827 1.3 onoe static void
828 1.3 onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
829 1.3 onoe {
830 1.3 onoe struct fwohci_buf *fb, *nfb;
831 1.3 onoe struct fwohci_desc *fd;
832 1.3 onoe
833 1.3 onoe for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
834 1.3 onoe nfb = TAILQ_NEXT(fb, fb_list);
835 1.3 onoe fb->fb_off = 0;
836 1.3 onoe fd = fb->fb_desc;
837 1.3 onoe fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
838 1.3 onoe fd->fd_rescount = fd->fd_reqcount;
839 1.3 onoe }
840 1.3 onoe }
841 1.3 onoe
842 1.3 onoe /*
843 1.3 onoe * DMA data buffer
844 1.3 onoe */
845 1.3 onoe static int
846 1.3 onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
847 1.3 onoe {
848 1.3 onoe int error;
849 1.3 onoe
850 1.7 onoe if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
851 1.7 onoe PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
852 1.3 onoe printf("%s: unable to allocate buffer, error = %d\n",
853 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
854 1.3 onoe goto fail_0;
855 1.3 onoe }
856 1.3 onoe
857 1.3 onoe if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
858 1.7 onoe fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
859 1.3 onoe printf("%s: unable to map buffer, error = %d\n",
860 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, error);
861 1.3 onoe goto fail_1;
862 1.3 onoe }
863 1.3 onoe
864 1.7 onoe if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
865 1.7 onoe PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
866 1.3 onoe printf("%s: unable to create buffer DMA map, "
867 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
868 1.3 onoe error);
869 1.3 onoe goto fail_2;
870 1.3 onoe }
871 1.3 onoe
872 1.3 onoe if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
873 1.7 onoe fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
874 1.3 onoe printf("%s: unable to load buffer DMA map, "
875 1.3 onoe "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
876 1.3 onoe error);
877 1.3 onoe goto fail_3;
878 1.3 onoe }
879 1.3 onoe
880 1.3 onoe return 0;
881 1.3 onoe
882 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
883 1.3 onoe fail_3:
884 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
885 1.3 onoe fail_2:
886 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
887 1.3 onoe fail_1:
888 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
889 1.3 onoe fail_0:
890 1.3 onoe return error;
891 1.3 onoe }
892 1.3 onoe
893 1.3 onoe static void
894 1.3 onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
895 1.3 onoe {
896 1.3 onoe
897 1.3 onoe bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
898 1.3 onoe bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
899 1.7 onoe bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
900 1.3 onoe bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
901 1.3 onoe }
902 1.3 onoe
903 1.3 onoe static void
904 1.3 onoe fwohci_buf_init(struct fwohci_softc *sc)
905 1.3 onoe {
906 1.3 onoe int i;
907 1.3 onoe struct fwohci_buf *fb;
908 1.3 onoe
909 1.3 onoe /*
910 1.3 onoe * Initialize for Asynchronous Transmit Request.
911 1.3 onoe */
912 1.3 onoe while ((fb = TAILQ_FIRST(&sc->sc_ctx_atrq->fc_busy)) != NULL) {
913 1.3 onoe TAILQ_REMOVE(&sc->sc_ctx_atrq->fc_busy, fb, fb_list);
914 1.3 onoe if (fb->fb_m != NULL) {
915 1.3 onoe if (fb->fb_callback != NULL) {
916 1.3 onoe (*fb->fb_callback)
917 1.3 onoe (sc->sc_sc1394.sc1394_if, fb->fb_m);
918 1.3 onoe fb->fb_callback = NULL;
919 1.3 onoe } else
920 1.3 onoe m_freem(fb->fb_m);
921 1.3 onoe fb->fb_m = NULL;
922 1.3 onoe }
923 1.3 onoe TAILQ_INSERT_TAIL(&sc->sc_ctx_atrq->fc_buf, fb, fb_list);
924 1.3 onoe }
925 1.3 onoe sc->sc_ctx_atrq->fc_branch = NULL;
926 1.3 onoe
927 1.3 onoe /*
928 1.3 onoe * Initialize for Asynchronous Transmit Response.
929 1.3 onoe */
930 1.3 onoe while ((fb = TAILQ_FIRST(&sc->sc_ctx_atrs->fc_busy)) != NULL) {
931 1.3 onoe TAILQ_REMOVE(&sc->sc_ctx_atrs->fc_busy, fb, fb_list);
932 1.3 onoe if (fb->fb_m != NULL) {
933 1.3 onoe if (fb->fb_callback != NULL) {
934 1.3 onoe (*fb->fb_callback)
935 1.3 onoe (sc->sc_sc1394.sc1394_if, fb->fb_m);
936 1.3 onoe fb->fb_callback = NULL;
937 1.3 onoe } else
938 1.3 onoe m_freem(fb->fb_m);
939 1.3 onoe fb->fb_m = NULL;
940 1.3 onoe }
941 1.3 onoe TAILQ_INSERT_TAIL(&sc->sc_ctx_atrs->fc_buf, fb, fb_list);
942 1.3 onoe }
943 1.7 onoe sc->sc_ctx_atrs->fc_branch = NULL;
944 1.3 onoe
945 1.3 onoe /*
946 1.3 onoe * Initialize for Asynchronous Receive Request.
947 1.3 onoe */
948 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrq);
949 1.3 onoe fb = TAILQ_FIRST(&sc->sc_ctx_arrq->fc_buf);
950 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
951 1.3 onoe OHCI_SUBREG_CommandPtr, fb->fb_daddr | 1);
952 1.3 onoe
953 1.3 onoe /*
954 1.3 onoe * Initialize for Asynchronous Receive Response.
955 1.3 onoe */
956 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_arrs);
957 1.3 onoe fb = TAILQ_FIRST(&sc->sc_ctx_arrs->fc_buf);
958 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
959 1.3 onoe OHCI_SUBREG_CommandPtr, fb->fb_daddr | 1);
960 1.3 onoe
961 1.3 onoe /*
962 1.3 onoe * Initialize for Isochronous Receive.
963 1.3 onoe */
964 1.3 onoe for (i = 0; i < sc->sc_isoctx; i++) {
965 1.3 onoe fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
966 1.3 onoe fb = TAILQ_FIRST(&sc->sc_ctx_ir[i]->fc_buf);
967 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_CommandPtr,
968 1.3 onoe fb->fb_daddr | 1);
969 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
970 1.3 onoe OHCI_CTXCTL_RX_BUFFER_FILL |
971 1.3 onoe OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
972 1.3 onoe OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
973 1.3 onoe OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
974 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlSet,
975 1.3 onoe OHCI_CTXCTL_RX_ISOCH_HEADER);
976 1.7 onoe }
977 1.7 onoe }
978 1.7 onoe
979 1.7 onoe static void
980 1.7 onoe fwohci_buf_start(struct fwohci_softc *sc)
981 1.7 onoe {
982 1.7 onoe int i;
983 1.7 onoe
984 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
985 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
986 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
987 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
988 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
989 1.3 onoe if (LIST_FIRST(&sc->sc_ctx_ir[i]->fc_handler) != NULL) {
990 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
991 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
992 1.3 onoe }
993 1.3 onoe }
994 1.3 onoe }
995 1.3 onoe
996 1.3 onoe static void
997 1.7 onoe fwohci_buf_stop(struct fwohci_softc *sc)
998 1.7 onoe {
999 1.7 onoe int i, j;
1000 1.7 onoe
1001 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1002 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1003 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1004 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1005 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
1006 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1007 1.7 onoe OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
1008 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1009 1.7 onoe for (i = 0; i < sc->sc_isoctx; i++) {
1010 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, i,
1011 1.7 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1012 1.7 onoe }
1013 1.7 onoe
1014 1.7 onoe /*
1015 1.7 onoe * Make sure the transmitter is stopped.
1016 1.7 onoe */
1017 1.7 onoe for (j = 0; j < OHCI_LOOP; j++) {
1018 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
1019 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1020 1.7 onoe continue;
1021 1.7 onoe if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
1022 1.7 onoe OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
1023 1.7 onoe continue;
1024 1.7 onoe break;
1025 1.7 onoe }
1026 1.7 onoe }
1027 1.7 onoe
1028 1.7 onoe static void
1029 1.3 onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1030 1.3 onoe {
1031 1.3 onoe struct fwohci_buf *fb, *tfb;
1032 1.3 onoe
1033 1.3 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
1034 1.3 onoe if (fb->fb_off != fb->fb_desc->fd_reqcount ||
1035 1.3 onoe fb->fb_desc->fd_rescount != 0)
1036 1.3 onoe break;
1037 1.3 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1038 1.3 onoe fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
1039 1.3 onoe fb->fb_off = 0;
1040 1.3 onoe fb->fb_desc->fd_branch = 0;
1041 1.3 onoe tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
1042 1.3 onoe tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
1043 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1044 1.3 onoe }
1045 1.3 onoe }
1046 1.3 onoe
1047 1.3 onoe static int
1048 1.3 onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_ctx *fc, caddr_t *pp,
1049 1.3 onoe int len)
1050 1.3 onoe {
1051 1.3 onoe struct fwohci_buf *fb;
1052 1.3 onoe struct fwohci_desc *fd;
1053 1.3 onoe int bufend;
1054 1.3 onoe
1055 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1056 1.3 onoe again:
1057 1.3 onoe fd = fb->fb_desc;
1058 1.3 onoe #ifdef FW_DEBUG
1059 1.7 onoe printf("fwohci_buf_pktget: desc %d, off %d, req %d, res %d\n", fd - sc->sc_desc, fb->fb_off, fd->fd_reqcount, fd->fd_rescount);
1060 1.3 onoe #endif
1061 1.3 onoe bufend = fd->fd_reqcount - fd->fd_rescount;
1062 1.3 onoe if (fb->fb_off >= bufend) {
1063 1.3 onoe if (fc->fc_ppbmode && fb->fb_off > 0) {
1064 1.3 onoe fb->fb_off = fd->fd_reqcount;
1065 1.3 onoe fd->fd_rescount = 0;
1066 1.3 onoe }
1067 1.3 onoe if (fd->fd_rescount == 0) {
1068 1.3 onoe if ((fb = TAILQ_NEXT(fb, fb_list)) != NULL)
1069 1.3 onoe goto again;
1070 1.3 onoe }
1071 1.3 onoe return 0;
1072 1.3 onoe }
1073 1.3 onoe if (fb->fb_off + len > bufend)
1074 1.3 onoe len = bufend - fb->fb_off;
1075 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
1076 1.7 onoe BUS_DMASYNC_POSTREAD);
1077 1.3 onoe *pp = fb->fb_buf + fb->fb_off;
1078 1.3 onoe fb->fb_off += roundup(len, 4);
1079 1.3 onoe return len;
1080 1.3 onoe }
1081 1.3 onoe
1082 1.3 onoe static int
1083 1.3 onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1084 1.3 onoe struct fwohci_pkt *pkt)
1085 1.3 onoe {
1086 1.3 onoe caddr_t p;
1087 1.3 onoe int len, count, i;
1088 1.3 onoe
1089 1.3 onoe /* get first quadlet */
1090 1.3 onoe count = 4;
1091 1.3 onoe if (fc->fc_ppbmode) {
1092 1.3 onoe /*
1093 1.3 onoe * get trailer first, may be bogus data unless status update
1094 1.3 onoe * in descriptor is set.
1095 1.3 onoe */
1096 1.3 onoe len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
1097 1.3 onoe sizeof(pkt->fp_trail));
1098 1.7 onoe if (len <= 0) {
1099 1.7 onoe #ifdef FW_DEBUG
1100 1.7 onoe printf("fwohci_buf_input: no input (ppb) for %d\n",
1101 1.7 onoe fc->fc_ctx);
1102 1.7 onoe #endif
1103 1.3 onoe return 0;
1104 1.7 onoe }
1105 1.3 onoe }
1106 1.3 onoe len = fwohci_buf_pktget(sc, fc, &p, count);
1107 1.3 onoe if (len <= 0) {
1108 1.3 onoe #ifdef FW_DEBUG
1109 1.7 onoe printf("fwohci_buf_input: no input for %d\n", fc->fc_ctx);
1110 1.3 onoe #endif
1111 1.3 onoe return 0;
1112 1.3 onoe }
1113 1.3 onoe pkt->fp_hdr[0] = *(u_int32_t *)p;
1114 1.3 onoe pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
1115 1.3 onoe switch (pkt->fp_tcode) {
1116 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1117 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1118 1.3 onoe pkt->fp_hlen = 12;
1119 1.3 onoe pkt->fp_dlen = 4;
1120 1.3 onoe break;
1121 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1122 1.3 onoe case IEEE1394_TCODE_READ_RESP_BLOCK:
1123 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1124 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1125 1.3 onoe pkt->fp_hlen = 16;
1126 1.3 onoe break;
1127 1.3 onoe case IEEE1394_TCODE_STREAM_DATA:
1128 1.3 onoe pkt->fp_hlen = 4;
1129 1.3 onoe pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
1130 1.3 onoe break;
1131 1.3 onoe default:
1132 1.3 onoe pkt->fp_hlen = 12;
1133 1.3 onoe pkt->fp_dlen = 0;
1134 1.3 onoe break;
1135 1.3 onoe }
1136 1.3 onoe
1137 1.3 onoe /* get header */
1138 1.3 onoe while (count < pkt->fp_hlen) {
1139 1.3 onoe len = fwohci_buf_pktget(sc, fc, &p, pkt->fp_hlen - count);
1140 1.3 onoe if (len == 0) {
1141 1.3 onoe printf("fwohci_buf_input: malformed input 1: %d\n",
1142 1.3 onoe pkt->fp_hlen - count);
1143 1.3 onoe return 0;
1144 1.3 onoe }
1145 1.3 onoe memcpy((caddr_t)pkt->fp_hdr + count, p, len);
1146 1.3 onoe count += len;
1147 1.3 onoe }
1148 1.3 onoe if (pkt->fp_hlen == 16)
1149 1.3 onoe pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
1150 1.3 onoe #ifdef FW_DEBUG
1151 1.3 onoe printf("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
1152 1.3 onoe pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
1153 1.3 onoe #endif
1154 1.3 onoe
1155 1.3 onoe /* get data */
1156 1.3 onoe count = 0;
1157 1.3 onoe i = 0;
1158 1.3 onoe while (count < pkt->fp_dlen) {
1159 1.3 onoe len = fwohci_buf_pktget(sc, fc,
1160 1.3 onoe (caddr_t *)&pkt->fp_iov[i].iov_base,
1161 1.3 onoe pkt->fp_dlen - count);
1162 1.3 onoe if (len == 0) {
1163 1.3 onoe printf("fwohci_buf_input: malformed input 2: %d\n",
1164 1.3 onoe pkt->fp_hlen - count);
1165 1.3 onoe return 0;
1166 1.3 onoe }
1167 1.3 onoe pkt->fp_iov[i++].iov_len = len;
1168 1.3 onoe count += len;
1169 1.3 onoe }
1170 1.3 onoe
1171 1.3 onoe if (!fc->fc_ppbmode) {
1172 1.3 onoe /* get trailer */
1173 1.3 onoe len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
1174 1.3 onoe sizeof(pkt->fp_trail));
1175 1.3 onoe if (len <= 0) {
1176 1.3 onoe printf("fwohci_buf_input: malformed input 3: %d\n",
1177 1.3 onoe pkt->fp_hlen - count);
1178 1.3 onoe return 0;
1179 1.3 onoe }
1180 1.3 onoe }
1181 1.3 onoe return 1;
1182 1.3 onoe }
1183 1.3 onoe
1184 1.3 onoe static int
1185 1.3 onoe fwohci_handler_set(struct fwohci_softc *sc,
1186 1.3 onoe int tcode, u_int32_t key1, u_int32_t key2,
1187 1.3 onoe int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
1188 1.3 onoe void *arg)
1189 1.3 onoe {
1190 1.3 onoe struct fwohci_ctx *fc;
1191 1.3 onoe struct fwohci_handler *fh;
1192 1.3 onoe int i;
1193 1.3 onoe
1194 1.3 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1195 1.3 onoe for (i = 0; ; i++) {
1196 1.3 onoe if (i == sc->sc_isoctx) {
1197 1.3 onoe /* no more free ctx */
1198 1.3 onoe return ENOMEM;
1199 1.3 onoe }
1200 1.3 onoe fc = sc->sc_ctx_ir[i];
1201 1.3 onoe fh = LIST_FIRST(&fc->fc_handler);
1202 1.3 onoe if (fh == NULL)
1203 1.3 onoe break;
1204 1.3 onoe if (fh->fh_tcode == tcode && fh->fh_key1 == key1 &&
1205 1.3 onoe fh->fh_key2 == key2)
1206 1.3 onoe break;
1207 1.3 onoe }
1208 1.3 onoe } else {
1209 1.3 onoe switch (tcode) {
1210 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1211 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1212 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1213 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1214 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1215 1.3 onoe fc = sc->sc_ctx_arrq;
1216 1.3 onoe break;
1217 1.3 onoe case IEEE1394_TCODE_WRITE_RESP:
1218 1.3 onoe case IEEE1394_TCODE_READ_RESP_QUAD:
1219 1.3 onoe case IEEE1394_TCODE_READ_RESP_BLOCK:
1220 1.3 onoe case IEEE1394_TCODE_LOCK_RESP:
1221 1.3 onoe fc = sc->sc_ctx_arrs;
1222 1.3 onoe break;
1223 1.3 onoe default:
1224 1.3 onoe return EIO;
1225 1.3 onoe }
1226 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1227 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1228 1.3 onoe if (fh->fh_tcode == tcode && fh->fh_key1 == key1 &&
1229 1.3 onoe fh->fh_key2 == key2)
1230 1.3 onoe break;
1231 1.3 onoe }
1232 1.3 onoe }
1233 1.3 onoe if (handler == NULL) {
1234 1.3 onoe if (fh != NULL)
1235 1.3 onoe LIST_REMOVE(fh, fh_list);
1236 1.3 onoe return 0;
1237 1.3 onoe }
1238 1.3 onoe if (fh == NULL) {
1239 1.3 onoe fh = malloc(sizeof(*fh), M_DEVBUF, M_NOWAIT);
1240 1.3 onoe if (fh == NULL)
1241 1.3 onoe return ENOMEM;
1242 1.3 onoe LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
1243 1.3 onoe }
1244 1.3 onoe fh->fh_tcode = tcode;
1245 1.3 onoe fh->fh_key1 = key1;
1246 1.3 onoe fh->fh_key2 = key2;
1247 1.3 onoe fh->fh_handler = handler;
1248 1.3 onoe fh->fh_handarg = arg;
1249 1.7 onoe #ifdef FW_DEBUG
1250 1.7 onoe printf("fwohci_handler_set: ctx %d, tcode %x, key1 0x%x, key2 0x%x\n", fc->fc_ctx, tcode, key1, key2);
1251 1.7 onoe #endif
1252 1.3 onoe
1253 1.3 onoe if (tcode == IEEE1394_TCODE_STREAM_DATA) {
1254 1.7 onoe struct fwohci_buf *fb;
1255 1.7 onoe fwohci_ctx_init(sc, fc);
1256 1.7 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1257 1.7 onoe #ifdef FW_DEBUG
1258 1.7 onoe printf("fwohci_handler_set: SYNC desc %d\n", fb->fb_desc - sc->sc_desc);
1259 1.7 onoe #endif
1260 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_CommandPtr,
1261 1.7 onoe fb->fb_daddr | 1);
1262 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1263 1.7 onoe OHCI_SUBREG_ContextControlClear,
1264 1.7 onoe OHCI_CTXCTL_RX_BUFFER_FILL |
1265 1.7 onoe OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
1266 1.7 onoe OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
1267 1.7 onoe OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
1268 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1269 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RX_ISOCH_HEADER);
1270 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextMatch,
1271 1.3 onoe (OHCI_CTXMATCH_TAG0 << key2) | key1);
1272 1.7 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
1273 1.7 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1274 1.3 onoe }
1275 1.3 onoe return 0;
1276 1.3 onoe }
1277 1.3 onoe
1278 1.3 onoe /*
1279 1.3 onoe * Asyncronous Receive Requests input frontend.
1280 1.3 onoe */
1281 1.3 onoe static void
1282 1.3 onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1283 1.3 onoe {
1284 1.3 onoe int rcode;
1285 1.3 onoe u_int32_t key1, key2;
1286 1.3 onoe struct fwohci_handler *fh;
1287 1.3 onoe struct fwohci_pkt pkt, res;
1288 1.3 onoe
1289 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1290 1.7 onoe if (pkt.fp_tcode == OHCI_TCODE_PHY) {
1291 1.7 onoe fwohci_phy_input(sc, &pkt);
1292 1.7 onoe continue;
1293 1.7 onoe }
1294 1.3 onoe key1 = pkt.fp_hdr[1] & 0xffff;
1295 1.3 onoe key2 = pkt.fp_hdr[2];
1296 1.3 onoe memset(&res, 0, sizeof(res));
1297 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1298 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1299 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1300 1.3 onoe key1 == fh->fh_key1 &&
1301 1.3 onoe key2 == fh->fh_key2) {
1302 1.3 onoe rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1303 1.3 onoe &pkt);
1304 1.3 onoe break;
1305 1.3 onoe }
1306 1.3 onoe }
1307 1.3 onoe if (fh == NULL) {
1308 1.3 onoe rcode = IEEE1394_RCODE_ADDRESS_ERROR;
1309 1.3 onoe #ifdef FW_DEBUG
1310 1.3 onoe printf("fwohci_arrq_input: no listener: tcode 0x%x, "
1311 1.3 onoe "addr=0x%04x %08x\n", pkt.fp_tcode,
1312 1.3 onoe key1, key2);
1313 1.3 onoe #endif
1314 1.3 onoe }
1315 1.3 onoe if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
1316 1.3 onoe OHCI_CTXCTL_EVENT_ACK_PENDING)
1317 1.3 onoe continue;
1318 1.3 onoe if (rcode != -1)
1319 1.3 onoe fwohci_atrs_output(sc, rcode, &pkt, &res);
1320 1.3 onoe }
1321 1.3 onoe fwohci_buf_next(sc, fc);
1322 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1323 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1324 1.3 onoe }
1325 1.3 onoe
1326 1.3 onoe /*
1327 1.3 onoe * Asynchronous Receive Response input frontend.
1328 1.3 onoe */
1329 1.3 onoe static void
1330 1.3 onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1331 1.3 onoe {
1332 1.3 onoe struct fwohci_pkt pkt;
1333 1.3 onoe struct fwohci_handler *fh;
1334 1.3 onoe u_int16_t srcid;
1335 1.3 onoe int rcode, tlabel;
1336 1.3 onoe
1337 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1338 1.3 onoe srcid = pkt.fp_hdr[1] >> 16;
1339 1.3 onoe rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
1340 1.3 onoe tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
1341 1.3 onoe #ifdef FW_DEBUG
1342 1.3 onoe printf("fwohci_arrs_input: tcode 0x%x, from 0x%04x, tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
1343 1.3 onoe pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen, pkt.fp_dlen);
1344 1.3 onoe #endif
1345 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1346 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1347 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1348 1.3 onoe (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
1349 1.3 onoe tlabel == fh->fh_key2) {
1350 1.3 onoe (*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
1351 1.3 onoe LIST_REMOVE(fh, fh_list);
1352 1.3 onoe free(fh, M_DEVBUF);
1353 1.3 onoe break;
1354 1.3 onoe }
1355 1.3 onoe }
1356 1.3 onoe #ifdef FW_DEBUG
1357 1.3 onoe if (fh == NULL)
1358 1.3 onoe printf("fwohci_arrs_input: no lister\n");
1359 1.3 onoe #endif
1360 1.3 onoe }
1361 1.3 onoe fwohci_buf_next(sc, fc);
1362 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1363 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1364 1.3 onoe }
1365 1.3 onoe
1366 1.3 onoe /*
1367 1.3 onoe * Isochronous Receive input frontend.
1368 1.3 onoe */
1369 1.3 onoe static void
1370 1.3 onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1371 1.3 onoe {
1372 1.3 onoe int rcode, chan, tag;
1373 1.3 onoe struct iovec *iov;
1374 1.3 onoe struct fwohci_handler *fh;
1375 1.3 onoe struct fwohci_pkt pkt;
1376 1.3 onoe
1377 1.3 onoe while (fwohci_buf_input(sc, fc, &pkt)) {
1378 1.3 onoe chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
1379 1.3 onoe tag = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
1380 1.3 onoe #ifdef FW_DEBUG
1381 1.3 onoe printf("fwohci_ir_input: hdr 0x%08x, tcode %d, hlen %d, dlen %d\n", pkt.fp_hdr[0], pkt.fp_tcode, pkt.fp_hlen, pkt.fp_dlen);
1382 1.3 onoe #endif
1383 1.3 onoe if (tag == IEEE1394_TAG_GASP) {
1384 1.3 onoe /*
1385 1.3 onoe * The pkt with tag=3 is GASP format.
1386 1.3 onoe * Move GASP header to header part.
1387 1.3 onoe */
1388 1.3 onoe if (pkt.fp_dlen < 8)
1389 1.3 onoe continue;
1390 1.3 onoe iov = pkt.fp_iov;
1391 1.3 onoe /* assuming pkt per buffer mode */
1392 1.3 onoe memcpy(pkt.fp_hdr + 1, iov->iov_base, 8);
1393 1.3 onoe iov->iov_base = (caddr_t)iov->iov_base + 8;
1394 1.3 onoe iov->iov_len -= 8;
1395 1.3 onoe pkt.fp_hlen += 8;
1396 1.3 onoe pkt.fp_dlen -= 8;
1397 1.3 onoe }
1398 1.3 onoe for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
1399 1.3 onoe fh = LIST_NEXT(fh, fh_list)) {
1400 1.3 onoe if (pkt.fp_tcode == fh->fh_tcode &&
1401 1.3 onoe chan == fh->fh_key1 && tag == fh->fh_key2) {
1402 1.3 onoe rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
1403 1.3 onoe &pkt);
1404 1.3 onoe break;
1405 1.3 onoe }
1406 1.3 onoe }
1407 1.3 onoe #ifdef FW_DEBUG
1408 1.3 onoe if (fh == NULL)
1409 1.3 onoe printf("fwohci_ir_input: no handler\n");
1410 1.3 onoe else
1411 1.3 onoe printf("fwohci_ir_input: rcode %d\n", rcode);
1412 1.3 onoe #endif
1413 1.3 onoe }
1414 1.3 onoe fwohci_buf_next(sc, fc);
1415 1.3 onoe OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
1416 1.3 onoe OHCI_CTXCTL_WAKE);
1417 1.3 onoe }
1418 1.3 onoe
1419 1.3 onoe /*
1420 1.3 onoe * Asynchronous Transmit common routine.
1421 1.3 onoe */
1422 1.3 onoe static int
1423 1.3 onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
1424 1.3 onoe struct fwohci_pkt *pkt)
1425 1.3 onoe {
1426 1.3 onoe struct fwohci_buf *fb, *nfb;
1427 1.3 onoe struct fwohci_desc *fd;
1428 1.3 onoe struct iovec *iov;
1429 1.3 onoe int i, ndesc;
1430 1.3 onoe u_int32_t val;
1431 1.3 onoe
1432 1.3 onoe #ifdef FW_DEBUG
1433 1.3 onoe printf("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
1434 1.3 onoe pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
1435 1.3 onoe for (i = 0; i < pkt->fp_hlen/4; i++)
1436 1.3 onoe printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
1437 1.3 onoe printf("$");
1438 1.3 onoe for (ndesc = 0, iov = pkt->fp_iov; ndesc < pkt->fp_iovcnt; ndesc++, iov++) {
1439 1.3 onoe for (i = 0; i < iov->iov_len; i++)
1440 1.3 onoe printf("%s%02x", (i%32)?((i%4)?"":" "):"\n\t",
1441 1.3 onoe ((u_int8_t *)iov->iov_base)[i]);
1442 1.3 onoe printf("$");
1443 1.3 onoe }
1444 1.3 onoe printf("\n");
1445 1.3 onoe #endif
1446 1.3 onoe
1447 1.3 onoe ndesc = 2 + pkt->fp_iovcnt;
1448 1.3 onoe if (ndesc > 8)
1449 1.3 onoe return ENOBUFS;
1450 1.3 onoe
1451 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1452 1.3 onoe if (fb == NULL)
1453 1.3 onoe return ENOBUFS;
1454 1.3 onoe for (i = 1, fb = TAILQ_FIRST(&fc->fc_buf); i < ndesc; i++, fb = nfb) {
1455 1.3 onoe nfb = TAILQ_NEXT(fb, fb_list);
1456 1.3 onoe if (nfb == NULL)
1457 1.3 onoe return ENOBUFS;
1458 1.3 onoe if (nfb->fb_desc != fb->fb_desc + 1) {
1459 1.3 onoe while ((fb = TAILQ_FIRST(&fc->fc_buf)) != nfb) {
1460 1.3 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1461 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1462 1.3 onoe }
1463 1.3 onoe break;
1464 1.3 onoe }
1465 1.3 onoe }
1466 1.3 onoe
1467 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1468 1.3 onoe fd = fb->fb_desc;
1469 1.3 onoe fd->fd_flags = OHCI_DESC_IMMED;
1470 1.3 onoe fd->fd_reqcount = pkt->fp_hlen;
1471 1.3 onoe fd->fd_data = 0;
1472 1.3 onoe fd->fd_branch = 0;
1473 1.3 onoe fd->fd_status = 0;
1474 1.3 onoe if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
1475 1.3 onoe i = 3; /* XXX: 3 sec */
1476 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
1477 1.3 onoe fd->fd_timestamp = ((val >> 12) & 0x1fff) |
1478 1.3 onoe ((((val >> 25) + i) & 0x7) << 13);
1479 1.3 onoe } else
1480 1.3 onoe fd->fd_timestamp = 0;
1481 1.3 onoe fb = TAILQ_NEXT(fb, fb_list);
1482 1.3 onoe memcpy(fb->fb_desc, pkt->fp_hdr, pkt->fp_hlen);
1483 1.3 onoe for (i = 0, iov = pkt->fp_iov; i < pkt->fp_iovcnt; i++, iov++) {
1484 1.3 onoe fb = TAILQ_NEXT(fb, fb_list);
1485 1.7 onoe /*
1486 1.7 onoe * XXX: should rewrite to map mbuf to io area instead
1487 1.7 onoe * of copy.
1488 1.7 onoe */
1489 1.7 onoe memcpy(fb->fb_buf, iov->iov_base, iov->iov_len);
1490 1.3 onoe fd = fb->fb_desc;
1491 1.3 onoe fd->fd_flags = 0;
1492 1.3 onoe fd->fd_reqcount = iov->iov_len;
1493 1.3 onoe fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
1494 1.3 onoe fd->fd_branch = 0;
1495 1.3 onoe fd->fd_status = 0;
1496 1.3 onoe fd->fd_timestamp = 0;
1497 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, iov->iov_len,
1498 1.7 onoe BUS_DMASYNC_PREWRITE);
1499 1.3 onoe }
1500 1.3 onoe fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
1501 1.3 onoe fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
1502 1.3 onoe /* hang mbuf on the last buffer */
1503 1.3 onoe fb->fb_m = pkt->fp_m;
1504 1.3 onoe fb->fb_callback = pkt->fp_callback;
1505 1.3 onoe
1506 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1507 1.3 onoe #ifdef FW_DEBUG
1508 1.7 onoe printf("fwohci_at_output: desc %d", fb->fb_desc - sc->sc_desc);
1509 1.3 onoe for (i = 0; i < ndesc * 4; i++)
1510 1.3 onoe printf("%s%08x", i&7?" ":"\n\t", ((u_int32_t *)fb->fb_desc)[i]);
1511 1.3 onoe printf("\n");
1512 1.3 onoe #endif
1513 1.3 onoe
1514 1.3 onoe val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
1515 1.3 onoe OHCI_SUBREG_ContextControlClear);
1516 1.3 onoe
1517 1.3 onoe if (val & OHCI_CTXCTL_RUN) {
1518 1.3 onoe if (fc->fc_branch == NULL) {
1519 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1520 1.3 onoe OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
1521 1.3 onoe goto run;
1522 1.3 onoe }
1523 1.3 onoe *fc->fc_branch = fb->fb_daddr | ndesc;
1524 1.3 onoe if ((val & OHCI_CTXCTL_ACTIVE) == 0)
1525 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1526 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
1527 1.3 onoe } else {
1528 1.3 onoe run:
1529 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1530 1.3 onoe OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
1531 1.3 onoe OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
1532 1.3 onoe OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
1533 1.3 onoe }
1534 1.3 onoe fc->fc_branch = &fd->fd_branch;
1535 1.3 onoe
1536 1.3 onoe for (i = 0; i < ndesc; i++) {
1537 1.3 onoe fb = TAILQ_FIRST(&fc->fc_buf);
1538 1.3 onoe TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
1539 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_busy, fb, fb_list);
1540 1.3 onoe }
1541 1.3 onoe return 0;
1542 1.3 onoe }
1543 1.3 onoe
1544 1.3 onoe static void
1545 1.3 onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc)
1546 1.3 onoe {
1547 1.3 onoe struct fwohci_buf *fb, *lfb;
1548 1.3 onoe
1549 1.3 onoe while ((fb = TAILQ_FIRST(&fc->fc_busy)) != NULL) {
1550 1.3 onoe for (lfb = fb; lfb != NULL; lfb = TAILQ_NEXT(lfb, fb_list)) {
1551 1.3 onoe #ifdef FW_DEBUG
1552 1.3 onoe printf("fwohci_at_done: desc %d, %08x %08x %08x %08x\n",
1553 1.7 onoe lfb->fb_desc - sc->sc_desc,
1554 1.3 onoe ((u_int32_t *)lfb->fb_desc)[0],
1555 1.3 onoe ((u_int32_t *)lfb->fb_desc)[1],
1556 1.3 onoe ((u_int32_t *)lfb->fb_desc)[2],
1557 1.3 onoe ((u_int32_t *)lfb->fb_desc)[3]);
1558 1.3 onoe #endif
1559 1.3 onoe if (lfb->fb_desc->fd_flags & OHCI_DESC_LAST)
1560 1.3 onoe break;
1561 1.3 onoe }
1562 1.3 onoe if (lfb == NULL) {
1563 1.3 onoe printf("fwohci_at_done: last not found\n");
1564 1.3 onoe break;
1565 1.3 onoe }
1566 1.3 onoe if (!(lfb->fb_desc->fd_status & OHCI_CTXCTL_ACTIVE))
1567 1.3 onoe break;
1568 1.3 onoe if (lfb->fb_desc->fd_flags & OHCI_DESC_IMMED)
1569 1.3 onoe lfb = TAILQ_NEXT(lfb, fb_list);
1570 1.3 onoe do {
1571 1.3 onoe fb = TAILQ_FIRST(&fc->fc_busy);
1572 1.3 onoe TAILQ_REMOVE(&fc->fc_busy, fb, fb_list);
1573 1.3 onoe if (fb->fb_m != NULL) {
1574 1.3 onoe if (fb->fb_callback != NULL) {
1575 1.3 onoe (*fb->fb_callback)
1576 1.3 onoe (sc->sc_sc1394.sc1394_if, fb->fb_m);
1577 1.3 onoe fb->fb_callback = NULL;
1578 1.3 onoe } else {
1579 1.3 onoe m_freem(fb->fb_m);
1580 1.3 onoe }
1581 1.3 onoe fb->fb_m = NULL;
1582 1.3 onoe }
1583 1.3 onoe TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
1584 1.3 onoe } while (fb != lfb);
1585 1.3 onoe }
1586 1.3 onoe }
1587 1.3 onoe
1588 1.3 onoe /*
1589 1.3 onoe * Asynchronous Transmit Reponse -- in response of request packet.
1590 1.3 onoe */
1591 1.3 onoe static void
1592 1.3 onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
1593 1.3 onoe struct fwohci_pkt *res)
1594 1.3 onoe {
1595 1.3 onoe int i;
1596 1.3 onoe
1597 1.3 onoe if (((*req->fp_trail & 0x001f0000) >> 16) !=
1598 1.3 onoe OHCI_CTXCTL_EVENT_ACK_PENDING)
1599 1.3 onoe return;
1600 1.3 onoe
1601 1.3 onoe res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
1602 1.3 onoe res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
1603 1.3 onoe switch (req->fp_tcode) {
1604 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_QUAD:
1605 1.3 onoe case IEEE1394_TCODE_WRITE_REQ_BLOCK:
1606 1.3 onoe res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
1607 1.3 onoe res->fp_hlen = 12;
1608 1.3 onoe break;
1609 1.3 onoe case IEEE1394_TCODE_READ_REQ_QUAD:
1610 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
1611 1.3 onoe res->fp_hlen = 16;
1612 1.3 onoe res->fp_dlen = 0;
1613 1.3 onoe if (res->fp_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
1614 1.3 onoe res->fp_hdr[3] =
1615 1.3 onoe *(u_int32_t *)res->fp_iov[0].iov_base;
1616 1.3 onoe res->fp_iovcnt = 0;
1617 1.3 onoe break;
1618 1.3 onoe case IEEE1394_TCODE_READ_REQ_BLOCK:
1619 1.3 onoe case IEEE1394_TCODE_LOCK_REQ:
1620 1.3 onoe if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
1621 1.3 onoe res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
1622 1.3 onoe else
1623 1.3 onoe res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
1624 1.3 onoe res->fp_hlen = 16;
1625 1.3 onoe res->fp_dlen = 0;
1626 1.3 onoe for (i = 0; i < res->fp_iovcnt; i++)
1627 1.3 onoe res->fp_dlen += res->fp_iov[i].iov_len;
1628 1.3 onoe res->fp_hdr[3] = res->fp_dlen << 16;
1629 1.3 onoe break;
1630 1.3 onoe }
1631 1.3 onoe res->fp_hdr[0] |= (res->fp_tcode << 4);
1632 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrs, res);
1633 1.3 onoe }
1634 1.3 onoe
1635 1.3 onoe /*
1636 1.3 onoe * APPLICATION LAYER SERVICES
1637 1.3 onoe */
1638 1.3 onoe
1639 1.3 onoe /*
1640 1.3 onoe * Initialization for Configuration ROM (no DMA context)
1641 1.3 onoe */
1642 1.3 onoe
1643 1.3 onoe #define CFR_MAXUNIT 20
1644 1.3 onoe
1645 1.3 onoe struct configromctx {
1646 1.3 onoe u_int32_t *ptr;
1647 1.3 onoe int curunit;
1648 1.3 onoe struct {
1649 1.3 onoe u_int32_t *start;
1650 1.3 onoe int length;
1651 1.3 onoe u_int32_t *refer;
1652 1.3 onoe int refunit;
1653 1.3 onoe } unit[CFR_MAXUNIT];
1654 1.3 onoe };
1655 1.3 onoe
1656 1.3 onoe #define CFR_PUT_DATA4(cfr, d1, d2, d3, d4) \
1657 1.3 onoe (*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
1658 1.3 onoe
1659 1.3 onoe #define CFR_PUT_DATA1(cfr, d) (*(cfr)->ptr++ = (d))
1660 1.3 onoe
1661 1.3 onoe #define CFR_PUT_VALUE(cfr, key, d) (*(cfr)->ptr++ = ((key)<<24) | (d))
1662 1.3 onoe
1663 1.3 onoe #define CFR_PUT_CRC(cfr, n) \
1664 1.3 onoe (*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) | \
1665 1.3 onoe fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
1666 1.3 onoe
1667 1.3 onoe #define CFR_START_UNIT(cfr, n) \
1668 1.3 onoe do { \
1669 1.3 onoe if ((cfr)->unit[n].refer != NULL) { \
1670 1.3 onoe *(cfr)->unit[n].refer |= \
1671 1.3 onoe (cfr)->ptr - (cfr)->unit[n].refer; \
1672 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit); \
1673 1.3 onoe } \
1674 1.3 onoe (cfr)->curunit = (n); \
1675 1.3 onoe (cfr)->unit[n].start = (cfr)->ptr++; \
1676 1.3 onoe } while (0 /* CONSTCOND */)
1677 1.3 onoe
1678 1.3 onoe #define CFR_PUT_REFER(cfr, key, n) \
1679 1.3 onoe do { \
1680 1.3 onoe (cfr)->unit[n].refer = (cfr)->ptr; \
1681 1.3 onoe (cfr)->unit[n].refunit = (cfr)->curunit; \
1682 1.3 onoe *(cfr)->ptr++ = (key) << 24; \
1683 1.3 onoe } while (0 /* CONSTCOND */)
1684 1.3 onoe
1685 1.3 onoe #define CFR_END_UNIT(cfr) \
1686 1.3 onoe do { \
1687 1.3 onoe (cfr)->unit[(cfr)->curunit].length = (cfr)->ptr - \
1688 1.3 onoe ((cfr)->unit[(cfr)->curunit].start + 1); \
1689 1.3 onoe CFR_PUT_CRC(cfr, (cfr)->curunit); \
1690 1.3 onoe } while (0 /* CONSTCOND */)
1691 1.3 onoe
1692 1.3 onoe static u_int16_t
1693 1.3 onoe fwohci_crc16(u_int32_t *ptr, int len)
1694 1.3 onoe {
1695 1.3 onoe int shift;
1696 1.3 onoe u_int32_t crc, sum, data;
1697 1.3 onoe
1698 1.3 onoe crc = 0;
1699 1.3 onoe while (len-- > 0) {
1700 1.3 onoe data = *ptr++;
1701 1.3 onoe for (shift = 28; shift >= 0; shift -= 4) {
1702 1.3 onoe sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
1703 1.3 onoe crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
1704 1.3 onoe }
1705 1.3 onoe crc &= 0xffff;
1706 1.3 onoe }
1707 1.3 onoe return crc;
1708 1.3 onoe }
1709 1.3 onoe
1710 1.3 onoe static void
1711 1.3 onoe fwohci_configrom_init(struct fwohci_softc *sc)
1712 1.3 onoe {
1713 1.3 onoe int i;
1714 1.3 onoe struct fwohci_buf *fb;
1715 1.3 onoe u_int32_t *hdr;
1716 1.3 onoe struct configromctx cfr;
1717 1.3 onoe
1718 1.3 onoe fb = &sc->sc_buf_cnfrom;
1719 1.3 onoe memset(&cfr, 0, sizeof(cfr));
1720 1.3 onoe cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
1721 1.3 onoe
1722 1.3 onoe /* headers */
1723 1.3 onoe CFR_START_UNIT(&cfr, 0);
1724 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
1725 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
1726 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
1727 1.3 onoe CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
1728 1.3 onoe CFR_END_UNIT(&cfr);
1729 1.3 onoe /* copy info_length from crc_length */
1730 1.3 onoe *hdr |= (*hdr & 0x00ff0000) << 8;
1731 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
1732 1.3 onoe
1733 1.3 onoe /* root directory */
1734 1.3 onoe CFR_START_UNIT(&cfr, 1);
1735 1.3 onoe CFR_PUT_VALUE(&cfr, 0x03, 0x00005e); /* vendor id */
1736 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 2); /* textual descriptor offset */
1737 1.3 onoe CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0); /* node capability */
1738 1.3 onoe /* spt,64,fix,lst,drq */
1739 1.3 onoe #ifdef INET
1740 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 3); /* IPv4 unit directory */
1741 1.3 onoe #endif /* INET */
1742 1.3 onoe #ifdef INET6
1743 1.3 onoe CFR_PUT_REFER(&cfr, 0xd1, 4); /* IPv6 unit directory */
1744 1.3 onoe #endif /* INET6 */
1745 1.3 onoe CFR_END_UNIT(&cfr);
1746 1.3 onoe
1747 1.3 onoe CFR_START_UNIT(&cfr, 2);
1748 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1749 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1750 1.3 onoe CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
1751 1.3 onoe CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
1752 1.3 onoe CFR_END_UNIT(&cfr);
1753 1.3 onoe
1754 1.3 onoe #ifdef INET
1755 1.3 onoe /* IPv4 unit directory */
1756 1.3 onoe CFR_START_UNIT(&cfr, 3);
1757 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
1758 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 6); /* textual descriptor offset */
1759 1.3 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000001); /* unit sw version */
1760 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 7); /* textual descriptor offset */
1761 1.3 onoe CFR_END_UNIT(&cfr);
1762 1.3 onoe
1763 1.3 onoe CFR_START_UNIT(&cfr, 6);
1764 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1765 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1766 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
1767 1.3 onoe CFR_END_UNIT(&cfr);
1768 1.3 onoe
1769 1.3 onoe CFR_START_UNIT(&cfr, 7);
1770 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1771 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1772 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
1773 1.3 onoe CFR_END_UNIT(&cfr);
1774 1.3 onoe #endif /* INET */
1775 1.3 onoe
1776 1.3 onoe #ifdef INET6
1777 1.3 onoe /* IPv6 unit directory */
1778 1.3 onoe CFR_START_UNIT(&cfr, 4);
1779 1.3 onoe CFR_PUT_VALUE(&cfr, 0x12, 0x00005e); /* unit spec id */
1780 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 8); /* textual descriptor offset */
1781 1.3 onoe CFR_PUT_VALUE(&cfr, 0x13, 0x000001); /* unit sw version */
1782 1.3 onoe CFR_PUT_REFER(&cfr, 0x81, 9); /* textual descriptor offset */
1783 1.3 onoe CFR_END_UNIT(&cfr);
1784 1.3 onoe
1785 1.3 onoe CFR_START_UNIT(&cfr, 8);
1786 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1787 1.3 onoe CFR_PUT_DATA1(&cfr, 0); /* minimal ASCII */
1788 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
1789 1.3 onoe CFR_END_UNIT(&cfr);
1790 1.3 onoe
1791 1.3 onoe CFR_START_UNIT(&cfr, 9);
1792 1.3 onoe CFR_PUT_VALUE(&cfr, 0, 0); /* textual descriptor */
1793 1.3 onoe CFR_PUT_DATA1(&cfr, 0);
1794 1.3 onoe CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
1795 1.3 onoe CFR_END_UNIT(&cfr);
1796 1.3 onoe #endif /* INET6 */
1797 1.3 onoe
1798 1.3 onoe #ifdef FW_DEBUG
1799 1.3 onoe printf("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname);
1800 1.3 onoe for (i = 0; i < cfr.ptr - hdr; i++)
1801 1.3 onoe printf("%s%08x", i&7?" ":"\n ", hdr[i]);
1802 1.3 onoe printf("\n");
1803 1.3 onoe #endif /* FW_DEBUG */
1804 1.3 onoe
1805 1.3 onoe /*
1806 1.3 onoe * Make network byte order for DMA
1807 1.3 onoe */
1808 1.3 onoe for (i = 0; i < cfr.ptr - hdr; i++)
1809 1.3 onoe NTOHL(hdr[i]);
1810 1.3 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
1811 1.3 onoe (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
1812 1.3 onoe
1813 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
1814 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
1815 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_BIBImageValid);
1816 1.3 onoe }
1817 1.3 onoe
1818 1.3 onoe /*
1819 1.3 onoe * SelfID buffer (no DMA context)
1820 1.3 onoe */
1821 1.3 onoe static void
1822 1.3 onoe fwohci_selfid_init(struct fwohci_softc *sc)
1823 1.3 onoe {
1824 1.3 onoe struct fwohci_buf *fb;
1825 1.7 onoe u_int32_t val;
1826 1.3 onoe
1827 1.3 onoe fb = &sc->sc_buf_selfid;
1828 1.7 onoe #ifdef DIAGNOSTICS
1829 1.7 onoe if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
1830 1.7 onoe panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
1831 1.7 onoe (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
1832 1.7 onoe fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
1833 1.7 onoe #endif
1834 1.7 onoe memset(fb->fb_buf, 0x55, fb->fb_dmamap->dm_segs[0].ds_len);
1835 1.7 onoe bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
1836 1.7 onoe fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
1837 1.3 onoe
1838 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
1839 1.3 onoe fb->fb_dmamap->dm_segs[0].ds_addr);
1840 1.7 onoe
1841 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
1842 1.3 onoe }
1843 1.3 onoe
1844 1.7 onoe static int
1845 1.3 onoe fwohci_selfid_input(struct fwohci_softc *sc)
1846 1.3 onoe {
1847 1.3 onoe int i;
1848 1.7 onoe u_int32_t count, val, gen;
1849 1.3 onoe u_int32_t *buf;
1850 1.3 onoe
1851 1.3 onoe val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
1852 1.3 onoe if (val & OHCI_SelfID_Error) {
1853 1.3 onoe printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
1854 1.7 onoe return -1;
1855 1.3 onoe }
1856 1.3 onoe count = (val & OHCI_SelfID_Size_MASK) >> OHCI_SelfID_Size_BITPOS;
1857 1.7 onoe gen = (val & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS;
1858 1.3 onoe
1859 1.3 onoe bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
1860 1.3 onoe 0, count << 2, BUS_DMASYNC_POSTREAD);
1861 1.3 onoe
1862 1.3 onoe buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
1863 1.7 onoe if ((val & OHCI_SelfID_Gen_MASK) != (buf[0] & OHCI_SelfID_Gen_MASK)) {
1864 1.3 onoe printf("%s: SelfID Gen mismatch (%d, %d)\n",
1865 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname, gen,
1866 1.7 onoe (buf[0] & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS);
1867 1.7 onoe return -1;
1868 1.3 onoe }
1869 1.3 onoe
1870 1.3 onoe #ifdef FW_DEBUG
1871 1.7 onoe printf("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname, val);
1872 1.3 onoe for (i = 0; i < count; i++)
1873 1.3 onoe printf("%s%08x", i&7?" ":"\n ", buf[i]);
1874 1.3 onoe printf("\n");
1875 1.3 onoe #endif /* FW_DEBUG */
1876 1.3 onoe
1877 1.7 onoe val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
1878 1.7 onoe if ((val & OHCI_NodeId_IDValid) == 0) {
1879 1.7 onoe sc->sc_nodeid = IEEE1394_BCAST_PHY_ID; /* invalid */
1880 1.7 onoe printf("%s: nodeid is invalid\n",
1881 1.7 onoe sc->sc_sc1394.sc1394_dev.dv_xname);
1882 1.7 onoe return -1;
1883 1.7 onoe }
1884 1.7 onoe sc->sc_nodeid = val & 0xffff;
1885 1.7 onoe
1886 1.3 onoe for (i = 1; i < count; i += 2) {
1887 1.3 onoe if (buf[i] != ~buf[i + 1]) {
1888 1.3 onoe printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
1889 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname, i,
1890 1.3 onoe buf[i], buf[i + 1]);
1891 1.7 onoe return -1;
1892 1.3 onoe }
1893 1.3 onoe if (buf[i] & 0x00000001)
1894 1.3 onoe continue; /* more pkt */
1895 1.3 onoe if (buf[i] & 0x00800000)
1896 1.3 onoe continue; /* external id */
1897 1.3 onoe sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
1898 1.3 onoe if ((buf[i] & 0x00400800) == 0x00400800)
1899 1.3 onoe sc->sc_irmid = sc->sc_rootid;
1900 1.3 onoe }
1901 1.3 onoe #ifdef FW_DEBUG
1902 1.3 onoe printf("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
1903 1.3 onoe sc->sc_sc1394.sc1394_dev.dv_xname,
1904 1.3 onoe sc->sc_nodeid, sc->sc_nodeid & OHCI_NodeId_NodeNumber,
1905 1.3 onoe sc->sc_rootid, sc->sc_irmid);
1906 1.3 onoe #endif
1907 1.3 onoe
1908 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
1909 1.7 onoe return -1;
1910 1.3 onoe
1911 1.3 onoe if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
1912 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
1913 1.3 onoe OHCI_LinkControl_CycleMaster);
1914 1.3 onoe else
1915 1.3 onoe OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
1916 1.3 onoe OHCI_LinkControl_CycleMaster);
1917 1.7 onoe return 0;
1918 1.3 onoe }
1919 1.3 onoe
1920 1.3 onoe /*
1921 1.3 onoe * some CSRs are handled by driver.
1922 1.3 onoe */
1923 1.3 onoe static void
1924 1.3 onoe fwohci_csr_init(struct fwohci_softc *sc)
1925 1.3 onoe {
1926 1.3 onoe int i;
1927 1.3 onoe static u_int32_t csr[] = {
1928 1.3 onoe CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
1929 1.3 onoe CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
1930 1.3 onoe CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
1931 1.3 onoe CSR_SB_BROADCAST_CHANNEL
1932 1.3 onoe };
1933 1.3 onoe
1934 1.3 onoe for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
1935 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
1936 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
1937 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
1938 1.3 onoe CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
1939 1.3 onoe }
1940 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31; /*XXX*/
1941 1.3 onoe }
1942 1.3 onoe
1943 1.3 onoe static int
1944 1.3 onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
1945 1.3 onoe {
1946 1.3 onoe struct fwohci_pkt res;
1947 1.3 onoe u_int32_t reg;
1948 1.3 onoe
1949 1.3 onoe /*
1950 1.3 onoe * XXX need to do special functionality other than just r/w...
1951 1.3 onoe */
1952 1.3 onoe reg = pkt->fp_hdr[2] - CSR_BASE_LO;
1953 1.3 onoe
1954 1.3 onoe if ((reg & 0x03) != 0) {
1955 1.3 onoe /* alignment error */
1956 1.3 onoe return IEEE1394_RCODE_ADDRESS_ERROR;
1957 1.3 onoe }
1958 1.3 onoe if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
1959 1.3 onoe #ifdef FW_DEBUG
1960 1.3 onoe printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x -> 0x%08x\n",
1961 1.3 onoe reg, *(u_int32_t *)(&sc->sc_csr[reg]),
1962 1.3 onoe ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base));
1963 1.3 onoe #endif
1964 1.3 onoe *(u_int32_t *)&sc->sc_csr[reg] =
1965 1.3 onoe ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
1966 1.3 onoe } else {
1967 1.3 onoe #ifdef FW_DEBUG
1968 1.3 onoe printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x\n",
1969 1.3 onoe reg, *(u_int32_t *)(&sc->sc_csr[reg]));
1970 1.3 onoe #endif
1971 1.3 onoe res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
1972 1.3 onoe res.fp_iov[0].iov_base = &res.fp_hdr[3];
1973 1.3 onoe res.fp_iov[0].iov_len = 4;
1974 1.3 onoe res.fp_iovcnt = 1;
1975 1.3 onoe fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
1976 1.3 onoe return -1;
1977 1.3 onoe }
1978 1.3 onoe return IEEE1394_RCODE_COMPLETE;
1979 1.3 onoe }
1980 1.3 onoe
1981 1.3 onoe /*
1982 1.3 onoe * Mapping between nodeid and unique ID (EUI-64).
1983 1.3 onoe */
1984 1.3 onoe static void
1985 1.3 onoe fwohci_uid_collect(struct fwohci_softc *sc)
1986 1.3 onoe {
1987 1.3 onoe int i;
1988 1.3 onoe struct fwohci_uidtbl *fu;
1989 1.3 onoe struct fwohci_pkt pkt;
1990 1.3 onoe
1991 1.3 onoe if (sc->sc_uidtbl != NULL)
1992 1.3 onoe free(sc->sc_uidtbl, M_DEVBUF);
1993 1.3 onoe sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1),
1994 1.3 onoe M_DEVBUF, M_NOWAIT);
1995 1.3 onoe if (sc->sc_uidtbl == NULL)
1996 1.3 onoe return;
1997 1.3 onoe memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
1998 1.3 onoe
1999 1.3 onoe memset(&pkt, 0, sizeof(pkt));
2000 1.3 onoe for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
2001 1.3 onoe if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
2002 1.3 onoe memcpy(fu->fu_hi.fu_uid, sc->sc_sc1394.sc1394_guid, 4);
2003 1.3 onoe memcpy(fu->fu_lo.fu_uid, sc->sc_sc1394.sc1394_guid, 4);
2004 1.3 onoe fu->fu_hi.fu_valid = fu->fu_lo.fu_valid = 1;
2005 1.3 onoe continue;
2006 1.3 onoe }
2007 1.3 onoe fu->fu_hi.fu_valid = fu->fu_lo.fu_valid = 0;
2008 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
2009 1.3 onoe pkt.fp_hlen = 12;
2010 1.3 onoe pkt.fp_dlen = 0;
2011 1.3 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2012 1.3 onoe (pkt.fp_tcode << 4);
2013 1.3 onoe pkt.fp_hdr[1] = ((0xffc0 | i) << 16) | CSR_BASE_HI;
2014 1.3 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
2015 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
2016 1.3 onoe sc->sc_tlabel, fwohci_uid_input, &fu->fu_hi);
2017 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2018 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2019 1.3 onoe
2020 1.3 onoe pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
2021 1.3 onoe (pkt.fp_tcode << 4);
2022 1.3 onoe pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
2023 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
2024 1.3 onoe sc->sc_tlabel, fwohci_uid_input, &fu->fu_lo);
2025 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2026 1.3 onoe fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2027 1.3 onoe }
2028 1.3 onoe }
2029 1.3 onoe
2030 1.3 onoe static int
2031 1.3 onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
2032 1.3 onoe {
2033 1.3 onoe struct fwohci_uident *fu = arg;
2034 1.3 onoe
2035 1.3 onoe memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
2036 1.3 onoe fu->fu_valid = 1;
2037 1.3 onoe #ifdef FW_DEBUG
2038 1.3 onoe printf("fwohci_uid_input: %02x%02x%02x%02x\n",
2039 1.3 onoe fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3]);
2040 1.3 onoe #endif
2041 1.3 onoe return 0;
2042 1.3 onoe }
2043 1.3 onoe
2044 1.3 onoe static int
2045 1.3 onoe fwohci_uid_lookup(struct fwohci_softc *sc, u_int8_t *uid)
2046 1.3 onoe {
2047 1.3 onoe struct fwohci_uidtbl *fu;
2048 1.3 onoe int n;
2049 1.3 onoe static const u_int8_t bcast[] =
2050 1.3 onoe { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
2051 1.3 onoe
2052 1.3 onoe if (memcmp(uid, bcast, sizeof(bcast)) == 0)
2053 1.3 onoe return IEEE1394_BCAST_PHY_ID;
2054 1.3 onoe fu = sc->sc_uidtbl;
2055 1.3 onoe if (fu == NULL) {
2056 1.3 onoe fwohci_uid_collect(sc); /* try to get */
2057 1.3 onoe return -1;
2058 1.3 onoe }
2059 1.3 onoe for (n = 0; n <= sc->sc_rootid; n++, fu++) {
2060 1.3 onoe if (fu->fu_hi.fu_valid && fu->fu_lo.fu_valid &&
2061 1.3 onoe memcmp(fu->fu_hi.fu_uid, uid, 4) == 0 &&
2062 1.3 onoe memcmp(fu->fu_lo.fu_uid, uid + 4, 4) == 0)
2063 1.3 onoe break;
2064 1.3 onoe }
2065 1.3 onoe if (n > sc->sc_rootid) {
2066 1.3 onoe fwohci_uid_collect(sc); /* try to get */
2067 1.3 onoe return -1;
2068 1.3 onoe }
2069 1.3 onoe return n;
2070 1.3 onoe }
2071 1.3 onoe
2072 1.3 onoe /*
2073 1.3 onoe * functions to support network interface
2074 1.3 onoe */
2075 1.3 onoe static int
2076 1.3 onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
2077 1.3 onoe void (*handler)(struct device *, struct mbuf *))
2078 1.3 onoe {
2079 1.3 onoe struct fwohci_softc *sc = (struct fwohci_softc *)self;
2080 1.7 onoe int s;
2081 1.3 onoe
2082 1.7 onoe s = splimp();
2083 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
2084 1.3 onoe fwohci_if_input, handler);
2085 1.3 onoe fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
2086 1.3 onoe sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
2087 1.3 onoe IEEE1394_TAG_GASP, fwohci_if_input, handler);
2088 1.7 onoe splx(s);
2089 1.3 onoe return 0;
2090 1.3 onoe }
2091 1.3 onoe
2092 1.3 onoe static int
2093 1.3 onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
2094 1.3 onoe {
2095 1.4 jdolecek int n, len;
2096 1.3 onoe struct mbuf *m;
2097 1.3 onoe struct iovec *iov;
2098 1.3 onoe void (*handler)(struct device *, struct mbuf *) = arg;
2099 1.3 onoe
2100 1.3 onoe #ifdef FW_DEBUG
2101 1.6 onoe { int i;
2102 1.3 onoe printf("fwohci_if_input: tcode=0x%x, dlen=%d",
2103 1.3 onoe pkt->fp_tcode, pkt->fp_dlen);
2104 1.3 onoe for (i = 0; i < pkt->fp_hlen/4; i++)
2105 1.3 onoe printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
2106 1.3 onoe printf("$");
2107 1.3 onoe for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++) {
2108 1.3 onoe iov = &pkt->fp_iov[n];
2109 1.3 onoe for (i = 0; i < iov->iov_len; i++)
2110 1.3 onoe printf("%s%02x", (i%32)?((i%4)?"":" "):"\n\t",
2111 1.3 onoe ((u_int8_t *)iov->iov_base)[i]);
2112 1.3 onoe printf("$");
2113 1.3 onoe }
2114 1.3 onoe printf("\n");
2115 1.5 matt }
2116 1.3 onoe #endif /* FW_DEBUG */
2117 1.3 onoe len = pkt->fp_dlen;
2118 1.3 onoe MGETHDR(m, M_DONTWAIT, MT_DATA);
2119 1.3 onoe if (m == NULL)
2120 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2121 1.3 onoe if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA)
2122 1.3 onoe m->m_flags |= M_BCAST;
2123 1.3 onoe m->m_pkthdr.rcvif = NULL; /* set in child */
2124 1.3 onoe m->m_pkthdr.len = len;
2125 1.3 onoe m->m_len = 0;
2126 1.3 onoe if (len > MHLEN) {
2127 1.3 onoe MCLGET(m, M_DONTWAIT);
2128 1.3 onoe if ((m->m_flags & M_EXT) == 0) {
2129 1.3 onoe m_freem(m);
2130 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2131 1.3 onoe }
2132 1.3 onoe }
2133 1.3 onoe /*
2134 1.3 onoe * We may use receive buffer by external mbuf instead of copy here.
2135 1.3 onoe * But asynchronous receive buffer must be operate in buffer fill
2136 1.3 onoe * mode, so that each receive buffer will shared by multiple mbufs.
2137 1.3 onoe * If upper layer doesn't free mbuf soon, e.g. application program
2138 1.3 onoe * is suspended, buffer must be reallocated.
2139 1.3 onoe * Isochronous buffer must be operate in packet buffer mode, and
2140 1.3 onoe * it is easy to map receive buffer to external mbuf. But it is
2141 1.3 onoe * used for broadcast/multicast only, and is expected not so
2142 1.3 onoe * performance sensitive for now.
2143 1.3 onoe * XXX: The performance may be important for multicast case,
2144 1.3 onoe * so we should revisit here later.
2145 1.3 onoe * -- onoe
2146 1.3 onoe */
2147 1.3 onoe n = 0;
2148 1.3 onoe iov = pkt->fp_iov;
2149 1.3 onoe while (len > 0) {
2150 1.3 onoe memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
2151 1.3 onoe iov->iov_len);
2152 1.3 onoe m->m_len += iov->iov_len;
2153 1.3 onoe len -= iov->iov_len;
2154 1.3 onoe iov++;
2155 1.3 onoe }
2156 1.3 onoe (*handler)(sc->sc_sc1394.sc1394_if, m);
2157 1.3 onoe return IEEE1394_RCODE_COMPLETE;
2158 1.3 onoe }
2159 1.3 onoe
2160 1.3 onoe static int
2161 1.3 onoe fwohci_if_output(struct device *self, struct mbuf *m0,
2162 1.3 onoe void (*callback)(struct device *, struct mbuf *))
2163 1.3 onoe {
2164 1.3 onoe struct fwohci_softc *sc = (struct fwohci_softc *)self;
2165 1.3 onoe struct mbuf *m;
2166 1.3 onoe struct fwohci_pkt pkt;
2167 1.3 onoe struct iovec *iov;
2168 1.3 onoe u_int8_t *p;
2169 1.7 onoe int s, n, error;
2170 1.3 onoe
2171 1.3 onoe memset(&pkt, 0, sizeof(pkt));
2172 1.7 onoe s = splimp();
2173 1.3 onoe if (m0->m_flags & (M_BCAST|M_MCAST)) {
2174 1.3 onoe m_adj(m0, 8);
2175 1.3 onoe /* construct GASP header */
2176 1.3 onoe p = mtod(m0, u_int8_t *);
2177 1.3 onoe p[0] = sc->sc_nodeid >> 8;
2178 1.3 onoe p[1] = sc->sc_nodeid & 0xff;
2179 1.3 onoe p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
2180 1.3 onoe p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
2181 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
2182 1.3 onoe pkt.fp_hlen = 8;
2183 1.3 onoe pkt.fp_hdr[0] = (IEEE1394_TAG_GASP << 14) |
2184 1.3 onoe ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
2185 1.3 onoe OHCI_NodeId_NodeNumber) << 8);
2186 1.3 onoe pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
2187 1.3 onoe } else {
2188 1.3 onoe p = mtod(m0, u_int8_t *);
2189 1.3 onoe m_adj(m0, 16);
2190 1.3 onoe n = fwohci_uid_lookup(sc, p);
2191 1.3 onoe if (n < 0) {
2192 1.3 onoe printf("fwohci_if_output: nodeid unknown: %08x%08x\n",
2193 1.3 onoe htonl(((u_int32_t *)p)[0]),
2194 1.3 onoe htonl(((u_int32_t *)p)[1]));
2195 1.3 onoe error = EHOSTUNREACH;
2196 1.3 onoe goto end;
2197 1.3 onoe }
2198 1.3 onoe if (n == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
2199 1.3 onoe /* should not come here */
2200 1.3 onoe error = EIO;
2201 1.3 onoe goto end;
2202 1.3 onoe }
2203 1.3 onoe pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
2204 1.3 onoe pkt.fp_hlen = 16;
2205 1.3 onoe pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
2206 1.3 onoe (p[9] << 16);
2207 1.3 onoe pkt.fp_hdr[1] =
2208 1.3 onoe (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
2209 1.3 onoe (p[10] << 8) | p[11];
2210 1.3 onoe pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
2211 1.3 onoe pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
2212 1.3 onoe sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
2213 1.3 onoe }
2214 1.3 onoe pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
2215 1.3 onoe pkt.fp_dlen = m0->m_pkthdr.len;
2216 1.3 onoe for (m = m0; m != NULL; m = m->m_next) {
2217 1.3 onoe iov = &pkt.fp_iov[pkt.fp_iovcnt++];
2218 1.3 onoe iov->iov_base = mtod(m, caddr_t);
2219 1.3 onoe iov->iov_len = m->m_len;
2220 1.3 onoe }
2221 1.3 onoe pkt.fp_m = m0;
2222 1.3 onoe pkt.fp_callback = callback;
2223 1.3 onoe error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
2224 1.3 onoe end:
2225 1.7 onoe splx(s);
2226 1.3 onoe if (error) {
2227 1.3 onoe if (callback)
2228 1.3 onoe (*callback)(sc->sc_sc1394.sc1394_if, m0);
2229 1.3 onoe else
2230 1.3 onoe m_freem(m0);
2231 1.3 onoe }
2232 1.3 onoe return error;
2233 1.1 matt }
2234