Home | History | Annotate | Line # | Download | only in ieee1394
fwohci.c revision 1.8
      1  1.1      matt /*-
      2  1.1      matt  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      3  1.1      matt  * All rights reserved.
      4  1.1      matt  *
      5  1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      6  1.1      matt  * by Matt Thomas of 3am Software Foundry.
      7  1.1      matt  *
      8  1.1      matt  * Redistribution and use in source and binary forms, with or without
      9  1.1      matt  * modification, are permitted provided that the following conditions
     10  1.1      matt  * are met:
     11  1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12  1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13  1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15  1.1      matt  *    documentation and/or other materials provided with the distribution.
     16  1.1      matt  * 3. All advertising materials mentioning features or use of this software
     17  1.1      matt  *    must display the following acknowledgement:
     18  1.1      matt  *        This product includes software developed by the NetBSD
     19  1.1      matt  *        Foundation, Inc. and its contributors.
     20  1.1      matt  * 4. Neither the name of The NetBSD Foundation nor the names of its
     21  1.1      matt  *    contributors may be used to endorse or promote products derived
     22  1.1      matt  *    from this software without specific prior written permission.
     23  1.1      matt  *
     24  1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     25  1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     26  1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     27  1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     28  1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     29  1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     30  1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     31  1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     32  1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     33  1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     34  1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     35  1.1      matt  */
     36  1.1      matt 
     37  1.3      onoe /*
     38  1.3      onoe  * IEEE1394 Open Host Controller Interface
     39  1.3      onoe  *	based on OHCI Specification 1.1 (January 6, 2000)
     40  1.3      onoe  * The first version to support network interface part is wrtten by
     41  1.3      onoe  * Atsushi Onoe <onoe (at) netbsd.org>.
     42  1.3      onoe  */
     43  1.3      onoe 
     44  1.3      onoe #include "opt_inet.h"
     45  1.3      onoe 
     46  1.1      matt #include <sys/param.h>
     47  1.2  augustss #include <sys/systm.h>
     48  1.1      matt #include <sys/types.h>
     49  1.1      matt #include <sys/socket.h>
     50  1.7      onoe #include <sys/callout.h>
     51  1.1      matt #include <sys/device.h>
     52  1.7      onoe #include <sys/kernel.h>
     53  1.3      onoe #include <sys/malloc.h>
     54  1.3      onoe #include <sys/mbuf.h>
     55  1.1      matt 
     56  1.7      onoe #if __NetBSD_Version__ >= 105010000
     57  1.7      onoe #include <uvm/uvm_extern.h>
     58  1.7      onoe #else
     59  1.7      onoe #include <vm/vm.h>
     60  1.7      onoe #endif
     61  1.7      onoe 
     62  1.1      matt #include <machine/bus.h>
     63  1.1      matt 
     64  1.1      matt #include <dev/ieee1394/ieee1394reg.h>
     65  1.1      matt #include <dev/ieee1394/fwohcireg.h>
     66  1.1      matt 
     67  1.1      matt #include <dev/ieee1394/ieee1394var.h>
     68  1.1      matt #include <dev/ieee1394/fwohcivar.h>
     69  1.1      matt 
     70  1.1      matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
     71  1.1      matt 
     72  1.5      matt #if 0
     73  1.5      matt static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
     74  1.5      matt 			       bus_dmamap_t *mapp, caddr_t *kvap, int flags);
     75  1.5      matt #endif
     76  1.7      onoe static void fwohci_hw_init(struct fwohci_softc *);
     77  1.7      onoe static void fwohci_power(int, void *);
     78  1.7      onoe static void fwohci_shutdown(void *);
     79  1.5      matt 
     80  1.3      onoe static int  fwohci_desc_alloc(struct fwohci_softc *);
     81  1.3      onoe 
     82  1.3      onoe static int  fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
     83  1.3      onoe 		int, int);
     84  1.3      onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
     85  1.3      onoe 
     86  1.3      onoe static int  fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
     87  1.3      onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
     88  1.3      onoe static void fwohci_buf_init(struct fwohci_softc *);
     89  1.7      onoe static void fwohci_buf_start(struct fwohci_softc *);
     90  1.7      onoe static void fwohci_buf_stop(struct fwohci_softc *);
     91  1.3      onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
     92  1.3      onoe static int  fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_ctx *,
     93  1.3      onoe 		caddr_t *, int);
     94  1.3      onoe static int  fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
     95  1.3      onoe 		struct fwohci_pkt *);
     96  1.3      onoe 
     97  1.7      onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
     98  1.7      onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
     99  1.3      onoe static void fwohci_phy_busreset(struct fwohci_softc *);
    100  1.7      onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
    101  1.3      onoe 
    102  1.3      onoe static int  fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
    103  1.3      onoe 		int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *),
    104  1.3      onoe 		void *);
    105  1.3      onoe 
    106  1.3      onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
    107  1.3      onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
    108  1.3      onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
    109  1.3      onoe 
    110  1.3      onoe static int  fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
    111  1.3      onoe 		struct fwohci_pkt *);
    112  1.3      onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *);
    113  1.3      onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
    114  1.3      onoe 		struct fwohci_pkt *);
    115  1.3      onoe 
    116  1.3      onoe static void fwohci_configrom_init(struct fwohci_softc *);
    117  1.3      onoe 
    118  1.3      onoe static void fwohci_selfid_init(struct fwohci_softc *);
    119  1.7      onoe static int  fwohci_selfid_input(struct fwohci_softc *);
    120  1.3      onoe 
    121  1.3      onoe static void fwohci_csr_init(struct fwohci_softc *);
    122  1.3      onoe static int  fwohci_csr_input(struct fwohci_softc *, void *,
    123  1.3      onoe 		struct fwohci_pkt *);
    124  1.3      onoe 
    125  1.3      onoe static void fwohci_uid_collect(struct fwohci_softc *);
    126  1.3      onoe static int  fwohci_uid_input(struct fwohci_softc *, void *,
    127  1.3      onoe 		struct fwohci_pkt *);
    128  1.8      onoe static int  fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
    129  1.3      onoe 
    130  1.3      onoe static int  fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
    131  1.3      onoe 		void (*)(struct device *, struct mbuf *));
    132  1.3      onoe static int  fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
    133  1.3      onoe static int  fwohci_if_output(struct device *, struct mbuf *,
    134  1.3      onoe 		void (*)(struct device *, struct mbuf *));
    135  1.3      onoe 
    136  1.8      onoe #ifdef FW_DEBUG
    137  1.8      onoe int fw_verbose = 0;
    138  1.8      onoe int fw_dump = 0;
    139  1.8      onoe #endif
    140  1.8      onoe 
    141  1.1      matt int
    142  1.5      matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
    143  1.1      matt {
    144  1.3      onoe 	int i;
    145  1.1      matt 	u_int32_t val;
    146  1.5      matt #if 0
    147  1.5      matt 	int error;
    148  1.5      matt #endif
    149  1.5      matt 
    150  1.5      matt 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
    151  1.5      matt 	    sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
    152  1.1      matt 
    153  1.3      onoe 	/*
    154  1.3      onoe 	 * Wait for reset completion
    155  1.3      onoe 	 */
    156  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    157  1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    158  1.3      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    159  1.3      onoe 			break;
    160  1.3      onoe 	}
    161  1.3      onoe 
    162  1.1      matt 	/* What dialect of OHCI is this device?
    163  1.1      matt 	 */
    164  1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_Version);
    165  1.1      matt 	printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
    166  1.1      matt 	    OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
    167  1.1      matt 
    168  1.1      matt 	/* Is the Global UID ROM present?
    169  1.1      matt 	 */
    170  1.1      matt 	if ((val & OHCI_Version_GUID_ROM) == 0) {
    171  1.2  augustss 		printf("\n%s: fatal: no global UID ROM\n", sc->sc_sc1394.sc1394_dev.dv_xname);
    172  1.1      matt 		return -1;
    173  1.5      matt 	} else {
    174  1.5      matt 
    175  1.5      matt 		/* Extract the Global UID
    176  1.5      matt 		 */
    177  1.5      matt 		val = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
    178  1.5      matt 		sc->sc_sc1394.sc1394_guid[0] = (val >> 24) & 0xff;
    179  1.5      matt 		sc->sc_sc1394.sc1394_guid[1] = (val >> 16) & 0xff;
    180  1.5      matt 		sc->sc_sc1394.sc1394_guid[2] = (val >>  8) & 0xff;
    181  1.5      matt 		sc->sc_sc1394.sc1394_guid[3] = (val >>  0) & 0xff;
    182  1.5      matt 
    183  1.5      matt 		val = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
    184  1.5      matt 		sc->sc_sc1394.sc1394_guid[4] = (val >> 24) & 0xff;
    185  1.5      matt 		sc->sc_sc1394.sc1394_guid[5] = (val >> 16) & 0xff;
    186  1.5      matt 		sc->sc_sc1394.sc1394_guid[6] = (val >>  8) & 0xff;
    187  1.5      matt 		sc->sc_sc1394.sc1394_guid[7] = (val >>  0) & 0xff;
    188  1.1      matt 	}
    189  1.1      matt 
    190  1.1      matt 	printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
    191  1.1      matt 	    sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
    192  1.1      matt 	    sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
    193  1.1      matt 	    sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
    194  1.1      matt 	    sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
    195  1.1      matt 
    196  1.1      matt 	/* Get the maximum link speed and receive size
    197  1.1      matt 	 */
    198  1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    199  1.1      matt 	sc->sc_sc1394.sc1394_link_speed =
    200  1.1      matt 	    (val & OHCI_BusOptions_LinkSpd_MASK)
    201  1.1      matt 		>> OHCI_BusOptions_LinkSpd_BITPOS;
    202  1.1      matt 	if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
    203  1.1      matt 		printf(", %s", ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
    204  1.1      matt 	} else {
    205  1.1      matt 		printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
    206  1.1      matt 	}
    207  1.1      matt 
    208  1.1      matt 	/* MaxRec is encoded as log2(max_rec_octets)-1
    209  1.1      matt 	 */
    210  1.1      matt 	sc->sc_sc1394.sc1394_max_receive =
    211  1.1      matt 	    1 << (((val & OHCI_BusOptions_MaxRec_MASK)
    212  1.1      matt 		       >> OHCI_BusOptions_MaxRec_BITPOS) + 1);
    213  1.3      onoe 	printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
    214  1.3      onoe 
    215  1.3      onoe 	/*
    216  1.3      onoe 	 * Count how many isochronous ctx we have.
    217  1.3      onoe 	 */
    218  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    219  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
    220  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
    221  1.3      onoe 	for (i = 0; val != 0; val >>= 1) {
    222  1.3      onoe 		if (val & 0x1)
    223  1.3      onoe 			i++;
    224  1.3      onoe 	}
    225  1.3      onoe 	sc->sc_isoctx = i;
    226  1.3      onoe 	printf(", %d iso_ctx", sc->sc_isoctx);
    227  1.1      matt 
    228  1.1      matt 	printf("\n");
    229  1.3      onoe 
    230  1.5      matt #if 0
    231  1.5      matt 	error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE, OHCI_CONFIG_ALIGNMENT,
    232  1.5      matt 				    &sc->sc_configrom_map,
    233  1.5      matt 				    (caddr_t *) &sc->sc_configrom,
    234  1.5      matt 				    BUS_DMA_WAITOK|BUS_DMA_COHERENT);
    235  1.5      matt 	return error;
    236  1.5      matt #endif
    237  1.5      matt 
    238  1.3      onoe 	/*
    239  1.3      onoe 	 * Enable Link Power
    240  1.3      onoe 	 */
    241  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    242  1.7      onoe 
    243  1.7      onoe 	/*
    244  1.7      onoe 	 * Allocate descriptors
    245  1.7      onoe 	 */
    246  1.3      onoe 	if (fwohci_desc_alloc(sc))
    247  1.3      onoe 		return -1;
    248  1.3      onoe 
    249  1.3      onoe 	/*
    250  1.3      onoe 	 * Allocate DMA Context
    251  1.3      onoe 	 */
    252  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
    253  1.3      onoe 	    OHCI_CTX_ASYNC_RX_REQUEST);
    254  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
    255  1.3      onoe 	    OHCI_CTX_ASYNC_RX_RESPONSE);
    256  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, OHCI_BUF_ATRQ_CNT,
    257  1.3      onoe 	    OHCI_CTX_ASYNC_TX_REQUEST);
    258  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, OHCI_BUF_ATRS_CNT,
    259  1.3      onoe 	    OHCI_CTX_ASYNC_TX_RESPONSE);
    260  1.3      onoe 	sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
    261  1.3      onoe 	    M_DEVBUF, M_WAITOK);
    262  1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    263  1.7      onoe 		fwohci_ctx_alloc(sc, &sc->sc_ctx_ir[i], OHCI_BUF_IR_CNT, i);
    264  1.3      onoe 		sc->sc_ctx_ir[i]->fc_ppbmode = 1;
    265  1.3      onoe 	}
    266  1.3      onoe 
    267  1.3      onoe 	/*
    268  1.3      onoe 	 * Allocate buffer for configuration ROM and SelfID buffer
    269  1.3      onoe 	 */
    270  1.3      onoe 	fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
    271  1.3      onoe 	fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
    272  1.3      onoe 
    273  1.3      onoe 	/*
    274  1.7      onoe 	 * establish hooks for shutdown and suspend/resume
    275  1.3      onoe 	 */
    276  1.7      onoe 	sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
    277  1.7      onoe 	sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
    278  1.7      onoe 	callout_init(&sc->sc_selfid_callout);
    279  1.3      onoe 
    280  1.3      onoe 	/*
    281  1.7      onoe 	 * Initialize hardware registers.
    282  1.3      onoe 	 */
    283  1.7      onoe 	fwohci_hw_init(sc);
    284  1.3      onoe 
    285  1.7      onoe 	/*
    286  1.7      onoe 	 * Initiate Bus Reset
    287  1.7      onoe 	 */
    288  1.3      onoe 	config_defer(&sc->sc_sc1394.sc1394_dev,
    289  1.3      onoe 	    (void (*)(struct device *))fwohci_phy_busreset);
    290  1.3      onoe 
    291  1.3      onoe 	sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
    292  1.3      onoe 	sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
    293  1.3      onoe 	sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev,
    294  1.3      onoe 	    "fw", fwohci_print);
    295  1.3      onoe 
    296  1.1      matt 	return 0;
    297  1.1      matt }
    298  1.1      matt 
    299  1.1      matt int
    300  1.1      matt fwohci_intr(void *arg)
    301  1.1      matt {
    302  1.1      matt 	struct fwohci_softc * const sc = arg;
    303  1.3      onoe 	int i;
    304  1.1      matt 	int progress = 0;
    305  1.3      onoe 	u_int32_t intmask, iso;
    306  1.1      matt 
    307  1.1      matt 	for (;;) {
    308  1.3      onoe 		intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
    309  1.1      matt 		if (intmask == 0)
    310  1.1      matt 			return progress;
    311  1.7      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    312  1.7      onoe 		    intmask & ~OHCI_Int_BusReset);
    313  1.3      onoe #ifdef FW_DEBUG
    314  1.8      onoe 		if (fw_verbose) {
    315  1.8      onoe 			printf("%s: intmask=0x%08x:",
    316  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, intmask);
    317  1.8      onoe 			if (intmask & OHCI_Int_CycleTooLong)
    318  1.8      onoe 				printf(" CycleTooLong");
    319  1.8      onoe 			if (intmask & OHCI_Int_UnrecoverableError)
    320  1.8      onoe 				printf(" UnrecoverableError");
    321  1.8      onoe 			if (intmask & OHCI_Int_CycleInconsistent)
    322  1.8      onoe 				printf(" CycleInconsistent");
    323  1.8      onoe 			if (intmask & OHCI_Int_BusReset)
    324  1.8      onoe 				printf(" BusReset");
    325  1.8      onoe 			if (intmask & OHCI_Int_SelfIDComplete)
    326  1.8      onoe 				printf(" SelfIDComplete");
    327  1.8      onoe 			if (intmask & OHCI_Int_LockRespErr)
    328  1.8      onoe 				printf(" LockRespErr");
    329  1.8      onoe 			if (intmask & OHCI_Int_PostedWriteErr)
    330  1.8      onoe 				printf(" PostedWriteErr");
    331  1.8      onoe 			if (intmask & OHCI_Int_ReqTxComplete)
    332  1.8      onoe 				printf(" ReqTxComplete(0x%04x)",
    333  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    334  1.8      onoe 				    OHCI_CTX_ASYNC_TX_REQUEST,
    335  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    336  1.8      onoe 			if (intmask & OHCI_Int_RespTxComplete)
    337  1.8      onoe 				printf(" RespTxComplete(0x%04x)",
    338  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    339  1.8      onoe 				    OHCI_CTX_ASYNC_TX_RESPONSE,
    340  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    341  1.8      onoe 			if (intmask & OHCI_Int_ARRS)
    342  1.8      onoe 				printf(" ARRS(0x%04x)",
    343  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    344  1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    345  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    346  1.8      onoe 			if (intmask & OHCI_Int_ARRQ)
    347  1.8      onoe 				printf(" ARRQ(0x%04x)",
    348  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    349  1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    350  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    351  1.8      onoe 			if (intmask & OHCI_Int_IsochRx)
    352  1.8      onoe 				printf(" IsochRx(0x%08x)",
    353  1.8      onoe 				    OHCI_CSR_READ(sc,
    354  1.8      onoe 				    OHCI_REG_IsoRecvIntEventClear));
    355  1.8      onoe 			if (intmask & OHCI_Int_IsochTx)
    356  1.8      onoe 				printf(" IsochTx(0x%08x)",
    357  1.8      onoe 				    OHCI_CSR_READ(sc,
    358  1.8      onoe 				    OHCI_REG_IsoXmitIntEventClear));
    359  1.8      onoe 			if (intmask & OHCI_Int_RQPkt)
    360  1.8      onoe 				printf(" RQPkt(0x%04x)",
    361  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    362  1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    363  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    364  1.8      onoe 			if (intmask & OHCI_Int_RSPkt)
    365  1.8      onoe 				printf(" RSPkt(0x%04x)",
    366  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    367  1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    368  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    369  1.8      onoe 			printf("\n");
    370  1.8      onoe 		}
    371  1.3      onoe #endif /* FW_DEBUG */
    372  1.3      onoe 		if (intmask & OHCI_Int_BusReset) {
    373  1.7      onoe 			/*
    374  1.7      onoe 			 * According to OHCI spec 6.1.1 "busReset",
    375  1.7      onoe 			 * All asynchronous transmit must be stopped before
    376  1.7      onoe 			 * clearing BusReset.  Moreover, the BusReset
    377  1.7      onoe 			 * interrupt bit should not be cleared during the
    378  1.7      onoe 			 * SelfID phase.  Thus we turned off interrupt mask
    379  1.7      onoe 			 * bit of BusReset instead until SelfID completion
    380  1.7      onoe 			 * or SelfID timeout.
    381  1.7      onoe 			 */
    382  1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
    383  1.7      onoe 			    OHCI_Int_BusReset);
    384  1.7      onoe 			fwohci_buf_stop(sc);
    385  1.3      onoe 			if (sc->sc_uidtbl != NULL) {
    386  1.3      onoe 				free(sc->sc_uidtbl, M_DEVBUF);
    387  1.3      onoe 				sc->sc_uidtbl = NULL;
    388  1.3      onoe 			}
    389  1.7      onoe 			callout_reset(&sc->sc_selfid_callout,
    390  1.7      onoe 			    OHCI_SELFID_TIMEOUT,
    391  1.7      onoe 			    (void (*)(void *))fwohci_phy_busreset, sc);
    392  1.7      onoe 			sc->sc_rootid = 0;
    393  1.7      onoe 			sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
    394  1.3      onoe 		}
    395  1.3      onoe 
    396  1.3      onoe 		if (intmask & OHCI_Int_ReqTxComplete)
    397  1.3      onoe 			fwohci_at_done(sc, sc->sc_ctx_atrq);
    398  1.3      onoe 		if (intmask & OHCI_Int_RespTxComplete)
    399  1.3      onoe 			fwohci_at_done(sc, sc->sc_ctx_atrs);
    400  1.3      onoe 		if (intmask & OHCI_Int_RQPkt)
    401  1.3      onoe 			fwohci_arrq_input(sc, sc->sc_ctx_arrq);
    402  1.3      onoe 		if (intmask & OHCI_Int_RSPkt)
    403  1.3      onoe 			fwohci_arrs_input(sc, sc->sc_ctx_arrs);
    404  1.3      onoe 
    405  1.3      onoe 		if (intmask & OHCI_Int_IsochTx) {
    406  1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
    407  1.3      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
    408  1.3      onoe 		}
    409  1.3      onoe 		if (intmask & OHCI_Int_IsochRx) {
    410  1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
    411  1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
    412  1.3      onoe 			for (i = 0; i < sc->sc_isoctx; i++) {
    413  1.3      onoe 				if (iso & (1 << i))
    414  1.3      onoe 					fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
    415  1.3      onoe 			}
    416  1.3      onoe 		}
    417  1.3      onoe 
    418  1.7      onoe 		if (intmask & OHCI_Int_SelfIDComplete) {
    419  1.7      onoe 			if (fwohci_selfid_input(sc) == 0) {
    420  1.7      onoe 				callout_stop(&sc->sc_selfid_callout);
    421  1.7      onoe 				OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    422  1.7      onoe 				    OHCI_Int_BusReset);
    423  1.7      onoe 				OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
    424  1.7      onoe 				    OHCI_Int_BusReset);
    425  1.7      onoe 				fwohci_buf_init(sc);
    426  1.7      onoe 				fwohci_buf_start(sc);
    427  1.7      onoe 				fwohci_uid_collect(sc);
    428  1.7      onoe 			}
    429  1.7      onoe 		}
    430  1.7      onoe 
    431  1.5      matt 		if (!progress) {
    432  1.5      matt 			sc->sc_intrcnt.ev_count++;
    433  1.5      matt 			progress = 1;
    434  1.5      matt 		}
    435  1.1      matt 	}
    436  1.3      onoe }
    437  1.3      onoe 
    438  1.5      matt #if 0
    439  1.5      matt static int
    440  1.5      matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
    441  1.5      matt 		    bus_dmamap_t *mapp, caddr_t *kvap, int flags)
    442  1.5      matt {
    443  1.5      matt 	bus_dma_segment_t segs[1];
    444  1.5      matt 	int error, nsegs, steps;
    445  1.5      matt 
    446  1.5      matt 	steps = 0;
    447  1.5      matt 	error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
    448  1.5      matt 				 segs, 1, &nsegs, flags);
    449  1.5      matt 	if (error)
    450  1.5      matt 		goto cleanup;
    451  1.5      matt 
    452  1.5      matt 	steps = 1;
    453  1.5      matt 	error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
    454  1.5      matt 			       kvap, flags);
    455  1.5      matt 	if (error)
    456  1.5      matt 		goto cleanup;
    457  1.5      matt 
    458  1.5      matt 	if (error == 0)
    459  1.5      matt 		error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
    460  1.5      matt 					  size, flags, mapp);
    461  1.5      matt 	if (error)
    462  1.5      matt 		goto cleanup;
    463  1.5      matt 	if (error == 0)
    464  1.5      matt 		error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL, flags);
    465  1.5      matt 	if (error)
    466  1.5      matt 		goto cleanup;
    467  1.5      matt 
    468  1.5      matt cleanup:
    469  1.5      matt 	switch (steps) {
    470  1.5      matt 	case 1:
    471  1.5      matt 		bus_dmamem_free(sc->sc_dmat, segs, nsegs);
    472  1.5      matt 	}
    473  1.5      matt 
    474  1.5      matt 	return error;
    475  1.5      matt }
    476  1.5      matt #endif
    477  1.5      matt 
    478  1.3      onoe int
    479  1.3      onoe fwohci_print(void *aux, const char *pnp)
    480  1.3      onoe {
    481  1.3      onoe 	char *name = aux;
    482  1.3      onoe 
    483  1.3      onoe 	if (pnp)
    484  1.3      onoe 		printf("%s at %s", name, pnp);
    485  1.3      onoe 
    486  1.3      onoe 	return UNCONF;
    487  1.3      onoe }
    488  1.3      onoe 
    489  1.7      onoe static void
    490  1.7      onoe fwohci_hw_init(struct fwohci_softc *sc)
    491  1.7      onoe {
    492  1.7      onoe 	int i;
    493  1.7      onoe 	u_int32_t val;
    494  1.7      onoe 
    495  1.7      onoe 	/*
    496  1.7      onoe 	 * Software Reset.
    497  1.7      onoe 	 */
    498  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    499  1.7      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    500  1.7      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    501  1.7      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    502  1.7      onoe 			break;
    503  1.7      onoe 	}
    504  1.7      onoe 
    505  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    506  1.7      onoe 
    507  1.7      onoe 	/*
    508  1.7      onoe 	 * First, initilize CSRs with undefined value to default settings.
    509  1.7      onoe 	 */
    510  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    511  1.7      onoe 	val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
    512  1.7      onoe #if 0
    513  1.7      onoe 	val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
    514  1.7      onoe #else
    515  1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
    516  1.7      onoe #endif
    517  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    518  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    519  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
    520  1.7      onoe 		    ~0);
    521  1.7      onoe 	}
    522  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
    523  1.7      onoe 
    524  1.7      onoe 	fwohci_configrom_init(sc);
    525  1.7      onoe 	fwohci_selfid_init(sc);
    526  1.7      onoe 	fwohci_buf_init(sc);
    527  1.7      onoe 	fwohci_csr_init(sc);
    528  1.7      onoe 
    529  1.7      onoe 	/*
    530  1.7      onoe 	 * Final CSR settings.
    531  1.7      onoe 	 */
    532  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
    533  1.7      onoe 	    OHCI_LinkControl_CycleTimerEnable |
    534  1.7      onoe 	    OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
    535  1.7      onoe 
    536  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888);	/*XXX*/
    537  1.7      onoe 
    538  1.7      onoe 	/* clear receive filter */
    539  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
    540  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
    541  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
    542  1.7      onoe 
    543  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
    544  1.7      onoe 	    OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
    545  1.7      onoe 
    546  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
    547  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
    548  1.7      onoe 	    OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
    549  1.7      onoe 	    OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
    550  1.7      onoe 	    OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
    551  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
    552  1.7      onoe 	    OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
    553  1.7      onoe 	    OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
    554  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
    555  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    556  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
    557  1.7      onoe 
    558  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
    559  1.7      onoe 
    560  1.7      onoe 	/*
    561  1.7      onoe 	 * Start the receivers
    562  1.7      onoe 	 */
    563  1.7      onoe 	fwohci_buf_start(sc);
    564  1.7      onoe }
    565  1.7      onoe 
    566  1.7      onoe static void
    567  1.7      onoe fwohci_power(int why, void *arg)
    568  1.7      onoe {
    569  1.7      onoe 	struct fwohci_softc *sc = arg;
    570  1.7      onoe 	int s;
    571  1.7      onoe 
    572  1.7      onoe 	s = splimp();
    573  1.7      onoe 	if (why == PWR_RESUME) {
    574  1.7      onoe 		fwohci_hw_init(sc);
    575  1.7      onoe 		fwohci_phy_busreset(sc);
    576  1.7      onoe 	} else {
    577  1.7      onoe 		fwohci_shutdown(sc);
    578  1.7      onoe 	}
    579  1.7      onoe 	splx(s);
    580  1.7      onoe }
    581  1.7      onoe 
    582  1.7      onoe static void
    583  1.7      onoe fwohci_shutdown(void *arg)
    584  1.7      onoe {
    585  1.7      onoe 	struct fwohci_softc *sc = arg;
    586  1.7      onoe 	u_int32_t val;
    587  1.7      onoe 
    588  1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    589  1.7      onoe 	/* disable all interrupt */
    590  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
    591  1.7      onoe 	fwohci_buf_stop(sc);
    592  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    593  1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
    594  1.7      onoe 		OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
    595  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    596  1.7      onoe 	fwohci_phy_busreset(sc);
    597  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
    598  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    599  1.7      onoe }
    600  1.7      onoe 
    601  1.3      onoe /*
    602  1.3      onoe  * COMMON FUNCTIONS
    603  1.3      onoe  */
    604  1.3      onoe 
    605  1.3      onoe /*
    606  1.7      onoe  * read the PHY Register.
    607  1.3      onoe  */
    608  1.7      onoe static u_int8_t
    609  1.7      onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
    610  1.3      onoe {
    611  1.3      onoe 	int i;
    612  1.3      onoe 	u_int32_t val;
    613  1.3      onoe 
    614  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
    615  1.3      onoe 	    OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
    616  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    617  1.3      onoe 		if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    618  1.3      onoe 		    OHCI_PhyControl_RdDone)
    619  1.3      onoe 			break;
    620  1.3      onoe 	}
    621  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
    622  1.7      onoe 	return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
    623  1.7      onoe }
    624  1.7      onoe 
    625  1.7      onoe /*
    626  1.7      onoe  * write the PHY Register.
    627  1.7      onoe  */
    628  1.7      onoe static void
    629  1.7      onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
    630  1.7      onoe {
    631  1.7      onoe 	int i;
    632  1.7      onoe 
    633  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
    634  1.3      onoe 	    (reg << OHCI_PhyControl_RegAddr_BITPOS) |
    635  1.3      onoe 	    (val << OHCI_PhyControl_WrData_BITPOS));
    636  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    637  1.3      onoe 		if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    638  1.3      onoe 		    OHCI_PhyControl_WrReg))
    639  1.3      onoe 			break;
    640  1.3      onoe 	}
    641  1.3      onoe }
    642  1.3      onoe 
    643  1.3      onoe /*
    644  1.7      onoe  * Initiate Bus Reset
    645  1.7      onoe  */
    646  1.7      onoe static void
    647  1.7      onoe fwohci_phy_busreset(struct fwohci_softc *sc)
    648  1.7      onoe {
    649  1.7      onoe 	int s;
    650  1.7      onoe 	u_int8_t val;
    651  1.7      onoe 
    652  1.7      onoe 	s = splimp();
    653  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    654  1.7      onoe 	    OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
    655  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
    656  1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    657  1.7      onoe 	val = fwohci_phy_read(sc, 1);
    658  1.7      onoe 	val = (val & 0x80) |			/* preserve RHB (force root) */
    659  1.7      onoe 	    0x40 |				/* Initiate Bus Reset */
    660  1.7      onoe 	    0x3f;				/* default GAP count */
    661  1.7      onoe 	fwohci_phy_write(sc, 1, val);
    662  1.7      onoe 	splx(s);
    663  1.7      onoe }
    664  1.7      onoe 
    665  1.7      onoe /*
    666  1.7      onoe  * PHY Packet
    667  1.7      onoe  */
    668  1.7      onoe static void
    669  1.7      onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
    670  1.7      onoe {
    671  1.7      onoe 	u_int32_t val;
    672  1.7      onoe 	u_int8_t key, phyid;
    673  1.7      onoe 
    674  1.7      onoe 	val = pkt->fp_hdr[1];
    675  1.7      onoe 	if (val != ~pkt->fp_hdr[2]) {
    676  1.7      onoe 		if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
    677  1.7      onoe 		    OHCI_CTXCTL_EVENT_BUS_RESET) {
    678  1.7      onoe #ifdef FW_DEBUG
    679  1.8      onoe 			if (fw_verbose)
    680  1.8      onoe 				printf("fwohci_phy_input: BusReset: 0x%08x\n",
    681  1.8      onoe 				    pkt->fp_hdr[2]);
    682  1.7      onoe #endif
    683  1.7      onoe 		} else {
    684  1.7      onoe 			printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
    685  1.7      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, val,
    686  1.7      onoe 			    pkt->fp_hdr[2]);
    687  1.7      onoe 		}
    688  1.7      onoe 		return;
    689  1.7      onoe 	}
    690  1.7      onoe 	key = (val & 0xc0000000) >> 30;
    691  1.7      onoe 	phyid = (val & 0x3f000000) >> 24;
    692  1.7      onoe 	switch (key) {
    693  1.7      onoe 	case 0:
    694  1.7      onoe #ifdef FW_DEBUG
    695  1.8      onoe 		if (fw_verbose) {
    696  1.8      onoe 			printf("fwohci_phy_input: PHY Config from %d:", phyid);
    697  1.8      onoe 			if (val & 0x00800000)
    698  1.8      onoe 				printf(" ForceRoot");
    699  1.8      onoe 			if (val & 0x00400000)
    700  1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    701  1.8      onoe 			printf("\n");
    702  1.8      onoe 		}
    703  1.7      onoe #endif
    704  1.7      onoe 		break;
    705  1.7      onoe 	case 1:
    706  1.7      onoe #ifdef FW_DEBUG
    707  1.8      onoe 		if (fw_verbose)
    708  1.8      onoe 			printf("fwohci_phy_input: Link-on from %d\n", phyid);
    709  1.7      onoe #endif
    710  1.7      onoe 		break;
    711  1.7      onoe 	case 2:
    712  1.7      onoe #ifdef FW_DEBUG
    713  1.8      onoe 		if (fw_verbose) {
    714  1.8      onoe 			printf("fwohci_phy_input: SelfID from %d:", phyid);
    715  1.8      onoe 			if (val & 0x00800000) {
    716  1.8      onoe 				printf(" #%d", (val & 0x00700000) >> 20);
    717  1.8      onoe 			} else {
    718  1.8      onoe 				if (val & 0x00400000)
    719  1.8      onoe 					printf(" LinkActive");
    720  1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    721  1.8      onoe 				printf(" Spd=S%d",
    722  1.8      onoe 				    100 << ((val & 0x0000c000) >> 14));
    723  1.8      onoe 				if (val & 0x00000800)
    724  1.8      onoe 					printf(" Cont");
    725  1.8      onoe 				if (val & 0x00000002)
    726  1.8      onoe 					printf(" InitiateBusReset");
    727  1.8      onoe 			}
    728  1.8      onoe 			if (val & 0x00000001)
    729  1.8      onoe 				printf(" +");
    730  1.8      onoe 			printf("\n");
    731  1.7      onoe 		}
    732  1.7      onoe #endif
    733  1.7      onoe 		break;
    734  1.7      onoe 	default:
    735  1.8      onoe 		printf("%s: unknown PHY packet: 0x%08x\n",
    736  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, val);
    737  1.7      onoe 		break;
    738  1.7      onoe 	}
    739  1.7      onoe }
    740  1.7      onoe 
    741  1.7      onoe /*
    742  1.3      onoe  * Descriptor for context DMA.
    743  1.3      onoe  */
    744  1.3      onoe static int
    745  1.3      onoe fwohci_desc_alloc(struct fwohci_softc *sc)
    746  1.3      onoe {
    747  1.3      onoe 	int error;
    748  1.3      onoe 
    749  1.3      onoe 	/*
    750  1.3      onoe 	 * allocate descriptor buffer
    751  1.3      onoe 	 */
    752  1.3      onoe 
    753  1.3      onoe 	sc->sc_descsize = sizeof(struct fwohci_desc) *
    754  1.3      onoe 	    (OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
    755  1.3      onoe 	    OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
    756  1.3      onoe 	    OHCI_BUF_IR_CNT * sc->sc_isoctx + 2);
    757  1.3      onoe 
    758  1.3      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, sc->sc_descsize,
    759  1.7      onoe 	    PAGE_SIZE, 0, &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
    760  1.3      onoe 		printf("%s: unable to allocate descriptor buffer, error = %d\n",
    761  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    762  1.3      onoe 		goto fail_0;
    763  1.3      onoe 	}
    764  1.3      onoe 
    765  1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
    766  1.7      onoe 	    sc->sc_descsize, (caddr_t *)&sc->sc_desc,
    767  1.7      onoe 	    BUS_DMA_COHERENT|BUS_DMA_WAITOK)) != 0) {
    768  1.3      onoe 		printf("%s: unable to map descriptor buffer, error = %d\n",
    769  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    770  1.3      onoe 		goto fail_1;
    771  1.3      onoe 	}
    772  1.3      onoe 
    773  1.3      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, sc->sc_descsize,
    774  1.7      onoe 	    sc->sc_dnseg, sc->sc_descsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap))
    775  1.7      onoe 	    != 0) {
    776  1.3      onoe 		printf("%s: unable to create descriptor buffer DMA map, "
    777  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    778  1.3      onoe 		goto fail_2;
    779  1.3      onoe 	}
    780  1.3      onoe 
    781  1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
    782  1.7      onoe 	    sc->sc_descsize, NULL, BUS_DMA_WAITOK)) != 0) {
    783  1.3      onoe 		printf("%s: unable to load descriptor buffer DMA map, "
    784  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    785  1.3      onoe 		goto fail_3;
    786  1.3      onoe 	}
    787  1.3      onoe 
    788  1.7      onoe 	sc->sc_descfree = sc->sc_desc;
    789  1.7      onoe 
    790  1.3      onoe 	return 0;
    791  1.3      onoe 
    792  1.3      onoe   fail_3:
    793  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
    794  1.3      onoe   fail_2:
    795  1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, sc->sc_descsize);
    796  1.3      onoe   fail_1:
    797  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
    798  1.3      onoe   fail_0:
    799  1.3      onoe 	return error;
    800  1.3      onoe }
    801  1.3      onoe 
    802  1.3      onoe /*
    803  1.3      onoe  * Asyncronous/Isochronous Transmit/Receive Context
    804  1.3      onoe  */
    805  1.3      onoe static int
    806  1.3      onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
    807  1.3      onoe     int bufcnt, int ctx)
    808  1.3      onoe {
    809  1.3      onoe 	int i, error;
    810  1.3      onoe 	struct fwohci_ctx *fc;
    811  1.3      onoe 	struct fwohci_buf *fb;
    812  1.3      onoe 	struct fwohci_desc *fd;
    813  1.3      onoe 
    814  1.3      onoe 	fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
    815  1.3      onoe 	memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
    816  1.3      onoe 	LIST_INIT(&fc->fc_handler);
    817  1.3      onoe 	TAILQ_INIT(&fc->fc_buf);
    818  1.3      onoe 	TAILQ_INIT(&fc->fc_busy);
    819  1.3      onoe 	fc->fc_ctx = ctx;
    820  1.3      onoe 	fc->fc_bufcnt = bufcnt;
    821  1.3      onoe 	fb = (struct fwohci_buf *)&fc[1];
    822  1.3      onoe 	for (i = 0; i < bufcnt; i++, fb++) {
    823  1.3      onoe 		if ((error = fwohci_buf_alloc(sc, fb)) != 0)
    824  1.3      onoe 			goto fail;
    825  1.7      onoe #ifdef DIAGNOSTICS
    826  1.7      onoe 		if ((caddr_t)sc->sc_descfree >=
    827  1.7      onoe 		    (caddr_t)sc->sc_desc + sc->sc_descsize)
    828  1.7      onoe 			panic("fwohci_ctx_alloc: descriptor exhausted: %d\n",
    829  1.7      onoe 			    sc->sc_descfree - sc->sc_desc);
    830  1.7      onoe #endif
    831  1.7      onoe 		fd = sc->sc_descfree++;
    832  1.3      onoe 		fb->fb_desc = fd;
    833  1.3      onoe 		fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
    834  1.7      onoe 		    ((caddr_t)fd - (caddr_t)sc->sc_desc);
    835  1.3      onoe 		fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
    836  1.3      onoe 		    OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
    837  1.3      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
    838  1.3      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
    839  1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
    840  1.3      onoe 	}
    841  1.3      onoe 	*fcp = fc;
    842  1.3      onoe 	return 0;
    843  1.3      onoe 
    844  1.3      onoe   fail:
    845  1.3      onoe 	while (i-- > 0)
    846  1.3      onoe 		fwohci_buf_free(sc, --fb);
    847  1.3      onoe 	free(fc, M_DEVBUF);
    848  1.3      onoe 	return error;
    849  1.3      onoe }
    850  1.3      onoe 
    851  1.3      onoe static void
    852  1.3      onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
    853  1.3      onoe {
    854  1.3      onoe 	struct fwohci_buf *fb, *nfb;
    855  1.3      onoe 	struct fwohci_desc *fd;
    856  1.3      onoe 
    857  1.3      onoe 	for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
    858  1.3      onoe 		nfb = TAILQ_NEXT(fb, fb_list);
    859  1.3      onoe 		fb->fb_off = 0;
    860  1.3      onoe 		fd = fb->fb_desc;
    861  1.3      onoe 		fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
    862  1.3      onoe 		fd->fd_rescount = fd->fd_reqcount;
    863  1.3      onoe 	}
    864  1.3      onoe }
    865  1.3      onoe 
    866  1.3      onoe /*
    867  1.3      onoe  * DMA data buffer
    868  1.3      onoe  */
    869  1.3      onoe static int
    870  1.3      onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
    871  1.3      onoe {
    872  1.3      onoe 	int error;
    873  1.3      onoe 
    874  1.7      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
    875  1.7      onoe 	    PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
    876  1.3      onoe 		printf("%s: unable to allocate buffer, error = %d\n",
    877  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    878  1.3      onoe 		goto fail_0;
    879  1.3      onoe 	}
    880  1.3      onoe 
    881  1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
    882  1.7      onoe 	    fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
    883  1.3      onoe 		printf("%s: unable to map buffer, error = %d\n",
    884  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    885  1.3      onoe 		goto fail_1;
    886  1.3      onoe 	}
    887  1.3      onoe 
    888  1.7      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
    889  1.7      onoe 	    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
    890  1.3      onoe 		printf("%s: unable to create buffer DMA map, "
    891  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
    892  1.3      onoe 		    error);
    893  1.3      onoe 		goto fail_2;
    894  1.3      onoe 	}
    895  1.3      onoe 
    896  1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
    897  1.7      onoe 	    fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
    898  1.3      onoe 		printf("%s: unable to load buffer DMA map, "
    899  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
    900  1.3      onoe 		    error);
    901  1.3      onoe 		goto fail_3;
    902  1.3      onoe 	}
    903  1.3      onoe 
    904  1.3      onoe 	return 0;
    905  1.3      onoe 
    906  1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
    907  1.3      onoe   fail_3:
    908  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
    909  1.3      onoe   fail_2:
    910  1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
    911  1.3      onoe   fail_1:
    912  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
    913  1.3      onoe   fail_0:
    914  1.3      onoe 	return error;
    915  1.3      onoe }
    916  1.3      onoe 
    917  1.3      onoe static void
    918  1.3      onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
    919  1.3      onoe {
    920  1.3      onoe 
    921  1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
    922  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
    923  1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
    924  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
    925  1.3      onoe }
    926  1.3      onoe 
    927  1.3      onoe static void
    928  1.3      onoe fwohci_buf_init(struct fwohci_softc *sc)
    929  1.3      onoe {
    930  1.3      onoe 	int i;
    931  1.3      onoe 	struct fwohci_buf *fb;
    932  1.3      onoe 
    933  1.3      onoe 	/*
    934  1.3      onoe 	 * Initialize for Asynchronous Transmit Request.
    935  1.3      onoe 	 */
    936  1.3      onoe 	while ((fb = TAILQ_FIRST(&sc->sc_ctx_atrq->fc_busy)) != NULL) {
    937  1.3      onoe 		TAILQ_REMOVE(&sc->sc_ctx_atrq->fc_busy, fb, fb_list);
    938  1.3      onoe 		if (fb->fb_m != NULL) {
    939  1.3      onoe 			if (fb->fb_callback != NULL) {
    940  1.3      onoe 				(*fb->fb_callback)
    941  1.3      onoe 				    (sc->sc_sc1394.sc1394_if, fb->fb_m);
    942  1.3      onoe 				fb->fb_callback = NULL;
    943  1.3      onoe 			} else
    944  1.3      onoe 				m_freem(fb->fb_m);
    945  1.3      onoe 			fb->fb_m = NULL;
    946  1.3      onoe 		}
    947  1.3      onoe 		TAILQ_INSERT_TAIL(&sc->sc_ctx_atrq->fc_buf, fb, fb_list);
    948  1.3      onoe 	}
    949  1.3      onoe 	sc->sc_ctx_atrq->fc_branch = NULL;
    950  1.3      onoe 
    951  1.3      onoe 	/*
    952  1.3      onoe 	 * Initialize for Asynchronous Transmit Response.
    953  1.3      onoe 	 */
    954  1.3      onoe 	while ((fb = TAILQ_FIRST(&sc->sc_ctx_atrs->fc_busy)) != NULL) {
    955  1.3      onoe 		TAILQ_REMOVE(&sc->sc_ctx_atrs->fc_busy, fb, fb_list);
    956  1.3      onoe 		if (fb->fb_m != NULL) {
    957  1.3      onoe 			if (fb->fb_callback != NULL) {
    958  1.3      onoe 				(*fb->fb_callback)
    959  1.3      onoe 				    (sc->sc_sc1394.sc1394_if, fb->fb_m);
    960  1.3      onoe 				fb->fb_callback = NULL;
    961  1.3      onoe 			} else
    962  1.3      onoe 				m_freem(fb->fb_m);
    963  1.3      onoe 			fb->fb_m = NULL;
    964  1.3      onoe 		}
    965  1.3      onoe 		TAILQ_INSERT_TAIL(&sc->sc_ctx_atrs->fc_buf, fb, fb_list);
    966  1.3      onoe 	}
    967  1.7      onoe 	sc->sc_ctx_atrs->fc_branch = NULL;
    968  1.3      onoe 
    969  1.3      onoe 	/*
    970  1.3      onoe 	 * Initialize for Asynchronous Receive Request.
    971  1.3      onoe 	 */
    972  1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrq);
    973  1.3      onoe 	fb = TAILQ_FIRST(&sc->sc_ctx_arrq->fc_buf);
    974  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
    975  1.3      onoe 	    OHCI_SUBREG_CommandPtr, fb->fb_daddr | 1);
    976  1.3      onoe 
    977  1.3      onoe 	/*
    978  1.3      onoe 	 * Initialize for Asynchronous Receive Response.
    979  1.3      onoe 	 */
    980  1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrs);
    981  1.3      onoe 	fb = TAILQ_FIRST(&sc->sc_ctx_arrs->fc_buf);
    982  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
    983  1.3      onoe 	    OHCI_SUBREG_CommandPtr, fb->fb_daddr | 1);
    984  1.3      onoe 
    985  1.3      onoe 	/*
    986  1.3      onoe 	 * Initialize for Isochronous Receive.
    987  1.3      onoe 	 */
    988  1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    989  1.3      onoe 		fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
    990  1.3      onoe 		fb = TAILQ_FIRST(&sc->sc_ctx_ir[i]->fc_buf);
    991  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_CommandPtr,
    992  1.3      onoe 		    fb->fb_daddr | 1);
    993  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
    994  1.3      onoe 		    OHCI_CTXCTL_RX_BUFFER_FILL |
    995  1.3      onoe 		    OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
    996  1.3      onoe 		    OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
    997  1.3      onoe 		    OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
    998  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlSet,
    999  1.3      onoe 		    OHCI_CTXCTL_RX_ISOCH_HEADER);
   1000  1.7      onoe 	}
   1001  1.7      onoe }
   1002  1.7      onoe 
   1003  1.7      onoe static void
   1004  1.7      onoe fwohci_buf_start(struct fwohci_softc *sc)
   1005  1.7      onoe {
   1006  1.7      onoe 	int i;
   1007  1.7      onoe 
   1008  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1009  1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1010  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1011  1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1012  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1013  1.3      onoe 		if (LIST_FIRST(&sc->sc_ctx_ir[i]->fc_handler) != NULL) {
   1014  1.3      onoe 			OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1015  1.3      onoe 			    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1016  1.3      onoe 		}
   1017  1.3      onoe 	}
   1018  1.3      onoe }
   1019  1.3      onoe 
   1020  1.3      onoe static void
   1021  1.7      onoe fwohci_buf_stop(struct fwohci_softc *sc)
   1022  1.7      onoe {
   1023  1.7      onoe 	int i, j;
   1024  1.7      onoe 
   1025  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1026  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1027  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1028  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1029  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1030  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1031  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1032  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1033  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1034  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1035  1.7      onoe 		    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1036  1.7      onoe 	}
   1037  1.7      onoe 
   1038  1.7      onoe 	/*
   1039  1.7      onoe 	 * Make sure the transmitter is stopped.
   1040  1.7      onoe 	 */
   1041  1.7      onoe 	for (j = 0; j < OHCI_LOOP; j++) {
   1042  1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1043  1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1044  1.7      onoe 			continue;
   1045  1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1046  1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1047  1.7      onoe 			continue;
   1048  1.7      onoe 		break;
   1049  1.7      onoe 	}
   1050  1.7      onoe }
   1051  1.7      onoe 
   1052  1.7      onoe static void
   1053  1.3      onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1054  1.3      onoe {
   1055  1.3      onoe 	struct fwohci_buf *fb, *tfb;
   1056  1.3      onoe 
   1057  1.3      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1058  1.3      onoe 		if (fb->fb_off != fb->fb_desc->fd_reqcount ||
   1059  1.3      onoe 		    fb->fb_desc->fd_rescount != 0)
   1060  1.3      onoe 			break;
   1061  1.3      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1062  1.3      onoe 		fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
   1063  1.3      onoe 		fb->fb_off = 0;
   1064  1.3      onoe 		fb->fb_desc->fd_branch = 0;
   1065  1.3      onoe 		tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
   1066  1.3      onoe 		tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
   1067  1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1068  1.3      onoe 	}
   1069  1.3      onoe }
   1070  1.3      onoe 
   1071  1.3      onoe static int
   1072  1.3      onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_ctx *fc, caddr_t *pp,
   1073  1.3      onoe     int len)
   1074  1.3      onoe {
   1075  1.3      onoe 	struct fwohci_buf *fb;
   1076  1.3      onoe 	struct fwohci_desc *fd;
   1077  1.3      onoe 	int bufend;
   1078  1.3      onoe 
   1079  1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1080  1.3      onoe   again:
   1081  1.3      onoe 	fd = fb->fb_desc;
   1082  1.3      onoe #ifdef FW_DEBUG
   1083  1.8      onoe 	if (fw_verbose)
   1084  1.8      onoe 		printf("fwohci_buf_pktget: desc %d, off %d, req %d, res %d\n",
   1085  1.8      onoe 		    fd - sc->sc_desc, fb->fb_off, fd->fd_reqcount,
   1086  1.8      onoe 		    fd->fd_rescount);
   1087  1.3      onoe #endif
   1088  1.3      onoe 	bufend = fd->fd_reqcount - fd->fd_rescount;
   1089  1.3      onoe 	if (fb->fb_off >= bufend) {
   1090  1.3      onoe 		if (fc->fc_ppbmode && fb->fb_off > 0) {
   1091  1.3      onoe 			fb->fb_off = fd->fd_reqcount;
   1092  1.3      onoe 			fd->fd_rescount = 0;
   1093  1.3      onoe 		}
   1094  1.3      onoe 		if (fd->fd_rescount == 0) {
   1095  1.3      onoe 			if ((fb = TAILQ_NEXT(fb, fb_list)) != NULL)
   1096  1.3      onoe 				goto again;
   1097  1.3      onoe 		}
   1098  1.3      onoe 		return 0;
   1099  1.3      onoe 	}
   1100  1.3      onoe 	if (fb->fb_off + len > bufend)
   1101  1.3      onoe 		len = bufend - fb->fb_off;
   1102  1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
   1103  1.7      onoe 	    BUS_DMASYNC_POSTREAD);
   1104  1.3      onoe 	*pp = fb->fb_buf + fb->fb_off;
   1105  1.3      onoe 	fb->fb_off += roundup(len, 4);
   1106  1.3      onoe 	return len;
   1107  1.3      onoe }
   1108  1.3      onoe 
   1109  1.3      onoe static int
   1110  1.3      onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1111  1.3      onoe     struct fwohci_pkt *pkt)
   1112  1.3      onoe {
   1113  1.3      onoe 	caddr_t p;
   1114  1.3      onoe 	int len, count, i;
   1115  1.3      onoe 
   1116  1.3      onoe 	/* get first quadlet */
   1117  1.3      onoe 	count = 4;
   1118  1.3      onoe 	if (fc->fc_ppbmode) {
   1119  1.3      onoe 		/*
   1120  1.3      onoe 		 * get trailer first, may be bogus data unless status update
   1121  1.3      onoe 		 * in descriptor is set.
   1122  1.3      onoe 		 */
   1123  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1124  1.3      onoe 		    sizeof(pkt->fp_trail));
   1125  1.7      onoe 		if (len <= 0) {
   1126  1.7      onoe #ifdef FW_DEBUG
   1127  1.8      onoe 			if (fw_verbose)
   1128  1.8      onoe 				printf("fwohci_buf_input: no input for ppd%d\n",
   1129  1.8      onoe 				    fc->fc_ctx);
   1130  1.7      onoe #endif
   1131  1.3      onoe 			return 0;
   1132  1.7      onoe 		}
   1133  1.8      onoe 		*pkt->fp_trail = (*pkt->fp_trail & 0xffff) |
   1134  1.8      onoe 			(TAILQ_FIRST(&fc->fc_buf)->fb_desc->fd_status << 16);
   1135  1.3      onoe 	}
   1136  1.3      onoe 	len = fwohci_buf_pktget(sc, fc, &p, count);
   1137  1.3      onoe 	if (len <= 0) {
   1138  1.3      onoe #ifdef FW_DEBUG
   1139  1.8      onoe 		if (fw_verbose)
   1140  1.8      onoe 			printf("fwohci_buf_input: no input for %d\n",
   1141  1.8      onoe 			    fc->fc_ctx);
   1142  1.3      onoe #endif
   1143  1.3      onoe 		return 0;
   1144  1.3      onoe 	}
   1145  1.3      onoe 	pkt->fp_hdr[0] = *(u_int32_t *)p;
   1146  1.3      onoe 	pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
   1147  1.3      onoe 	switch (pkt->fp_tcode) {
   1148  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1149  1.3      onoe 	case IEEE1394_TCODE_READ_RESP_QUAD:
   1150  1.3      onoe 		pkt->fp_hlen = 12;
   1151  1.3      onoe 		pkt->fp_dlen = 4;
   1152  1.3      onoe 		break;
   1153  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1154  1.3      onoe 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   1155  1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1156  1.3      onoe 	case IEEE1394_TCODE_LOCK_RESP:
   1157  1.3      onoe 		pkt->fp_hlen = 16;
   1158  1.3      onoe 		break;
   1159  1.3      onoe 	case IEEE1394_TCODE_STREAM_DATA:
   1160  1.3      onoe 		pkt->fp_hlen = 4;
   1161  1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
   1162  1.3      onoe 		break;
   1163  1.3      onoe 	default:
   1164  1.3      onoe 		pkt->fp_hlen = 12;
   1165  1.3      onoe 		pkt->fp_dlen = 0;
   1166  1.3      onoe 		break;
   1167  1.3      onoe 	}
   1168  1.3      onoe 
   1169  1.3      onoe 	/* get header */
   1170  1.3      onoe 	while (count < pkt->fp_hlen) {
   1171  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, &p, pkt->fp_hlen - count);
   1172  1.3      onoe 		if (len == 0) {
   1173  1.3      onoe 			printf("fwohci_buf_input: malformed input 1: %d\n",
   1174  1.3      onoe 			    pkt->fp_hlen - count);
   1175  1.3      onoe 			return 0;
   1176  1.3      onoe 		}
   1177  1.3      onoe 		memcpy((caddr_t)pkt->fp_hdr + count, p, len);
   1178  1.3      onoe 		count += len;
   1179  1.3      onoe 	}
   1180  1.3      onoe 	if (pkt->fp_hlen == 16)
   1181  1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
   1182  1.3      onoe #ifdef FW_DEBUG
   1183  1.8      onoe 	if (fw_verbose)
   1184  1.8      onoe 		printf("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
   1185  1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1186  1.3      onoe #endif
   1187  1.3      onoe 
   1188  1.3      onoe 	/* get data */
   1189  1.3      onoe 	count = 0;
   1190  1.3      onoe 	i = 0;
   1191  1.3      onoe 	while (count < pkt->fp_dlen) {
   1192  1.3      onoe 		len = fwohci_buf_pktget(sc, fc,
   1193  1.3      onoe 		    (caddr_t *)&pkt->fp_iov[i].iov_base,
   1194  1.3      onoe 		    pkt->fp_dlen - count);
   1195  1.3      onoe 		if (len == 0) {
   1196  1.3      onoe 			printf("fwohci_buf_input: malformed input 2: %d\n",
   1197  1.3      onoe 			    pkt->fp_hlen - count);
   1198  1.3      onoe 			return 0;
   1199  1.3      onoe 		}
   1200  1.3      onoe 		pkt->fp_iov[i++].iov_len = len;
   1201  1.3      onoe 		count += len;
   1202  1.3      onoe 	}
   1203  1.3      onoe 
   1204  1.3      onoe 	if (!fc->fc_ppbmode) {
   1205  1.3      onoe 		/* get trailer */
   1206  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1207  1.3      onoe 		    sizeof(pkt->fp_trail));
   1208  1.3      onoe 		if (len <= 0) {
   1209  1.3      onoe 			printf("fwohci_buf_input: malformed input 3: %d\n",
   1210  1.3      onoe 			    pkt->fp_hlen - count);
   1211  1.3      onoe 			return 0;
   1212  1.3      onoe 		}
   1213  1.3      onoe 	}
   1214  1.3      onoe 	return 1;
   1215  1.3      onoe }
   1216  1.3      onoe 
   1217  1.3      onoe static int
   1218  1.3      onoe fwohci_handler_set(struct fwohci_softc *sc,
   1219  1.3      onoe     int tcode, u_int32_t key1, u_int32_t key2,
   1220  1.3      onoe     int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
   1221  1.3      onoe     void *arg)
   1222  1.3      onoe {
   1223  1.3      onoe 	struct fwohci_ctx *fc;
   1224  1.3      onoe 	struct fwohci_handler *fh;
   1225  1.3      onoe 	int i;
   1226  1.3      onoe 
   1227  1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1228  1.3      onoe 		for (i = 0; ; i++) {
   1229  1.3      onoe 			if (i == sc->sc_isoctx) {
   1230  1.3      onoe 				/* no more free ctx */
   1231  1.3      onoe 				return ENOMEM;
   1232  1.3      onoe 			}
   1233  1.3      onoe 			fc = sc->sc_ctx_ir[i];
   1234  1.3      onoe 			fh = LIST_FIRST(&fc->fc_handler);
   1235  1.3      onoe 			if (fh == NULL)
   1236  1.3      onoe 				break;
   1237  1.3      onoe 			if (fh->fh_tcode == tcode && fh->fh_key1 == key1 &&
   1238  1.3      onoe 			    fh->fh_key2 == key2)
   1239  1.3      onoe 				break;
   1240  1.3      onoe 		}
   1241  1.3      onoe 	} else {
   1242  1.3      onoe 		switch (tcode) {
   1243  1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1244  1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1245  1.3      onoe 		case IEEE1394_TCODE_READ_REQ_QUAD:
   1246  1.3      onoe 		case IEEE1394_TCODE_READ_REQ_BLOCK:
   1247  1.3      onoe 		case IEEE1394_TCODE_LOCK_REQ:
   1248  1.3      onoe 			fc = sc->sc_ctx_arrq;
   1249  1.3      onoe 			break;
   1250  1.3      onoe 		case IEEE1394_TCODE_WRITE_RESP:
   1251  1.3      onoe 		case IEEE1394_TCODE_READ_RESP_QUAD:
   1252  1.3      onoe 		case IEEE1394_TCODE_READ_RESP_BLOCK:
   1253  1.3      onoe 		case IEEE1394_TCODE_LOCK_RESP:
   1254  1.3      onoe 			fc = sc->sc_ctx_arrs;
   1255  1.3      onoe 			break;
   1256  1.3      onoe 		default:
   1257  1.3      onoe 			return EIO;
   1258  1.3      onoe 		}
   1259  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1260  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1261  1.3      onoe 			if (fh->fh_tcode == tcode && fh->fh_key1 == key1 &&
   1262  1.3      onoe 			    fh->fh_key2 == key2)
   1263  1.3      onoe 				break;
   1264  1.3      onoe 		}
   1265  1.3      onoe 	}
   1266  1.3      onoe 	if (handler == NULL) {
   1267  1.3      onoe 		if (fh != NULL)
   1268  1.3      onoe 			LIST_REMOVE(fh, fh_list);
   1269  1.3      onoe 		return 0;
   1270  1.3      onoe 	}
   1271  1.3      onoe 	if (fh == NULL) {
   1272  1.3      onoe 		fh = malloc(sizeof(*fh), M_DEVBUF, M_NOWAIT);
   1273  1.3      onoe 		if (fh == NULL)
   1274  1.3      onoe 			return ENOMEM;
   1275  1.3      onoe 		LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
   1276  1.3      onoe 	}
   1277  1.3      onoe 	fh->fh_tcode = tcode;
   1278  1.3      onoe 	fh->fh_key1 = key1;
   1279  1.3      onoe 	fh->fh_key2 = key2;
   1280  1.3      onoe 	fh->fh_handler = handler;
   1281  1.3      onoe 	fh->fh_handarg = arg;
   1282  1.7      onoe #ifdef FW_DEBUG
   1283  1.8      onoe 	if (fw_verbose)
   1284  1.8      onoe 		printf("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
   1285  1.8      onoe 		    fc->fc_ctx, tcode, key1, key2);
   1286  1.7      onoe #endif
   1287  1.3      onoe 
   1288  1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1289  1.7      onoe 		struct fwohci_buf *fb;
   1290  1.7      onoe 		fwohci_ctx_init(sc, fc);
   1291  1.7      onoe 		fb = TAILQ_FIRST(&fc->fc_buf);
   1292  1.7      onoe #ifdef FW_DEBUG
   1293  1.8      onoe 		if (fw_verbose)
   1294  1.8      onoe 			printf("fwohci_handler_set: SYNC desc %d\n",
   1295  1.8      onoe 			    fb->fb_desc - sc->sc_desc);
   1296  1.7      onoe #endif
   1297  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_CommandPtr,
   1298  1.7      onoe 		    fb->fb_daddr | 1);
   1299  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1300  1.7      onoe 		    OHCI_SUBREG_ContextControlClear,
   1301  1.7      onoe 		    OHCI_CTXCTL_RX_BUFFER_FILL |
   1302  1.7      onoe 		    OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
   1303  1.7      onoe 		    OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
   1304  1.7      onoe 		    OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
   1305  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1306  1.7      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RX_ISOCH_HEADER);
   1307  1.3      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextMatch,
   1308  1.3      onoe 		    (OHCI_CTXMATCH_TAG0 << key2) | key1);
   1309  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1310  1.7      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1311  1.3      onoe 	}
   1312  1.3      onoe 	return 0;
   1313  1.3      onoe }
   1314  1.3      onoe 
   1315  1.3      onoe /*
   1316  1.3      onoe  * Asyncronous Receive Requests input frontend.
   1317  1.3      onoe  */
   1318  1.3      onoe static void
   1319  1.3      onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1320  1.3      onoe {
   1321  1.3      onoe 	int rcode;
   1322  1.3      onoe 	u_int32_t key1, key2;
   1323  1.3      onoe 	struct fwohci_handler *fh;
   1324  1.3      onoe 	struct fwohci_pkt pkt, res;
   1325  1.3      onoe 
   1326  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1327  1.7      onoe 		if (pkt.fp_tcode == OHCI_TCODE_PHY) {
   1328  1.7      onoe 			fwohci_phy_input(sc, &pkt);
   1329  1.7      onoe 			continue;
   1330  1.7      onoe 		}
   1331  1.3      onoe 		key1 = pkt.fp_hdr[1] & 0xffff;
   1332  1.3      onoe 		key2 = pkt.fp_hdr[2];
   1333  1.3      onoe 		memset(&res, 0, sizeof(res));
   1334  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1335  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1336  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1337  1.3      onoe 			    key1 == fh->fh_key1 &&
   1338  1.3      onoe 			    key2 == fh->fh_key2) {
   1339  1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1340  1.3      onoe 				    &pkt);
   1341  1.3      onoe 				break;
   1342  1.3      onoe 			}
   1343  1.3      onoe 		}
   1344  1.3      onoe 		if (fh == NULL) {
   1345  1.3      onoe 			rcode = IEEE1394_RCODE_ADDRESS_ERROR;
   1346  1.3      onoe #ifdef FW_DEBUG
   1347  1.8      onoe 			if (fw_verbose)
   1348  1.8      onoe 				printf("fwohci_arrq_input: no listener:"
   1349  1.8      onoe 				    " tcode 0x%x, addr=0x%04x %08x\n",
   1350  1.8      onoe 				    pkt.fp_tcode, key1, key2);
   1351  1.3      onoe #endif
   1352  1.3      onoe 		}
   1353  1.3      onoe 		if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
   1354  1.3      onoe 		    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1355  1.3      onoe 			continue;
   1356  1.3      onoe 		if (rcode != -1)
   1357  1.3      onoe 			fwohci_atrs_output(sc, rcode, &pkt, &res);
   1358  1.3      onoe 	}
   1359  1.3      onoe 	fwohci_buf_next(sc, fc);
   1360  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1361  1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1362  1.3      onoe }
   1363  1.3      onoe 
   1364  1.3      onoe /*
   1365  1.3      onoe  * Asynchronous Receive Response input frontend.
   1366  1.3      onoe  */
   1367  1.3      onoe static void
   1368  1.3      onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1369  1.3      onoe {
   1370  1.3      onoe 	struct fwohci_pkt pkt;
   1371  1.3      onoe 	struct fwohci_handler *fh;
   1372  1.3      onoe 	u_int16_t srcid;
   1373  1.3      onoe 	int rcode, tlabel;
   1374  1.3      onoe 
   1375  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1376  1.3      onoe 		srcid = pkt.fp_hdr[1] >> 16;
   1377  1.3      onoe 		rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
   1378  1.3      onoe 		tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
   1379  1.3      onoe #ifdef FW_DEBUG
   1380  1.8      onoe 		if (fw_verbose)
   1381  1.8      onoe 			printf("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
   1382  1.8      onoe 			    "tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
   1383  1.8      onoe 			    pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
   1384  1.8      onoe 			    pkt.fp_dlen);
   1385  1.3      onoe #endif
   1386  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1387  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1388  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1389  1.3      onoe 			    (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
   1390  1.3      onoe 			    tlabel == fh->fh_key2) {
   1391  1.3      onoe 				(*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
   1392  1.3      onoe 				LIST_REMOVE(fh, fh_list);
   1393  1.3      onoe 				free(fh, M_DEVBUF);
   1394  1.3      onoe 				break;
   1395  1.3      onoe 			}
   1396  1.3      onoe 		}
   1397  1.3      onoe #ifdef FW_DEBUG
   1398  1.8      onoe 		if (fw_verbose)
   1399  1.8      onoe 			if (fh == NULL)
   1400  1.8      onoe 				printf("fwohci_arrs_input: no lister\n");
   1401  1.3      onoe #endif
   1402  1.3      onoe 	}
   1403  1.3      onoe 	fwohci_buf_next(sc, fc);
   1404  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1405  1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1406  1.3      onoe }
   1407  1.3      onoe 
   1408  1.3      onoe /*
   1409  1.3      onoe  * Isochronous Receive input frontend.
   1410  1.3      onoe  */
   1411  1.3      onoe static void
   1412  1.3      onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1413  1.3      onoe {
   1414  1.3      onoe 	int rcode, chan, tag;
   1415  1.3      onoe 	struct iovec *iov;
   1416  1.3      onoe 	struct fwohci_handler *fh;
   1417  1.3      onoe 	struct fwohci_pkt pkt;
   1418  1.3      onoe 
   1419  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1420  1.3      onoe 		chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
   1421  1.3      onoe 		tag  = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
   1422  1.3      onoe #ifdef FW_DEBUG
   1423  1.8      onoe 		if (fw_verbose)
   1424  1.8      onoe 			printf("fwohci_ir_input: hdr 0x%08x, tcode %d,"
   1425  1.8      onoe 			    " hlen %d, dlen %d\n", pkt.fp_hdr[0],
   1426  1.8      onoe 			    pkt.fp_tcode, pkt.fp_hlen, pkt.fp_dlen);
   1427  1.3      onoe #endif
   1428  1.3      onoe 		if (tag == IEEE1394_TAG_GASP) {
   1429  1.3      onoe 			/*
   1430  1.3      onoe 			 * The pkt with tag=3 is GASP format.
   1431  1.3      onoe 			 * Move GASP header to header part.
   1432  1.3      onoe 			 */
   1433  1.3      onoe 			if (pkt.fp_dlen < 8)
   1434  1.3      onoe 				continue;
   1435  1.3      onoe 			iov = pkt.fp_iov;
   1436  1.3      onoe 			/* assuming pkt per buffer mode */
   1437  1.3      onoe 			memcpy(pkt.fp_hdr + 1, iov->iov_base, 8);
   1438  1.8      onoe 			NTOHL(pkt.fp_hdr[1]);
   1439  1.8      onoe 			NTOHL(pkt.fp_hdr[2]);
   1440  1.3      onoe 			iov->iov_base = (caddr_t)iov->iov_base + 8;
   1441  1.3      onoe 			iov->iov_len -= 8;
   1442  1.3      onoe 			pkt.fp_hlen += 8;
   1443  1.3      onoe 			pkt.fp_dlen -= 8;
   1444  1.3      onoe 		}
   1445  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1446  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1447  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1448  1.3      onoe 			    chan == fh->fh_key1 && tag == fh->fh_key2) {
   1449  1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1450  1.3      onoe 				    &pkt);
   1451  1.3      onoe 				break;
   1452  1.3      onoe 			}
   1453  1.3      onoe 		}
   1454  1.3      onoe #ifdef FW_DEBUG
   1455  1.8      onoe 		if (fw_verbose) {
   1456  1.8      onoe 			if (fh == NULL)
   1457  1.8      onoe 				printf("fwohci_ir_input: no handler\n");
   1458  1.8      onoe 			else
   1459  1.8      onoe 				printf("fwohci_ir_input: rcode %d\n", rcode);
   1460  1.8      onoe 		}
   1461  1.3      onoe #endif
   1462  1.3      onoe 	}
   1463  1.3      onoe 	fwohci_buf_next(sc, fc);
   1464  1.3      onoe 	OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
   1465  1.3      onoe 	    OHCI_CTXCTL_WAKE);
   1466  1.3      onoe }
   1467  1.3      onoe 
   1468  1.3      onoe /*
   1469  1.3      onoe  * Asynchronous Transmit common routine.
   1470  1.3      onoe  */
   1471  1.3      onoe static int
   1472  1.3      onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1473  1.3      onoe     struct fwohci_pkt *pkt)
   1474  1.3      onoe {
   1475  1.3      onoe 	struct fwohci_buf *fb, *nfb;
   1476  1.3      onoe 	struct fwohci_desc *fd;
   1477  1.3      onoe 	struct iovec *iov;
   1478  1.3      onoe 	int i, ndesc;
   1479  1.3      onoe 	u_int32_t val;
   1480  1.3      onoe 
   1481  1.3      onoe #ifdef FW_DEBUG
   1482  1.8      onoe 	if (fw_dump) {
   1483  1.8      onoe 		printf("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
   1484  1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1485  1.8      onoe 		for (i = 0; i < pkt->fp_hlen/4; i++)
   1486  1.8      onoe 			printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   1487  1.3      onoe 		printf("$");
   1488  1.8      onoe 		for (ndesc = 0, iov = pkt->fp_iov; ndesc < pkt->fp_iovcnt;
   1489  1.8      onoe 		    ndesc++, iov++) {
   1490  1.8      onoe 			for (i = 0; i < iov->iov_len; i++)
   1491  1.8      onoe 				printf("%s%02x", (i%32)?((i%4)?"":" "):"\n\t",
   1492  1.8      onoe 				    ((u_int8_t *)iov->iov_base)[i]);
   1493  1.8      onoe 			printf("$");
   1494  1.8      onoe 		}
   1495  1.8      onoe 		printf("\n");
   1496  1.3      onoe 	}
   1497  1.3      onoe #endif
   1498  1.3      onoe 
   1499  1.3      onoe 	ndesc = 2 + pkt->fp_iovcnt;
   1500  1.3      onoe 	if (ndesc > 8)
   1501  1.3      onoe 		return ENOBUFS;
   1502  1.3      onoe 
   1503  1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1504  1.3      onoe 	if (fb == NULL)
   1505  1.3      onoe 		return ENOBUFS;
   1506  1.3      onoe 	for (i = 1, fb = TAILQ_FIRST(&fc->fc_buf); i < ndesc; i++, fb = nfb) {
   1507  1.3      onoe 		nfb = TAILQ_NEXT(fb, fb_list);
   1508  1.3      onoe 		if (nfb == NULL)
   1509  1.3      onoe 			return ENOBUFS;
   1510  1.3      onoe 		if (nfb->fb_desc != fb->fb_desc + 1) {
   1511  1.3      onoe 			while ((fb = TAILQ_FIRST(&fc->fc_buf)) != nfb) {
   1512  1.3      onoe 				TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1513  1.3      onoe 				TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1514  1.3      onoe 			}
   1515  1.3      onoe 			break;
   1516  1.3      onoe 		}
   1517  1.3      onoe 	}
   1518  1.3      onoe 
   1519  1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1520  1.3      onoe 	fd = fb->fb_desc;
   1521  1.3      onoe 	fd->fd_flags = OHCI_DESC_IMMED;
   1522  1.3      onoe 	fd->fd_reqcount = pkt->fp_hlen;
   1523  1.3      onoe 	fd->fd_data = 0;
   1524  1.3      onoe 	fd->fd_branch = 0;
   1525  1.3      onoe 	fd->fd_status = 0;
   1526  1.3      onoe 	if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
   1527  1.3      onoe 		i = 3;				/* XXX: 3 sec */
   1528  1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
   1529  1.3      onoe 		fd->fd_timestamp = ((val >> 12) & 0x1fff) |
   1530  1.3      onoe 		    ((((val >> 25) + i) & 0x7) << 13);
   1531  1.3      onoe 	} else
   1532  1.3      onoe 		fd->fd_timestamp = 0;
   1533  1.3      onoe 	fb = TAILQ_NEXT(fb, fb_list);
   1534  1.3      onoe 	memcpy(fb->fb_desc, pkt->fp_hdr, pkt->fp_hlen);
   1535  1.3      onoe 	for (i = 0, iov = pkt->fp_iov; i < pkt->fp_iovcnt; i++, iov++) {
   1536  1.3      onoe 		fb = TAILQ_NEXT(fb, fb_list);
   1537  1.7      onoe 		/*
   1538  1.7      onoe 		 * XXX: should rewrite to map mbuf to io area instead
   1539  1.7      onoe 		 * of copy.
   1540  1.7      onoe 		 */
   1541  1.7      onoe 		memcpy(fb->fb_buf, iov->iov_base, iov->iov_len);
   1542  1.3      onoe 		fd = fb->fb_desc;
   1543  1.3      onoe 		fd->fd_flags = 0;
   1544  1.3      onoe 		fd->fd_reqcount = iov->iov_len;
   1545  1.3      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
   1546  1.3      onoe 		fd->fd_branch = 0;
   1547  1.3      onoe 		fd->fd_status = 0;
   1548  1.3      onoe 		fd->fd_timestamp = 0;
   1549  1.7      onoe 		bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, iov->iov_len,
   1550  1.7      onoe 		    BUS_DMASYNC_PREWRITE);
   1551  1.3      onoe 	}
   1552  1.3      onoe 	fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
   1553  1.3      onoe 	fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
   1554  1.3      onoe 	/* hang mbuf on the last buffer */
   1555  1.3      onoe 	fb->fb_m = pkt->fp_m;
   1556  1.3      onoe 	fb->fb_callback = pkt->fp_callback;
   1557  1.3      onoe 
   1558  1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1559  1.3      onoe #ifdef FW_DEBUG
   1560  1.8      onoe 	if (fw_dump) {
   1561  1.8      onoe 		printf("fwohci_at_output: desc %d", fb->fb_desc - sc->sc_desc);
   1562  1.8      onoe 		for (i = 0; i < ndesc * 4; i++)
   1563  1.8      onoe 			printf("%s%08x", i&7?" ":"\n\t",
   1564  1.8      onoe 			    ((u_int32_t *)fb->fb_desc)[i]);
   1565  1.8      onoe 		printf("\n");
   1566  1.8      onoe 	}
   1567  1.3      onoe #endif
   1568  1.3      onoe 
   1569  1.3      onoe 	val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1570  1.3      onoe 	    OHCI_SUBREG_ContextControlClear);
   1571  1.3      onoe 
   1572  1.3      onoe 	if (val & OHCI_CTXCTL_RUN) {
   1573  1.3      onoe 		if (fc->fc_branch == NULL) {
   1574  1.3      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1575  1.3      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1576  1.3      onoe 			goto run;
   1577  1.3      onoe 		}
   1578  1.3      onoe 		*fc->fc_branch = fb->fb_daddr | ndesc;
   1579  1.3      onoe 		if ((val & OHCI_CTXCTL_ACTIVE) == 0)
   1580  1.3      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1581  1.3      onoe 			    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1582  1.3      onoe 	} else {
   1583  1.3      onoe   run:
   1584  1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1585  1.3      onoe 		    OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
   1586  1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1587  1.3      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1588  1.3      onoe 	}
   1589  1.3      onoe 	fc->fc_branch = &fd->fd_branch;
   1590  1.3      onoe 
   1591  1.3      onoe 	for (i = 0; i < ndesc; i++) {
   1592  1.3      onoe 		fb = TAILQ_FIRST(&fc->fc_buf);
   1593  1.3      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1594  1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_busy, fb, fb_list);
   1595  1.3      onoe 	}
   1596  1.3      onoe 	return 0;
   1597  1.3      onoe }
   1598  1.3      onoe 
   1599  1.3      onoe static void
   1600  1.3      onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1601  1.3      onoe {
   1602  1.3      onoe 	struct fwohci_buf *fb, *lfb;
   1603  1.3      onoe 
   1604  1.3      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_busy)) != NULL) {
   1605  1.3      onoe 		for (lfb = fb; lfb != NULL; lfb = TAILQ_NEXT(lfb, fb_list)) {
   1606  1.3      onoe #ifdef FW_DEBUG
   1607  1.8      onoe 			if (fw_dump) {
   1608  1.8      onoe 				printf("fwohci_at_done:"
   1609  1.8      onoe 				    " desc %d, %08x %08x %08x %08x\n",
   1610  1.8      onoe 				    lfb->fb_desc - sc->sc_desc,
   1611  1.8      onoe 				    ((u_int32_t *)lfb->fb_desc)[0],
   1612  1.8      onoe 				    ((u_int32_t *)lfb->fb_desc)[1],
   1613  1.8      onoe 				    ((u_int32_t *)lfb->fb_desc)[2],
   1614  1.8      onoe 				    ((u_int32_t *)lfb->fb_desc)[3]);
   1615  1.8      onoe 			}
   1616  1.3      onoe #endif
   1617  1.3      onoe 			if (lfb->fb_desc->fd_flags & OHCI_DESC_LAST)
   1618  1.3      onoe 				break;
   1619  1.3      onoe 		}
   1620  1.3      onoe 		if (lfb == NULL) {
   1621  1.3      onoe 			printf("fwohci_at_done: last not found\n");
   1622  1.3      onoe 			break;
   1623  1.3      onoe 		}
   1624  1.3      onoe 		if (!(lfb->fb_desc->fd_status & OHCI_CTXCTL_ACTIVE))
   1625  1.3      onoe 			break;
   1626  1.3      onoe 		if (lfb->fb_desc->fd_flags & OHCI_DESC_IMMED)
   1627  1.3      onoe 			lfb = TAILQ_NEXT(lfb, fb_list);
   1628  1.3      onoe 		do {
   1629  1.3      onoe 			fb = TAILQ_FIRST(&fc->fc_busy);
   1630  1.3      onoe 			TAILQ_REMOVE(&fc->fc_busy, fb, fb_list);
   1631  1.3      onoe 			if (fb->fb_m != NULL) {
   1632  1.3      onoe 				if (fb->fb_callback != NULL) {
   1633  1.3      onoe 					(*fb->fb_callback)
   1634  1.3      onoe 					    (sc->sc_sc1394.sc1394_if, fb->fb_m);
   1635  1.3      onoe 					fb->fb_callback = NULL;
   1636  1.3      onoe 				} else {
   1637  1.3      onoe 					m_freem(fb->fb_m);
   1638  1.3      onoe 				}
   1639  1.3      onoe 				fb->fb_m = NULL;
   1640  1.3      onoe 			}
   1641  1.3      onoe 			TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1642  1.3      onoe 		} while (fb != lfb);
   1643  1.3      onoe 	}
   1644  1.3      onoe }
   1645  1.3      onoe 
   1646  1.3      onoe /*
   1647  1.3      onoe  * Asynchronous Transmit Reponse -- in response of request packet.
   1648  1.3      onoe  */
   1649  1.3      onoe static void
   1650  1.3      onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
   1651  1.3      onoe     struct fwohci_pkt *res)
   1652  1.3      onoe {
   1653  1.3      onoe 	int i;
   1654  1.3      onoe 
   1655  1.3      onoe 	if (((*req->fp_trail & 0x001f0000) >> 16) !=
   1656  1.3      onoe 	    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1657  1.3      onoe 		return;
   1658  1.3      onoe 
   1659  1.3      onoe 	res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
   1660  1.3      onoe 	res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
   1661  1.3      onoe 	switch (req->fp_tcode) {
   1662  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1663  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1664  1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
   1665  1.3      onoe 		res->fp_hlen = 12;
   1666  1.3      onoe 		break;
   1667  1.3      onoe 	case IEEE1394_TCODE_READ_REQ_QUAD:
   1668  1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   1669  1.3      onoe 		res->fp_hlen = 16;
   1670  1.3      onoe 		res->fp_dlen = 0;
   1671  1.3      onoe 		if (res->fp_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
   1672  1.3      onoe 			res->fp_hdr[3] =
   1673  1.3      onoe 			    *(u_int32_t *)res->fp_iov[0].iov_base;
   1674  1.3      onoe 		res->fp_iovcnt = 0;
   1675  1.3      onoe 		break;
   1676  1.3      onoe 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   1677  1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1678  1.3      onoe 		if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
   1679  1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
   1680  1.3      onoe 		else
   1681  1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   1682  1.3      onoe 		res->fp_hlen = 16;
   1683  1.3      onoe 		res->fp_dlen = 0;
   1684  1.3      onoe 		for (i = 0; i < res->fp_iovcnt; i++)
   1685  1.3      onoe 			res->fp_dlen += res->fp_iov[i].iov_len;
   1686  1.3      onoe 		res->fp_hdr[3] = res->fp_dlen << 16;
   1687  1.3      onoe 		break;
   1688  1.3      onoe 	}
   1689  1.3      onoe 	res->fp_hdr[0] |= (res->fp_tcode << 4);
   1690  1.3      onoe 	fwohci_at_output(sc, sc->sc_ctx_atrs, res);
   1691  1.3      onoe }
   1692  1.3      onoe 
   1693  1.3      onoe /*
   1694  1.3      onoe  * APPLICATION LAYER SERVICES
   1695  1.3      onoe  */
   1696  1.3      onoe 
   1697  1.3      onoe /*
   1698  1.3      onoe  * Initialization for Configuration ROM (no DMA context)
   1699  1.3      onoe  */
   1700  1.3      onoe 
   1701  1.3      onoe #define	CFR_MAXUNIT		20
   1702  1.3      onoe 
   1703  1.3      onoe struct configromctx {
   1704  1.3      onoe 	u_int32_t	*ptr;
   1705  1.3      onoe 	int		curunit;
   1706  1.3      onoe 	struct {
   1707  1.3      onoe 		u_int32_t	*start;
   1708  1.3      onoe 		int		length;
   1709  1.3      onoe 		u_int32_t	*refer;
   1710  1.3      onoe 		int		refunit;
   1711  1.3      onoe 	} unit[CFR_MAXUNIT];
   1712  1.3      onoe };
   1713  1.3      onoe 
   1714  1.3      onoe #define	CFR_PUT_DATA4(cfr, d1, d2, d3, d4)				\
   1715  1.3      onoe 	(*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
   1716  1.3      onoe 
   1717  1.3      onoe #define	CFR_PUT_DATA1(cfr, d)	(*(cfr)->ptr++ = (d))
   1718  1.3      onoe 
   1719  1.3      onoe #define	CFR_PUT_VALUE(cfr, key, d)	(*(cfr)->ptr++ = ((key)<<24) | (d))
   1720  1.3      onoe 
   1721  1.3      onoe #define	CFR_PUT_CRC(cfr, n)						\
   1722  1.3      onoe 	(*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) |	\
   1723  1.3      onoe 	    fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
   1724  1.3      onoe 
   1725  1.3      onoe #define	CFR_START_UNIT(cfr, n)						\
   1726  1.3      onoe do {									\
   1727  1.3      onoe 	if ((cfr)->unit[n].refer != NULL) {				\
   1728  1.3      onoe 		*(cfr)->unit[n].refer |=				\
   1729  1.3      onoe 		    (cfr)->ptr - (cfr)->unit[n].refer;			\
   1730  1.3      onoe 		CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit);		\
   1731  1.3      onoe 	}								\
   1732  1.3      onoe 	(cfr)->curunit = (n);						\
   1733  1.3      onoe 	(cfr)->unit[n].start = (cfr)->ptr++;				\
   1734  1.3      onoe } while (0 /* CONSTCOND */)
   1735  1.3      onoe 
   1736  1.3      onoe #define	CFR_PUT_REFER(cfr, key, n)					\
   1737  1.3      onoe do {									\
   1738  1.3      onoe 	(cfr)->unit[n].refer = (cfr)->ptr;				\
   1739  1.3      onoe 	(cfr)->unit[n].refunit = (cfr)->curunit;			\
   1740  1.3      onoe 	*(cfr)->ptr++ = (key) << 24;					\
   1741  1.3      onoe } while (0 /* CONSTCOND */)
   1742  1.3      onoe 
   1743  1.3      onoe #define	CFR_END_UNIT(cfr)						\
   1744  1.3      onoe do {									\
   1745  1.3      onoe 	(cfr)->unit[(cfr)->curunit].length = (cfr)->ptr -		\
   1746  1.3      onoe 	    ((cfr)->unit[(cfr)->curunit].start + 1);			\
   1747  1.3      onoe 	CFR_PUT_CRC(cfr, (cfr)->curunit);				\
   1748  1.3      onoe } while (0 /* CONSTCOND */)
   1749  1.3      onoe 
   1750  1.3      onoe static u_int16_t
   1751  1.3      onoe fwohci_crc16(u_int32_t *ptr, int len)
   1752  1.3      onoe {
   1753  1.3      onoe 	int shift;
   1754  1.3      onoe 	u_int32_t crc, sum, data;
   1755  1.3      onoe 
   1756  1.3      onoe 	crc = 0;
   1757  1.3      onoe 	while (len-- > 0) {
   1758  1.3      onoe 		data = *ptr++;
   1759  1.3      onoe 		for (shift = 28; shift >= 0; shift -= 4) {
   1760  1.3      onoe 			sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
   1761  1.3      onoe 			crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
   1762  1.3      onoe 		}
   1763  1.3      onoe 		crc &= 0xffff;
   1764  1.3      onoe 	}
   1765  1.3      onoe 	return crc;
   1766  1.3      onoe }
   1767  1.3      onoe 
   1768  1.3      onoe static void
   1769  1.3      onoe fwohci_configrom_init(struct fwohci_softc *sc)
   1770  1.3      onoe {
   1771  1.3      onoe 	int i;
   1772  1.3      onoe 	struct fwohci_buf *fb;
   1773  1.3      onoe 	u_int32_t *hdr;
   1774  1.3      onoe 	struct configromctx cfr;
   1775  1.3      onoe 
   1776  1.3      onoe 	fb = &sc->sc_buf_cnfrom;
   1777  1.3      onoe 	memset(&cfr, 0, sizeof(cfr));
   1778  1.3      onoe 	cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
   1779  1.3      onoe 
   1780  1.3      onoe 	/* headers */
   1781  1.3      onoe 	CFR_START_UNIT(&cfr, 0);
   1782  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
   1783  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
   1784  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
   1785  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
   1786  1.3      onoe 	CFR_END_UNIT(&cfr);
   1787  1.3      onoe 	/* copy info_length from crc_length */
   1788  1.3      onoe 	*hdr |= (*hdr & 0x00ff0000) << 8;
   1789  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
   1790  1.3      onoe 
   1791  1.3      onoe 	/* root directory */
   1792  1.3      onoe 	CFR_START_UNIT(&cfr, 1);
   1793  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x03, 0x00005e);	/* vendor id */
   1794  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 2);		/* textual descriptor offset */
   1795  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0);	/* node capability */
   1796  1.3      onoe 						/* spt,64,fix,lst,drq */
   1797  1.3      onoe #ifdef INET
   1798  1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 3);		/* IPv4 unit directory */
   1799  1.3      onoe #endif /* INET */
   1800  1.3      onoe #ifdef INET6
   1801  1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 4);		/* IPv6 unit directory */
   1802  1.3      onoe #endif /* INET6 */
   1803  1.3      onoe 	CFR_END_UNIT(&cfr);
   1804  1.3      onoe 
   1805  1.3      onoe 	CFR_START_UNIT(&cfr, 2);
   1806  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1807  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1808  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
   1809  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
   1810  1.3      onoe 	CFR_END_UNIT(&cfr);
   1811  1.3      onoe 
   1812  1.3      onoe #ifdef INET
   1813  1.3      onoe 	/* IPv4 unit directory */
   1814  1.3      onoe 	CFR_START_UNIT(&cfr, 3);
   1815  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   1816  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 6);		/* textual descriptor offset */
   1817  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000001);	/* unit sw version */
   1818  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 7);		/* textual descriptor offset */
   1819  1.3      onoe 	CFR_END_UNIT(&cfr);
   1820  1.3      onoe 
   1821  1.3      onoe 	CFR_START_UNIT(&cfr, 6);
   1822  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1823  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1824  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   1825  1.3      onoe 	CFR_END_UNIT(&cfr);
   1826  1.3      onoe 
   1827  1.3      onoe 	CFR_START_UNIT(&cfr, 7);
   1828  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1829  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1830  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
   1831  1.3      onoe 	CFR_END_UNIT(&cfr);
   1832  1.3      onoe #endif /* INET */
   1833  1.3      onoe 
   1834  1.3      onoe #ifdef INET6
   1835  1.3      onoe 	/* IPv6 unit directory */
   1836  1.3      onoe 	CFR_START_UNIT(&cfr, 4);
   1837  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   1838  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 8);		/* textual descriptor offset */
   1839  1.8      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000002);	/* unit sw version */
   1840  1.8      onoe 						/* XXX: TBA by IANA */
   1841  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 9);		/* textual descriptor offset */
   1842  1.3      onoe 	CFR_END_UNIT(&cfr);
   1843  1.3      onoe 
   1844  1.3      onoe 	CFR_START_UNIT(&cfr, 8);
   1845  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1846  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1847  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   1848  1.3      onoe 	CFR_END_UNIT(&cfr);
   1849  1.3      onoe 
   1850  1.3      onoe 	CFR_START_UNIT(&cfr, 9);
   1851  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1852  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);
   1853  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
   1854  1.3      onoe 	CFR_END_UNIT(&cfr);
   1855  1.3      onoe #endif /* INET6 */
   1856  1.3      onoe 
   1857  1.3      onoe #ifdef FW_DEBUG
   1858  1.8      onoe 	if (fw_dump) {
   1859  1.8      onoe 		printf("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname);
   1860  1.8      onoe 		for (i = 0; i < cfr.ptr - hdr; i++)
   1861  1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", hdr[i]);
   1862  1.8      onoe 		printf("\n");
   1863  1.8      onoe 	}
   1864  1.3      onoe #endif /* FW_DEBUG */
   1865  1.3      onoe 
   1866  1.3      onoe 	/*
   1867  1.3      onoe 	 * Make network byte order for DMA
   1868  1.3      onoe 	 */
   1869  1.3      onoe 	for (i = 0; i < cfr.ptr - hdr; i++)
   1870  1.8      onoe 		HTONL(hdr[i]);
   1871  1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   1872  1.3      onoe 	    (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
   1873  1.3      onoe 
   1874  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
   1875  1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   1876  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_BIBImageValid);
   1877  1.3      onoe }
   1878  1.3      onoe 
   1879  1.3      onoe /*
   1880  1.3      onoe  * SelfID buffer (no DMA context)
   1881  1.3      onoe  */
   1882  1.3      onoe static void
   1883  1.3      onoe fwohci_selfid_init(struct fwohci_softc *sc)
   1884  1.3      onoe {
   1885  1.3      onoe 	struct fwohci_buf *fb;
   1886  1.7      onoe 	u_int32_t val;
   1887  1.3      onoe 
   1888  1.3      onoe 	fb = &sc->sc_buf_selfid;
   1889  1.7      onoe #ifdef DIAGNOSTICS
   1890  1.7      onoe 	if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
   1891  1.7      onoe 		panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
   1892  1.7      onoe 		    (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
   1893  1.7      onoe 		    fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
   1894  1.7      onoe #endif
   1895  1.7      onoe 	memset(fb->fb_buf, 0x55, fb->fb_dmamap->dm_segs[0].ds_len);
   1896  1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   1897  1.7      onoe 	    fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
   1898  1.3      onoe 
   1899  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
   1900  1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   1901  1.7      onoe 
   1902  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   1903  1.3      onoe }
   1904  1.3      onoe 
   1905  1.7      onoe static int
   1906  1.3      onoe fwohci_selfid_input(struct fwohci_softc *sc)
   1907  1.3      onoe {
   1908  1.3      onoe 	int i;
   1909  1.7      onoe 	u_int32_t count, val, gen;
   1910  1.3      onoe 	u_int32_t *buf;
   1911  1.3      onoe 
   1912  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   1913  1.3      onoe 	if (val & OHCI_SelfID_Error) {
   1914  1.3      onoe 		printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
   1915  1.7      onoe 		return -1;
   1916  1.3      onoe 	}
   1917  1.3      onoe 	count = (val & OHCI_SelfID_Size_MASK) >> OHCI_SelfID_Size_BITPOS;
   1918  1.7      onoe 	gen = (val & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS;
   1919  1.3      onoe 
   1920  1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
   1921  1.3      onoe 	    0, count << 2, BUS_DMASYNC_POSTREAD);
   1922  1.3      onoe 
   1923  1.3      onoe 	buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
   1924  1.7      onoe 	if ((val & OHCI_SelfID_Gen_MASK) != (buf[0] & OHCI_SelfID_Gen_MASK)) {
   1925  1.3      onoe 		printf("%s: SelfID Gen mismatch (%d, %d)\n",
   1926  1.7      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, gen,
   1927  1.7      onoe 		    (buf[0] & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS);
   1928  1.7      onoe 		return -1;
   1929  1.3      onoe 	}
   1930  1.3      onoe 
   1931  1.3      onoe #ifdef FW_DEBUG
   1932  1.8      onoe 	if (fw_dump) {
   1933  1.8      onoe 		printf("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
   1934  1.8      onoe 		    val);
   1935  1.8      onoe 		for (i = 0; i < count; i++)
   1936  1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", buf[i]);
   1937  1.8      onoe 		printf("\n");
   1938  1.8      onoe 	}
   1939  1.3      onoe #endif /* FW_DEBUG */
   1940  1.3      onoe 
   1941  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
   1942  1.7      onoe 	if ((val & OHCI_NodeId_IDValid) == 0) {
   1943  1.7      onoe 		sc->sc_nodeid = IEEE1394_BCAST_PHY_ID;	/* invalid */
   1944  1.7      onoe 		printf("%s: nodeid is invalid\n",
   1945  1.7      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname);
   1946  1.7      onoe 		return -1;
   1947  1.7      onoe 	}
   1948  1.7      onoe 	sc->sc_nodeid = val & 0xffff;
   1949  1.7      onoe 
   1950  1.3      onoe 	for (i = 1; i < count; i += 2) {
   1951  1.3      onoe 		if (buf[i] != ~buf[i + 1]) {
   1952  1.3      onoe 			printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
   1953  1.3      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, i,
   1954  1.3      onoe 			    buf[i], buf[i + 1]);
   1955  1.7      onoe 			return -1;
   1956  1.3      onoe 		}
   1957  1.3      onoe 		if (buf[i] & 0x00000001)
   1958  1.3      onoe 			continue;	/* more pkt */
   1959  1.3      onoe 		if (buf[i] & 0x00800000)
   1960  1.3      onoe 			continue;	/* external id */
   1961  1.3      onoe 		sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
   1962  1.3      onoe 		if ((buf[i] & 0x00400800) == 0x00400800)
   1963  1.3      onoe 			sc->sc_irmid = sc->sc_rootid;
   1964  1.3      onoe 	}
   1965  1.3      onoe #ifdef FW_DEBUG
   1966  1.8      onoe 	if (fw_verbose)
   1967  1.8      onoe 		printf("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
   1968  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname,
   1969  1.8      onoe 		    sc->sc_nodeid, sc->sc_nodeid & OHCI_NodeId_NodeNumber,
   1970  1.8      onoe 		    sc->sc_rootid, sc->sc_irmid);
   1971  1.3      onoe #endif
   1972  1.3      onoe 
   1973  1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
   1974  1.7      onoe 		return -1;
   1975  1.3      onoe 
   1976  1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
   1977  1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
   1978  1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   1979  1.3      onoe 	else
   1980  1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
   1981  1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   1982  1.7      onoe 	return 0;
   1983  1.3      onoe }
   1984  1.3      onoe 
   1985  1.3      onoe /*
   1986  1.3      onoe  * some CSRs are handled by driver.
   1987  1.3      onoe  */
   1988  1.3      onoe static void
   1989  1.3      onoe fwohci_csr_init(struct fwohci_softc *sc)
   1990  1.3      onoe {
   1991  1.3      onoe 	int i;
   1992  1.3      onoe 	static u_int32_t csr[] = {
   1993  1.3      onoe 	    CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
   1994  1.3      onoe 	    CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
   1995  1.3      onoe 	    CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
   1996  1.3      onoe 	    CSR_SB_BROADCAST_CHANNEL
   1997  1.3      onoe 	};
   1998  1.3      onoe 
   1999  1.3      onoe 	for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
   2000  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
   2001  1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2002  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2003  1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2004  1.3      onoe 	}
   2005  1.3      onoe 	sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31;	/*XXX*/
   2006  1.3      onoe }
   2007  1.3      onoe 
   2008  1.3      onoe static int
   2009  1.3      onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2010  1.3      onoe {
   2011  1.3      onoe 	struct fwohci_pkt res;
   2012  1.3      onoe 	u_int32_t reg;
   2013  1.3      onoe 
   2014  1.3      onoe 	/*
   2015  1.3      onoe 	 * XXX need to do special functionality other than just r/w...
   2016  1.3      onoe 	 */
   2017  1.3      onoe 	reg = pkt->fp_hdr[2] - CSR_BASE_LO;
   2018  1.3      onoe 
   2019  1.3      onoe 	if ((reg & 0x03) != 0) {
   2020  1.3      onoe 		/* alignment error */
   2021  1.3      onoe 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2022  1.3      onoe 	}
   2023  1.8      onoe #ifdef FW_DEBUG
   2024  1.8      onoe 	if (fw_dump)
   2025  1.8      onoe 		printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x",
   2026  1.8      onoe 		    reg, *(u_int32_t *)(&sc->sc_csr[reg]));
   2027  1.8      onoe #endif
   2028  1.3      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
   2029  1.3      onoe #ifdef FW_DEBUG
   2030  1.8      onoe 		if (fw_dump)
   2031  1.8      onoe 			printf(" -> 0x%08x\n",
   2032  1.8      onoe 			    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base));
   2033  1.3      onoe #endif
   2034  1.3      onoe 		*(u_int32_t *)&sc->sc_csr[reg] =
   2035  1.3      onoe 		    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
   2036  1.3      onoe 	} else {
   2037  1.3      onoe #ifdef FW_DEBUG
   2038  1.8      onoe 		if (fw_dump)
   2039  1.8      onoe 			printf("\n");
   2040  1.3      onoe #endif
   2041  1.3      onoe 		res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
   2042  1.3      onoe 		res.fp_iov[0].iov_base = &res.fp_hdr[3];
   2043  1.3      onoe 		res.fp_iov[0].iov_len = 4;
   2044  1.3      onoe 		res.fp_iovcnt = 1;
   2045  1.3      onoe 		fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2046  1.3      onoe 		return -1;
   2047  1.3      onoe 	}
   2048  1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2049  1.3      onoe }
   2050  1.3      onoe 
   2051  1.3      onoe /*
   2052  1.3      onoe  * Mapping between nodeid and unique ID (EUI-64).
   2053  1.3      onoe  */
   2054  1.3      onoe static void
   2055  1.3      onoe fwohci_uid_collect(struct fwohci_softc *sc)
   2056  1.3      onoe {
   2057  1.3      onoe 	int i;
   2058  1.3      onoe 	struct fwohci_uidtbl *fu;
   2059  1.3      onoe 	struct fwohci_pkt pkt;
   2060  1.3      onoe 
   2061  1.3      onoe 	if (sc->sc_uidtbl != NULL)
   2062  1.3      onoe 		free(sc->sc_uidtbl, M_DEVBUF);
   2063  1.3      onoe 	sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1),
   2064  1.3      onoe 	    M_DEVBUF, M_NOWAIT);
   2065  1.3      onoe 	if (sc->sc_uidtbl == NULL)
   2066  1.3      onoe 		return;
   2067  1.3      onoe 	memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
   2068  1.3      onoe 
   2069  1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2070  1.3      onoe 	for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
   2071  1.3      onoe 		if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
   2072  1.8      onoe 			memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
   2073  1.8      onoe 			fu->fu_valid = 3;
   2074  1.3      onoe 			continue;
   2075  1.3      onoe 		}
   2076  1.8      onoe 		fu->fu_valid = 0;
   2077  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   2078  1.3      onoe 		pkt.fp_hlen = 12;
   2079  1.3      onoe 		pkt.fp_dlen = 0;
   2080  1.3      onoe 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2081  1.3      onoe 		    (pkt.fp_tcode << 4);
   2082  1.3      onoe 		pkt.fp_hdr[1] = ((0xffc0 | i) << 16) | CSR_BASE_HI;
   2083  1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
   2084  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2085  1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)0);
   2086  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2087  1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2088  1.3      onoe 
   2089  1.3      onoe 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2090  1.3      onoe 		    (pkt.fp_tcode << 4);
   2091  1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
   2092  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2093  1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)1);
   2094  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2095  1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2096  1.3      onoe 	}
   2097  1.3      onoe }
   2098  1.3      onoe 
   2099  1.3      onoe static int
   2100  1.3      onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
   2101  1.3      onoe {
   2102  1.8      onoe 	int n, rcode;
   2103  1.8      onoe 	struct fwohci_uidtbl *fu;
   2104  1.3      onoe 
   2105  1.8      onoe 	n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2106  1.8      onoe 	rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
   2107  1.8      onoe 	if (rcode != IEEE1394_RCODE_COMPLETE ||
   2108  1.8      onoe 	    sc->sc_uidtbl == NULL ||
   2109  1.8      onoe 	    n > sc->sc_rootid)
   2110  1.8      onoe 		return 0;
   2111  1.8      onoe 	fu = &sc->sc_uidtbl[n];
   2112  1.8      onoe 	if (arg == 0) {
   2113  1.8      onoe 		memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
   2114  1.8      onoe 		fu->fu_valid |= 0x1;
   2115  1.8      onoe 	} else {
   2116  1.8      onoe 		memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
   2117  1.8      onoe 		fu->fu_valid |= 0x2;
   2118  1.8      onoe 	}
   2119  1.3      onoe #ifdef FW_DEBUG
   2120  1.8      onoe 	if (fw_verbose && fu->fu_valid == 0x3)
   2121  1.8      onoe 		printf("fwohci_uid_input: "
   2122  1.8      onoe 		    "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
   2123  1.8      onoe 		    fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
   2124  1.8      onoe 		    fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]);
   2125  1.3      onoe #endif
   2126  1.3      onoe 	return 0;
   2127  1.3      onoe }
   2128  1.3      onoe 
   2129  1.3      onoe static int
   2130  1.8      onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
   2131  1.3      onoe {
   2132  1.3      onoe 	struct fwohci_uidtbl *fu;
   2133  1.3      onoe 	int n;
   2134  1.3      onoe 	static const u_int8_t bcast[] =
   2135  1.3      onoe 	    { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
   2136  1.3      onoe 
   2137  1.3      onoe 	fu = sc->sc_uidtbl;
   2138  1.3      onoe 	if (fu == NULL) {
   2139  1.8      onoe   notfound:
   2140  1.8      onoe 		if (memcmp(uid, bcast, sizeof(bcast)) == 0)
   2141  1.8      onoe 			return IEEE1394_BCAST_PHY_ID;
   2142  1.3      onoe 		fwohci_uid_collect(sc); /* try to get */
   2143  1.3      onoe 		return -1;
   2144  1.3      onoe 	}
   2145  1.8      onoe 	for (n = 0; ; n++, fu++) {
   2146  1.8      onoe 		if (n > sc->sc_rootid)
   2147  1.8      onoe 			goto notfound;
   2148  1.8      onoe 		if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
   2149  1.3      onoe 			break;
   2150  1.3      onoe 	}
   2151  1.3      onoe 	return n;
   2152  1.3      onoe }
   2153  1.3      onoe 
   2154  1.3      onoe /*
   2155  1.3      onoe  * functions to support network interface
   2156  1.3      onoe  */
   2157  1.3      onoe static int
   2158  1.3      onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
   2159  1.3      onoe     void (*handler)(struct device *, struct mbuf *))
   2160  1.3      onoe {
   2161  1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2162  1.7      onoe 	int s;
   2163  1.3      onoe 
   2164  1.7      onoe 	s = splimp();
   2165  1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
   2166  1.3      onoe 	    fwohci_if_input, handler);
   2167  1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
   2168  1.3      onoe 	    sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
   2169  1.3      onoe 	    IEEE1394_TAG_GASP, fwohci_if_input, handler);
   2170  1.7      onoe 	splx(s);
   2171  1.3      onoe 	return 0;
   2172  1.3      onoe }
   2173  1.3      onoe 
   2174  1.3      onoe static int
   2175  1.3      onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2176  1.3      onoe {
   2177  1.4  jdolecek 	int n, len;
   2178  1.3      onoe 	struct mbuf *m;
   2179  1.3      onoe 	struct iovec *iov;
   2180  1.3      onoe 	void (*handler)(struct device *, struct mbuf *) = arg;
   2181  1.3      onoe 
   2182  1.3      onoe #ifdef FW_DEBUG
   2183  1.8      onoe 	if (fw_dump) {
   2184  1.8      onoe 		int i;
   2185  1.8      onoe 		printf("fwohci_if_input: tcode=0x%x, dlen=%d",
   2186  1.8      onoe 		    pkt->fp_tcode, pkt->fp_dlen);
   2187  1.8      onoe 		for (i = 0; i < pkt->fp_hlen/4; i++)
   2188  1.8      onoe 			printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   2189  1.3      onoe 		printf("$");
   2190  1.8      onoe 		for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++) {
   2191  1.8      onoe 			iov = &pkt->fp_iov[n];
   2192  1.8      onoe 			for (i = 0; i < iov->iov_len; i++)
   2193  1.8      onoe 				printf("%s%02x", (i%32)?((i%4)?"":" "):"\n\t",
   2194  1.8      onoe 				    ((u_int8_t *)iov->iov_base)[i]);
   2195  1.8      onoe 			printf("$");
   2196  1.8      onoe 		}
   2197  1.8      onoe 		printf("\n");
   2198  1.5      matt 	}
   2199  1.3      onoe #endif /* FW_DEBUG */
   2200  1.3      onoe 	len = pkt->fp_dlen;
   2201  1.3      onoe 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2202  1.3      onoe 	if (m == NULL)
   2203  1.3      onoe 		return IEEE1394_RCODE_COMPLETE;
   2204  1.8      onoe 	if (len + m->m_len > MHLEN) {
   2205  1.3      onoe 		MCLGET(m, M_DONTWAIT);
   2206  1.3      onoe 		if ((m->m_flags & M_EXT) == 0) {
   2207  1.3      onoe 			m_freem(m);
   2208  1.3      onoe 			return IEEE1394_RCODE_COMPLETE;
   2209  1.3      onoe 		}
   2210  1.3      onoe 	}
   2211  1.8      onoe 	m->m_len = 16;
   2212  1.8      onoe 	n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2213  1.8      onoe 	if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
   2214  1.8      onoe 	    sc->sc_uidtbl[n].fu_valid != 0x3) {
   2215  1.8      onoe 		printf("%s: packet from unknown node: phy id %d\n",
   2216  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, n);
   2217  1.8      onoe 		m_freem(m);
   2218  1.8      onoe 		return IEEE1394_RCODE_COMPLETE;
   2219  1.8      onoe 	}
   2220  1.8      onoe 	memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
   2221  1.8      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
   2222  1.8      onoe 		m->m_flags |= M_BCAST;
   2223  1.8      onoe 		mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
   2224  1.8      onoe 	} else {
   2225  1.8      onoe 		mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
   2226  1.8      onoe 		mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
   2227  1.8      onoe 	}
   2228  1.8      onoe 	mtod(m, u_int8_t *)[8] = n;	/*XXX: node id for debug */
   2229  1.8      onoe 	mtod(m, u_int8_t *)[9] =
   2230  1.8      onoe 	    (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
   2231  1.8      onoe 	    ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
   2232  1.8      onoe 
   2233  1.8      onoe 	m->m_pkthdr.rcvif = NULL;	/* set in child */
   2234  1.8      onoe 	m->m_pkthdr.len = len + m->m_len;
   2235  1.3      onoe 	/*
   2236  1.3      onoe 	 * We may use receive buffer by external mbuf instead of copy here.
   2237  1.3      onoe 	 * But asynchronous receive buffer must be operate in buffer fill
   2238  1.3      onoe 	 * mode, so that each receive buffer will shared by multiple mbufs.
   2239  1.3      onoe 	 * If upper layer doesn't free mbuf soon, e.g. application program
   2240  1.3      onoe 	 * is suspended, buffer must be reallocated.
   2241  1.3      onoe 	 * Isochronous buffer must be operate in packet buffer mode, and
   2242  1.3      onoe 	 * it is easy to map receive buffer to external mbuf.  But it is
   2243  1.3      onoe 	 * used for broadcast/multicast only, and is expected not so
   2244  1.3      onoe 	 * performance sensitive for now.
   2245  1.3      onoe 	 * XXX: The performance may be important for multicast case,
   2246  1.3      onoe 	 * so we should revisit here later.
   2247  1.3      onoe 	 *						-- onoe
   2248  1.3      onoe 	 */
   2249  1.3      onoe 	n = 0;
   2250  1.3      onoe 	iov = pkt->fp_iov;
   2251  1.3      onoe 	while (len > 0) {
   2252  1.3      onoe 		memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
   2253  1.3      onoe 		    iov->iov_len);
   2254  1.3      onoe 	        m->m_len += iov->iov_len;
   2255  1.3      onoe 	        len -= iov->iov_len;
   2256  1.3      onoe 		iov++;
   2257  1.3      onoe 	}
   2258  1.3      onoe 	(*handler)(sc->sc_sc1394.sc1394_if, m);
   2259  1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2260  1.3      onoe }
   2261  1.3      onoe 
   2262  1.3      onoe static int
   2263  1.3      onoe fwohci_if_output(struct device *self, struct mbuf *m0,
   2264  1.3      onoe     void (*callback)(struct device *, struct mbuf *))
   2265  1.3      onoe {
   2266  1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2267  1.3      onoe 	struct mbuf *m;
   2268  1.3      onoe 	struct fwohci_pkt pkt;
   2269  1.3      onoe 	struct iovec *iov;
   2270  1.3      onoe 	u_int8_t *p;
   2271  1.8      onoe 	int s, n, error, spd, hdrlen, maxrec;
   2272  1.8      onoe 
   2273  1.8      onoe 	p = mtod(m0, u_int8_t *);
   2274  1.8      onoe 	if (m0->m_flags & (M_BCAST|M_MCAST)) {
   2275  1.8      onoe 		spd = IEEE1394_SPD_S100;	/*XXX*/
   2276  1.8      onoe 		maxrec = 512;			/*XXX*/
   2277  1.8      onoe 		hdrlen = 8;
   2278  1.8      onoe 	} else {
   2279  1.8      onoe 		n = fwohci_uid_lookup(sc, p);
   2280  1.8      onoe 		if (n < 0) {
   2281  1.8      onoe 			printf("%s: nodeid unknown:"
   2282  1.8      onoe 			    " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
   2283  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname,
   2284  1.8      onoe 			    p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
   2285  1.8      onoe 			error = EHOSTUNREACH;
   2286  1.8      onoe 			goto end;
   2287  1.8      onoe 		}
   2288  1.8      onoe 		if (n == IEEE1394_BCAST_PHY_ID) {
   2289  1.8      onoe 			printf("%s: broadcast with !M_MCAST\n",
   2290  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname);
   2291  1.8      onoe #ifdef FW_DEBUG
   2292  1.8      onoe 			if (fw_dump) {
   2293  1.8      onoe 				printf("packet:");
   2294  1.8      onoe 				for (m = m0; m != NULL; m = m->m_next) {
   2295  1.8      onoe 					for (n = 0; n < m->m_len; n++)
   2296  1.8      onoe 						printf("%s%02x", (n%32)?
   2297  1.8      onoe 						    ((n%4)?"":" "):"\n\t",
   2298  1.8      onoe 						    mtod(m, u_int8_t *)[n]);
   2299  1.8      onoe 					printf("$");
   2300  1.8      onoe 				}
   2301  1.8      onoe 				printf("\n");
   2302  1.8      onoe 			}
   2303  1.8      onoe #endif
   2304  1.8      onoe 			error = EHOSTUNREACH;
   2305  1.8      onoe 			goto end;
   2306  1.8      onoe 		}
   2307  1.8      onoe 		maxrec = 2 << p[8];
   2308  1.8      onoe 		spd = p[9];
   2309  1.8      onoe 		hdrlen = 0;
   2310  1.8      onoe 	}
   2311  1.8      onoe 	if (spd > sc->sc_sc1394.sc1394_link_speed) {
   2312  1.8      onoe #ifdef FW_DEBUG
   2313  1.8      onoe 		if (fw_verbose)
   2314  1.8      onoe 			printf("fwohci_if_output: spd (%d) is faster than %d\n",
   2315  1.8      onoe 			    spd, sc->sc_sc1394.sc1394_link_speed);
   2316  1.8      onoe #endif
   2317  1.8      onoe 		spd = sc->sc_sc1394.sc1394_link_speed;
   2318  1.8      onoe 	}
   2319  1.8      onoe 	if (maxrec > (512 << spd)) {
   2320  1.8      onoe #ifdef FW_DEBUG
   2321  1.8      onoe 		if (fw_verbose)
   2322  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger for"
   2323  1.8      onoe 			" spd (%d)\n", maxrec, spd);
   2324  1.8      onoe #endif
   2325  1.8      onoe 		maxrec = 512 << spd;
   2326  1.8      onoe 	}
   2327  1.8      onoe 	while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
   2328  1.8      onoe #ifdef FW_DEBUG
   2329  1.8      onoe 		if (fw_verbose)
   2330  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger than"
   2331  1.8      onoe 			    " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive);
   2332  1.8      onoe #endif
   2333  1.8      onoe 		maxrec >>= 1;
   2334  1.8      onoe 	}
   2335  1.8      onoe 	if (maxrec < 512) {
   2336  1.8      onoe #ifdef FW_DEBUG
   2337  1.8      onoe 		if (fw_verbose)
   2338  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is smaller"
   2339  1.8      onoe 			    " than minimum\n", maxrec);
   2340  1.8      onoe #endif
   2341  1.8      onoe 		maxrec = 512;
   2342  1.8      onoe 	}
   2343  1.8      onoe 
   2344  1.8      onoe 	m_adj(m0, 16 - hdrlen);
   2345  1.8      onoe 	if (m0->m_pkthdr.len > maxrec) {
   2346  1.8      onoe #ifdef FW_DEBUG
   2347  1.8      onoe 		if (fw_verbose)
   2348  1.8      onoe 			printf("fwohci_if_output: packet too big:"
   2349  1.8      onoe 			    " hdr %d, pktlen %d, maxrec %d\n",
   2350  1.8      onoe 			    hdrlen, m0->m_pkthdr.len, maxrec);
   2351  1.8      onoe #endif
   2352  1.8      onoe 		error = E2BIG;	/*XXX*/
   2353  1.8      onoe 		goto end;
   2354  1.8      onoe 	}
   2355  1.3      onoe 
   2356  1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2357  1.7      onoe 	s = splimp();
   2358  1.3      onoe 	if (m0->m_flags & (M_BCAST|M_MCAST)) {
   2359  1.3      onoe 		/* construct GASP header */
   2360  1.3      onoe 		p = mtod(m0, u_int8_t *);
   2361  1.3      onoe 		p[0] = sc->sc_nodeid >> 8;
   2362  1.3      onoe 		p[1] = sc->sc_nodeid & 0xff;
   2363  1.3      onoe 		p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
   2364  1.3      onoe 		p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
   2365  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
   2366  1.3      onoe 		pkt.fp_hlen = 8;
   2367  1.8      onoe 		pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
   2368  1.3      onoe 		    ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
   2369  1.3      onoe 		    OHCI_NodeId_NodeNumber) << 8);
   2370  1.3      onoe 		pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
   2371  1.3      onoe 	} else {
   2372  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
   2373  1.3      onoe 		pkt.fp_hlen = 16;
   2374  1.3      onoe 		pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
   2375  1.8      onoe 		    (spd << 16);
   2376  1.3      onoe 		pkt.fp_hdr[1] =
   2377  1.3      onoe 		    (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
   2378  1.3      onoe 		    (p[10] << 8) | p[11];
   2379  1.3      onoe 		pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
   2380  1.3      onoe 		pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
   2381  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2382  1.3      onoe 	}
   2383  1.3      onoe 	pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
   2384  1.3      onoe 	pkt.fp_dlen = m0->m_pkthdr.len;
   2385  1.3      onoe 	for (m = m0; m != NULL; m = m->m_next) {
   2386  1.3      onoe 		iov = &pkt.fp_iov[pkt.fp_iovcnt++];
   2387  1.3      onoe 		iov->iov_base = mtod(m, caddr_t);
   2388  1.3      onoe 		iov->iov_len = m->m_len;
   2389  1.3      onoe 	}
   2390  1.3      onoe 	pkt.fp_m = m0;
   2391  1.3      onoe 	pkt.fp_callback = callback;
   2392  1.3      onoe 	error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2393  1.8      onoe 	splx(s);
   2394  1.3      onoe   end:
   2395  1.3      onoe 	if (error) {
   2396  1.3      onoe 		if (callback)
   2397  1.3      onoe 			(*callback)(sc->sc_sc1394.sc1394_if, m0);
   2398  1.3      onoe 		else
   2399  1.3      onoe 			m_freem(m0);
   2400  1.3      onoe 	}
   2401  1.3      onoe 	return error;
   2402  1.1      matt }
   2403