Home | History | Annotate | Line # | Download | only in ieee1394
fwohci.c revision 1.9
      1  1.1      matt /*-
      2  1.1      matt  * Copyright (c) 2000 The NetBSD Foundation, Inc.
      3  1.1      matt  * All rights reserved.
      4  1.1      matt  *
      5  1.1      matt  * This code is derived from software contributed to The NetBSD Foundation
      6  1.1      matt  * by Matt Thomas of 3am Software Foundry.
      7  1.1      matt  *
      8  1.1      matt  * Redistribution and use in source and binary forms, with or without
      9  1.1      matt  * modification, are permitted provided that the following conditions
     10  1.1      matt  * are met:
     11  1.1      matt  * 1. Redistributions of source code must retain the above copyright
     12  1.1      matt  *    notice, this list of conditions and the following disclaimer.
     13  1.1      matt  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1      matt  *    notice, this list of conditions and the following disclaimer in the
     15  1.1      matt  *    documentation and/or other materials provided with the distribution.
     16  1.1      matt  * 3. All advertising materials mentioning features or use of this software
     17  1.1      matt  *    must display the following acknowledgement:
     18  1.1      matt  *        This product includes software developed by the NetBSD
     19  1.1      matt  *        Foundation, Inc. and its contributors.
     20  1.1      matt  * 4. Neither the name of The NetBSD Foundation nor the names of its
     21  1.1      matt  *    contributors may be used to endorse or promote products derived
     22  1.1      matt  *    from this software without specific prior written permission.
     23  1.1      matt  *
     24  1.1      matt  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     25  1.1      matt  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     26  1.1      matt  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     27  1.1      matt  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     28  1.1      matt  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     29  1.1      matt  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     30  1.1      matt  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     31  1.1      matt  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     32  1.1      matt  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     33  1.1      matt  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     34  1.1      matt  * POSSIBILITY OF SUCH DAMAGE.
     35  1.1      matt  */
     36  1.1      matt 
     37  1.3      onoe /*
     38  1.3      onoe  * IEEE1394 Open Host Controller Interface
     39  1.3      onoe  *	based on OHCI Specification 1.1 (January 6, 2000)
     40  1.3      onoe  * The first version to support network interface part is wrtten by
     41  1.3      onoe  * Atsushi Onoe <onoe (at) netbsd.org>.
     42  1.3      onoe  */
     43  1.3      onoe 
     44  1.3      onoe #include "opt_inet.h"
     45  1.3      onoe 
     46  1.1      matt #include <sys/param.h>
     47  1.2  augustss #include <sys/systm.h>
     48  1.1      matt #include <sys/types.h>
     49  1.1      matt #include <sys/socket.h>
     50  1.7      onoe #include <sys/callout.h>
     51  1.1      matt #include <sys/device.h>
     52  1.7      onoe #include <sys/kernel.h>
     53  1.3      onoe #include <sys/malloc.h>
     54  1.3      onoe #include <sys/mbuf.h>
     55  1.1      matt 
     56  1.7      onoe #if __NetBSD_Version__ >= 105010000
     57  1.7      onoe #include <uvm/uvm_extern.h>
     58  1.7      onoe #else
     59  1.7      onoe #include <vm/vm.h>
     60  1.7      onoe #endif
     61  1.7      onoe 
     62  1.1      matt #include <machine/bus.h>
     63  1.1      matt 
     64  1.1      matt #include <dev/ieee1394/ieee1394reg.h>
     65  1.1      matt #include <dev/ieee1394/fwohcireg.h>
     66  1.1      matt 
     67  1.1      matt #include <dev/ieee1394/ieee1394var.h>
     68  1.1      matt #include <dev/ieee1394/fwohcivar.h>
     69  1.1      matt 
     70  1.1      matt static const char * const ieee1394_speeds[] = { IEEE1394_SPD_STRINGS };
     71  1.1      matt 
     72  1.5      matt #if 0
     73  1.5      matt static int fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
     74  1.5      matt 			       bus_dmamap_t *mapp, caddr_t *kvap, int flags);
     75  1.5      matt #endif
     76  1.7      onoe static void fwohci_hw_init(struct fwohci_softc *);
     77  1.7      onoe static void fwohci_power(int, void *);
     78  1.7      onoe static void fwohci_shutdown(void *);
     79  1.5      matt 
     80  1.3      onoe static int  fwohci_desc_alloc(struct fwohci_softc *);
     81  1.9      onoe static struct fwohci_desc *fwohci_desc_get(struct fwohci_softc *, int);
     82  1.9      onoe static void fwohci_desc_put(struct fwohci_softc *, struct fwohci_desc *, int);
     83  1.3      onoe 
     84  1.3      onoe static int  fwohci_ctx_alloc(struct fwohci_softc *, struct fwohci_ctx **,
     85  1.3      onoe 		int, int);
     86  1.9      onoe static void fwohci_ctx_free(struct fwohci_softc *, struct fwohci_ctx *);
     87  1.3      onoe static void fwohci_ctx_init(struct fwohci_softc *, struct fwohci_ctx *);
     88  1.3      onoe 
     89  1.3      onoe static int  fwohci_buf_alloc(struct fwohci_softc *, struct fwohci_buf *);
     90  1.3      onoe static void fwohci_buf_free(struct fwohci_softc *, struct fwohci_buf *);
     91  1.3      onoe static void fwohci_buf_init(struct fwohci_softc *);
     92  1.7      onoe static void fwohci_buf_start(struct fwohci_softc *);
     93  1.7      onoe static void fwohci_buf_stop(struct fwohci_softc *);
     94  1.3      onoe static void fwohci_buf_next(struct fwohci_softc *, struct fwohci_ctx *);
     95  1.3      onoe static int  fwohci_buf_pktget(struct fwohci_softc *, struct fwohci_ctx *,
     96  1.3      onoe 		caddr_t *, int);
     97  1.3      onoe static int  fwohci_buf_input(struct fwohci_softc *, struct fwohci_ctx *,
     98  1.3      onoe 		struct fwohci_pkt *);
     99  1.3      onoe 
    100  1.7      onoe static u_int8_t fwohci_phy_read(struct fwohci_softc *, u_int8_t);
    101  1.7      onoe static void fwohci_phy_write(struct fwohci_softc *, u_int8_t, u_int8_t);
    102  1.3      onoe static void fwohci_phy_busreset(struct fwohci_softc *);
    103  1.7      onoe static void fwohci_phy_input(struct fwohci_softc *, struct fwohci_pkt *);
    104  1.3      onoe 
    105  1.3      onoe static int  fwohci_handler_set(struct fwohci_softc *, int, u_int32_t, u_int32_t,
    106  1.3      onoe 		int (*)(struct fwohci_softc *, void *, struct fwohci_pkt *),
    107  1.3      onoe 		void *);
    108  1.3      onoe 
    109  1.3      onoe static void fwohci_arrq_input(struct fwohci_softc *, struct fwohci_ctx *);
    110  1.3      onoe static void fwohci_arrs_input(struct fwohci_softc *, struct fwohci_ctx *);
    111  1.3      onoe static void fwohci_ir_input(struct fwohci_softc *, struct fwohci_ctx *);
    112  1.3      onoe 
    113  1.3      onoe static int  fwohci_at_output(struct fwohci_softc *, struct fwohci_ctx *,
    114  1.3      onoe 		struct fwohci_pkt *);
    115  1.9      onoe static void fwohci_at_done(struct fwohci_softc *, struct fwohci_ctx *, int);
    116  1.3      onoe static void fwohci_atrs_output(struct fwohci_softc *, int, struct fwohci_pkt *,
    117  1.3      onoe 		struct fwohci_pkt *);
    118  1.3      onoe 
    119  1.3      onoe static void fwohci_configrom_init(struct fwohci_softc *);
    120  1.3      onoe 
    121  1.3      onoe static void fwohci_selfid_init(struct fwohci_softc *);
    122  1.7      onoe static int  fwohci_selfid_input(struct fwohci_softc *);
    123  1.3      onoe 
    124  1.3      onoe static void fwohci_csr_init(struct fwohci_softc *);
    125  1.3      onoe static int  fwohci_csr_input(struct fwohci_softc *, void *,
    126  1.3      onoe 		struct fwohci_pkt *);
    127  1.3      onoe 
    128  1.3      onoe static void fwohci_uid_collect(struct fwohci_softc *);
    129  1.3      onoe static int  fwohci_uid_input(struct fwohci_softc *, void *,
    130  1.3      onoe 		struct fwohci_pkt *);
    131  1.8      onoe static int  fwohci_uid_lookup(struct fwohci_softc *, const u_int8_t *);
    132  1.3      onoe 
    133  1.3      onoe static int  fwohci_if_inreg(struct device *, u_int32_t, u_int32_t,
    134  1.3      onoe 		void (*)(struct device *, struct mbuf *));
    135  1.3      onoe static int  fwohci_if_input(struct fwohci_softc *, void *, struct fwohci_pkt *);
    136  1.3      onoe static int  fwohci_if_output(struct device *, struct mbuf *,
    137  1.3      onoe 		void (*)(struct device *, struct mbuf *));
    138  1.3      onoe 
    139  1.8      onoe #ifdef FW_DEBUG
    140  1.8      onoe int fw_verbose = 0;
    141  1.8      onoe int fw_dump = 0;
    142  1.8      onoe #endif
    143  1.8      onoe 
    144  1.1      matt int
    145  1.5      matt fwohci_init(struct fwohci_softc *sc, const struct evcnt *ev)
    146  1.1      matt {
    147  1.3      onoe 	int i;
    148  1.1      matt 	u_int32_t val;
    149  1.5      matt #if 0
    150  1.5      matt 	int error;
    151  1.5      matt #endif
    152  1.5      matt 
    153  1.5      matt 	evcnt_attach_dynamic(&sc->sc_intrcnt, EVCNT_TYPE_INTR, ev,
    154  1.5      matt 	    sc->sc_sc1394.sc1394_dev.dv_xname, "intr");
    155  1.1      matt 
    156  1.3      onoe 	/*
    157  1.3      onoe 	 * Wait for reset completion
    158  1.3      onoe 	 */
    159  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    160  1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    161  1.3      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    162  1.3      onoe 			break;
    163  1.3      onoe 	}
    164  1.3      onoe 
    165  1.1      matt 	/* What dialect of OHCI is this device?
    166  1.1      matt 	 */
    167  1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_Version);
    168  1.1      matt 	printf("%s: OHCI %u.%u", sc->sc_sc1394.sc1394_dev.dv_xname,
    169  1.1      matt 	    OHCI_Version_GET_Version(val), OHCI_Version_GET_Revision(val));
    170  1.1      matt 
    171  1.1      matt 	/* Is the Global UID ROM present?
    172  1.1      matt 	 */
    173  1.1      matt 	if ((val & OHCI_Version_GUID_ROM) == 0) {
    174  1.2  augustss 		printf("\n%s: fatal: no global UID ROM\n", sc->sc_sc1394.sc1394_dev.dv_xname);
    175  1.1      matt 		return -1;
    176  1.5      matt 	} else {
    177  1.5      matt 
    178  1.5      matt 		/* Extract the Global UID
    179  1.5      matt 		 */
    180  1.5      matt 		val = OHCI_CSR_READ(sc, OHCI_REG_GUIDHi);
    181  1.5      matt 		sc->sc_sc1394.sc1394_guid[0] = (val >> 24) & 0xff;
    182  1.5      matt 		sc->sc_sc1394.sc1394_guid[1] = (val >> 16) & 0xff;
    183  1.5      matt 		sc->sc_sc1394.sc1394_guid[2] = (val >>  8) & 0xff;
    184  1.5      matt 		sc->sc_sc1394.sc1394_guid[3] = (val >>  0) & 0xff;
    185  1.5      matt 
    186  1.5      matt 		val = OHCI_CSR_READ(sc, OHCI_REG_GUIDLo);
    187  1.5      matt 		sc->sc_sc1394.sc1394_guid[4] = (val >> 24) & 0xff;
    188  1.5      matt 		sc->sc_sc1394.sc1394_guid[5] = (val >> 16) & 0xff;
    189  1.5      matt 		sc->sc_sc1394.sc1394_guid[6] = (val >>  8) & 0xff;
    190  1.5      matt 		sc->sc_sc1394.sc1394_guid[7] = (val >>  0) & 0xff;
    191  1.1      matt 	}
    192  1.1      matt 
    193  1.1      matt 	printf(", %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x",
    194  1.1      matt 	    sc->sc_sc1394.sc1394_guid[0], sc->sc_sc1394.sc1394_guid[1],
    195  1.1      matt 	    sc->sc_sc1394.sc1394_guid[2], sc->sc_sc1394.sc1394_guid[3],
    196  1.1      matt 	    sc->sc_sc1394.sc1394_guid[4], sc->sc_sc1394.sc1394_guid[5],
    197  1.1      matt 	    sc->sc_sc1394.sc1394_guid[6], sc->sc_sc1394.sc1394_guid[7]);
    198  1.1      matt 
    199  1.1      matt 	/* Get the maximum link speed and receive size
    200  1.1      matt 	 */
    201  1.1      matt 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    202  1.1      matt 	sc->sc_sc1394.sc1394_link_speed =
    203  1.1      matt 	    (val & OHCI_BusOptions_LinkSpd_MASK)
    204  1.1      matt 		>> OHCI_BusOptions_LinkSpd_BITPOS;
    205  1.1      matt 	if (sc->sc_sc1394.sc1394_link_speed < IEEE1394_SPD_MAX) {
    206  1.1      matt 		printf(", %s", ieee1394_speeds[sc->sc_sc1394.sc1394_link_speed]);
    207  1.1      matt 	} else {
    208  1.1      matt 		printf(", unknown speed %u", sc->sc_sc1394.sc1394_link_speed);
    209  1.1      matt 	}
    210  1.1      matt 
    211  1.1      matt 	/* MaxRec is encoded as log2(max_rec_octets)-1
    212  1.1      matt 	 */
    213  1.1      matt 	sc->sc_sc1394.sc1394_max_receive =
    214  1.1      matt 	    1 << (((val & OHCI_BusOptions_MaxRec_MASK)
    215  1.1      matt 		       >> OHCI_BusOptions_MaxRec_BITPOS) + 1);
    216  1.3      onoe 	printf(", %u max_rec", sc->sc_sc1394.sc1394_max_receive);
    217  1.3      onoe 
    218  1.3      onoe 	/*
    219  1.3      onoe 	 * Count how many isochronous ctx we have.
    220  1.3      onoe 	 */
    221  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    222  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntMaskClear);
    223  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskClear, ~0);
    224  1.3      onoe 	for (i = 0; val != 0; val >>= 1) {
    225  1.3      onoe 		if (val & 0x1)
    226  1.3      onoe 			i++;
    227  1.3      onoe 	}
    228  1.3      onoe 	sc->sc_isoctx = i;
    229  1.3      onoe 	printf(", %d iso_ctx", sc->sc_isoctx);
    230  1.1      matt 
    231  1.1      matt 	printf("\n");
    232  1.3      onoe 
    233  1.5      matt #if 0
    234  1.5      matt 	error = fwohci_dnamem_alloc(sc, OHCI_CONFIG_SIZE, OHCI_CONFIG_ALIGNMENT,
    235  1.5      matt 				    &sc->sc_configrom_map,
    236  1.5      matt 				    (caddr_t *) &sc->sc_configrom,
    237  1.5      matt 				    BUS_DMA_WAITOK|BUS_DMA_COHERENT);
    238  1.5      matt 	return error;
    239  1.5      matt #endif
    240  1.5      matt 
    241  1.3      onoe 	/*
    242  1.3      onoe 	 * Enable Link Power
    243  1.3      onoe 	 */
    244  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    245  1.7      onoe 
    246  1.7      onoe 	/*
    247  1.7      onoe 	 * Allocate descriptors
    248  1.7      onoe 	 */
    249  1.3      onoe 	if (fwohci_desc_alloc(sc))
    250  1.3      onoe 		return -1;
    251  1.3      onoe 
    252  1.3      onoe 	/*
    253  1.3      onoe 	 * Allocate DMA Context
    254  1.3      onoe 	 */
    255  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrq, OHCI_BUF_ARRQ_CNT,
    256  1.3      onoe 	    OHCI_CTX_ASYNC_RX_REQUEST);
    257  1.3      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_arrs, OHCI_BUF_ARRS_CNT,
    258  1.3      onoe 	    OHCI_CTX_ASYNC_RX_RESPONSE);
    259  1.9      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrq, 0, OHCI_CTX_ASYNC_TX_REQUEST);
    260  1.9      onoe 	fwohci_ctx_alloc(sc, &sc->sc_ctx_atrs, 0, OHCI_CTX_ASYNC_TX_RESPONSE);
    261  1.3      onoe 	sc->sc_ctx_ir = malloc(sizeof(sc->sc_ctx_ir[0]) * sc->sc_isoctx,
    262  1.3      onoe 	    M_DEVBUF, M_WAITOK);
    263  1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    264  1.9      onoe 		sc->sc_ctx_ir[i] = NULL;
    265  1.9      onoe #if 0
    266  1.7      onoe 		fwohci_ctx_alloc(sc, &sc->sc_ctx_ir[i], OHCI_BUF_IR_CNT, i);
    267  1.9      onoe 		sc->sc_ctx_ir[i]->fc_isoch = 1;
    268  1.9      onoe #endif
    269  1.3      onoe 	}
    270  1.3      onoe 
    271  1.3      onoe 	/*
    272  1.3      onoe 	 * Allocate buffer for configuration ROM and SelfID buffer
    273  1.3      onoe 	 */
    274  1.3      onoe 	fwohci_buf_alloc(sc, &sc->sc_buf_cnfrom);
    275  1.3      onoe 	fwohci_buf_alloc(sc, &sc->sc_buf_selfid);
    276  1.3      onoe 
    277  1.3      onoe 	/*
    278  1.7      onoe 	 * establish hooks for shutdown and suspend/resume
    279  1.3      onoe 	 */
    280  1.7      onoe 	sc->sc_shutdownhook = shutdownhook_establish(fwohci_shutdown, sc);
    281  1.7      onoe 	sc->sc_powerhook = powerhook_establish(fwohci_power, sc);
    282  1.7      onoe 	callout_init(&sc->sc_selfid_callout);
    283  1.3      onoe 
    284  1.3      onoe 	/*
    285  1.7      onoe 	 * Initialize hardware registers.
    286  1.3      onoe 	 */
    287  1.7      onoe 	fwohci_hw_init(sc);
    288  1.3      onoe 
    289  1.7      onoe 	/*
    290  1.7      onoe 	 * Initiate Bus Reset
    291  1.7      onoe 	 */
    292  1.3      onoe 	config_defer(&sc->sc_sc1394.sc1394_dev,
    293  1.3      onoe 	    (void (*)(struct device *))fwohci_phy_busreset);
    294  1.3      onoe 
    295  1.3      onoe 	sc->sc_sc1394.sc1394_ifinreg = fwohci_if_inreg;
    296  1.3      onoe 	sc->sc_sc1394.sc1394_ifoutput = fwohci_if_output;
    297  1.3      onoe 	sc->sc_sc1394.sc1394_if = config_found(&sc->sc_sc1394.sc1394_dev,
    298  1.3      onoe 	    "fw", fwohci_print);
    299  1.3      onoe 
    300  1.1      matt 	return 0;
    301  1.1      matt }
    302  1.1      matt 
    303  1.1      matt int
    304  1.1      matt fwohci_intr(void *arg)
    305  1.1      matt {
    306  1.1      matt 	struct fwohci_softc * const sc = arg;
    307  1.3      onoe 	int i;
    308  1.1      matt 	int progress = 0;
    309  1.3      onoe 	u_int32_t intmask, iso;
    310  1.1      matt 
    311  1.1      matt 	for (;;) {
    312  1.3      onoe 		intmask = OHCI_CSR_READ(sc, OHCI_REG_IntEventClear);
    313  1.1      matt 		if (intmask == 0)
    314  1.1      matt 			return progress;
    315  1.7      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    316  1.7      onoe 		    intmask & ~OHCI_Int_BusReset);
    317  1.3      onoe #ifdef FW_DEBUG
    318  1.8      onoe 		if (fw_verbose) {
    319  1.8      onoe 			printf("%s: intmask=0x%08x:",
    320  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, intmask);
    321  1.8      onoe 			if (intmask & OHCI_Int_CycleTooLong)
    322  1.8      onoe 				printf(" CycleTooLong");
    323  1.8      onoe 			if (intmask & OHCI_Int_UnrecoverableError)
    324  1.8      onoe 				printf(" UnrecoverableError");
    325  1.8      onoe 			if (intmask & OHCI_Int_CycleInconsistent)
    326  1.8      onoe 				printf(" CycleInconsistent");
    327  1.8      onoe 			if (intmask & OHCI_Int_BusReset)
    328  1.8      onoe 				printf(" BusReset");
    329  1.8      onoe 			if (intmask & OHCI_Int_SelfIDComplete)
    330  1.8      onoe 				printf(" SelfIDComplete");
    331  1.8      onoe 			if (intmask & OHCI_Int_LockRespErr)
    332  1.8      onoe 				printf(" LockRespErr");
    333  1.8      onoe 			if (intmask & OHCI_Int_PostedWriteErr)
    334  1.8      onoe 				printf(" PostedWriteErr");
    335  1.8      onoe 			if (intmask & OHCI_Int_ReqTxComplete)
    336  1.8      onoe 				printf(" ReqTxComplete(0x%04x)",
    337  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    338  1.8      onoe 				    OHCI_CTX_ASYNC_TX_REQUEST,
    339  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    340  1.8      onoe 			if (intmask & OHCI_Int_RespTxComplete)
    341  1.8      onoe 				printf(" RespTxComplete(0x%04x)",
    342  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    343  1.8      onoe 				    OHCI_CTX_ASYNC_TX_RESPONSE,
    344  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    345  1.8      onoe 			if (intmask & OHCI_Int_ARRS)
    346  1.8      onoe 				printf(" ARRS(0x%04x)",
    347  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    348  1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    349  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    350  1.8      onoe 			if (intmask & OHCI_Int_ARRQ)
    351  1.8      onoe 				printf(" ARRQ(0x%04x)",
    352  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    353  1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    354  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    355  1.8      onoe 			if (intmask & OHCI_Int_IsochRx)
    356  1.8      onoe 				printf(" IsochRx(0x%08x)",
    357  1.8      onoe 				    OHCI_CSR_READ(sc,
    358  1.8      onoe 				    OHCI_REG_IsoRecvIntEventClear));
    359  1.8      onoe 			if (intmask & OHCI_Int_IsochTx)
    360  1.8      onoe 				printf(" IsochTx(0x%08x)",
    361  1.8      onoe 				    OHCI_CSR_READ(sc,
    362  1.8      onoe 				    OHCI_REG_IsoXmitIntEventClear));
    363  1.8      onoe 			if (intmask & OHCI_Int_RQPkt)
    364  1.8      onoe 				printf(" RQPkt(0x%04x)",
    365  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    366  1.8      onoe 				    OHCI_CTX_ASYNC_RX_REQUEST,
    367  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    368  1.8      onoe 			if (intmask & OHCI_Int_RSPkt)
    369  1.8      onoe 				printf(" RSPkt(0x%04x)",
    370  1.8      onoe 				    OHCI_ASYNC_DMA_READ(sc,
    371  1.8      onoe 				    OHCI_CTX_ASYNC_RX_RESPONSE,
    372  1.8      onoe 				    OHCI_SUBREG_ContextControlClear));
    373  1.8      onoe 			printf("\n");
    374  1.8      onoe 		}
    375  1.3      onoe #endif /* FW_DEBUG */
    376  1.3      onoe 		if (intmask & OHCI_Int_BusReset) {
    377  1.7      onoe 			/*
    378  1.7      onoe 			 * According to OHCI spec 6.1.1 "busReset",
    379  1.7      onoe 			 * All asynchronous transmit must be stopped before
    380  1.7      onoe 			 * clearing BusReset.  Moreover, the BusReset
    381  1.7      onoe 			 * interrupt bit should not be cleared during the
    382  1.7      onoe 			 * SelfID phase.  Thus we turned off interrupt mask
    383  1.7      onoe 			 * bit of BusReset instead until SelfID completion
    384  1.7      onoe 			 * or SelfID timeout.
    385  1.7      onoe 			 */
    386  1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear,
    387  1.7      onoe 			    OHCI_Int_BusReset);
    388  1.9      onoe 			intmask &= OHCI_Int_SelfIDComplete;
    389  1.7      onoe 			fwohci_buf_stop(sc);
    390  1.9      onoe 			fwohci_buf_init(sc);
    391  1.3      onoe 			if (sc->sc_uidtbl != NULL) {
    392  1.3      onoe 				free(sc->sc_uidtbl, M_DEVBUF);
    393  1.3      onoe 				sc->sc_uidtbl = NULL;
    394  1.3      onoe 			}
    395  1.7      onoe 			callout_reset(&sc->sc_selfid_callout,
    396  1.7      onoe 			    OHCI_SELFID_TIMEOUT,
    397  1.7      onoe 			    (void (*)(void *))fwohci_phy_busreset, sc);
    398  1.9      onoe 			sc->sc_nodeid = 0xffff;		/* indicate invalid */
    399  1.7      onoe 			sc->sc_rootid = 0;
    400  1.7      onoe 			sc->sc_irmid = IEEE1394_BCAST_PHY_ID;
    401  1.3      onoe 		}
    402  1.3      onoe 
    403  1.9      onoe 		if (intmask & OHCI_Int_SelfIDComplete) {
    404  1.9      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    405  1.9      onoe 			    OHCI_Int_BusReset);
    406  1.9      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet,
    407  1.9      onoe 			    OHCI_Int_BusReset);
    408  1.9      onoe 			callout_stop(&sc->sc_selfid_callout);
    409  1.9      onoe 			if (fwohci_selfid_input(sc) == 0) {
    410  1.9      onoe 				fwohci_buf_start(sc);
    411  1.9      onoe 				fwohci_uid_collect(sc);
    412  1.9      onoe 			}
    413  1.9      onoe 		}
    414  1.9      onoe 
    415  1.3      onoe 		if (intmask & OHCI_Int_ReqTxComplete)
    416  1.9      onoe 			fwohci_at_done(sc, sc->sc_ctx_atrq, 0);
    417  1.3      onoe 		if (intmask & OHCI_Int_RespTxComplete)
    418  1.9      onoe 			fwohci_at_done(sc, sc->sc_ctx_atrs, 0);
    419  1.3      onoe 		if (intmask & OHCI_Int_RQPkt)
    420  1.3      onoe 			fwohci_arrq_input(sc, sc->sc_ctx_arrq);
    421  1.3      onoe 		if (intmask & OHCI_Int_RSPkt)
    422  1.3      onoe 			fwohci_arrs_input(sc, sc->sc_ctx_arrs);
    423  1.3      onoe 
    424  1.3      onoe 		if (intmask & OHCI_Int_IsochTx) {
    425  1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoXmitIntEventClear);
    426  1.3      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntEventClear, iso);
    427  1.3      onoe 		}
    428  1.3      onoe 		if (intmask & OHCI_Int_IsochRx) {
    429  1.3      onoe 			iso = OHCI_CSR_READ(sc, OHCI_REG_IsoRecvIntEventClear);
    430  1.7      onoe 			OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntEventClear, iso);
    431  1.3      onoe 			for (i = 0; i < sc->sc_isoctx; i++) {
    432  1.9      onoe 				if ((iso & (1<<i)) && sc->sc_ctx_ir[i] != NULL)
    433  1.3      onoe 					fwohci_ir_input(sc, sc->sc_ctx_ir[i]);
    434  1.3      onoe 			}
    435  1.3      onoe 		}
    436  1.3      onoe 
    437  1.5      matt 		if (!progress) {
    438  1.5      matt 			sc->sc_intrcnt.ev_count++;
    439  1.5      matt 			progress = 1;
    440  1.5      matt 		}
    441  1.1      matt 	}
    442  1.3      onoe }
    443  1.3      onoe 
    444  1.5      matt #if 0
    445  1.5      matt static int
    446  1.5      matt fwohci_dnamem_alloc(struct fwohci_softc *sc, int size, int alignment,
    447  1.5      matt 		    bus_dmamap_t *mapp, caddr_t *kvap, int flags)
    448  1.5      matt {
    449  1.5      matt 	bus_dma_segment_t segs[1];
    450  1.5      matt 	int error, nsegs, steps;
    451  1.5      matt 
    452  1.5      matt 	steps = 0;
    453  1.5      matt 	error = bus_dmamem_alloc(sc->sc_dmat, size, alignment, alignment,
    454  1.5      matt 				 segs, 1, &nsegs, flags);
    455  1.5      matt 	if (error)
    456  1.5      matt 		goto cleanup;
    457  1.5      matt 
    458  1.5      matt 	steps = 1;
    459  1.5      matt 	error = bus_dmamem_map(sc->sc_dmat, segs, nsegs, segs[0].ds_len,
    460  1.5      matt 			       kvap, flags);
    461  1.5      matt 	if (error)
    462  1.5      matt 		goto cleanup;
    463  1.5      matt 
    464  1.5      matt 	if (error == 0)
    465  1.5      matt 		error = bus_dmamap_create(sc->sc_dmat, size, 1, alignment,
    466  1.5      matt 					  size, flags, mapp);
    467  1.5      matt 	if (error)
    468  1.5      matt 		goto cleanup;
    469  1.5      matt 	if (error == 0)
    470  1.5      matt 		error = bus_dmamap_load(sc->sc_dmat, *mapp, *kvap, size, NULL, flags);
    471  1.5      matt 	if (error)
    472  1.5      matt 		goto cleanup;
    473  1.5      matt 
    474  1.5      matt cleanup:
    475  1.5      matt 	switch (steps) {
    476  1.5      matt 	case 1:
    477  1.5      matt 		bus_dmamem_free(sc->sc_dmat, segs, nsegs);
    478  1.5      matt 	}
    479  1.5      matt 
    480  1.5      matt 	return error;
    481  1.5      matt }
    482  1.5      matt #endif
    483  1.5      matt 
    484  1.3      onoe int
    485  1.3      onoe fwohci_print(void *aux, const char *pnp)
    486  1.3      onoe {
    487  1.3      onoe 	char *name = aux;
    488  1.3      onoe 
    489  1.3      onoe 	if (pnp)
    490  1.3      onoe 		printf("%s at %s", name, pnp);
    491  1.3      onoe 
    492  1.3      onoe 	return UNCONF;
    493  1.3      onoe }
    494  1.3      onoe 
    495  1.7      onoe static void
    496  1.7      onoe fwohci_hw_init(struct fwohci_softc *sc)
    497  1.7      onoe {
    498  1.7      onoe 	int i;
    499  1.7      onoe 	u_int32_t val;
    500  1.7      onoe 
    501  1.7      onoe 	/*
    502  1.7      onoe 	 * Software Reset.
    503  1.7      onoe 	 */
    504  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    505  1.7      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    506  1.7      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_HCControlClear);
    507  1.7      onoe 		if ((val & OHCI_HCControl_SoftReset) == 0)
    508  1.7      onoe 			break;
    509  1.7      onoe 	}
    510  1.7      onoe 
    511  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LPS);
    512  1.7      onoe 
    513  1.7      onoe 	/*
    514  1.7      onoe 	 * First, initilize CSRs with undefined value to default settings.
    515  1.7      onoe 	 */
    516  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    517  1.7      onoe 	val |= OHCI_BusOptions_ISC | OHCI_BusOptions_CMC;
    518  1.7      onoe #if 0
    519  1.7      onoe 	val |= OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC;
    520  1.7      onoe #else
    521  1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_IRMC);
    522  1.7      onoe #endif
    523  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    524  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
    525  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i, OHCI_SUBREG_ContextControlClear,
    526  1.7      onoe 		    ~0);
    527  1.7      onoe 	}
    528  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear, ~0);
    529  1.7      onoe 
    530  1.7      onoe 	fwohci_configrom_init(sc);
    531  1.7      onoe 	fwohci_selfid_init(sc);
    532  1.7      onoe 	fwohci_buf_init(sc);
    533  1.7      onoe 	fwohci_csr_init(sc);
    534  1.7      onoe 
    535  1.7      onoe 	/*
    536  1.7      onoe 	 * Final CSR settings.
    537  1.7      onoe 	 */
    538  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
    539  1.7      onoe 	    OHCI_LinkControl_CycleTimerEnable |
    540  1.7      onoe 	    OHCI_LinkControl_RcvSelfID | OHCI_LinkControl_RcvPhyPkt);
    541  1.7      onoe 
    542  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ATRetries, 0x00000888);	/*XXX*/
    543  1.7      onoe 
    544  1.7      onoe 	/* clear receive filter */
    545  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskHiClear, ~0);
    546  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IRMultiChanMaskLoClear, ~0);
    547  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_AsynchronousRequestFilterHiSet, 0x80000000);
    548  1.7      onoe 
    549  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear,
    550  1.7      onoe 	    OHCI_HCControl_NoByteSwapData | OHCI_HCControl_APhyEnhanceEnable);
    551  1.7      onoe 
    552  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, ~0);
    553  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset |
    554  1.7      onoe 	    OHCI_Int_SelfIDComplete | OHCI_Int_IsochRx | OHCI_Int_IsochTx |
    555  1.7      onoe 	    OHCI_Int_RSPkt | OHCI_Int_RQPkt | OHCI_Int_ARRS | OHCI_Int_ARRQ |
    556  1.7      onoe 	    OHCI_Int_RespTxComplete | OHCI_Int_ReqTxComplete);
    557  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_CycleTooLong |
    558  1.7      onoe 	    OHCI_Int_UnrecoverableError | OHCI_Int_CycleInconsistent |
    559  1.7      onoe 	    OHCI_Int_LockRespErr | OHCI_Int_PostedWriteErr);
    560  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoXmitIntMaskSet, ~0);
    561  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IsoRecvIntMaskSet, ~0);
    562  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_MasterEnable);
    563  1.7      onoe 
    564  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_LinkEnable);
    565  1.7      onoe 
    566  1.7      onoe 	/*
    567  1.7      onoe 	 * Start the receivers
    568  1.7      onoe 	 */
    569  1.7      onoe 	fwohci_buf_start(sc);
    570  1.7      onoe }
    571  1.7      onoe 
    572  1.7      onoe static void
    573  1.7      onoe fwohci_power(int why, void *arg)
    574  1.7      onoe {
    575  1.7      onoe 	struct fwohci_softc *sc = arg;
    576  1.7      onoe 	int s;
    577  1.7      onoe 
    578  1.7      onoe 	s = splimp();
    579  1.7      onoe 	if (why == PWR_RESUME) {
    580  1.7      onoe 		fwohci_hw_init(sc);
    581  1.7      onoe 		fwohci_phy_busreset(sc);
    582  1.7      onoe 	} else {
    583  1.7      onoe 		fwohci_shutdown(sc);
    584  1.7      onoe 	}
    585  1.7      onoe 	splx(s);
    586  1.7      onoe }
    587  1.7      onoe 
    588  1.7      onoe static void
    589  1.7      onoe fwohci_shutdown(void *arg)
    590  1.7      onoe {
    591  1.7      onoe 	struct fwohci_softc *sc = arg;
    592  1.7      onoe 	u_int32_t val;
    593  1.7      onoe 
    594  1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    595  1.7      onoe 	/* disable all interrupt */
    596  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskClear, OHCI_Int_MasterEnable);
    597  1.7      onoe 	fwohci_buf_stop(sc);
    598  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_BusOptions);
    599  1.7      onoe 	val &= ~(OHCI_BusOptions_BMC | OHCI_BusOptions_ISC |
    600  1.7      onoe 		OHCI_BusOptions_CMC | OHCI_BusOptions_IRMC);
    601  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_BusOptions, val);
    602  1.7      onoe 	fwohci_phy_busreset(sc);
    603  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlClear, OHCI_HCControl_LPS);
    604  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_SoftReset);
    605  1.7      onoe }
    606  1.7      onoe 
    607  1.3      onoe /*
    608  1.3      onoe  * COMMON FUNCTIONS
    609  1.3      onoe  */
    610  1.3      onoe 
    611  1.3      onoe /*
    612  1.7      onoe  * read the PHY Register.
    613  1.3      onoe  */
    614  1.7      onoe static u_int8_t
    615  1.7      onoe fwohci_phy_read(struct fwohci_softc *sc, u_int8_t reg)
    616  1.3      onoe {
    617  1.3      onoe 	int i;
    618  1.3      onoe 	u_int32_t val;
    619  1.3      onoe 
    620  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl,
    621  1.3      onoe 	    OHCI_PhyControl_RdReg | (reg << OHCI_PhyControl_RegAddr_BITPOS));
    622  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    623  1.3      onoe 		if (OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    624  1.3      onoe 		    OHCI_PhyControl_RdDone)
    625  1.3      onoe 			break;
    626  1.3      onoe 	}
    627  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_PhyControl);
    628  1.7      onoe 	return (val & OHCI_PhyControl_RdData) >> OHCI_PhyControl_RdData_BITPOS;
    629  1.7      onoe }
    630  1.7      onoe 
    631  1.7      onoe /*
    632  1.7      onoe  * write the PHY Register.
    633  1.7      onoe  */
    634  1.7      onoe static void
    635  1.7      onoe fwohci_phy_write(struct fwohci_softc *sc, u_int8_t reg, u_int8_t val)
    636  1.7      onoe {
    637  1.7      onoe 	int i;
    638  1.7      onoe 
    639  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_PhyControl, OHCI_PhyControl_WrReg |
    640  1.3      onoe 	    (reg << OHCI_PhyControl_RegAddr_BITPOS) |
    641  1.3      onoe 	    (val << OHCI_PhyControl_WrData_BITPOS));
    642  1.3      onoe 	for (i = 0; i < OHCI_LOOP; i++) {
    643  1.3      onoe 		if (!(OHCI_CSR_READ(sc, OHCI_REG_PhyControl) &
    644  1.3      onoe 		    OHCI_PhyControl_WrReg))
    645  1.3      onoe 			break;
    646  1.3      onoe 	}
    647  1.3      onoe }
    648  1.3      onoe 
    649  1.3      onoe /*
    650  1.7      onoe  * Initiate Bus Reset
    651  1.7      onoe  */
    652  1.7      onoe static void
    653  1.7      onoe fwohci_phy_busreset(struct fwohci_softc *sc)
    654  1.7      onoe {
    655  1.7      onoe 	int s;
    656  1.7      onoe 	u_int8_t val;
    657  1.7      onoe 
    658  1.7      onoe 	s = splimp();
    659  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntEventClear,
    660  1.7      onoe 	    OHCI_Int_BusReset | OHCI_Int_SelfIDComplete);
    661  1.7      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_IntMaskSet, OHCI_Int_BusReset);
    662  1.7      onoe 	callout_stop(&sc->sc_selfid_callout);
    663  1.7      onoe 	val = fwohci_phy_read(sc, 1);
    664  1.7      onoe 	val = (val & 0x80) |			/* preserve RHB (force root) */
    665  1.7      onoe 	    0x40 |				/* Initiate Bus Reset */
    666  1.7      onoe 	    0x3f;				/* default GAP count */
    667  1.7      onoe 	fwohci_phy_write(sc, 1, val);
    668  1.7      onoe 	splx(s);
    669  1.7      onoe }
    670  1.7      onoe 
    671  1.7      onoe /*
    672  1.7      onoe  * PHY Packet
    673  1.7      onoe  */
    674  1.7      onoe static void
    675  1.7      onoe fwohci_phy_input(struct fwohci_softc *sc, struct fwohci_pkt *pkt)
    676  1.7      onoe {
    677  1.7      onoe 	u_int32_t val;
    678  1.7      onoe 	u_int8_t key, phyid;
    679  1.7      onoe 
    680  1.7      onoe 	val = pkt->fp_hdr[1];
    681  1.7      onoe 	if (val != ~pkt->fp_hdr[2]) {
    682  1.7      onoe 		if (val == 0 && ((*pkt->fp_trail & 0x001f0000) >> 16) ==
    683  1.7      onoe 		    OHCI_CTXCTL_EVENT_BUS_RESET) {
    684  1.7      onoe #ifdef FW_DEBUG
    685  1.8      onoe 			if (fw_verbose)
    686  1.8      onoe 				printf("fwohci_phy_input: BusReset: 0x%08x\n",
    687  1.8      onoe 				    pkt->fp_hdr[2]);
    688  1.7      onoe #endif
    689  1.7      onoe 		} else {
    690  1.7      onoe 			printf("%s: phy packet corrupted (0x%08x, 0x%08x)\n",
    691  1.7      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, val,
    692  1.7      onoe 			    pkt->fp_hdr[2]);
    693  1.7      onoe 		}
    694  1.7      onoe 		return;
    695  1.7      onoe 	}
    696  1.7      onoe 	key = (val & 0xc0000000) >> 30;
    697  1.7      onoe 	phyid = (val & 0x3f000000) >> 24;
    698  1.7      onoe 	switch (key) {
    699  1.7      onoe 	case 0:
    700  1.7      onoe #ifdef FW_DEBUG
    701  1.8      onoe 		if (fw_verbose) {
    702  1.8      onoe 			printf("fwohci_phy_input: PHY Config from %d:", phyid);
    703  1.8      onoe 			if (val & 0x00800000)
    704  1.8      onoe 				printf(" ForceRoot");
    705  1.8      onoe 			if (val & 0x00400000)
    706  1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    707  1.8      onoe 			printf("\n");
    708  1.8      onoe 		}
    709  1.7      onoe #endif
    710  1.7      onoe 		break;
    711  1.7      onoe 	case 1:
    712  1.7      onoe #ifdef FW_DEBUG
    713  1.8      onoe 		if (fw_verbose)
    714  1.8      onoe 			printf("fwohci_phy_input: Link-on from %d\n", phyid);
    715  1.7      onoe #endif
    716  1.7      onoe 		break;
    717  1.7      onoe 	case 2:
    718  1.7      onoe #ifdef FW_DEBUG
    719  1.8      onoe 		if (fw_verbose) {
    720  1.8      onoe 			printf("fwohci_phy_input: SelfID from %d:", phyid);
    721  1.8      onoe 			if (val & 0x00800000) {
    722  1.8      onoe 				printf(" #%d", (val & 0x00700000) >> 20);
    723  1.8      onoe 			} else {
    724  1.8      onoe 				if (val & 0x00400000)
    725  1.8      onoe 					printf(" LinkActive");
    726  1.8      onoe 				printf(" Gap=%x", (val & 0x003f0000) >> 16);
    727  1.8      onoe 				printf(" Spd=S%d",
    728  1.8      onoe 				    100 << ((val & 0x0000c000) >> 14));
    729  1.8      onoe 				if (val & 0x00000800)
    730  1.8      onoe 					printf(" Cont");
    731  1.8      onoe 				if (val & 0x00000002)
    732  1.8      onoe 					printf(" InitiateBusReset");
    733  1.8      onoe 			}
    734  1.8      onoe 			if (val & 0x00000001)
    735  1.8      onoe 				printf(" +");
    736  1.8      onoe 			printf("\n");
    737  1.7      onoe 		}
    738  1.7      onoe #endif
    739  1.7      onoe 		break;
    740  1.7      onoe 	default:
    741  1.8      onoe 		printf("%s: unknown PHY packet: 0x%08x\n",
    742  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, val);
    743  1.7      onoe 		break;
    744  1.7      onoe 	}
    745  1.7      onoe }
    746  1.7      onoe 
    747  1.7      onoe /*
    748  1.3      onoe  * Descriptor for context DMA.
    749  1.3      onoe  */
    750  1.3      onoe static int
    751  1.3      onoe fwohci_desc_alloc(struct fwohci_softc *sc)
    752  1.3      onoe {
    753  1.9      onoe 	int error, mapsize, dsize;
    754  1.3      onoe 
    755  1.3      onoe 	/*
    756  1.3      onoe 	 * allocate descriptor buffer
    757  1.3      onoe 	 */
    758  1.3      onoe 
    759  1.9      onoe 	sc->sc_descsize = OHCI_BUF_ARRQ_CNT + OHCI_BUF_ARRS_CNT +
    760  1.3      onoe 	    OHCI_BUF_ATRQ_CNT + OHCI_BUF_ATRS_CNT +
    761  1.9      onoe 	    OHCI_BUF_IR_CNT * sc->sc_isoctx + 2;
    762  1.9      onoe 	dsize = sizeof(struct fwohci_desc) * sc->sc_descsize;
    763  1.9      onoe 	mapsize = howmany(sc->sc_descsize, NBBY);
    764  1.9      onoe 	sc->sc_descmap = malloc(mapsize, M_DEVBUF, M_WAITOK);
    765  1.9      onoe 	memset(sc->sc_descmap, 0, mapsize);
    766  1.3      onoe 
    767  1.9      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, dsize, PAGE_SIZE, 0,
    768  1.9      onoe 	    &sc->sc_dseg, 1, &sc->sc_dnseg, 0)) != 0) {
    769  1.3      onoe 		printf("%s: unable to allocate descriptor buffer, error = %d\n",
    770  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    771  1.3      onoe 		goto fail_0;
    772  1.3      onoe 	}
    773  1.3      onoe 
    774  1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg,
    775  1.9      onoe 	    dsize, (caddr_t *)&sc->sc_desc, BUS_DMA_COHERENT | BUS_DMA_WAITOK))
    776  1.9      onoe 	    != 0) {
    777  1.3      onoe 		printf("%s: unable to map descriptor buffer, error = %d\n",
    778  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    779  1.3      onoe 		goto fail_1;
    780  1.3      onoe 	}
    781  1.3      onoe 
    782  1.9      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, dsize, sc->sc_dnseg,
    783  1.9      onoe 	    sc->sc_descsize, 0, BUS_DMA_WAITOK, &sc->sc_ddmamap)) != 0) {
    784  1.3      onoe 		printf("%s: unable to create descriptor buffer DMA map, "
    785  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    786  1.3      onoe 		goto fail_2;
    787  1.3      onoe 	}
    788  1.3      onoe 
    789  1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, sc->sc_ddmamap, sc->sc_desc,
    790  1.9      onoe 	    dsize, NULL, BUS_DMA_WAITOK)) != 0) {
    791  1.3      onoe 		printf("%s: unable to load descriptor buffer DMA map, "
    792  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname, error);
    793  1.3      onoe 		goto fail_3;
    794  1.3      onoe 	}
    795  1.3      onoe 
    796  1.3      onoe 	return 0;
    797  1.3      onoe 
    798  1.3      onoe   fail_3:
    799  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, sc->sc_ddmamap);
    800  1.3      onoe   fail_2:
    801  1.9      onoe 	bus_dmamem_unmap(sc->sc_dmat, (caddr_t)sc->sc_desc, dsize);
    802  1.3      onoe   fail_1:
    803  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &sc->sc_dseg, sc->sc_dnseg);
    804  1.3      onoe   fail_0:
    805  1.3      onoe 	return error;
    806  1.3      onoe }
    807  1.3      onoe 
    808  1.9      onoe static struct fwohci_desc *
    809  1.9      onoe fwohci_desc_get(struct fwohci_softc *sc, int ndesc)
    810  1.9      onoe {
    811  1.9      onoe 	int i, n;
    812  1.9      onoe 
    813  1.9      onoe 	for (n = 0; n <= sc->sc_descsize - ndesc; n++) {
    814  1.9      onoe 		for (i = 0; ; i++) {
    815  1.9      onoe 			if (i == ndesc) {
    816  1.9      onoe 				for (i = 0; i < ndesc; i++)
    817  1.9      onoe 					setbit(sc->sc_descmap, n + i);
    818  1.9      onoe 				return sc->sc_desc + n;
    819  1.9      onoe 			}
    820  1.9      onoe 			if (isset(sc->sc_descmap, n + i))
    821  1.9      onoe 				break;
    822  1.9      onoe 		}
    823  1.9      onoe 	}
    824  1.9      onoe 	return NULL;
    825  1.9      onoe }
    826  1.9      onoe 
    827  1.9      onoe static void
    828  1.9      onoe fwohci_desc_put(struct fwohci_softc *sc, struct fwohci_desc *fd, int ndesc)
    829  1.9      onoe {
    830  1.9      onoe 	int i, n;
    831  1.9      onoe 
    832  1.9      onoe 	n = fd - sc->sc_desc;
    833  1.9      onoe 	for (i = 0; i < ndesc; i++, n++) {
    834  1.9      onoe #ifdef DIAGNOSTICS
    835  1.9      onoe 		if (isclr(sc->sc_descmap, n))
    836  1.9      onoe 			panic("fwohci_desc_put: duplicated free");
    837  1.9      onoe #endif
    838  1.9      onoe 		clrbit(sc->sc_descmap, n);
    839  1.9      onoe 	}
    840  1.9      onoe }
    841  1.9      onoe 
    842  1.3      onoe /*
    843  1.3      onoe  * Asyncronous/Isochronous Transmit/Receive Context
    844  1.3      onoe  */
    845  1.3      onoe static int
    846  1.3      onoe fwohci_ctx_alloc(struct fwohci_softc *sc, struct fwohci_ctx **fcp,
    847  1.3      onoe     int bufcnt, int ctx)
    848  1.3      onoe {
    849  1.3      onoe 	int i, error;
    850  1.3      onoe 	struct fwohci_ctx *fc;
    851  1.3      onoe 	struct fwohci_buf *fb;
    852  1.3      onoe 	struct fwohci_desc *fd;
    853  1.3      onoe 
    854  1.3      onoe 	fc = malloc(sizeof(*fc) + sizeof(*fb) * bufcnt, M_DEVBUF, M_WAITOK);
    855  1.3      onoe 	memset(fc, 0, sizeof(*fc) + sizeof(*fb) * bufcnt);
    856  1.3      onoe 	LIST_INIT(&fc->fc_handler);
    857  1.3      onoe 	TAILQ_INIT(&fc->fc_buf);
    858  1.3      onoe 	fc->fc_ctx = ctx;
    859  1.3      onoe 	fc->fc_bufcnt = bufcnt;
    860  1.3      onoe 	fb = (struct fwohci_buf *)&fc[1];
    861  1.3      onoe 	for (i = 0; i < bufcnt; i++, fb++) {
    862  1.3      onoe 		if ((error = fwohci_buf_alloc(sc, fb)) != 0)
    863  1.3      onoe 			goto fail;
    864  1.9      onoe 		if ((fd = fwohci_desc_get(sc, 1)) == NULL) {
    865  1.9      onoe 			error = ENOBUFS;
    866  1.9      onoe 			goto fail;
    867  1.9      onoe 		}
    868  1.3      onoe 		fb->fb_desc = fd;
    869  1.3      onoe 		fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
    870  1.7      onoe 		    ((caddr_t)fd - (caddr_t)sc->sc_desc);
    871  1.3      onoe 		fd->fd_flags = OHCI_DESC_INPUT | OHCI_DESC_STATUS |
    872  1.3      onoe 		    OHCI_DESC_INTR_ALWAYS | OHCI_DESC_BRANCH;
    873  1.3      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[0].ds_len;
    874  1.3      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[0].ds_addr;
    875  1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
    876  1.3      onoe 	}
    877  1.3      onoe 	*fcp = fc;
    878  1.3      onoe 	return 0;
    879  1.3      onoe 
    880  1.3      onoe   fail:
    881  1.3      onoe 	while (i-- > 0)
    882  1.3      onoe 		fwohci_buf_free(sc, --fb);
    883  1.3      onoe 	free(fc, M_DEVBUF);
    884  1.3      onoe 	return error;
    885  1.3      onoe }
    886  1.3      onoe 
    887  1.3      onoe static void
    888  1.9      onoe fwohci_ctx_free(struct fwohci_softc *sc, struct fwohci_ctx *fc)
    889  1.9      onoe {
    890  1.9      onoe 	struct fwohci_buf *fb;
    891  1.9      onoe 	struct fwohci_handler *fh;
    892  1.9      onoe 
    893  1.9      onoe 	while ((fh = LIST_FIRST(&fc->fc_handler)) != NULL)
    894  1.9      onoe 		fwohci_handler_set(sc, fh->fh_tcode, fh->fh_key1, fh->fh_key2,
    895  1.9      onoe 		    NULL, NULL);
    896  1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
    897  1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
    898  1.9      onoe 		fwohci_buf_free(sc, fb);
    899  1.9      onoe 	}
    900  1.9      onoe 	free(fc, M_DEVBUF);
    901  1.9      onoe }
    902  1.9      onoe 
    903  1.9      onoe static void
    904  1.3      onoe fwohci_ctx_init(struct fwohci_softc *sc, struct fwohci_ctx *fc)
    905  1.3      onoe {
    906  1.3      onoe 	struct fwohci_buf *fb, *nfb;
    907  1.3      onoe 	struct fwohci_desc *fd;
    908  1.9      onoe 	int n;
    909  1.3      onoe 
    910  1.3      onoe 	for (fb = TAILQ_FIRST(&fc->fc_buf); fb != NULL; fb = nfb) {
    911  1.3      onoe 		nfb = TAILQ_NEXT(fb, fb_list);
    912  1.3      onoe 		fb->fb_off = 0;
    913  1.3      onoe 		fd = fb->fb_desc;
    914  1.3      onoe 		fd->fd_branch = (nfb != NULL) ? (nfb->fb_daddr | 1) : 0;
    915  1.3      onoe 		fd->fd_rescount = fd->fd_reqcount;
    916  1.3      onoe 	}
    917  1.9      onoe 
    918  1.9      onoe 	n = fc->fc_ctx;
    919  1.9      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
    920  1.9      onoe 	if (fc->fc_isoch) {
    921  1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
    922  1.9      onoe 		    fb->fb_daddr | 1);
    923  1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlClear,
    924  1.9      onoe 		    OHCI_CTXCTL_RX_BUFFER_FILL |
    925  1.9      onoe 		    OHCI_CTXCTL_RX_CYCLE_MATCH_ENABLE |
    926  1.9      onoe 		    OHCI_CTXCTL_RX_MULTI_CHAN_MODE |
    927  1.9      onoe 		    OHCI_CTXCTL_RX_DUAL_BUFFER_MODE);
    928  1.9      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, n, OHCI_SUBREG_ContextControlSet,
    929  1.9      onoe 		    OHCI_CTXCTL_RX_ISOCH_HEADER);
    930  1.9      onoe 	} else {
    931  1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, n, OHCI_SUBREG_CommandPtr,
    932  1.9      onoe 		    fb->fb_daddr | 1);
    933  1.9      onoe 	}
    934  1.3      onoe }
    935  1.3      onoe 
    936  1.3      onoe /*
    937  1.3      onoe  * DMA data buffer
    938  1.3      onoe  */
    939  1.3      onoe static int
    940  1.3      onoe fwohci_buf_alloc(struct fwohci_softc *sc, struct fwohci_buf *fb)
    941  1.3      onoe {
    942  1.3      onoe 	int error;
    943  1.3      onoe 
    944  1.7      onoe 	if ((error = bus_dmamem_alloc(sc->sc_dmat, PAGE_SIZE, PAGE_SIZE,
    945  1.7      onoe 	    PAGE_SIZE, &fb->fb_seg, 1, &fb->fb_nseg, BUS_DMA_WAITOK)) != 0) {
    946  1.3      onoe 		printf("%s: unable to allocate buffer, error = %d\n",
    947  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    948  1.3      onoe 		goto fail_0;
    949  1.3      onoe 	}
    950  1.3      onoe 
    951  1.3      onoe 	if ((error = bus_dmamem_map(sc->sc_dmat, &fb->fb_seg,
    952  1.7      onoe 	    fb->fb_nseg, PAGE_SIZE, &fb->fb_buf, BUS_DMA_WAITOK)) != 0) {
    953  1.3      onoe 		printf("%s: unable to map buffer, error = %d\n",
    954  1.3      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, error);
    955  1.3      onoe 		goto fail_1;
    956  1.3      onoe 	}
    957  1.3      onoe 
    958  1.7      onoe 	if ((error = bus_dmamap_create(sc->sc_dmat, PAGE_SIZE, fb->fb_nseg,
    959  1.7      onoe 	    PAGE_SIZE, 0, BUS_DMA_WAITOK, &fb->fb_dmamap)) != 0) {
    960  1.3      onoe 		printf("%s: unable to create buffer DMA map, "
    961  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
    962  1.3      onoe 		    error);
    963  1.3      onoe 		goto fail_2;
    964  1.3      onoe 	}
    965  1.3      onoe 
    966  1.3      onoe 	if ((error = bus_dmamap_load(sc->sc_dmat, fb->fb_dmamap,
    967  1.7      onoe 	    fb->fb_buf, PAGE_SIZE, NULL, BUS_DMA_WAITOK)) != 0) {
    968  1.3      onoe 		printf("%s: unable to load buffer DMA map, "
    969  1.3      onoe 		    "error = %d\n", sc->sc_sc1394.sc1394_dev.dv_xname,
    970  1.3      onoe 		    error);
    971  1.3      onoe 		goto fail_3;
    972  1.3      onoe 	}
    973  1.3      onoe 
    974  1.3      onoe 	return 0;
    975  1.3      onoe 
    976  1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
    977  1.3      onoe   fail_3:
    978  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
    979  1.3      onoe   fail_2:
    980  1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
    981  1.3      onoe   fail_1:
    982  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
    983  1.3      onoe   fail_0:
    984  1.3      onoe 	return error;
    985  1.3      onoe }
    986  1.3      onoe 
    987  1.3      onoe static void
    988  1.3      onoe fwohci_buf_free(struct fwohci_softc *sc, struct fwohci_buf *fb)
    989  1.3      onoe {
    990  1.3      onoe 
    991  1.3      onoe 	bus_dmamap_unload(sc->sc_dmat, fb->fb_dmamap);
    992  1.3      onoe 	bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
    993  1.7      onoe 	bus_dmamem_unmap(sc->sc_dmat, fb->fb_buf, PAGE_SIZE);
    994  1.3      onoe 	bus_dmamem_free(sc->sc_dmat, &fb->fb_seg, fb->fb_nseg);
    995  1.3      onoe }
    996  1.3      onoe 
    997  1.3      onoe static void
    998  1.3      onoe fwohci_buf_init(struct fwohci_softc *sc)
    999  1.3      onoe {
   1000  1.3      onoe 	int i;
   1001  1.3      onoe 
   1002  1.3      onoe 	/*
   1003  1.9      onoe 	 * Initialize for Asynchronous Transmit Queue.
   1004  1.3      onoe 	 */
   1005  1.9      onoe 	fwohci_at_done(sc, sc->sc_ctx_atrq, 1);
   1006  1.9      onoe 	fwohci_at_done(sc, sc->sc_ctx_atrs, 1);
   1007  1.3      onoe 
   1008  1.3      onoe 	/*
   1009  1.9      onoe 	 * Initialize for Asynchronous Receive Queue.
   1010  1.3      onoe 	 */
   1011  1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrq);
   1012  1.3      onoe 	fwohci_ctx_init(sc, sc->sc_ctx_arrs);
   1013  1.3      onoe 
   1014  1.3      onoe 	/*
   1015  1.9      onoe 	 * Initialize for Isochronous Receive Queue.
   1016  1.3      onoe 	 */
   1017  1.3      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1018  1.9      onoe 		if (sc->sc_ctx_ir[i] != NULL)
   1019  1.9      onoe 			fwohci_ctx_init(sc, sc->sc_ctx_ir[i]);
   1020  1.7      onoe 	}
   1021  1.7      onoe }
   1022  1.7      onoe 
   1023  1.7      onoe static void
   1024  1.7      onoe fwohci_buf_start(struct fwohci_softc *sc)
   1025  1.7      onoe {
   1026  1.7      onoe 	int i;
   1027  1.7      onoe 
   1028  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1029  1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1030  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1031  1.7      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1032  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1033  1.9      onoe 		if (sc->sc_ctx_ir[i] != NULL &&
   1034  1.9      onoe 		    LIST_FIRST(&sc->sc_ctx_ir[i]->fc_handler) != NULL) {
   1035  1.3      onoe 			OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1036  1.3      onoe 			    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1037  1.3      onoe 		}
   1038  1.3      onoe 	}
   1039  1.3      onoe }
   1040  1.3      onoe 
   1041  1.3      onoe static void
   1042  1.7      onoe fwohci_buf_stop(struct fwohci_softc *sc)
   1043  1.7      onoe {
   1044  1.7      onoe 	int i, j;
   1045  1.7      onoe 
   1046  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1047  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1048  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1049  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1050  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_REQUEST,
   1051  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1052  1.7      onoe 	OHCI_ASYNC_DMA_WRITE(sc, OHCI_CTX_ASYNC_RX_RESPONSE,
   1053  1.7      onoe 	    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1054  1.7      onoe 	for (i = 0; i < sc->sc_isoctx; i++) {
   1055  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, i,
   1056  1.7      onoe 		    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1057  1.7      onoe 	}
   1058  1.7      onoe 
   1059  1.7      onoe 	/*
   1060  1.7      onoe 	 * Make sure the transmitter is stopped.
   1061  1.7      onoe 	 */
   1062  1.7      onoe 	for (j = 0; j < OHCI_LOOP; j++) {
   1063  1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_REQUEST,
   1064  1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1065  1.7      onoe 			continue;
   1066  1.7      onoe 		if (OHCI_ASYNC_DMA_READ(sc, OHCI_CTX_ASYNC_TX_RESPONSE,
   1067  1.7      onoe 		    OHCI_SUBREG_ContextControlClear) & OHCI_CTXCTL_ACTIVE)
   1068  1.7      onoe 			continue;
   1069  1.7      onoe 		break;
   1070  1.7      onoe 	}
   1071  1.7      onoe }
   1072  1.7      onoe 
   1073  1.7      onoe static void
   1074  1.3      onoe fwohci_buf_next(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1075  1.3      onoe {
   1076  1.3      onoe 	struct fwohci_buf *fb, *tfb;
   1077  1.3      onoe 
   1078  1.3      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1079  1.3      onoe 		if (fb->fb_off != fb->fb_desc->fd_reqcount ||
   1080  1.3      onoe 		    fb->fb_desc->fd_rescount != 0)
   1081  1.3      onoe 			break;
   1082  1.3      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1083  1.3      onoe 		fb->fb_desc->fd_rescount = fb->fb_desc->fd_reqcount;
   1084  1.3      onoe 		fb->fb_off = 0;
   1085  1.3      onoe 		fb->fb_desc->fd_branch = 0;
   1086  1.3      onoe 		tfb = TAILQ_LAST(&fc->fc_buf, fwohci_buf_s);
   1087  1.3      onoe 		tfb->fb_desc->fd_branch = fb->fb_daddr | 1;
   1088  1.3      onoe 		TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1089  1.3      onoe 	}
   1090  1.3      onoe }
   1091  1.3      onoe 
   1092  1.3      onoe static int
   1093  1.3      onoe fwohci_buf_pktget(struct fwohci_softc *sc, struct fwohci_ctx *fc, caddr_t *pp,
   1094  1.3      onoe     int len)
   1095  1.3      onoe {
   1096  1.3      onoe 	struct fwohci_buf *fb;
   1097  1.3      onoe 	struct fwohci_desc *fd;
   1098  1.3      onoe 	int bufend;
   1099  1.3      onoe 
   1100  1.3      onoe 	fb = TAILQ_FIRST(&fc->fc_buf);
   1101  1.3      onoe   again:
   1102  1.3      onoe 	fd = fb->fb_desc;
   1103  1.3      onoe #ifdef FW_DEBUG
   1104  1.8      onoe 	if (fw_verbose)
   1105  1.9      onoe 		printf("fwohci_buf_pktget: desc %d, off %d, req %d, res %d,"
   1106  1.9      onoe 		    " len %d, avail %d\n",
   1107  1.8      onoe 		    fd - sc->sc_desc, fb->fb_off, fd->fd_reqcount,
   1108  1.9      onoe 		    fd->fd_rescount, len,
   1109  1.9      onoe 		    fd->fd_reqcount - fd->fd_rescount - fb->fb_off);
   1110  1.3      onoe #endif
   1111  1.3      onoe 	bufend = fd->fd_reqcount - fd->fd_rescount;
   1112  1.3      onoe 	if (fb->fb_off >= bufend) {
   1113  1.9      onoe 		if (fc->fc_isoch && fb->fb_off > 0) {
   1114  1.3      onoe 			fb->fb_off = fd->fd_reqcount;
   1115  1.3      onoe 			fd->fd_rescount = 0;
   1116  1.3      onoe 		}
   1117  1.3      onoe 		if (fd->fd_rescount == 0) {
   1118  1.3      onoe 			if ((fb = TAILQ_NEXT(fb, fb_list)) != NULL)
   1119  1.3      onoe 				goto again;
   1120  1.3      onoe 		}
   1121  1.3      onoe 		return 0;
   1122  1.3      onoe 	}
   1123  1.3      onoe 	if (fb->fb_off + len > bufend)
   1124  1.3      onoe 		len = bufend - fb->fb_off;
   1125  1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, fb->fb_off, len,
   1126  1.7      onoe 	    BUS_DMASYNC_POSTREAD);
   1127  1.3      onoe 	*pp = fb->fb_buf + fb->fb_off;
   1128  1.3      onoe 	fb->fb_off += roundup(len, 4);
   1129  1.3      onoe 	return len;
   1130  1.3      onoe }
   1131  1.3      onoe 
   1132  1.3      onoe static int
   1133  1.3      onoe fwohci_buf_input(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1134  1.3      onoe     struct fwohci_pkt *pkt)
   1135  1.3      onoe {
   1136  1.3      onoe 	caddr_t p;
   1137  1.3      onoe 	int len, count, i;
   1138  1.3      onoe 
   1139  1.9      onoe 	memset(pkt, 0, sizeof(*pkt));
   1140  1.9      onoe 	pkt->fp_uio.uio_iov = pkt->fp_iov;
   1141  1.9      onoe 	pkt->fp_uio.uio_rw = UIO_WRITE;
   1142  1.9      onoe 	pkt->fp_uio.uio_segflg = UIO_SYSSPACE;
   1143  1.9      onoe 
   1144  1.3      onoe 	/* get first quadlet */
   1145  1.3      onoe 	count = 4;
   1146  1.9      onoe 	if (fc->fc_isoch) {
   1147  1.3      onoe 		/*
   1148  1.3      onoe 		 * get trailer first, may be bogus data unless status update
   1149  1.3      onoe 		 * in descriptor is set.
   1150  1.3      onoe 		 */
   1151  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1152  1.3      onoe 		    sizeof(pkt->fp_trail));
   1153  1.7      onoe 		if (len <= 0) {
   1154  1.7      onoe #ifdef FW_DEBUG
   1155  1.8      onoe 			if (fw_verbose)
   1156  1.9      onoe 				printf("fwohci_buf_input: no input for is#%d\n",
   1157  1.8      onoe 				    fc->fc_ctx);
   1158  1.7      onoe #endif
   1159  1.3      onoe 			return 0;
   1160  1.7      onoe 		}
   1161  1.8      onoe 		*pkt->fp_trail = (*pkt->fp_trail & 0xffff) |
   1162  1.8      onoe 			(TAILQ_FIRST(&fc->fc_buf)->fb_desc->fd_status << 16);
   1163  1.3      onoe 	}
   1164  1.3      onoe 	len = fwohci_buf_pktget(sc, fc, &p, count);
   1165  1.3      onoe 	if (len <= 0) {
   1166  1.3      onoe #ifdef FW_DEBUG
   1167  1.8      onoe 		if (fw_verbose)
   1168  1.8      onoe 			printf("fwohci_buf_input: no input for %d\n",
   1169  1.8      onoe 			    fc->fc_ctx);
   1170  1.3      onoe #endif
   1171  1.3      onoe 		return 0;
   1172  1.3      onoe 	}
   1173  1.3      onoe 	pkt->fp_hdr[0] = *(u_int32_t *)p;
   1174  1.3      onoe 	pkt->fp_tcode = (pkt->fp_hdr[0] & 0x000000f0) >> 4;
   1175  1.3      onoe 	switch (pkt->fp_tcode) {
   1176  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1177  1.3      onoe 	case IEEE1394_TCODE_READ_RESP_QUAD:
   1178  1.3      onoe 		pkt->fp_hlen = 12;
   1179  1.3      onoe 		pkt->fp_dlen = 4;
   1180  1.3      onoe 		break;
   1181  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1182  1.3      onoe 	case IEEE1394_TCODE_READ_RESP_BLOCK:
   1183  1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1184  1.3      onoe 	case IEEE1394_TCODE_LOCK_RESP:
   1185  1.3      onoe 		pkt->fp_hlen = 16;
   1186  1.3      onoe 		break;
   1187  1.3      onoe 	case IEEE1394_TCODE_STREAM_DATA:
   1188  1.3      onoe 		pkt->fp_hlen = 4;
   1189  1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[0] >> 16;
   1190  1.3      onoe 		break;
   1191  1.3      onoe 	default:
   1192  1.3      onoe 		pkt->fp_hlen = 12;
   1193  1.3      onoe 		pkt->fp_dlen = 0;
   1194  1.3      onoe 		break;
   1195  1.3      onoe 	}
   1196  1.3      onoe 
   1197  1.3      onoe 	/* get header */
   1198  1.3      onoe 	while (count < pkt->fp_hlen) {
   1199  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, &p, pkt->fp_hlen - count);
   1200  1.3      onoe 		if (len == 0) {
   1201  1.3      onoe 			printf("fwohci_buf_input: malformed input 1: %d\n",
   1202  1.3      onoe 			    pkt->fp_hlen - count);
   1203  1.3      onoe 			return 0;
   1204  1.3      onoe 		}
   1205  1.3      onoe 		memcpy((caddr_t)pkt->fp_hdr + count, p, len);
   1206  1.3      onoe 		count += len;
   1207  1.3      onoe 	}
   1208  1.3      onoe 	if (pkt->fp_hlen == 16)
   1209  1.3      onoe 		pkt->fp_dlen = pkt->fp_hdr[3] >> 16;
   1210  1.3      onoe #ifdef FW_DEBUG
   1211  1.8      onoe 	if (fw_verbose)
   1212  1.8      onoe 		printf("fwohci_buf_input: tcode=0x%x, hlen=%d, dlen=%d\n",
   1213  1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1214  1.3      onoe #endif
   1215  1.3      onoe 
   1216  1.3      onoe 	/* get data */
   1217  1.3      onoe 	count = 0;
   1218  1.3      onoe 	i = 0;
   1219  1.3      onoe 	while (count < pkt->fp_dlen) {
   1220  1.3      onoe 		len = fwohci_buf_pktget(sc, fc,
   1221  1.3      onoe 		    (caddr_t *)&pkt->fp_iov[i].iov_base,
   1222  1.3      onoe 		    pkt->fp_dlen - count);
   1223  1.3      onoe 		if (len == 0) {
   1224  1.3      onoe 			printf("fwohci_buf_input: malformed input 2: %d\n",
   1225  1.3      onoe 			    pkt->fp_hlen - count);
   1226  1.3      onoe 			return 0;
   1227  1.3      onoe 		}
   1228  1.3      onoe 		pkt->fp_iov[i++].iov_len = len;
   1229  1.3      onoe 		count += len;
   1230  1.3      onoe 	}
   1231  1.9      onoe 	pkt->fp_uio.uio_iovcnt = i;
   1232  1.9      onoe 	pkt->fp_uio.uio_resid = count;
   1233  1.3      onoe 
   1234  1.9      onoe 	if (!fc->fc_isoch) {
   1235  1.3      onoe 		/* get trailer */
   1236  1.3      onoe 		len = fwohci_buf_pktget(sc, fc, (caddr_t *)&pkt->fp_trail,
   1237  1.3      onoe 		    sizeof(pkt->fp_trail));
   1238  1.3      onoe 		if (len <= 0) {
   1239  1.3      onoe 			printf("fwohci_buf_input: malformed input 3: %d\n",
   1240  1.3      onoe 			    pkt->fp_hlen - count);
   1241  1.3      onoe 			return 0;
   1242  1.3      onoe 		}
   1243  1.3      onoe 	}
   1244  1.3      onoe 	return 1;
   1245  1.3      onoe }
   1246  1.3      onoe 
   1247  1.3      onoe static int
   1248  1.3      onoe fwohci_handler_set(struct fwohci_softc *sc,
   1249  1.3      onoe     int tcode, u_int32_t key1, u_int32_t key2,
   1250  1.3      onoe     int (*handler)(struct fwohci_softc *, void *, struct fwohci_pkt *),
   1251  1.3      onoe     void *arg)
   1252  1.3      onoe {
   1253  1.3      onoe 	struct fwohci_ctx *fc;
   1254  1.3      onoe 	struct fwohci_handler *fh;
   1255  1.9      onoe 	int i, j;
   1256  1.3      onoe 
   1257  1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1258  1.9      onoe 		j = sc->sc_isoctx;
   1259  1.9      onoe 		fh = NULL;
   1260  1.9      onoe 		for (i = 0; i < sc->sc_isoctx; i++) {
   1261  1.9      onoe 			if ((fc = sc->sc_ctx_ir[i]) == NULL) {
   1262  1.9      onoe 				if (j == sc->sc_isoctx)
   1263  1.9      onoe 					j = i;
   1264  1.9      onoe 				continue;
   1265  1.3      onoe 			}
   1266  1.3      onoe 			fh = LIST_FIRST(&fc->fc_handler);
   1267  1.9      onoe 			if (fh == NULL) {
   1268  1.9      onoe 				j = i;
   1269  1.3      onoe 				break;
   1270  1.9      onoe 			}
   1271  1.9      onoe 			if (fh->fh_tcode == tcode &&
   1272  1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1273  1.3      onoe 				break;
   1274  1.9      onoe 			fh = NULL;
   1275  1.9      onoe 		}
   1276  1.9      onoe 		if (fh == NULL) {
   1277  1.9      onoe 			if (handler == NULL)
   1278  1.9      onoe 				return 0;
   1279  1.9      onoe 			if (j == sc->sc_isoctx) {
   1280  1.9      onoe #ifdef FW_DEBUG
   1281  1.9      onoe 				if (fw_verbose)
   1282  1.9      onoe 					printf("fwohci_handler_set: "
   1283  1.9      onoe 					    "no more free context\n");
   1284  1.9      onoe #endif
   1285  1.9      onoe 				return ENOMEM;
   1286  1.9      onoe 			}
   1287  1.9      onoe 			if ((fc = sc->sc_ctx_ir[j]) == NULL) {
   1288  1.9      onoe 				fwohci_ctx_alloc(sc, &fc, OHCI_BUF_IR_CNT, j);
   1289  1.9      onoe 				fc->fc_isoch = 1;
   1290  1.9      onoe 				sc->sc_ctx_ir[j] = fc;
   1291  1.9      onoe 			}
   1292  1.3      onoe 		}
   1293  1.3      onoe 	} else {
   1294  1.3      onoe 		switch (tcode) {
   1295  1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1296  1.3      onoe 		case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1297  1.3      onoe 		case IEEE1394_TCODE_READ_REQ_QUAD:
   1298  1.3      onoe 		case IEEE1394_TCODE_READ_REQ_BLOCK:
   1299  1.3      onoe 		case IEEE1394_TCODE_LOCK_REQ:
   1300  1.3      onoe 			fc = sc->sc_ctx_arrq;
   1301  1.3      onoe 			break;
   1302  1.3      onoe 		case IEEE1394_TCODE_WRITE_RESP:
   1303  1.3      onoe 		case IEEE1394_TCODE_READ_RESP_QUAD:
   1304  1.3      onoe 		case IEEE1394_TCODE_READ_RESP_BLOCK:
   1305  1.3      onoe 		case IEEE1394_TCODE_LOCK_RESP:
   1306  1.3      onoe 			fc = sc->sc_ctx_arrs;
   1307  1.3      onoe 			break;
   1308  1.3      onoe 		default:
   1309  1.3      onoe 			return EIO;
   1310  1.3      onoe 		}
   1311  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1312  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1313  1.9      onoe 			if (fh->fh_tcode == tcode &&
   1314  1.9      onoe 			    fh->fh_key1 == key1 && fh->fh_key2 == key2)
   1315  1.3      onoe 				break;
   1316  1.3      onoe 		}
   1317  1.3      onoe 	}
   1318  1.3      onoe 	if (handler == NULL) {
   1319  1.9      onoe 		if (fh != NULL) {
   1320  1.3      onoe 			LIST_REMOVE(fh, fh_list);
   1321  1.9      onoe 			free(fh, M_DEVBUF);
   1322  1.9      onoe 		}
   1323  1.9      onoe 		if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1324  1.9      onoe 			sc->sc_ctx_ir[fc->fc_ctx] = NULL;
   1325  1.9      onoe 			fwohci_ctx_free(sc, fc);
   1326  1.9      onoe 		}
   1327  1.3      onoe 		return 0;
   1328  1.3      onoe 	}
   1329  1.3      onoe 	if (fh == NULL) {
   1330  1.3      onoe 		fh = malloc(sizeof(*fh), M_DEVBUF, M_NOWAIT);
   1331  1.3      onoe 		if (fh == NULL)
   1332  1.3      onoe 			return ENOMEM;
   1333  1.3      onoe 		LIST_INSERT_HEAD(&fc->fc_handler, fh, fh_list);
   1334  1.3      onoe 	}
   1335  1.3      onoe 	fh->fh_tcode = tcode;
   1336  1.3      onoe 	fh->fh_key1 = key1;
   1337  1.3      onoe 	fh->fh_key2 = key2;
   1338  1.3      onoe 	fh->fh_handler = handler;
   1339  1.3      onoe 	fh->fh_handarg = arg;
   1340  1.7      onoe #ifdef FW_DEBUG
   1341  1.8      onoe 	if (fw_verbose)
   1342  1.8      onoe 		printf("fwohci_handler_set: ctx %d, tcode %x, key 0x%x, 0x%x\n",
   1343  1.8      onoe 		    fc->fc_ctx, tcode, key1, key2);
   1344  1.7      onoe #endif
   1345  1.3      onoe 
   1346  1.3      onoe 	if (tcode == IEEE1394_TCODE_STREAM_DATA) {
   1347  1.7      onoe 		fwohci_ctx_init(sc, fc);
   1348  1.7      onoe #ifdef FW_DEBUG
   1349  1.8      onoe 		if (fw_verbose)
   1350  1.8      onoe 			printf("fwohci_handler_set: SYNC desc %d\n",
   1351  1.9      onoe 			    TAILQ_FIRST(&fc->fc_buf)->fb_desc - sc->sc_desc);
   1352  1.7      onoe #endif
   1353  1.3      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextMatch,
   1354  1.3      onoe 		    (OHCI_CTXMATCH_TAG0 << key2) | key1);
   1355  1.7      onoe 		OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx,
   1356  1.7      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1357  1.3      onoe 	}
   1358  1.3      onoe 	return 0;
   1359  1.3      onoe }
   1360  1.3      onoe 
   1361  1.3      onoe /*
   1362  1.3      onoe  * Asyncronous Receive Requests input frontend.
   1363  1.3      onoe  */
   1364  1.3      onoe static void
   1365  1.3      onoe fwohci_arrq_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1366  1.3      onoe {
   1367  1.3      onoe 	int rcode;
   1368  1.3      onoe 	u_int32_t key1, key2;
   1369  1.3      onoe 	struct fwohci_handler *fh;
   1370  1.3      onoe 	struct fwohci_pkt pkt, res;
   1371  1.3      onoe 
   1372  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1373  1.7      onoe 		if (pkt.fp_tcode == OHCI_TCODE_PHY) {
   1374  1.7      onoe 			fwohci_phy_input(sc, &pkt);
   1375  1.7      onoe 			continue;
   1376  1.7      onoe 		}
   1377  1.3      onoe 		key1 = pkt.fp_hdr[1] & 0xffff;
   1378  1.3      onoe 		key2 = pkt.fp_hdr[2];
   1379  1.3      onoe 		memset(&res, 0, sizeof(res));
   1380  1.9      onoe 		res.fp_uio.uio_rw = UIO_WRITE;
   1381  1.9      onoe 		res.fp_uio.uio_segflg = UIO_SYSSPACE;
   1382  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1383  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1384  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1385  1.3      onoe 			    key1 == fh->fh_key1 &&
   1386  1.3      onoe 			    key2 == fh->fh_key2) {
   1387  1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1388  1.3      onoe 				    &pkt);
   1389  1.3      onoe 				break;
   1390  1.3      onoe 			}
   1391  1.3      onoe 		}
   1392  1.3      onoe 		if (fh == NULL) {
   1393  1.3      onoe 			rcode = IEEE1394_RCODE_ADDRESS_ERROR;
   1394  1.3      onoe #ifdef FW_DEBUG
   1395  1.8      onoe 			if (fw_verbose)
   1396  1.8      onoe 				printf("fwohci_arrq_input: no listener:"
   1397  1.8      onoe 				    " tcode 0x%x, addr=0x%04x %08x\n",
   1398  1.8      onoe 				    pkt.fp_tcode, key1, key2);
   1399  1.3      onoe #endif
   1400  1.3      onoe 		}
   1401  1.3      onoe 		if (((*pkt.fp_trail & 0x001f0000) >> 16) !=
   1402  1.3      onoe 		    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1403  1.3      onoe 			continue;
   1404  1.3      onoe 		if (rcode != -1)
   1405  1.3      onoe 			fwohci_atrs_output(sc, rcode, &pkt, &res);
   1406  1.3      onoe 	}
   1407  1.3      onoe 	fwohci_buf_next(sc, fc);
   1408  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1409  1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1410  1.3      onoe }
   1411  1.3      onoe 
   1412  1.3      onoe /*
   1413  1.3      onoe  * Asynchronous Receive Response input frontend.
   1414  1.3      onoe  */
   1415  1.3      onoe static void
   1416  1.3      onoe fwohci_arrs_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1417  1.3      onoe {
   1418  1.3      onoe 	struct fwohci_pkt pkt;
   1419  1.3      onoe 	struct fwohci_handler *fh;
   1420  1.3      onoe 	u_int16_t srcid;
   1421  1.3      onoe 	int rcode, tlabel;
   1422  1.3      onoe 
   1423  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1424  1.3      onoe 		srcid = pkt.fp_hdr[1] >> 16;
   1425  1.3      onoe 		rcode = (pkt.fp_hdr[1] & 0x0000f000) >> 12;
   1426  1.3      onoe 		tlabel = (pkt.fp_hdr[0] & 0x0000fc00) >> 10;
   1427  1.3      onoe #ifdef FW_DEBUG
   1428  1.8      onoe 		if (fw_verbose)
   1429  1.8      onoe 			printf("fwohci_arrs_input: tcode 0x%x, from 0x%04x,"
   1430  1.9      onoe 			    " tlabel 0x%x, rcode 0x%x, hlen %d, dlen %d\n",
   1431  1.8      onoe 			    pkt.fp_tcode, srcid, tlabel, rcode, pkt.fp_hlen,
   1432  1.8      onoe 			    pkt.fp_dlen);
   1433  1.3      onoe #endif
   1434  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1435  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1436  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1437  1.3      onoe 			    (srcid & OHCI_NodeId_NodeNumber) == fh->fh_key1 &&
   1438  1.3      onoe 			    tlabel == fh->fh_key2) {
   1439  1.3      onoe 				(*fh->fh_handler)(sc, fh->fh_handarg, &pkt);
   1440  1.3      onoe 				LIST_REMOVE(fh, fh_list);
   1441  1.3      onoe 				free(fh, M_DEVBUF);
   1442  1.3      onoe 				break;
   1443  1.3      onoe 			}
   1444  1.3      onoe 		}
   1445  1.3      onoe #ifdef FW_DEBUG
   1446  1.8      onoe 		if (fw_verbose)
   1447  1.8      onoe 			if (fh == NULL)
   1448  1.8      onoe 				printf("fwohci_arrs_input: no lister\n");
   1449  1.3      onoe #endif
   1450  1.3      onoe 	}
   1451  1.3      onoe 	fwohci_buf_next(sc, fc);
   1452  1.3      onoe 	OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1453  1.3      onoe 	    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1454  1.3      onoe }
   1455  1.3      onoe 
   1456  1.3      onoe /*
   1457  1.3      onoe  * Isochronous Receive input frontend.
   1458  1.3      onoe  */
   1459  1.3      onoe static void
   1460  1.3      onoe fwohci_ir_input(struct fwohci_softc *sc, struct fwohci_ctx *fc)
   1461  1.3      onoe {
   1462  1.3      onoe 	int rcode, chan, tag;
   1463  1.3      onoe 	struct iovec *iov;
   1464  1.3      onoe 	struct fwohci_handler *fh;
   1465  1.3      onoe 	struct fwohci_pkt pkt;
   1466  1.3      onoe 
   1467  1.3      onoe 	while (fwohci_buf_input(sc, fc, &pkt)) {
   1468  1.3      onoe 		chan = (pkt.fp_hdr[0] & 0x00003f00) >> 8;
   1469  1.3      onoe 		tag  = (pkt.fp_hdr[0] & 0x0000c000) >> 14;
   1470  1.3      onoe #ifdef FW_DEBUG
   1471  1.8      onoe 		if (fw_verbose)
   1472  1.8      onoe 			printf("fwohci_ir_input: hdr 0x%08x, tcode %d,"
   1473  1.8      onoe 			    " hlen %d, dlen %d\n", pkt.fp_hdr[0],
   1474  1.8      onoe 			    pkt.fp_tcode, pkt.fp_hlen, pkt.fp_dlen);
   1475  1.3      onoe #endif
   1476  1.3      onoe 		if (tag == IEEE1394_TAG_GASP) {
   1477  1.3      onoe 			/*
   1478  1.3      onoe 			 * The pkt with tag=3 is GASP format.
   1479  1.3      onoe 			 * Move GASP header to header part.
   1480  1.3      onoe 			 */
   1481  1.3      onoe 			if (pkt.fp_dlen < 8)
   1482  1.3      onoe 				continue;
   1483  1.3      onoe 			iov = pkt.fp_iov;
   1484  1.3      onoe 			/* assuming pkt per buffer mode */
   1485  1.9      onoe 			pkt.fp_hdr[1] = ntohl(((u_int32_t *)iov->iov_base)[0]);
   1486  1.9      onoe 			pkt.fp_hdr[2] = ntohl(((u_int32_t *)iov->iov_base)[1]);
   1487  1.3      onoe 			iov->iov_base = (caddr_t)iov->iov_base + 8;
   1488  1.3      onoe 			iov->iov_len -= 8;
   1489  1.3      onoe 			pkt.fp_hlen += 8;
   1490  1.3      onoe 			pkt.fp_dlen -= 8;
   1491  1.3      onoe 		}
   1492  1.3      onoe 		for (fh = LIST_FIRST(&fc->fc_handler); fh != NULL;
   1493  1.3      onoe 		    fh = LIST_NEXT(fh, fh_list)) {
   1494  1.3      onoe 			if (pkt.fp_tcode == fh->fh_tcode &&
   1495  1.3      onoe 			    chan == fh->fh_key1 && tag == fh->fh_key2) {
   1496  1.3      onoe 				rcode = (*fh->fh_handler)(sc, fh->fh_handarg,
   1497  1.3      onoe 				    &pkt);
   1498  1.3      onoe 				break;
   1499  1.3      onoe 			}
   1500  1.3      onoe 		}
   1501  1.3      onoe #ifdef FW_DEBUG
   1502  1.8      onoe 		if (fw_verbose) {
   1503  1.8      onoe 			if (fh == NULL)
   1504  1.8      onoe 				printf("fwohci_ir_input: no handler\n");
   1505  1.8      onoe 			else
   1506  1.8      onoe 				printf("fwohci_ir_input: rcode %d\n", rcode);
   1507  1.8      onoe 		}
   1508  1.3      onoe #endif
   1509  1.3      onoe 	}
   1510  1.3      onoe 	fwohci_buf_next(sc, fc);
   1511  1.3      onoe 	OHCI_SYNC_RX_DMA_WRITE(sc, fc->fc_ctx, OHCI_SUBREG_ContextControlSet,
   1512  1.3      onoe 	    OHCI_CTXCTL_WAKE);
   1513  1.3      onoe }
   1514  1.3      onoe 
   1515  1.3      onoe /*
   1516  1.3      onoe  * Asynchronous Transmit common routine.
   1517  1.3      onoe  */
   1518  1.3      onoe static int
   1519  1.3      onoe fwohci_at_output(struct fwohci_softc *sc, struct fwohci_ctx *fc,
   1520  1.3      onoe     struct fwohci_pkt *pkt)
   1521  1.3      onoe {
   1522  1.9      onoe 	struct fwohci_buf *fb;
   1523  1.3      onoe 	struct fwohci_desc *fd;
   1524  1.9      onoe 	struct mbuf *m, *m0;
   1525  1.9      onoe 	int i, ndesc, error, off, len;
   1526  1.3      onoe 	u_int32_t val;
   1527  1.3      onoe 
   1528  1.9      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid) {
   1529  1.9      onoe 		/* We can't send anything during selfid duration */
   1530  1.9      onoe 		return EAGAIN;
   1531  1.9      onoe 	}
   1532  1.3      onoe #ifdef FW_DEBUG
   1533  1.9      onoe 	if (fw_verbose) {
   1534  1.9      onoe 		struct iovec *iov;
   1535  1.8      onoe 		printf("fwohci_at_output: tcode 0x%x, hlen %d, dlen %d",
   1536  1.8      onoe 		    pkt->fp_tcode, pkt->fp_hlen, pkt->fp_dlen);
   1537  1.9      onoe 		if (fw_dump) {
   1538  1.9      onoe 			for (i = 0; i < pkt->fp_hlen/4; i++)
   1539  1.9      onoe 				printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   1540  1.8      onoe 			printf("$");
   1541  1.9      onoe 			for (ndesc = 0, iov = pkt->fp_iov;
   1542  1.9      onoe 			    ndesc < pkt->fp_uio.uio_iovcnt; ndesc++, iov++) {
   1543  1.9      onoe 				for (i = 0; i < iov->iov_len; i++)
   1544  1.9      onoe 					printf("%s%02x",
   1545  1.9      onoe 					    (i%32)?((i%4)?"":" "):"\n\t",
   1546  1.9      onoe 					    ((u_int8_t *)iov->iov_base)[i]);
   1547  1.9      onoe 				printf("$");
   1548  1.9      onoe 			}
   1549  1.8      onoe 		}
   1550  1.8      onoe 		printf("\n");
   1551  1.3      onoe 	}
   1552  1.3      onoe #endif
   1553  1.3      onoe 
   1554  1.9      onoe 	if ((m = pkt->fp_m) != NULL) {
   1555  1.9      onoe 		for (ndesc = 2; m != NULL; m = m->m_next)
   1556  1.9      onoe 			ndesc++;
   1557  1.9      onoe 		if (ndesc > OHCI_DESC_MAX) {
   1558  1.9      onoe 			m0 = NULL;
   1559  1.9      onoe 			ndesc = 2;
   1560  1.9      onoe 			for (off = 0; off < pkt->fp_dlen; off += len) {
   1561  1.9      onoe 				if (m0 == NULL) {
   1562  1.9      onoe 					MGETHDR(m0, M_DONTWAIT, MT_DATA);
   1563  1.9      onoe 					if (m0 != NULL)
   1564  1.9      onoe 						M_COPY_PKTHDR(m0, pkt->fp_m);
   1565  1.9      onoe 					m = m0;
   1566  1.9      onoe 				} else {
   1567  1.9      onoe 					MGET(m->m_next, M_DONTWAIT, MT_DATA);
   1568  1.9      onoe 					m = m->m_next;
   1569  1.9      onoe 				}
   1570  1.9      onoe 				if (m != NULL)
   1571  1.9      onoe 					MCLGET(m, M_DONTWAIT);
   1572  1.9      onoe 				if (m == NULL || (m->m_flags & M_EXT) == 0) {
   1573  1.9      onoe 					m_freem(m0);
   1574  1.9      onoe 					return ENOMEM;
   1575  1.9      onoe 				}
   1576  1.9      onoe 				len = pkt->fp_dlen - off;
   1577  1.9      onoe 				if (len > m->m_ext.ext_size)
   1578  1.9      onoe 					len = m->m_ext.ext_size;
   1579  1.9      onoe 				m_copydata(pkt->fp_m, off, len,
   1580  1.9      onoe 				    mtod(m, caddr_t));
   1581  1.9      onoe 				ndesc++;
   1582  1.9      onoe 			}
   1583  1.9      onoe 			m_freem(pkt->fp_m);
   1584  1.9      onoe 			pkt->fp_m = m0;
   1585  1.9      onoe 		}
   1586  1.9      onoe 	} else
   1587  1.9      onoe 		ndesc = 2 + pkt->fp_uio.uio_iovcnt;
   1588  1.9      onoe 
   1589  1.9      onoe 	if (ndesc > OHCI_DESC_MAX)
   1590  1.3      onoe 		return ENOBUFS;
   1591  1.3      onoe 
   1592  1.9      onoe 	if (fc->fc_bufcnt > 50)			/*XXX*/
   1593  1.9      onoe 		return ENOBUFS;
   1594  1.9      onoe 	if ((fb = malloc(sizeof(*fb), M_DEVBUF, M_NOWAIT)) == NULL)
   1595  1.9      onoe 		return ENOBUFS;
   1596  1.9      onoe 	fb->fb_nseg = ndesc;
   1597  1.9      onoe 	fb->fb_desc = fwohci_desc_get(sc, ndesc);
   1598  1.9      onoe 	if (fb->fb_desc == NULL) {
   1599  1.9      onoe 		free(fb, M_DEVBUF);
   1600  1.3      onoe 		return ENOBUFS;
   1601  1.9      onoe 	}
   1602  1.9      onoe 	fb->fb_daddr = sc->sc_ddmamap->dm_segs[0].ds_addr +
   1603  1.9      onoe 	    ((caddr_t)fb->fb_desc - (caddr_t)sc->sc_desc);
   1604  1.9      onoe 	fb->fb_m = pkt->fp_m;
   1605  1.9      onoe 	fb->fb_callback = pkt->fp_callback;
   1606  1.9      onoe 
   1607  1.9      onoe 	if (ndesc > 2) {
   1608  1.9      onoe 		if ((error = bus_dmamap_create(sc->sc_dmat, pkt->fp_dlen, ndesc,
   1609  1.9      onoe 		    PAGE_SIZE, 0, BUS_DMA_NOWAIT, &fb->fb_dmamap)) != 0) {
   1610  1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1611  1.9      onoe 			free(fb, M_DEVBUF);
   1612  1.9      onoe 			return error;
   1613  1.9      onoe 		}
   1614  1.9      onoe 
   1615  1.9      onoe 		if (pkt->fp_m != NULL)
   1616  1.9      onoe 			error = bus_dmamap_load_mbuf(sc->sc_dmat, fb->fb_dmamap,
   1617  1.9      onoe 			    pkt->fp_m, BUS_DMA_NOWAIT);
   1618  1.9      onoe 		else
   1619  1.9      onoe 			error = bus_dmamap_load_uio(sc->sc_dmat, fb->fb_dmamap,
   1620  1.9      onoe 			    &pkt->fp_uio, BUS_DMA_NOWAIT);
   1621  1.9      onoe 		if (error != 0) {
   1622  1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1623  1.9      onoe 			fwohci_desc_put(sc, fb->fb_desc, ndesc);
   1624  1.9      onoe 			free(fb, M_DEVBUF);
   1625  1.9      onoe 			return error;
   1626  1.3      onoe 		}
   1627  1.9      onoe 		bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0, pkt->fp_dlen,
   1628  1.9      onoe 		    BUS_DMASYNC_PREWRITE);
   1629  1.3      onoe 	}
   1630  1.3      onoe 
   1631  1.3      onoe 	fd = fb->fb_desc;
   1632  1.3      onoe 	fd->fd_flags = OHCI_DESC_IMMED;
   1633  1.3      onoe 	fd->fd_reqcount = pkt->fp_hlen;
   1634  1.3      onoe 	fd->fd_data = 0;
   1635  1.3      onoe 	fd->fd_branch = 0;
   1636  1.3      onoe 	fd->fd_status = 0;
   1637  1.3      onoe 	if (fc->fc_ctx == OHCI_CTX_ASYNC_TX_RESPONSE) {
   1638  1.3      onoe 		i = 3;				/* XXX: 3 sec */
   1639  1.3      onoe 		val = OHCI_CSR_READ(sc, OHCI_REG_IsochronousCycleTimer);
   1640  1.3      onoe 		fd->fd_timestamp = ((val >> 12) & 0x1fff) |
   1641  1.3      onoe 		    ((((val >> 25) + i) & 0x7) << 13);
   1642  1.3      onoe 	} else
   1643  1.3      onoe 		fd->fd_timestamp = 0;
   1644  1.9      onoe 	memcpy(fd + 1, pkt->fp_hdr, pkt->fp_hlen);
   1645  1.9      onoe 	for (i = 0; i < ndesc - 2; i++) {
   1646  1.9      onoe 		fd = fb->fb_desc + 2 + i;
   1647  1.3      onoe 		fd->fd_flags = 0;
   1648  1.9      onoe 		fd->fd_reqcount = fb->fb_dmamap->dm_segs[i].ds_len;
   1649  1.9      onoe 		fd->fd_data = fb->fb_dmamap->dm_segs[i].ds_addr;
   1650  1.3      onoe 		fd->fd_branch = 0;
   1651  1.3      onoe 		fd->fd_status = 0;
   1652  1.3      onoe 		fd->fd_timestamp = 0;
   1653  1.3      onoe 	}
   1654  1.3      onoe 	fd->fd_flags |= OHCI_DESC_LAST | OHCI_DESC_BRANCH;
   1655  1.3      onoe 	fd->fd_flags |= OHCI_DESC_INTR_ALWAYS;
   1656  1.3      onoe 
   1657  1.3      onoe #ifdef FW_DEBUG
   1658  1.9      onoe 	if (fw_verbose) {
   1659  1.8      onoe 		printf("fwohci_at_output: desc %d", fb->fb_desc - sc->sc_desc);
   1660  1.8      onoe 		for (i = 0; i < ndesc * 4; i++)
   1661  1.8      onoe 			printf("%s%08x", i&7?" ":"\n\t",
   1662  1.8      onoe 			    ((u_int32_t *)fb->fb_desc)[i]);
   1663  1.8      onoe 		printf("\n");
   1664  1.8      onoe 	}
   1665  1.3      onoe #endif
   1666  1.3      onoe 
   1667  1.3      onoe 	val = OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1668  1.3      onoe 	    OHCI_SUBREG_ContextControlClear);
   1669  1.3      onoe 
   1670  1.3      onoe 	if (val & OHCI_CTXCTL_RUN) {
   1671  1.3      onoe 		if (fc->fc_branch == NULL) {
   1672  1.3      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1673  1.3      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1674  1.3      onoe 			goto run;
   1675  1.3      onoe 		}
   1676  1.3      onoe 		*fc->fc_branch = fb->fb_daddr | ndesc;
   1677  1.9      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1678  1.9      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_WAKE);
   1679  1.3      onoe 	} else {
   1680  1.3      onoe   run:
   1681  1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1682  1.3      onoe 		    OHCI_SUBREG_CommandPtr, fb->fb_daddr | ndesc);
   1683  1.3      onoe 		OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1684  1.3      onoe 		    OHCI_SUBREG_ContextControlSet, OHCI_CTXCTL_RUN);
   1685  1.3      onoe 	}
   1686  1.3      onoe 	fc->fc_branch = &fd->fd_branch;
   1687  1.3      onoe 
   1688  1.9      onoe 	fc->fc_bufcnt++;
   1689  1.9      onoe 	TAILQ_INSERT_TAIL(&fc->fc_buf, fb, fb_list);
   1690  1.3      onoe 	return 0;
   1691  1.3      onoe }
   1692  1.3      onoe 
   1693  1.3      onoe static void
   1694  1.9      onoe fwohci_at_done(struct fwohci_softc *sc, struct fwohci_ctx *fc, int force)
   1695  1.3      onoe {
   1696  1.9      onoe 	struct fwohci_buf *fb;
   1697  1.9      onoe 	struct fwohci_desc *fd;
   1698  1.9      onoe 	int i;
   1699  1.3      onoe 
   1700  1.9      onoe 	while ((fb = TAILQ_FIRST(&fc->fc_buf)) != NULL) {
   1701  1.9      onoe 		fd = fb->fb_desc;
   1702  1.3      onoe #ifdef FW_DEBUG
   1703  1.9      onoe 		if (fw_verbose) {
   1704  1.9      onoe 			printf("fwohci_at_done: %sdesc %d (%d)",
   1705  1.9      onoe 			    force ? "force " : "",
   1706  1.9      onoe 			    fd - sc->sc_desc, fb->fb_nseg);
   1707  1.9      onoe 			for (i = 0; i < fb->fb_nseg * 4; i++)
   1708  1.9      onoe 				printf("%s%08x", i&7?" ":"\n    ",
   1709  1.9      onoe 				    ((u_int32_t *)fd)[i]);
   1710  1.9      onoe 			printf("\n");
   1711  1.9      onoe 		}
   1712  1.3      onoe #endif
   1713  1.9      onoe 		if (fb->fb_nseg > 2)
   1714  1.9      onoe 			fd += fb->fb_nseg - 1;
   1715  1.9      onoe 		if (!force && !(fd->fd_status & OHCI_CTXCTL_ACTIVE))
   1716  1.3      onoe 			break;
   1717  1.9      onoe 		TAILQ_REMOVE(&fc->fc_buf, fb, fb_list);
   1718  1.9      onoe 		if (fc->fc_branch == &fd->fd_branch) {
   1719  1.9      onoe 			OHCI_ASYNC_DMA_WRITE(sc, fc->fc_ctx,
   1720  1.9      onoe 			    OHCI_SUBREG_ContextControlClear, OHCI_CTXCTL_RUN);
   1721  1.9      onoe 			fc->fc_branch = NULL;
   1722  1.9      onoe 			for (i = 0; i < OHCI_LOOP; i++) {
   1723  1.9      onoe 				if (!(OHCI_ASYNC_DMA_READ(sc, fc->fc_ctx,
   1724  1.9      onoe 				    OHCI_SUBREG_ContextControlClear) &
   1725  1.9      onoe 				    OHCI_CTXCTL_ACTIVE))
   1726  1.9      onoe 					break;
   1727  1.9      onoe 			}
   1728  1.3      onoe 		}
   1729  1.9      onoe 		fwohci_desc_put(sc, fb->fb_desc, fb->fb_nseg);
   1730  1.9      onoe 		if (fb->fb_nseg > 2)
   1731  1.9      onoe 			bus_dmamap_destroy(sc->sc_dmat, fb->fb_dmamap);
   1732  1.9      onoe 		fc->fc_bufcnt--;
   1733  1.9      onoe 		if (fb->fb_callback != NULL) {
   1734  1.9      onoe 			(*fb->fb_callback)(sc->sc_sc1394.sc1394_if, fb->fb_m);
   1735  1.9      onoe 			fb->fb_callback = NULL;
   1736  1.9      onoe 		} else if (fb->fb_m != NULL)
   1737  1.9      onoe 			m_freem(fb->fb_m);
   1738  1.9      onoe 		free(fb, M_DEVBUF);
   1739  1.3      onoe 	}
   1740  1.3      onoe }
   1741  1.3      onoe 
   1742  1.3      onoe /*
   1743  1.3      onoe  * Asynchronous Transmit Reponse -- in response of request packet.
   1744  1.3      onoe  */
   1745  1.3      onoe static void
   1746  1.3      onoe fwohci_atrs_output(struct fwohci_softc *sc, int rcode, struct fwohci_pkt *req,
   1747  1.3      onoe     struct fwohci_pkt *res)
   1748  1.3      onoe {
   1749  1.3      onoe 
   1750  1.3      onoe 	if (((*req->fp_trail & 0x001f0000) >> 16) !=
   1751  1.3      onoe 	    OHCI_CTXCTL_EVENT_ACK_PENDING)
   1752  1.3      onoe 		return;
   1753  1.3      onoe 
   1754  1.3      onoe 	res->fp_hdr[0] = (req->fp_hdr[0] & 0x0000fc00) | 0x00000100;
   1755  1.3      onoe 	res->fp_hdr[1] = (req->fp_hdr[1] & 0xffff0000) | (rcode << 12);
   1756  1.3      onoe 	switch (req->fp_tcode) {
   1757  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_QUAD:
   1758  1.3      onoe 	case IEEE1394_TCODE_WRITE_REQ_BLOCK:
   1759  1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_WRITE_RESP;
   1760  1.3      onoe 		res->fp_hlen = 12;
   1761  1.3      onoe 		break;
   1762  1.3      onoe 	case IEEE1394_TCODE_READ_REQ_QUAD:
   1763  1.3      onoe 		res->fp_tcode = IEEE1394_TCODE_READ_RESP_QUAD;
   1764  1.3      onoe 		res->fp_hlen = 16;
   1765  1.3      onoe 		res->fp_dlen = 0;
   1766  1.9      onoe 		if (res->fp_uio.uio_iovcnt == 1 && res->fp_iov[0].iov_len == 4)
   1767  1.3      onoe 			res->fp_hdr[3] =
   1768  1.3      onoe 			    *(u_int32_t *)res->fp_iov[0].iov_base;
   1769  1.9      onoe 		res->fp_uio.uio_iovcnt = 0;
   1770  1.3      onoe 		break;
   1771  1.3      onoe 	case IEEE1394_TCODE_READ_REQ_BLOCK:
   1772  1.3      onoe 	case IEEE1394_TCODE_LOCK_REQ:
   1773  1.3      onoe 		if (req->fp_tcode == IEEE1394_TCODE_LOCK_REQ)
   1774  1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_LOCK_RESP;
   1775  1.3      onoe 		else
   1776  1.3      onoe 			res->fp_tcode = IEEE1394_TCODE_READ_RESP_BLOCK;
   1777  1.3      onoe 		res->fp_hlen = 16;
   1778  1.9      onoe 		res->fp_dlen = res->fp_uio.uio_resid;
   1779  1.3      onoe 		res->fp_hdr[3] = res->fp_dlen << 16;
   1780  1.3      onoe 		break;
   1781  1.3      onoe 	}
   1782  1.3      onoe 	res->fp_hdr[0] |= (res->fp_tcode << 4);
   1783  1.3      onoe 	fwohci_at_output(sc, sc->sc_ctx_atrs, res);
   1784  1.3      onoe }
   1785  1.3      onoe 
   1786  1.3      onoe /*
   1787  1.3      onoe  * APPLICATION LAYER SERVICES
   1788  1.3      onoe  */
   1789  1.3      onoe 
   1790  1.3      onoe /*
   1791  1.3      onoe  * Initialization for Configuration ROM (no DMA context)
   1792  1.3      onoe  */
   1793  1.3      onoe 
   1794  1.3      onoe #define	CFR_MAXUNIT		20
   1795  1.3      onoe 
   1796  1.3      onoe struct configromctx {
   1797  1.3      onoe 	u_int32_t	*ptr;
   1798  1.3      onoe 	int		curunit;
   1799  1.3      onoe 	struct {
   1800  1.3      onoe 		u_int32_t	*start;
   1801  1.3      onoe 		int		length;
   1802  1.3      onoe 		u_int32_t	*refer;
   1803  1.3      onoe 		int		refunit;
   1804  1.3      onoe 	} unit[CFR_MAXUNIT];
   1805  1.3      onoe };
   1806  1.3      onoe 
   1807  1.3      onoe #define	CFR_PUT_DATA4(cfr, d1, d2, d3, d4)				\
   1808  1.3      onoe 	(*(cfr)->ptr++ = (((d1)<<24) | ((d2)<<16) | ((d3)<<8) | (d4)))
   1809  1.3      onoe 
   1810  1.3      onoe #define	CFR_PUT_DATA1(cfr, d)	(*(cfr)->ptr++ = (d))
   1811  1.3      onoe 
   1812  1.3      onoe #define	CFR_PUT_VALUE(cfr, key, d)	(*(cfr)->ptr++ = ((key)<<24) | (d))
   1813  1.3      onoe 
   1814  1.3      onoe #define	CFR_PUT_CRC(cfr, n)						\
   1815  1.3      onoe 	(*(cfr)->unit[n].start = ((cfr)->unit[n].length << 16) |	\
   1816  1.3      onoe 	    fwohci_crc16((cfr)->unit[n].start + 1, (cfr)->unit[n].length))
   1817  1.3      onoe 
   1818  1.3      onoe #define	CFR_START_UNIT(cfr, n)						\
   1819  1.3      onoe do {									\
   1820  1.3      onoe 	if ((cfr)->unit[n].refer != NULL) {				\
   1821  1.3      onoe 		*(cfr)->unit[n].refer |=				\
   1822  1.3      onoe 		    (cfr)->ptr - (cfr)->unit[n].refer;			\
   1823  1.3      onoe 		CFR_PUT_CRC(cfr, (cfr)->unit[n].refunit);		\
   1824  1.3      onoe 	}								\
   1825  1.3      onoe 	(cfr)->curunit = (n);						\
   1826  1.3      onoe 	(cfr)->unit[n].start = (cfr)->ptr++;				\
   1827  1.3      onoe } while (0 /* CONSTCOND */)
   1828  1.3      onoe 
   1829  1.3      onoe #define	CFR_PUT_REFER(cfr, key, n)					\
   1830  1.3      onoe do {									\
   1831  1.3      onoe 	(cfr)->unit[n].refer = (cfr)->ptr;				\
   1832  1.3      onoe 	(cfr)->unit[n].refunit = (cfr)->curunit;			\
   1833  1.3      onoe 	*(cfr)->ptr++ = (key) << 24;					\
   1834  1.3      onoe } while (0 /* CONSTCOND */)
   1835  1.3      onoe 
   1836  1.3      onoe #define	CFR_END_UNIT(cfr)						\
   1837  1.3      onoe do {									\
   1838  1.3      onoe 	(cfr)->unit[(cfr)->curunit].length = (cfr)->ptr -		\
   1839  1.3      onoe 	    ((cfr)->unit[(cfr)->curunit].start + 1);			\
   1840  1.3      onoe 	CFR_PUT_CRC(cfr, (cfr)->curunit);				\
   1841  1.3      onoe } while (0 /* CONSTCOND */)
   1842  1.3      onoe 
   1843  1.3      onoe static u_int16_t
   1844  1.3      onoe fwohci_crc16(u_int32_t *ptr, int len)
   1845  1.3      onoe {
   1846  1.3      onoe 	int shift;
   1847  1.3      onoe 	u_int32_t crc, sum, data;
   1848  1.3      onoe 
   1849  1.3      onoe 	crc = 0;
   1850  1.3      onoe 	while (len-- > 0) {
   1851  1.3      onoe 		data = *ptr++;
   1852  1.3      onoe 		for (shift = 28; shift >= 0; shift -= 4) {
   1853  1.3      onoe 			sum = ((crc >> 12) ^ (data >> shift)) & 0x000f;
   1854  1.3      onoe 			crc = (crc << 4) ^ (sum << 12) ^ (sum << 5) ^ sum;
   1855  1.3      onoe 		}
   1856  1.3      onoe 		crc &= 0xffff;
   1857  1.3      onoe 	}
   1858  1.3      onoe 	return crc;
   1859  1.3      onoe }
   1860  1.3      onoe 
   1861  1.3      onoe static void
   1862  1.3      onoe fwohci_configrom_init(struct fwohci_softc *sc)
   1863  1.3      onoe {
   1864  1.3      onoe 	int i;
   1865  1.3      onoe 	struct fwohci_buf *fb;
   1866  1.3      onoe 	u_int32_t *hdr;
   1867  1.3      onoe 	struct configromctx cfr;
   1868  1.3      onoe 
   1869  1.3      onoe 	fb = &sc->sc_buf_cnfrom;
   1870  1.3      onoe 	memset(&cfr, 0, sizeof(cfr));
   1871  1.3      onoe 	cfr.ptr = hdr = (u_int32_t *)fb->fb_buf;
   1872  1.3      onoe 
   1873  1.3      onoe 	/* headers */
   1874  1.3      onoe 	CFR_START_UNIT(&cfr, 0);
   1875  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusId));
   1876  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_BusOptions));
   1877  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDHi));
   1878  1.3      onoe 	CFR_PUT_DATA1(&cfr, OHCI_CSR_READ(sc, OHCI_REG_GUIDLo));
   1879  1.3      onoe 	CFR_END_UNIT(&cfr);
   1880  1.3      onoe 	/* copy info_length from crc_length */
   1881  1.3      onoe 	*hdr |= (*hdr & 0x00ff0000) << 8;
   1882  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMhdr, *hdr);
   1883  1.3      onoe 
   1884  1.3      onoe 	/* root directory */
   1885  1.3      onoe 	CFR_START_UNIT(&cfr, 1);
   1886  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x03, 0x00005e);	/* vendor id */
   1887  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 2);		/* textual descriptor offset */
   1888  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x0c, 0x0083c0);	/* node capability */
   1889  1.3      onoe 						/* spt,64,fix,lst,drq */
   1890  1.3      onoe #ifdef INET
   1891  1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 3);		/* IPv4 unit directory */
   1892  1.3      onoe #endif /* INET */
   1893  1.3      onoe #ifdef INET6
   1894  1.3      onoe 	CFR_PUT_REFER(&cfr, 0xd1, 4);		/* IPv6 unit directory */
   1895  1.3      onoe #endif /* INET6 */
   1896  1.3      onoe 	CFR_END_UNIT(&cfr);
   1897  1.3      onoe 
   1898  1.3      onoe 	CFR_START_UNIT(&cfr, 2);
   1899  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1900  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1901  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'N', 'e', 't', 'B');
   1902  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'S', 'D', 0x00, 0x00);
   1903  1.3      onoe 	CFR_END_UNIT(&cfr);
   1904  1.3      onoe 
   1905  1.3      onoe #ifdef INET
   1906  1.3      onoe 	/* IPv4 unit directory */
   1907  1.3      onoe 	CFR_START_UNIT(&cfr, 3);
   1908  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   1909  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 6);		/* textual descriptor offset */
   1910  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000001);	/* unit sw version */
   1911  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 7);		/* textual descriptor offset */
   1912  1.3      onoe 	CFR_END_UNIT(&cfr);
   1913  1.3      onoe 
   1914  1.3      onoe 	CFR_START_UNIT(&cfr, 6);
   1915  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1916  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1917  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   1918  1.3      onoe 	CFR_END_UNIT(&cfr);
   1919  1.3      onoe 
   1920  1.3      onoe 	CFR_START_UNIT(&cfr, 7);
   1921  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1922  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1923  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '4');
   1924  1.3      onoe 	CFR_END_UNIT(&cfr);
   1925  1.3      onoe #endif /* INET */
   1926  1.3      onoe 
   1927  1.3      onoe #ifdef INET6
   1928  1.3      onoe 	/* IPv6 unit directory */
   1929  1.3      onoe 	CFR_START_UNIT(&cfr, 4);
   1930  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0x12, 0x00005e);	/* unit spec id */
   1931  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 8);		/* textual descriptor offset */
   1932  1.8      onoe 	CFR_PUT_VALUE(&cfr, 0x13, 0x000002);	/* unit sw version */
   1933  1.8      onoe 						/* XXX: TBA by IANA */
   1934  1.3      onoe 	CFR_PUT_REFER(&cfr, 0x81, 9);		/* textual descriptor offset */
   1935  1.3      onoe 	CFR_END_UNIT(&cfr);
   1936  1.3      onoe 
   1937  1.3      onoe 	CFR_START_UNIT(&cfr, 8);
   1938  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1939  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);			/* minimal ASCII */
   1940  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'A', 'N', 'A');
   1941  1.3      onoe 	CFR_END_UNIT(&cfr);
   1942  1.3      onoe 
   1943  1.3      onoe 	CFR_START_UNIT(&cfr, 9);
   1944  1.3      onoe 	CFR_PUT_VALUE(&cfr, 0, 0);		/* textual descriptor */
   1945  1.3      onoe 	CFR_PUT_DATA1(&cfr, 0);
   1946  1.3      onoe 	CFR_PUT_DATA4(&cfr, 'I', 'P', 'v', '6');
   1947  1.3      onoe 	CFR_END_UNIT(&cfr);
   1948  1.3      onoe #endif /* INET6 */
   1949  1.3      onoe 
   1950  1.3      onoe #ifdef FW_DEBUG
   1951  1.8      onoe 	if (fw_dump) {
   1952  1.8      onoe 		printf("%s: Config ROM:", sc->sc_sc1394.sc1394_dev.dv_xname);
   1953  1.8      onoe 		for (i = 0; i < cfr.ptr - hdr; i++)
   1954  1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", hdr[i]);
   1955  1.8      onoe 		printf("\n");
   1956  1.8      onoe 	}
   1957  1.3      onoe #endif /* FW_DEBUG */
   1958  1.3      onoe 
   1959  1.3      onoe 	/*
   1960  1.3      onoe 	 * Make network byte order for DMA
   1961  1.3      onoe 	 */
   1962  1.3      onoe 	for (i = 0; i < cfr.ptr - hdr; i++)
   1963  1.8      onoe 		HTONL(hdr[i]);
   1964  1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   1965  1.3      onoe 	    (caddr_t)cfr.ptr - fb->fb_buf, BUS_DMASYNC_PREWRITE);
   1966  1.3      onoe 
   1967  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_ConfigROMmap,
   1968  1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   1969  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_HCControlSet, OHCI_HCControl_BIBImageValid);
   1970  1.3      onoe }
   1971  1.3      onoe 
   1972  1.3      onoe /*
   1973  1.3      onoe  * SelfID buffer (no DMA context)
   1974  1.3      onoe  */
   1975  1.3      onoe static void
   1976  1.3      onoe fwohci_selfid_init(struct fwohci_softc *sc)
   1977  1.3      onoe {
   1978  1.3      onoe 	struct fwohci_buf *fb;
   1979  1.7      onoe 	u_int32_t val;
   1980  1.3      onoe 
   1981  1.3      onoe 	fb = &sc->sc_buf_selfid;
   1982  1.7      onoe #ifdef DIAGNOSTICS
   1983  1.7      onoe 	if ((fb->fb_dmamap->dm_segs[0].ds_addr & 0x7ff) != 0)
   1984  1.7      onoe 		panic("fwohci_selfid_init: not aligned: %p (%ld) %p",
   1985  1.7      onoe 		    (caddr_t)fb->fb_dmamap->dm_segs[0].ds_addr,
   1986  1.7      onoe 		    fb->fb_dmamap->dm_segs[0].ds_len, fb->fb_buf);
   1987  1.7      onoe #endif
   1988  1.9      onoe 	memset(fb->fb_buf, 0, fb->fb_dmamap->dm_segs[0].ds_len);
   1989  1.7      onoe 	bus_dmamap_sync(sc->sc_dmat, fb->fb_dmamap, 0,
   1990  1.7      onoe 	    fb->fb_dmamap->dm_segs[0].ds_len, BUS_DMASYNC_PREREAD);
   1991  1.3      onoe 
   1992  1.3      onoe 	OHCI_CSR_WRITE(sc, OHCI_REG_SelfIDBuffer,
   1993  1.3      onoe 	    fb->fb_dmamap->dm_segs[0].ds_addr);
   1994  1.7      onoe 
   1995  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   1996  1.3      onoe }
   1997  1.3      onoe 
   1998  1.7      onoe static int
   1999  1.3      onoe fwohci_selfid_input(struct fwohci_softc *sc)
   2000  1.3      onoe {
   2001  1.3      onoe 	int i;
   2002  1.7      onoe 	u_int32_t count, val, gen;
   2003  1.3      onoe 	u_int32_t *buf;
   2004  1.3      onoe 
   2005  1.3      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_SelfIDCount);
   2006  1.3      onoe 	if (val & OHCI_SelfID_Error) {
   2007  1.3      onoe 		printf("%s: SelfID Error\n", sc->sc_sc1394.sc1394_dev.dv_xname);
   2008  1.7      onoe 		return -1;
   2009  1.3      onoe 	}
   2010  1.3      onoe 	count = (val & OHCI_SelfID_Size_MASK) >> OHCI_SelfID_Size_BITPOS;
   2011  1.7      onoe 	gen = (val & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS;
   2012  1.3      onoe 
   2013  1.3      onoe 	bus_dmamap_sync(sc->sc_dmat, sc->sc_buf_selfid.fb_dmamap,
   2014  1.3      onoe 	    0, count << 2, BUS_DMASYNC_POSTREAD);
   2015  1.3      onoe 
   2016  1.3      onoe 	buf = (u_int32_t *)sc->sc_buf_selfid.fb_buf;
   2017  1.7      onoe 	if ((val & OHCI_SelfID_Gen_MASK) != (buf[0] & OHCI_SelfID_Gen_MASK)) {
   2018  1.3      onoe 		printf("%s: SelfID Gen mismatch (%d, %d)\n",
   2019  1.7      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, gen,
   2020  1.7      onoe 		    (buf[0] & OHCI_SelfID_Gen_MASK) >> OHCI_SelfID_Gen_BITPOS);
   2021  1.7      onoe 		return -1;
   2022  1.3      onoe 	}
   2023  1.3      onoe 
   2024  1.3      onoe #ifdef FW_DEBUG
   2025  1.9      onoe 	if (fw_verbose) {
   2026  1.8      onoe 		printf("%s: SelfID: 0x%08x", sc->sc_sc1394.sc1394_dev.dv_xname,
   2027  1.8      onoe 		    val);
   2028  1.8      onoe 		for (i = 0; i < count; i++)
   2029  1.8      onoe 			printf("%s%08x", i&7?" ":"\n    ", buf[i]);
   2030  1.8      onoe 		printf("\n");
   2031  1.8      onoe 	}
   2032  1.3      onoe #endif /* FW_DEBUG */
   2033  1.3      onoe 
   2034  1.7      onoe 	val = OHCI_CSR_READ(sc, OHCI_REG_NodeId);
   2035  1.7      onoe 	if ((val & OHCI_NodeId_IDValid) == 0) {
   2036  1.9      onoe 		sc->sc_nodeid = 0xffff;		/* invalid */
   2037  1.7      onoe 		printf("%s: nodeid is invalid\n",
   2038  1.7      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname);
   2039  1.7      onoe 		return -1;
   2040  1.7      onoe 	}
   2041  1.7      onoe 	sc->sc_nodeid = val & 0xffff;
   2042  1.7      onoe 
   2043  1.3      onoe 	for (i = 1; i < count; i += 2) {
   2044  1.3      onoe 		if (buf[i] != ~buf[i + 1]) {
   2045  1.3      onoe 			printf("%s: SelfID corrupted (%d, 0x%08x, 0x%08x)\n",
   2046  1.3      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname, i,
   2047  1.3      onoe 			    buf[i], buf[i + 1]);
   2048  1.9      onoe 			if (i == 1 && buf[i] == 0 && buf[i + 1] == 0) {
   2049  1.9      onoe 				/*
   2050  1.9      onoe 				 * XXX: CXD3222 sometimes fails to DMA
   2051  1.9      onoe 				 * selfid packet??
   2052  1.9      onoe 				 */
   2053  1.9      onoe 				sc->sc_rootid = (count - 1) / 2 - 1;
   2054  1.9      onoe 				sc->sc_irmid = sc->sc_rootid;
   2055  1.9      onoe 				break;
   2056  1.9      onoe 			}
   2057  1.7      onoe 			return -1;
   2058  1.3      onoe 		}
   2059  1.3      onoe 		if (buf[i] & 0x00000001)
   2060  1.3      onoe 			continue;	/* more pkt */
   2061  1.3      onoe 		if (buf[i] & 0x00800000)
   2062  1.3      onoe 			continue;	/* external id */
   2063  1.3      onoe 		sc->sc_rootid = (buf[i] & 0x3f000000) >> 24;
   2064  1.3      onoe 		if ((buf[i] & 0x00400800) == 0x00400800)
   2065  1.3      onoe 			sc->sc_irmid = sc->sc_rootid;
   2066  1.3      onoe 	}
   2067  1.3      onoe #ifdef FW_DEBUG
   2068  1.8      onoe 	if (fw_verbose)
   2069  1.8      onoe 		printf("%s: nodeid=0x%04x(%d), rootid=%d, irmid=%d\n",
   2070  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname,
   2071  1.8      onoe 		    sc->sc_nodeid, sc->sc_nodeid & OHCI_NodeId_NodeNumber,
   2072  1.8      onoe 		    sc->sc_rootid, sc->sc_irmid);
   2073  1.3      onoe #endif
   2074  1.3      onoe 
   2075  1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) > sc->sc_rootid)
   2076  1.7      onoe 		return -1;
   2077  1.3      onoe 
   2078  1.3      onoe 	if ((sc->sc_nodeid & OHCI_NodeId_NodeNumber) == sc->sc_rootid)
   2079  1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlSet,
   2080  1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2081  1.3      onoe 	else
   2082  1.3      onoe 		OHCI_CSR_WRITE(sc, OHCI_REG_LinkControlClear,
   2083  1.3      onoe 		    OHCI_LinkControl_CycleMaster);
   2084  1.7      onoe 	return 0;
   2085  1.3      onoe }
   2086  1.3      onoe 
   2087  1.3      onoe /*
   2088  1.3      onoe  * some CSRs are handled by driver.
   2089  1.3      onoe  */
   2090  1.3      onoe static void
   2091  1.3      onoe fwohci_csr_init(struct fwohci_softc *sc)
   2092  1.3      onoe {
   2093  1.3      onoe 	int i;
   2094  1.3      onoe 	static u_int32_t csr[] = {
   2095  1.3      onoe 	    CSR_STATE_CLEAR, CSR_STATE_SET, CSR_SB_CYCLE_TIME,
   2096  1.3      onoe 	    CSR_SB_BUS_TIME, CSR_SB_BUSY_TIMEOUT, CSR_SB_BUS_MANAGER_ID,
   2097  1.3      onoe 	    CSR_SB_CHANNEL_AVAILABLE_HI, CSR_SB_CHANNEL_AVAILABLE_LO,
   2098  1.3      onoe 	    CSR_SB_BROADCAST_CHANNEL
   2099  1.3      onoe 	};
   2100  1.3      onoe 
   2101  1.3      onoe 	for (i = 0; i < sizeof(csr) / sizeof(csr[0]); i++) {
   2102  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_QUAD,
   2103  1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2104  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_REQ_QUAD,
   2105  1.3      onoe 		    CSR_BASE_HI, CSR_BASE_LO + csr[i], fwohci_csr_input, NULL);
   2106  1.3      onoe 	}
   2107  1.3      onoe 	sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] = 31;	/*XXX*/
   2108  1.3      onoe }
   2109  1.3      onoe 
   2110  1.3      onoe static int
   2111  1.3      onoe fwohci_csr_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2112  1.3      onoe {
   2113  1.3      onoe 	struct fwohci_pkt res;
   2114  1.3      onoe 	u_int32_t reg;
   2115  1.3      onoe 
   2116  1.3      onoe 	/*
   2117  1.3      onoe 	 * XXX need to do special functionality other than just r/w...
   2118  1.3      onoe 	 */
   2119  1.3      onoe 	reg = pkt->fp_hdr[2] - CSR_BASE_LO;
   2120  1.3      onoe 
   2121  1.3      onoe 	if ((reg & 0x03) != 0) {
   2122  1.3      onoe 		/* alignment error */
   2123  1.3      onoe 		return IEEE1394_RCODE_ADDRESS_ERROR;
   2124  1.3      onoe 	}
   2125  1.8      onoe #ifdef FW_DEBUG
   2126  1.9      onoe 	if (fw_verbose)
   2127  1.8      onoe 		printf("fwohci_csr_input: CSR[0x%04x]: 0x%08x",
   2128  1.8      onoe 		    reg, *(u_int32_t *)(&sc->sc_csr[reg]));
   2129  1.8      onoe #endif
   2130  1.3      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_WRITE_REQ_QUAD) {
   2131  1.3      onoe #ifdef FW_DEBUG
   2132  1.9      onoe 		if (fw_verbose)
   2133  1.8      onoe 			printf(" -> 0x%08x\n",
   2134  1.8      onoe 			    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base));
   2135  1.3      onoe #endif
   2136  1.3      onoe 		*(u_int32_t *)&sc->sc_csr[reg] =
   2137  1.3      onoe 		    ntohl(*(u_int32_t *)pkt->fp_iov[0].iov_base);
   2138  1.3      onoe 	} else {
   2139  1.3      onoe #ifdef FW_DEBUG
   2140  1.9      onoe 		if (fw_verbose)
   2141  1.8      onoe 			printf("\n");
   2142  1.3      onoe #endif
   2143  1.3      onoe 		res.fp_hdr[3] = htonl(*(u_int32_t *)&sc->sc_csr[reg]);
   2144  1.3      onoe 		res.fp_iov[0].iov_base = &res.fp_hdr[3];
   2145  1.3      onoe 		res.fp_iov[0].iov_len = 4;
   2146  1.9      onoe 		res.fp_uio.uio_resid = 4;
   2147  1.9      onoe 		res.fp_uio.uio_iovcnt = 1;
   2148  1.3      onoe 		fwohci_atrs_output(sc, IEEE1394_RCODE_COMPLETE, pkt, &res);
   2149  1.3      onoe 		return -1;
   2150  1.3      onoe 	}
   2151  1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2152  1.3      onoe }
   2153  1.3      onoe 
   2154  1.3      onoe /*
   2155  1.3      onoe  * Mapping between nodeid and unique ID (EUI-64).
   2156  1.3      onoe  */
   2157  1.3      onoe static void
   2158  1.3      onoe fwohci_uid_collect(struct fwohci_softc *sc)
   2159  1.3      onoe {
   2160  1.3      onoe 	int i;
   2161  1.3      onoe 	struct fwohci_uidtbl *fu;
   2162  1.3      onoe 	struct fwohci_pkt pkt;
   2163  1.3      onoe 
   2164  1.3      onoe 	if (sc->sc_uidtbl != NULL)
   2165  1.3      onoe 		free(sc->sc_uidtbl, M_DEVBUF);
   2166  1.3      onoe 	sc->sc_uidtbl = malloc(sizeof(*fu) * (sc->sc_rootid + 1),
   2167  1.3      onoe 	    M_DEVBUF, M_NOWAIT);
   2168  1.3      onoe 	if (sc->sc_uidtbl == NULL)
   2169  1.3      onoe 		return;
   2170  1.3      onoe 	memset(sc->sc_uidtbl, 0, sizeof(*fu) * (sc->sc_rootid + 1));
   2171  1.3      onoe 
   2172  1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2173  1.3      onoe 	for (i = 0, fu = sc->sc_uidtbl; i <= sc->sc_rootid; i++, fu++) {
   2174  1.3      onoe 		if (i == (sc->sc_nodeid & OHCI_NodeId_NodeNumber)) {
   2175  1.8      onoe 			memcpy(fu->fu_uid, sc->sc_sc1394.sc1394_guid, 8);
   2176  1.8      onoe 			fu->fu_valid = 3;
   2177  1.3      onoe 			continue;
   2178  1.3      onoe 		}
   2179  1.8      onoe 		fu->fu_valid = 0;
   2180  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_READ_REQ_QUAD;
   2181  1.3      onoe 		pkt.fp_hlen = 12;
   2182  1.3      onoe 		pkt.fp_dlen = 0;
   2183  1.3      onoe 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2184  1.3      onoe 		    (pkt.fp_tcode << 4);
   2185  1.3      onoe 		pkt.fp_hdr[1] = ((0xffc0 | i) << 16) | CSR_BASE_HI;
   2186  1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 12;
   2187  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2188  1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)0);
   2189  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2190  1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2191  1.3      onoe 
   2192  1.3      onoe 		pkt.fp_hdr[0] = 0x00000100 | (sc->sc_tlabel << 10) |
   2193  1.3      onoe 		    (pkt.fp_tcode << 4);
   2194  1.3      onoe 		pkt.fp_hdr[2] = CSR_BASE_LO + CSR_CONFIG_ROM + 16;
   2195  1.3      onoe 		fwohci_handler_set(sc, IEEE1394_TCODE_READ_RESP_QUAD, i,
   2196  1.8      onoe 		    sc->sc_tlabel, fwohci_uid_input, (void *)1);
   2197  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2198  1.3      onoe 		fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2199  1.3      onoe 	}
   2200  1.3      onoe }
   2201  1.3      onoe 
   2202  1.3      onoe static int
   2203  1.3      onoe fwohci_uid_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *res)
   2204  1.3      onoe {
   2205  1.8      onoe 	int n, rcode;
   2206  1.8      onoe 	struct fwohci_uidtbl *fu;
   2207  1.3      onoe 
   2208  1.8      onoe 	n = (res->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2209  1.8      onoe 	rcode = (res->fp_hdr[1] & 0x0000f000) >> 12;
   2210  1.8      onoe 	if (rcode != IEEE1394_RCODE_COMPLETE ||
   2211  1.8      onoe 	    sc->sc_uidtbl == NULL ||
   2212  1.8      onoe 	    n > sc->sc_rootid)
   2213  1.8      onoe 		return 0;
   2214  1.8      onoe 	fu = &sc->sc_uidtbl[n];
   2215  1.8      onoe 	if (arg == 0) {
   2216  1.8      onoe 		memcpy(fu->fu_uid, res->fp_iov[0].iov_base, 4);
   2217  1.8      onoe 		fu->fu_valid |= 0x1;
   2218  1.8      onoe 	} else {
   2219  1.8      onoe 		memcpy(fu->fu_uid + 4, res->fp_iov[0].iov_base, 4);
   2220  1.8      onoe 		fu->fu_valid |= 0x2;
   2221  1.8      onoe 	}
   2222  1.3      onoe #ifdef FW_DEBUG
   2223  1.8      onoe 	if (fw_verbose && fu->fu_valid == 0x3)
   2224  1.8      onoe 		printf("fwohci_uid_input: "
   2225  1.8      onoe 		    "Node %d, UID %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n", n,
   2226  1.8      onoe 		    fu->fu_uid[0], fu->fu_uid[1], fu->fu_uid[2], fu->fu_uid[3],
   2227  1.8      onoe 		    fu->fu_uid[4], fu->fu_uid[5], fu->fu_uid[6], fu->fu_uid[7]);
   2228  1.3      onoe #endif
   2229  1.3      onoe 	return 0;
   2230  1.3      onoe }
   2231  1.3      onoe 
   2232  1.3      onoe static int
   2233  1.8      onoe fwohci_uid_lookup(struct fwohci_softc *sc, const u_int8_t *uid)
   2234  1.3      onoe {
   2235  1.3      onoe 	struct fwohci_uidtbl *fu;
   2236  1.3      onoe 	int n;
   2237  1.3      onoe 	static const u_int8_t bcast[] =
   2238  1.3      onoe 	    { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff };
   2239  1.3      onoe 
   2240  1.3      onoe 	fu = sc->sc_uidtbl;
   2241  1.3      onoe 	if (fu == NULL) {
   2242  1.8      onoe   notfound:
   2243  1.8      onoe 		if (memcmp(uid, bcast, sizeof(bcast)) == 0)
   2244  1.8      onoe 			return IEEE1394_BCAST_PHY_ID;
   2245  1.3      onoe 		fwohci_uid_collect(sc); /* try to get */
   2246  1.3      onoe 		return -1;
   2247  1.3      onoe 	}
   2248  1.8      onoe 	for (n = 0; ; n++, fu++) {
   2249  1.8      onoe 		if (n > sc->sc_rootid)
   2250  1.8      onoe 			goto notfound;
   2251  1.8      onoe 		if (fu->fu_valid == 0x3 && memcmp(fu->fu_uid, uid, 8) == 0)
   2252  1.3      onoe 			break;
   2253  1.3      onoe 	}
   2254  1.3      onoe 	return n;
   2255  1.3      onoe }
   2256  1.3      onoe 
   2257  1.3      onoe /*
   2258  1.3      onoe  * functions to support network interface
   2259  1.3      onoe  */
   2260  1.3      onoe static int
   2261  1.3      onoe fwohci_if_inreg(struct device *self, u_int32_t offhi, u_int32_t offlo,
   2262  1.3      onoe     void (*handler)(struct device *, struct mbuf *))
   2263  1.3      onoe {
   2264  1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2265  1.7      onoe 	int s;
   2266  1.3      onoe 
   2267  1.7      onoe 	s = splimp();
   2268  1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_WRITE_REQ_BLOCK, offhi, offlo,
   2269  1.3      onoe 	    fwohci_if_input, handler);
   2270  1.3      onoe 	fwohci_handler_set(sc, IEEE1394_TCODE_STREAM_DATA,
   2271  1.3      onoe 	    sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] & OHCI_NodeId_NodeNumber,
   2272  1.3      onoe 	    IEEE1394_TAG_GASP, fwohci_if_input, handler);
   2273  1.7      onoe 	splx(s);
   2274  1.3      onoe 	return 0;
   2275  1.3      onoe }
   2276  1.3      onoe 
   2277  1.3      onoe static int
   2278  1.3      onoe fwohci_if_input(struct fwohci_softc *sc, void *arg, struct fwohci_pkt *pkt)
   2279  1.3      onoe {
   2280  1.4  jdolecek 	int n, len;
   2281  1.3      onoe 	struct mbuf *m;
   2282  1.3      onoe 	struct iovec *iov;
   2283  1.3      onoe 	void (*handler)(struct device *, struct mbuf *) = arg;
   2284  1.3      onoe 
   2285  1.3      onoe #ifdef FW_DEBUG
   2286  1.9      onoe 	if (fw_verbose) {
   2287  1.8      onoe 		int i;
   2288  1.8      onoe 		printf("fwohci_if_input: tcode=0x%x, dlen=%d",
   2289  1.8      onoe 		    pkt->fp_tcode, pkt->fp_dlen);
   2290  1.9      onoe 		if (fw_dump) {
   2291  1.9      onoe 			for (i = 0; i < pkt->fp_hlen/4; i++)
   2292  1.9      onoe 				printf("%s%08x", i?" ":"\n\t", pkt->fp_hdr[i]);
   2293  1.8      onoe 			printf("$");
   2294  1.9      onoe 			for (n = 0, len = pkt->fp_dlen; len > 0; len -= i, n++){
   2295  1.9      onoe 				iov = &pkt->fp_iov[n];
   2296  1.9      onoe 				for (i = 0; i < iov->iov_len; i++)
   2297  1.9      onoe 					printf("%s%02x",
   2298  1.9      onoe 					    (i%32)?((i%4)?"":" "):"\n\t",
   2299  1.9      onoe 					    ((u_int8_t *)iov->iov_base)[i]);
   2300  1.9      onoe 				printf("$");
   2301  1.9      onoe 			}
   2302  1.8      onoe 		}
   2303  1.8      onoe 		printf("\n");
   2304  1.5      matt 	}
   2305  1.3      onoe #endif /* FW_DEBUG */
   2306  1.3      onoe 	len = pkt->fp_dlen;
   2307  1.3      onoe 	MGETHDR(m, M_DONTWAIT, MT_DATA);
   2308  1.3      onoe 	if (m == NULL)
   2309  1.3      onoe 		return IEEE1394_RCODE_COMPLETE;
   2310  1.8      onoe 	if (len + m->m_len > MHLEN) {
   2311  1.3      onoe 		MCLGET(m, M_DONTWAIT);
   2312  1.3      onoe 		if ((m->m_flags & M_EXT) == 0) {
   2313  1.3      onoe 			m_freem(m);
   2314  1.3      onoe 			return IEEE1394_RCODE_COMPLETE;
   2315  1.3      onoe 		}
   2316  1.3      onoe 	}
   2317  1.8      onoe 	m->m_len = 16;
   2318  1.8      onoe 	n = (pkt->fp_hdr[1] >> 16) & OHCI_NodeId_NodeNumber;
   2319  1.8      onoe 	if (sc->sc_uidtbl == NULL || n > sc->sc_rootid ||
   2320  1.8      onoe 	    sc->sc_uidtbl[n].fu_valid != 0x3) {
   2321  1.8      onoe 		printf("%s: packet from unknown node: phy id %d\n",
   2322  1.8      onoe 		    sc->sc_sc1394.sc1394_dev.dv_xname, n);
   2323  1.8      onoe 		m_freem(m);
   2324  1.8      onoe 		return IEEE1394_RCODE_COMPLETE;
   2325  1.8      onoe 	}
   2326  1.8      onoe 	memcpy(mtod(m, caddr_t), sc->sc_uidtbl[n].fu_uid, 8);
   2327  1.8      onoe 	if (pkt->fp_tcode == IEEE1394_TCODE_STREAM_DATA) {
   2328  1.8      onoe 		m->m_flags |= M_BCAST;
   2329  1.8      onoe 		mtod(m, u_int32_t *)[2] = mtod(m, u_int32_t *)[3] = 0;
   2330  1.8      onoe 	} else {
   2331  1.8      onoe 		mtod(m, u_int32_t *)[2] = htonl(pkt->fp_hdr[1]);
   2332  1.8      onoe 		mtod(m, u_int32_t *)[3] = htonl(pkt->fp_hdr[2]);
   2333  1.8      onoe 	}
   2334  1.8      onoe 	mtod(m, u_int8_t *)[8] = n;	/*XXX: node id for debug */
   2335  1.8      onoe 	mtod(m, u_int8_t *)[9] =
   2336  1.8      onoe 	    (*pkt->fp_trail >> (16 + OHCI_CTXCTL_SPD_BITPOS)) &
   2337  1.8      onoe 	    ((1 << OHCI_CTXCTL_SPD_BITLEN) - 1);
   2338  1.8      onoe 
   2339  1.8      onoe 	m->m_pkthdr.rcvif = NULL;	/* set in child */
   2340  1.8      onoe 	m->m_pkthdr.len = len + m->m_len;
   2341  1.3      onoe 	/*
   2342  1.3      onoe 	 * We may use receive buffer by external mbuf instead of copy here.
   2343  1.3      onoe 	 * But asynchronous receive buffer must be operate in buffer fill
   2344  1.3      onoe 	 * mode, so that each receive buffer will shared by multiple mbufs.
   2345  1.3      onoe 	 * If upper layer doesn't free mbuf soon, e.g. application program
   2346  1.3      onoe 	 * is suspended, buffer must be reallocated.
   2347  1.3      onoe 	 * Isochronous buffer must be operate in packet buffer mode, and
   2348  1.3      onoe 	 * it is easy to map receive buffer to external mbuf.  But it is
   2349  1.3      onoe 	 * used for broadcast/multicast only, and is expected not so
   2350  1.3      onoe 	 * performance sensitive for now.
   2351  1.3      onoe 	 * XXX: The performance may be important for multicast case,
   2352  1.3      onoe 	 * so we should revisit here later.
   2353  1.3      onoe 	 *						-- onoe
   2354  1.3      onoe 	 */
   2355  1.3      onoe 	n = 0;
   2356  1.9      onoe 	iov = pkt->fp_uio.uio_iov;
   2357  1.3      onoe 	while (len > 0) {
   2358  1.3      onoe 		memcpy(mtod(m, caddr_t) + m->m_len, iov->iov_base,
   2359  1.3      onoe 		    iov->iov_len);
   2360  1.3      onoe 	        m->m_len += iov->iov_len;
   2361  1.3      onoe 	        len -= iov->iov_len;
   2362  1.3      onoe 		iov++;
   2363  1.3      onoe 	}
   2364  1.3      onoe 	(*handler)(sc->sc_sc1394.sc1394_if, m);
   2365  1.3      onoe 	return IEEE1394_RCODE_COMPLETE;
   2366  1.3      onoe }
   2367  1.3      onoe 
   2368  1.3      onoe static int
   2369  1.3      onoe fwohci_if_output(struct device *self, struct mbuf *m0,
   2370  1.3      onoe     void (*callback)(struct device *, struct mbuf *))
   2371  1.3      onoe {
   2372  1.3      onoe 	struct fwohci_softc *sc = (struct fwohci_softc *)self;
   2373  1.3      onoe 	struct fwohci_pkt pkt;
   2374  1.3      onoe 	u_int8_t *p;
   2375  1.8      onoe 	int s, n, error, spd, hdrlen, maxrec;
   2376  1.8      onoe 
   2377  1.8      onoe 	p = mtod(m0, u_int8_t *);
   2378  1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   2379  1.8      onoe 		spd = IEEE1394_SPD_S100;	/*XXX*/
   2380  1.8      onoe 		maxrec = 512;			/*XXX*/
   2381  1.8      onoe 		hdrlen = 8;
   2382  1.8      onoe 	} else {
   2383  1.8      onoe 		n = fwohci_uid_lookup(sc, p);
   2384  1.8      onoe 		if (n < 0) {
   2385  1.8      onoe 			printf("%s: nodeid unknown:"
   2386  1.8      onoe 			    " %02x:%02x:%02x:%02x:%02x:%02x:%02x:%02x\n",
   2387  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname,
   2388  1.8      onoe 			    p[0], p[1], p[2], p[3], p[4], p[5], p[6], p[7]);
   2389  1.8      onoe 			error = EHOSTUNREACH;
   2390  1.8      onoe 			goto end;
   2391  1.8      onoe 		}
   2392  1.8      onoe 		if (n == IEEE1394_BCAST_PHY_ID) {
   2393  1.8      onoe 			printf("%s: broadcast with !M_MCAST\n",
   2394  1.8      onoe 			    sc->sc_sc1394.sc1394_dev.dv_xname);
   2395  1.8      onoe #ifdef FW_DEBUG
   2396  1.8      onoe 			if (fw_dump) {
   2397  1.9      onoe 				struct mbuf *m;
   2398  1.8      onoe 				printf("packet:");
   2399  1.8      onoe 				for (m = m0; m != NULL; m = m->m_next) {
   2400  1.8      onoe 					for (n = 0; n < m->m_len; n++)
   2401  1.8      onoe 						printf("%s%02x", (n%32)?
   2402  1.8      onoe 						    ((n%4)?"":" "):"\n\t",
   2403  1.8      onoe 						    mtod(m, u_int8_t *)[n]);
   2404  1.8      onoe 					printf("$");
   2405  1.8      onoe 				}
   2406  1.8      onoe 				printf("\n");
   2407  1.8      onoe 			}
   2408  1.8      onoe #endif
   2409  1.8      onoe 			error = EHOSTUNREACH;
   2410  1.8      onoe 			goto end;
   2411  1.8      onoe 		}
   2412  1.8      onoe 		maxrec = 2 << p[8];
   2413  1.8      onoe 		spd = p[9];
   2414  1.8      onoe 		hdrlen = 0;
   2415  1.8      onoe 	}
   2416  1.8      onoe 	if (spd > sc->sc_sc1394.sc1394_link_speed) {
   2417  1.8      onoe #ifdef FW_DEBUG
   2418  1.8      onoe 		if (fw_verbose)
   2419  1.8      onoe 			printf("fwohci_if_output: spd (%d) is faster than %d\n",
   2420  1.8      onoe 			    spd, sc->sc_sc1394.sc1394_link_speed);
   2421  1.8      onoe #endif
   2422  1.8      onoe 		spd = sc->sc_sc1394.sc1394_link_speed;
   2423  1.8      onoe 	}
   2424  1.8      onoe 	if (maxrec > (512 << spd)) {
   2425  1.8      onoe #ifdef FW_DEBUG
   2426  1.8      onoe 		if (fw_verbose)
   2427  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger for"
   2428  1.8      onoe 			" spd (%d)\n", maxrec, spd);
   2429  1.8      onoe #endif
   2430  1.8      onoe 		maxrec = 512 << spd;
   2431  1.8      onoe 	}
   2432  1.8      onoe 	while (maxrec > sc->sc_sc1394.sc1394_max_receive) {
   2433  1.8      onoe #ifdef FW_DEBUG
   2434  1.8      onoe 		if (fw_verbose)
   2435  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is larger than"
   2436  1.8      onoe 			    " %d\n", maxrec, sc->sc_sc1394.sc1394_max_receive);
   2437  1.8      onoe #endif
   2438  1.8      onoe 		maxrec >>= 1;
   2439  1.8      onoe 	}
   2440  1.8      onoe 	if (maxrec < 512) {
   2441  1.8      onoe #ifdef FW_DEBUG
   2442  1.8      onoe 		if (fw_verbose)
   2443  1.8      onoe 			printf("fwohci_if_output: maxrec (%d) is smaller"
   2444  1.8      onoe 			    " than minimum\n", maxrec);
   2445  1.8      onoe #endif
   2446  1.8      onoe 		maxrec = 512;
   2447  1.8      onoe 	}
   2448  1.8      onoe 
   2449  1.8      onoe 	m_adj(m0, 16 - hdrlen);
   2450  1.8      onoe 	if (m0->m_pkthdr.len > maxrec) {
   2451  1.8      onoe #ifdef FW_DEBUG
   2452  1.8      onoe 		if (fw_verbose)
   2453  1.8      onoe 			printf("fwohci_if_output: packet too big:"
   2454  1.8      onoe 			    " hdr %d, pktlen %d, maxrec %d\n",
   2455  1.8      onoe 			    hdrlen, m0->m_pkthdr.len, maxrec);
   2456  1.8      onoe #endif
   2457  1.8      onoe 		error = E2BIG;	/*XXX*/
   2458  1.8      onoe 		goto end;
   2459  1.8      onoe 	}
   2460  1.3      onoe 
   2461  1.3      onoe 	memset(&pkt, 0, sizeof(pkt));
   2462  1.9      onoe 	pkt.fp_uio.uio_iov = pkt.fp_iov;
   2463  1.9      onoe 	pkt.fp_uio.uio_segflg = UIO_SYSSPACE;
   2464  1.9      onoe 	pkt.fp_uio.uio_rw = UIO_WRITE;
   2465  1.7      onoe 	s = splimp();
   2466  1.9      onoe 	if (m0->m_flags & (M_BCAST | M_MCAST)) {
   2467  1.3      onoe 		/* construct GASP header */
   2468  1.3      onoe 		p = mtod(m0, u_int8_t *);
   2469  1.3      onoe 		p[0] = sc->sc_nodeid >> 8;
   2470  1.3      onoe 		p[1] = sc->sc_nodeid & 0xff;
   2471  1.3      onoe 		p[2] = 0x00; p[3] = 0x00; p[4] = 0x5e;
   2472  1.3      onoe 		p[5] = 0x00; p[6] = 0x00; p[7] = 0x01;
   2473  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_STREAM_DATA;
   2474  1.3      onoe 		pkt.fp_hlen = 8;
   2475  1.8      onoe 		pkt.fp_hdr[0] = (spd << 16) | (IEEE1394_TAG_GASP << 14) |
   2476  1.3      onoe 		    ((sc->sc_csr[CSR_SB_BROADCAST_CHANNEL] &
   2477  1.3      onoe 		    OHCI_NodeId_NodeNumber) << 8);
   2478  1.3      onoe 		pkt.fp_hdr[1] = m0->m_pkthdr.len << 16;
   2479  1.3      onoe 	} else {
   2480  1.3      onoe 		pkt.fp_tcode = IEEE1394_TCODE_WRITE_REQ_BLOCK;
   2481  1.3      onoe 		pkt.fp_hlen = 16;
   2482  1.3      onoe 		pkt.fp_hdr[0] = 0x00800100 | (sc->sc_tlabel << 10) |
   2483  1.8      onoe 		    (spd << 16);
   2484  1.3      onoe 		pkt.fp_hdr[1] =
   2485  1.3      onoe 		    (((sc->sc_nodeid & OHCI_NodeId_BusNumber) | n) << 16) |
   2486  1.3      onoe 		    (p[10] << 8) | p[11];
   2487  1.3      onoe 		pkt.fp_hdr[2] = (p[12]<<24) | (p[13]<<16) | (p[14]<<8) | p[15];
   2488  1.3      onoe 		pkt.fp_hdr[3] = m0->m_pkthdr.len << 16;
   2489  1.3      onoe 		sc->sc_tlabel = (sc->sc_tlabel + 1) & 0x3f;
   2490  1.3      onoe 	}
   2491  1.3      onoe 	pkt.fp_hdr[0] |= (pkt.fp_tcode << 4);
   2492  1.3      onoe 	pkt.fp_dlen = m0->m_pkthdr.len;
   2493  1.3      onoe 	pkt.fp_m = m0;
   2494  1.3      onoe 	pkt.fp_callback = callback;
   2495  1.3      onoe 	error = fwohci_at_output(sc, sc->sc_ctx_atrq, &pkt);
   2496  1.8      onoe 	splx(s);
   2497  1.9      onoe 	m0 = pkt.fp_m;
   2498  1.3      onoe   end:
   2499  1.3      onoe 	if (error) {
   2500  1.3      onoe 		if (callback)
   2501  1.3      onoe 			(*callback)(sc->sc_sc1394.sc1394_if, m0);
   2502  1.3      onoe 		else
   2503  1.3      onoe 			m_freem(m0);
   2504  1.3      onoe 	}
   2505  1.3      onoe 	return error;
   2506  1.1      matt }
   2507