fwohcireg.h revision 1.20 1 1.20 msaitoh /* $NetBSD: fwohcireg.h,v 1.20 2019/10/15 18:21:47 msaitoh Exp $ */
2 1.15 christos
3 1.1 matt /*-
4 1.14 kiyohara * Copyright (c) 2003 Hidetoshi Shimokawa
5 1.14 kiyohara * Copyright (c) 1998-2002 Katsushi Kobayashi and Hidetoshi Shimokawa
6 1.1 matt * All rights reserved.
7 1.1 matt *
8 1.1 matt * Redistribution and use in source and binary forms, with or without
9 1.1 matt * modification, are permitted provided that the following conditions
10 1.1 matt * are met:
11 1.1 matt * 1. Redistributions of source code must retain the above copyright
12 1.1 matt * notice, this list of conditions and the following disclaimer.
13 1.1 matt * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 matt * notice, this list of conditions and the following disclaimer in the
15 1.1 matt * documentation and/or other materials provided with the distribution.
16 1.1 matt * 3. All advertising materials mentioning features or use of this software
17 1.14 kiyohara * must display the acknowledgement as bellow:
18 1.14 kiyohara *
19 1.14 kiyohara * This product includes software developed by K. Kobayashi and H. Shimokawa
20 1.14 kiyohara *
21 1.14 kiyohara * 4. The name of the author may not be used to endorse or promote products
22 1.14 kiyohara * derived from this software without specific prior written permission.
23 1.1 matt *
24 1.14 kiyohara * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
25 1.14 kiyohara * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
26 1.14 kiyohara * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
27 1.14 kiyohara * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
28 1.14 kiyohara * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
29 1.14 kiyohara * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
30 1.14 kiyohara * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.14 kiyohara * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
32 1.14 kiyohara * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
33 1.14 kiyohara * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
34 1.1 matt * POSSIBILITY OF SUCH DAMAGE.
35 1.18 kiyohara *
36 1.18 kiyohara * $FreeBSD: src/sys/dev/firewire/fwohcireg.h,v 1.24 2009/02/12 03:05:42 sbruno Exp $
37 1.1 matt *
38 1.1 matt */
39 1.18 kiyohara #ifndef _FWOHCIREG_H_
40 1.18 kiyohara #define _FWOHCIREG_H_
41 1.18 kiyohara
42 1.14 kiyohara #define PCI_CBMEM PCIR_BAR(0)
43 1.1 matt
44 1.14 kiyohara #define FW_VENDORID_NATSEMI 0x100B
45 1.14 kiyohara #define FW_VENDORID_NEC 0x1033
46 1.14 kiyohara #define FW_VENDORID_SIS 0x1039
47 1.14 kiyohara #define FW_VENDORID_TI 0x104c
48 1.14 kiyohara #define FW_VENDORID_SONY 0x104d
49 1.14 kiyohara #define FW_VENDORID_VIA 0x1106
50 1.14 kiyohara #define FW_VENDORID_RICOH 0x1180
51 1.14 kiyohara #define FW_VENDORID_APPLE 0x106b
52 1.14 kiyohara #define FW_VENDORID_LUCENT 0x11c1
53 1.14 kiyohara #define FW_VENDORID_INTEL 0x8086
54 1.14 kiyohara #define FW_VENDORID_ADAPTEC 0x9004
55 1.14 kiyohara #define FW_VENDORID_SUN 0x108e
56 1.14 kiyohara
57 1.14 kiyohara #define FW_DEVICE_CS4210 (0x000f << 16)
58 1.14 kiyohara #define FW_DEVICE_UPD861 (0x0063 << 16)
59 1.14 kiyohara #define FW_DEVICE_UPD871 (0x00ce << 16)
60 1.14 kiyohara #define FW_DEVICE_UPD72870 (0x00cd << 16)
61 1.14 kiyohara #define FW_DEVICE_UPD72873 (0x00e7 << 16)
62 1.14 kiyohara #define FW_DEVICE_UPD72874 (0x00f2 << 16)
63 1.14 kiyohara #define FW_DEVICE_TITSB22 (0x8009 << 16)
64 1.14 kiyohara #define FW_DEVICE_TITSB23 (0x8019 << 16)
65 1.14 kiyohara #define FW_DEVICE_TITSB26 (0x8020 << 16)
66 1.14 kiyohara #define FW_DEVICE_TITSB43 (0x8021 << 16)
67 1.14 kiyohara #define FW_DEVICE_TITSB43A (0x8023 << 16)
68 1.14 kiyohara #define FW_DEVICE_TITSB43AB23 (0x8024 << 16)
69 1.14 kiyohara #define FW_DEVICE_TITSB82AA2 (0x8025 << 16)
70 1.14 kiyohara #define FW_DEVICE_TITSB43AB21 (0x8026 << 16)
71 1.14 kiyohara #define FW_DEVICE_TIPCI4410A (0x8017 << 16)
72 1.14 kiyohara #define FW_DEVICE_TIPCI4450 (0x8011 << 16)
73 1.14 kiyohara #define FW_DEVICE_TIPCI4451 (0x8027 << 16)
74 1.14 kiyohara #define FW_DEVICE_CXD1947 (0x8009 << 16)
75 1.14 kiyohara #define FW_DEVICE_CXD3222 (0x8039 << 16)
76 1.14 kiyohara #define FW_DEVICE_VT6306 (0x3044 << 16)
77 1.14 kiyohara #define FW_DEVICE_R5C551 (0x0551 << 16)
78 1.14 kiyohara #define FW_DEVICE_R5C552 (0x0552 << 16)
79 1.14 kiyohara #define FW_DEVICE_PANGEA (0x0030 << 16)
80 1.19 sevan #define FW_DEVICE_UNINORTH2 (0x0031 << 16)
81 1.14 kiyohara #define FW_DEVICE_AIC5800 (0x5800 << 16)
82 1.14 kiyohara #define FW_DEVICE_FW322 (0x5811 << 16)
83 1.14 kiyohara #define FW_DEVICE_7007 (0x7007 << 16)
84 1.14 kiyohara #define FW_DEVICE_82372FB (0x7605 << 16)
85 1.14 kiyohara #define FW_DEVICE_PCIO2FW (0x1102 << 16)
86 1.14 kiyohara
87 1.14 kiyohara #define PCI_INTERFACE_OHCI 0x10
88 1.14 kiyohara
89 1.14 kiyohara #define PCI_OHCI_MAP_REGISTER 0x10
90 1.1 matt
91 1.18 kiyohara #define OHCI_DMA_ITCH 0x20
92 1.18 kiyohara #define OHCI_DMA_IRCH 0x20
93 1.1 matt
94 1.18 kiyohara #define OHCI_MAX_DMA_CH (0x4 + OHCI_DMA_ITCH + OHCI_DMA_IRCH)
95 1.1 matt
96 1.1 matt
97 1.14 kiyohara typedef uint32_t fwohcireg_t;
98 1.1 matt
99 1.14 kiyohara /* for PCI */
100 1.14 kiyohara #if BYTE_ORDER == BIG_ENDIAN
101 1.14 kiyohara #define FWOHCI_DMA_WRITE(x, y) ((x) = htole32(y))
102 1.14 kiyohara #define FWOHCI_DMA_READ(x) le32toh(x)
103 1.14 kiyohara #define FWOHCI_DMA_SET(x, y) ((x) |= htole32(y))
104 1.14 kiyohara #define FWOHCI_DMA_CLEAR(x, y) ((x) &= htole32(~(y)))
105 1.14 kiyohara #else
106 1.14 kiyohara #define FWOHCI_DMA_WRITE(x, y) ((x) = (y))
107 1.14 kiyohara #define FWOHCI_DMA_READ(x) (x)
108 1.14 kiyohara #define FWOHCI_DMA_SET(x, y) ((x) |= (y))
109 1.14 kiyohara #define FWOHCI_DMA_CLEAR(x, y) ((x) &= ~(y))
110 1.14 kiyohara #endif
111 1.1 matt
112 1.14 kiyohara struct fwohcidb {
113 1.14 kiyohara union {
114 1.14 kiyohara struct {
115 1.14 kiyohara uint32_t cmd;
116 1.14 kiyohara uint32_t addr;
117 1.14 kiyohara uint32_t depend;
118 1.14 kiyohara uint32_t res;
119 1.14 kiyohara } desc;
120 1.14 kiyohara uint32_t immed[4];
121 1.14 kiyohara } db;
122 1.14 kiyohara #define OHCI_STATUS_SHIFT 16
123 1.14 kiyohara #define OHCI_COUNT_MASK 0xffff
124 1.14 kiyohara #define OHCI_OUTPUT_MORE (0 << 28)
125 1.14 kiyohara #define OHCI_OUTPUT_LAST (1 << 28)
126 1.14 kiyohara #define OHCI_INPUT_MORE (2 << 28)
127 1.14 kiyohara #define OHCI_INPUT_LAST (3 << 28)
128 1.14 kiyohara #define OHCI_STORE_QUAD (4 << 28)
129 1.14 kiyohara #define OHCI_LOAD_QUAD (5 << 28)
130 1.14 kiyohara #define OHCI_NOP (6 << 28)
131 1.14 kiyohara #define OHCI_STOP (7 << 28)
132 1.14 kiyohara #define OHCI_STORE (8 << 28)
133 1.14 kiyohara #define OHCI_CMD_MASK (0xf << 28)
134 1.14 kiyohara
135 1.14 kiyohara #define OHCI_UPDATE (1 << 27)
136 1.14 kiyohara
137 1.14 kiyohara #define OHCI_KEY_ST0 (0 << 24)
138 1.14 kiyohara #define OHCI_KEY_ST1 (1 << 24)
139 1.14 kiyohara #define OHCI_KEY_ST2 (2 << 24)
140 1.14 kiyohara #define OHCI_KEY_ST3 (3 << 24)
141 1.14 kiyohara #define OHCI_KEY_REGS (5 << 24)
142 1.14 kiyohara #define OHCI_KEY_SYS (6 << 24)
143 1.14 kiyohara #define OHCI_KEY_DEVICE (7 << 24)
144 1.14 kiyohara #define OHCI_KEY_MASK (7 << 24)
145 1.14 kiyohara
146 1.14 kiyohara #define OHCI_INTERRUPT_NEVER (0 << 20)
147 1.14 kiyohara #define OHCI_INTERRUPT_TRUE (1 << 20)
148 1.14 kiyohara #define OHCI_INTERRUPT_FALSE (2 << 20)
149 1.14 kiyohara #define OHCI_INTERRUPT_ALWAYS (3 << 20)
150 1.14 kiyohara
151 1.14 kiyohara #define OHCI_BRANCH_NEVER (0 << 18)
152 1.14 kiyohara #define OHCI_BRANCH_TRUE (1 << 18)
153 1.14 kiyohara #define OHCI_BRANCH_FALSE (2 << 18)
154 1.14 kiyohara #define OHCI_BRANCH_ALWAYS (3 << 18)
155 1.14 kiyohara #define OHCI_BRANCH_MASK (3 << 18)
156 1.14 kiyohara
157 1.14 kiyohara #define OHCI_WAIT_NEVER (0 << 16)
158 1.14 kiyohara #define OHCI_WAIT_TRUE (1 << 16)
159 1.14 kiyohara #define OHCI_WAIT_FALSE (2 << 16)
160 1.14 kiyohara #define OHCI_WAIT_ALWAYS (3 << 16)
161 1.14 kiyohara };
162 1.1 matt
163 1.14 kiyohara #define OHCI_SPD_S100 0x4
164 1.14 kiyohara #define OHCI_SPD_S200 0x1
165 1.14 kiyohara #define OHCI_SPD_S400 0x2
166 1.14 kiyohara
167 1.14 kiyohara
168 1.14 kiyohara #define FWOHCIEV_NOSTAT 0
169 1.14 kiyohara #define FWOHCIEV_LONGP 2
170 1.14 kiyohara #define FWOHCIEV_MISSACK 3
171 1.14 kiyohara #define FWOHCIEV_UNDRRUN 4
172 1.14 kiyohara #define FWOHCIEV_OVRRUN 5
173 1.14 kiyohara #define FWOHCIEV_DESCERR 6
174 1.14 kiyohara #define FWOHCIEV_DTRDERR 7
175 1.14 kiyohara #define FWOHCIEV_DTWRERR 8
176 1.14 kiyohara #define FWOHCIEV_BUSRST 9
177 1.14 kiyohara #define FWOHCIEV_TIMEOUT 0xa
178 1.14 kiyohara #define FWOHCIEV_TCODERR 0xb
179 1.14 kiyohara #define FWOHCIEV_UNKNOWN 0xe
180 1.14 kiyohara #define FWOHCIEV_FLUSHED 0xf
181 1.14 kiyohara #define FWOHCIEV_ACKCOMPL 0x11
182 1.14 kiyohara #define FWOHCIEV_ACKPEND 0x12
183 1.14 kiyohara #define FWOHCIEV_ACKBSX 0x14
184 1.14 kiyohara #define FWOHCIEV_ACKBSA 0x15
185 1.14 kiyohara #define FWOHCIEV_ACKBSB 0x16
186 1.14 kiyohara #define FWOHCIEV_ACKTARD 0x1b
187 1.14 kiyohara #define FWOHCIEV_ACKDERR 0x1d
188 1.14 kiyohara #define FWOHCIEV_ACKTERR 0x1e
189 1.14 kiyohara
190 1.14 kiyohara #define FWOHCIEV_MASK 0x1f
191 1.14 kiyohara
192 1.18 kiyohara struct ohci_dma {
193 1.14 kiyohara fwohcireg_t cntl;
194 1.14 kiyohara
195 1.14 kiyohara #define OHCI_CNTL_CYCMATCH_S (0x1 << 31)
196 1.14 kiyohara
197 1.14 kiyohara #define OHCI_CNTL_BUFFIL (0x1 << 31)
198 1.14 kiyohara #define OHCI_CNTL_ISOHDR (0x1 << 30)
199 1.14 kiyohara #define OHCI_CNTL_CYCMATCH_R (0x1 << 29)
200 1.14 kiyohara #define OHCI_CNTL_MULTICH (0x1 << 28)
201 1.14 kiyohara
202 1.14 kiyohara #define OHCI_CNTL_DMA_RUN (0x1 << 15)
203 1.14 kiyohara #define OHCI_CNTL_DMA_WAKE (0x1 << 12)
204 1.14 kiyohara #define OHCI_CNTL_DMA_DEAD (0x1 << 11)
205 1.14 kiyohara #define OHCI_CNTL_DMA_ACTIVE (0x1 << 10)
206 1.14 kiyohara #define OHCI_CNTL_DMA_BT (0x1 << 8)
207 1.14 kiyohara #define OHCI_CNTL_DMA_BAD (0x1 << 7)
208 1.14 kiyohara #define OHCI_CNTL_DMA_STAT (0xff)
209 1.14 kiyohara
210 1.14 kiyohara fwohcireg_t cntl_clr;
211 1.14 kiyohara fwohcireg_t dummy0;
212 1.14 kiyohara fwohcireg_t cmd;
213 1.14 kiyohara fwohcireg_t match;
214 1.14 kiyohara fwohcireg_t dummy1;
215 1.14 kiyohara fwohcireg_t dummy2;
216 1.14 kiyohara fwohcireg_t dummy3;
217 1.14 kiyohara };
218 1.1 matt
219 1.18 kiyohara struct ohci_itdma {
220 1.14 kiyohara fwohcireg_t cntl;
221 1.14 kiyohara fwohcireg_t cntl_clr;
222 1.14 kiyohara fwohcireg_t dummy0;
223 1.14 kiyohara fwohcireg_t cmd;
224 1.14 kiyohara };
225 1.1 matt
226 1.14 kiyohara struct ohci_registers {
227 1.14 kiyohara fwohcireg_t ver; /* Version No. 0x0 */
228 1.14 kiyohara fwohcireg_t guid; /* GUID_ROM No. 0x4 */
229 1.14 kiyohara fwohcireg_t retry; /* AT retries 0x8 */
230 1.14 kiyohara #define FWOHCI_RETRY 0x8
231 1.14 kiyohara fwohcireg_t csr_data; /* CSR data 0xc */
232 1.14 kiyohara fwohcireg_t csr_cmp; /* CSR compare 0x10 */
233 1.14 kiyohara fwohcireg_t csr_cntl; /* CSR compare 0x14 */
234 1.14 kiyohara fwohcireg_t rom_hdr; /* config ROM ptr. 0x18 */
235 1.14 kiyohara fwohcireg_t bus_id; /* BUS_ID 0x1c */
236 1.14 kiyohara fwohcireg_t bus_opt; /* BUS option 0x20 */
237 1.14 kiyohara #define FWOHCIGUID_H 0x24
238 1.14 kiyohara #define FWOHCIGUID_L 0x28
239 1.14 kiyohara fwohcireg_t guid_hi; /* GUID hi 0x24 */
240 1.14 kiyohara fwohcireg_t guid_lo; /* GUID lo 0x28 */
241 1.14 kiyohara fwohcireg_t dummy0[2]; /* dummy 0x2c-0x30 */
242 1.14 kiyohara fwohcireg_t config_rom; /* config ROM map 0x34 */
243 1.14 kiyohara fwohcireg_t post_wr_lo; /* post write addr lo 0x38 */
244 1.14 kiyohara fwohcireg_t post_wr_hi; /* post write addr hi 0x3c */
245 1.14 kiyohara fwohcireg_t vender; /* vender ID 0x40 */
246 1.14 kiyohara fwohcireg_t dummy1[3]; /* dummy 0x44-0x4c */
247 1.14 kiyohara fwohcireg_t hcc_cntl_set; /* HCC control set 0x50 */
248 1.14 kiyohara fwohcireg_t hcc_cntl_clr; /* HCC control clr 0x54 */
249 1.14 kiyohara #define OHCI_HCC_BIBIV (1 << 31) /* BIBimage Valid */
250 1.14 kiyohara #define OHCI_HCC_BIGEND (1 << 30) /* noByteSwapData */
251 1.14 kiyohara #define OHCI_HCC_PRPHY (1 << 23) /* programPhyEnable */
252 1.14 kiyohara #define OHCI_HCC_PHYEN (1 << 22) /* aPhyEnhanceEnable */
253 1.14 kiyohara #define OHCI_HCC_LPS (1 << 19) /* LPS */
254 1.14 kiyohara #define OHCI_HCC_POSTWR (1 << 18) /* postedWriteEnable */
255 1.14 kiyohara #define OHCI_HCC_LINKEN (1 << 17) /* linkEnable */
256 1.14 kiyohara #define OHCI_HCC_RESET (1 << 16) /* softReset */
257 1.14 kiyohara fwohcireg_t dummy2[2]; /* dummy 0x58-0x5c */
258 1.14 kiyohara fwohcireg_t dummy3[1]; /* dummy 0x60 */
259 1.14 kiyohara fwohcireg_t sid_buf; /* self id buffer 0x64 */
260 1.14 kiyohara fwohcireg_t sid_cnt; /* self id count 0x68 */
261 1.14 kiyohara fwohcireg_t dummy4[1]; /* dummy 0x6c */
262 1.14 kiyohara fwohcireg_t ir_mask_hi_set; /* ir mask hi set 0x70 */
263 1.14 kiyohara fwohcireg_t ir_mask_hi_clr; /* ir mask hi set 0x74 */
264 1.14 kiyohara fwohcireg_t ir_mask_lo_set; /* ir mask hi set 0x78 */
265 1.14 kiyohara fwohcireg_t ir_mask_lo_clr; /* ir mask hi set 0x7c */
266 1.14 kiyohara #define FWOHCI_INTSTAT 0x80
267 1.14 kiyohara #define FWOHCI_INTSTATCLR 0x84
268 1.14 kiyohara #define FWOHCI_INTMASK 0x88
269 1.14 kiyohara #define FWOHCI_INTMASKCLR 0x8c
270 1.18 kiyohara fwohcireg_t int_stat; /* 0x80 */
271 1.18 kiyohara fwohcireg_t int_clear; /* 0x84 */
272 1.18 kiyohara fwohcireg_t int_mask; /* 0x88 */
273 1.18 kiyohara fwohcireg_t int_mask_clear; /* 0x8c */
274 1.18 kiyohara fwohcireg_t it_int_stat; /* 0x90 */
275 1.18 kiyohara fwohcireg_t it_int_clear; /* 0x94 */
276 1.18 kiyohara fwohcireg_t it_int_mask; /* 0x98 */
277 1.18 kiyohara fwohcireg_t it_mask_clear; /* 0x9c */
278 1.18 kiyohara fwohcireg_t ir_int_stat; /* 0xa0 */
279 1.18 kiyohara fwohcireg_t ir_int_clear; /* 0xa4 */
280 1.18 kiyohara fwohcireg_t ir_int_mask; /* 0xa8 */
281 1.18 kiyohara fwohcireg_t ir_mask_clear; /* 0xac */
282 1.18 kiyohara fwohcireg_t dummy5[11]; /* dummy 0xb0-d8 */
283 1.18 kiyohara fwohcireg_t fairness; /* fairness control 0xdc */
284 1.14 kiyohara fwohcireg_t link_cntl; /* Chip control 0xe0*/
285 1.14 kiyohara fwohcireg_t link_cntl_clr; /* Chip control clear 0xe4*/
286 1.14 kiyohara #define FWOHCI_NODEID 0xe8
287 1.14 kiyohara fwohcireg_t node; /* Node ID 0xe8 */
288 1.20 msaitoh #define OHCI_NODE_VALID (1U << 31)
289 1.14 kiyohara #define OHCI_NODE_ROOT (1 << 30)
290 1.14 kiyohara
291 1.14 kiyohara #define OHCI_ASYSRCBUS 1
292 1.14 kiyohara
293 1.14 kiyohara fwohcireg_t phy_access; /* PHY cntl 0xec */
294 1.20 msaitoh #define PHYDEV_RDDONE (1U<<31)
295 1.14 kiyohara #define PHYDEV_RDCMD (1<<15)
296 1.14 kiyohara #define PHYDEV_WRCMD (1<<14)
297 1.14 kiyohara #define PHYDEV_REGADDR 8
298 1.14 kiyohara #define PHYDEV_WRDATA 0
299 1.14 kiyohara #define PHYDEV_RDADDR 24
300 1.14 kiyohara #define PHYDEV_RDDATA 16
301 1.14 kiyohara
302 1.14 kiyohara fwohcireg_t cycle_timer; /* Cycle Timer 0xf0 */
303 1.14 kiyohara fwohcireg_t dummy6[3]; /* dummy 0xf4-fc */
304 1.14 kiyohara fwohcireg_t areq_hi; /* Async req. filter hi 0x100 */
305 1.14 kiyohara fwohcireg_t areq_hi_clr; /* Async req. filter hi 0x104 */
306 1.14 kiyohara fwohcireg_t areq_lo; /* Async req. filter lo 0x108 */
307 1.14 kiyohara fwohcireg_t areq_lo_clr; /* Async req. filter lo 0x10c */
308 1.14 kiyohara fwohcireg_t preq_hi; /* Async req. filter hi 0x110 */
309 1.14 kiyohara fwohcireg_t preq_hi_clr; /* Async req. filter hi 0x114 */
310 1.14 kiyohara fwohcireg_t preq_lo; /* Async req. filter lo 0x118 */
311 1.14 kiyohara fwohcireg_t preq_lo_clr; /* Async req. filter lo 0x11c */
312 1.14 kiyohara
313 1.14 kiyohara fwohcireg_t pys_upper; /* Physical Upper bound 0x120 */
314 1.14 kiyohara
315 1.14 kiyohara fwohcireg_t dummy7[23]; /* dummy 0x124-0x17c */
316 1.14 kiyohara
317 1.14 kiyohara /* 0x180, 0x184, 0x188, 0x18c */
318 1.14 kiyohara /* 0x190, 0x194, 0x198, 0x19c */
319 1.14 kiyohara /* 0x1a0, 0x1a4, 0x1a8, 0x1ac */
320 1.14 kiyohara /* 0x1b0, 0x1b4, 0x1b8, 0x1bc */
321 1.14 kiyohara /* 0x1c0, 0x1c4, 0x1c8, 0x1cc */
322 1.14 kiyohara /* 0x1d0, 0x1d4, 0x1d8, 0x1dc */
323 1.14 kiyohara /* 0x1e0, 0x1e4, 0x1e8, 0x1ec */
324 1.14 kiyohara /* 0x1f0, 0x1f4, 0x1f8, 0x1fc */
325 1.14 kiyohara struct ohci_dma dma_ch[0x4];
326 1.14 kiyohara
327 1.14 kiyohara /* 0x200, 0x204, 0x208, 0x20c */
328 1.14 kiyohara /* 0x210, 0x204, 0x208, 0x20c */
329 1.14 kiyohara struct ohci_itdma dma_itch[0x20];
330 1.14 kiyohara
331 1.14 kiyohara /* 0x400, 0x404, 0x408, 0x40c */
332 1.14 kiyohara /* 0x410, 0x404, 0x408, 0x40c */
333 1.14 kiyohara struct ohci_dma dma_irch[0x20];
334 1.14 kiyohara };
335 1.1 matt
336 1.18 kiyohara struct fwohcidb_tr {
337 1.18 kiyohara int idx;
338 1.14 kiyohara STAILQ_ENTRY(fwohcidb_tr) link;
339 1.14 kiyohara struct fw_xfer *xfer;
340 1.14 kiyohara struct fwohcidb *db;
341 1.14 kiyohara bus_dmamap_t dma_map;
342 1.16 christos void *buf;
343 1.14 kiyohara bus_addr_t bus_addr;
344 1.14 kiyohara int dbcnt;
345 1.14 kiyohara };
346 1.2 onoe
347 1.2 onoe /*
348 1.14 kiyohara * OHCI info structure.
349 1.2 onoe */
350 1.18 kiyohara struct fwohci_txpkthdr {
351 1.18 kiyohara union {
352 1.14 kiyohara uint32_t ld[4];
353 1.14 kiyohara struct {
354 1.14 kiyohara #if BYTE_ORDER == BIG_ENDIAN
355 1.14 kiyohara uint32_t spd:16, /* XXX include reserved field */
356 1.14 kiyohara :8,
357 1.14 kiyohara tcode:4,
358 1.14 kiyohara :4;
359 1.14 kiyohara #else
360 1.14 kiyohara uint32_t :4,
361 1.14 kiyohara tcode:4,
362 1.14 kiyohara :8,
363 1.14 kiyohara spd:16; /* XXX include reserved fields */
364 1.14 kiyohara #endif
365 1.18 kiyohara } common;
366 1.14 kiyohara struct {
367 1.14 kiyohara #if BYTE_ORDER == BIG_ENDIAN
368 1.14 kiyohara uint32_t :8,
369 1.14 kiyohara srcbus:1,
370 1.14 kiyohara :4,
371 1.14 kiyohara spd:3,
372 1.14 kiyohara tlrt:8,
373 1.14 kiyohara tcode:4,
374 1.14 kiyohara :4;
375 1.14 kiyohara #else
376 1.14 kiyohara uint32_t :4,
377 1.14 kiyohara tcode:4,
378 1.14 kiyohara tlrt:8,
379 1.14 kiyohara spd:3,
380 1.14 kiyohara :4,
381 1.14 kiyohara srcbus:1,
382 1.14 kiyohara :8;
383 1.14 kiyohara #endif
384 1.14 kiyohara BIT16x2(dst, );
385 1.18 kiyohara } asycomm;
386 1.14 kiyohara struct {
387 1.2 onoe #if BYTE_ORDER == BIG_ENDIAN
388 1.14 kiyohara uint32_t :13,
389 1.18 kiyohara spd:3,
390 1.14 kiyohara chtag:8,
391 1.14 kiyohara tcode:4,
392 1.14 kiyohara sy:4;
393 1.14 kiyohara #else
394 1.14 kiyohara uint32_t sy:4,
395 1.14 kiyohara tcode:4,
396 1.14 kiyohara chtag:8,
397 1.18 kiyohara spd:3,
398 1.14 kiyohara :13;
399 1.14 kiyohara #endif
400 1.14 kiyohara BIT16x2(len, );
401 1.18 kiyohara } stream;
402 1.18 kiyohara } mode;
403 1.2 onoe };
404 1.18 kiyohara struct fwohci_trailer {
405 1.14 kiyohara #if BYTE_ORDER == BIG_ENDIAN
406 1.14 kiyohara uint32_t stat:16,
407 1.14 kiyohara time:16;
408 1.14 kiyohara #else
409 1.14 kiyohara uint32_t time:16,
410 1.14 kiyohara stat:16;
411 1.2 onoe #endif
412 1.2 onoe };
413 1.1 matt
414 1.14 kiyohara #define OHCI_CNTL_CYCSRC (0x1 << 22)
415 1.14 kiyohara #define OHCI_CNTL_CYCMTR (0x1 << 21)
416 1.14 kiyohara #define OHCI_CNTL_CYCTIMER (0x1 << 20)
417 1.14 kiyohara #define OHCI_CNTL_PHYPKT (0x1 << 10)
418 1.14 kiyohara #define OHCI_CNTL_SID (0x1 << 9)
419 1.14 kiyohara
420 1.18 kiyohara /*
421 1.18 kiyohara * defined in OHCI 1.1
422 1.18 kiyohara * chapter 6.1
423 1.18 kiyohara */
424 1.14 kiyohara #define OHCI_INT_DMA_ATRQ (0x1 << 0)
425 1.14 kiyohara #define OHCI_INT_DMA_ATRS (0x1 << 1)
426 1.14 kiyohara #define OHCI_INT_DMA_ARRQ (0x1 << 2)
427 1.14 kiyohara #define OHCI_INT_DMA_ARRS (0x1 << 3)
428 1.14 kiyohara #define OHCI_INT_DMA_PRRQ (0x1 << 4)
429 1.14 kiyohara #define OHCI_INT_DMA_PRRS (0x1 << 5)
430 1.18 kiyohara #define OHCI_INT_DMA_IT (0x1 << 6)
431 1.18 kiyohara #define OHCI_INT_DMA_IR (0x1 << 7)
432 1.18 kiyohara #define OHCI_INT_PW_ERR (0x1 << 8)
433 1.18 kiyohara #define OHCI_INT_LR_ERR (0x1 << 9)
434 1.14 kiyohara #define OHCI_INT_PHY_SID (0x1 << 16)
435 1.14 kiyohara #define OHCI_INT_PHY_BUS_R (0x1 << 17)
436 1.14 kiyohara #define OHCI_INT_REG_FAIL (0x1 << 18)
437 1.14 kiyohara #define OHCI_INT_PHY_INT (0x1 << 19)
438 1.14 kiyohara #define OHCI_INT_CYC_START (0x1 << 20)
439 1.14 kiyohara #define OHCI_INT_CYC_64SECOND (0x1 << 21)
440 1.14 kiyohara #define OHCI_INT_CYC_LOST (0x1 << 22)
441 1.14 kiyohara #define OHCI_INT_CYC_ERR (0x1 << 23)
442 1.14 kiyohara #define OHCI_INT_ERR (0x1 << 24)
443 1.14 kiyohara #define OHCI_INT_CYC_LONG (0x1 << 25)
444 1.14 kiyohara #define OHCI_INT_PHY_REG (0x1 << 26)
445 1.20 msaitoh #define OHCI_INT_EN (0x1U << 31)
446 1.9 jmc
447 1.18 kiyohara #define IP_CHANNELS 0x0234
448 1.14 kiyohara #define FWOHCI_MAXREC 2048
449 1.9 jmc
450 1.14 kiyohara #define OHCI_ISORA 0x02
451 1.14 kiyohara #define OHCI_ISORB 0x04
452 1.4 onoe
453 1.14 kiyohara #define FWOHCITCODE_PHY 0xe
454 1.18 kiyohara
455 1.18 kiyohara #endif /* _FWOHCIREG_H_ */
456