dpt_isa.c revision 1.4.2.3 1 1.4.2.3 ad /* $NetBSD: dpt_isa.c,v 1.4.2.3 2001/04/01 15:04:48 ad Exp $ */
2 1.4.2.2 bouyer
3 1.4.2.2 bouyer /*
4 1.4.2.3 ad * Copyright (c) 1999, 2000, 2001 Andrew Doran <ad (at) netbsd.org>
5 1.4.2.2 bouyer * All rights reserved.
6 1.4.2.2 bouyer *
7 1.4.2.2 bouyer * Redistribution and use in source and binary forms, with or without
8 1.4.2.2 bouyer * modification, are permitted provided that the following conditions
9 1.4.2.2 bouyer * are met:
10 1.4.2.2 bouyer * 1. Redistributions of source code must retain the above copyright
11 1.4.2.2 bouyer * notice, this list of conditions and the following disclaimer.
12 1.4.2.2 bouyer * 2. Redistributions in binary form must reproduce the above copyright
13 1.4.2.2 bouyer * notice, this list of conditions and the following disclaimer in the
14 1.4.2.2 bouyer * documentation and/or other materials provided with the distribution.
15 1.4.2.2 bouyer *
16 1.4.2.2 bouyer * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.4.2.2 bouyer * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.4.2.2 bouyer * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.4.2.2 bouyer * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.4.2.2 bouyer * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.4.2.2 bouyer * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.4.2.2 bouyer * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.4.2.2 bouyer * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.4.2.2 bouyer * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.4.2.2 bouyer * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.4.2.2 bouyer * SUCH DAMAGE.
27 1.4.2.2 bouyer *
28 1.4.2.2 bouyer */
29 1.4.2.2 bouyer
30 1.4.2.2 bouyer /*
31 1.4.2.2 bouyer * ISA front-end for DPT EATA SCSI driver.
32 1.4.2.2 bouyer */
33 1.4.2.2 bouyer
34 1.4.2.2 bouyer #include <sys/param.h>
35 1.4.2.2 bouyer #include <sys/systm.h>
36 1.4.2.2 bouyer #include <sys/device.h>
37 1.4.2.3 ad #include <sys/queue.h>
38 1.4.2.2 bouyer
39 1.4.2.2 bouyer #include <machine/bus.h>
40 1.4.2.2 bouyer #include <machine/intr.h>
41 1.4.2.2 bouyer
42 1.4.2.2 bouyer #include <dev/scsipi/scsipi_all.h>
43 1.4.2.2 bouyer #include <dev/scsipi/scsiconf.h>
44 1.4.2.2 bouyer
45 1.4.2.2 bouyer #include <dev/isa/isareg.h>
46 1.4.2.2 bouyer #include <dev/isa/isavar.h>
47 1.4.2.2 bouyer
48 1.4.2.2 bouyer #include <dev/isa/isadmareg.h>
49 1.4.2.2 bouyer #include <dev/isa/isadmavar.h>
50 1.4.2.2 bouyer
51 1.4.2.2 bouyer #include <dev/ic/dptreg.h>
52 1.4.2.2 bouyer #include <dev/ic/dptvar.h>
53 1.4.2.2 bouyer
54 1.4.2.2 bouyer #define DPT_ISA_IOSIZE 16
55 1.4.2.2 bouyer #define DPT_ISA_MAXCCBS 16
56 1.4.2.2 bouyer
57 1.4.2.3 ad static void dpt_isa_attach(struct device *, struct device *, void *);
58 1.4.2.3 ad static int dpt_isa_match(struct device *, struct cfdata *, void *);
59 1.4.2.3 ad static int dpt_isa_probe(struct isa_attach_args *, int);
60 1.4.2.3 ad static int dpt_isa_wait(bus_space_handle_t, bus_space_tag_t, u_int8_t,
61 1.4.2.3 ad u_int8_t);
62 1.4.2.2 bouyer
63 1.4.2.2 bouyer struct cfattach dpt_isa_ca = {
64 1.4.2.2 bouyer sizeof(struct dpt_softc), dpt_isa_match, dpt_isa_attach
65 1.4.2.2 bouyer };
66 1.4.2.2 bouyer
67 1.4.2.2 bouyer /* Try 'less intrusive' addresses first */
68 1.4.2.3 ad static const int dpt_isa_iobases[] = { 0x230, 0x330, 0x1f0, 0x170, 0 };
69 1.4.2.2 bouyer
70 1.4.2.2 bouyer /*
71 1.4.2.2 bouyer * Wait for the HBA status register to reach a specific state.
72 1.4.2.2 bouyer */
73 1.4.2.2 bouyer static int
74 1.4.2.3 ad dpt_isa_wait(bus_space_handle_t ioh, bus_space_tag_t iot, u_int8_t mask,
75 1.4.2.3 ad u_int8_t state)
76 1.4.2.2 bouyer {
77 1.4.2.2 bouyer int ms;
78 1.4.2.2 bouyer
79 1.4.2.2 bouyer for (ms = 2000 * 10; ms; ms--) {
80 1.4.2.2 bouyer if ((bus_space_read_1(iot, ioh, HA_STATUS) & mask) == state)
81 1.4.2.2 bouyer return (0);
82 1.4.2.2 bouyer DELAY(100);
83 1.4.2.2 bouyer }
84 1.4.2.3 ad
85 1.4.2.2 bouyer return (-1);
86 1.4.2.2 bouyer }
87 1.4.2.2 bouyer
88 1.4.2.2 bouyer /*
89 1.4.2.2 bouyer * Match a supported board.
90 1.4.2.2 bouyer */
91 1.4.2.2 bouyer static int
92 1.4.2.3 ad dpt_isa_match(struct device *parent, struct cfdata *match, void *aux)
93 1.4.2.2 bouyer {
94 1.4.2.2 bouyer struct isa_attach_args *ia;
95 1.4.2.2 bouyer int i;
96 1.4.2.2 bouyer
97 1.4.2.2 bouyer ia = aux;
98 1.4.2.2 bouyer
99 1.4.2.2 bouyer if (ia->ia_iobase != ISACF_PORT_DEFAULT)
100 1.4.2.2 bouyer return (dpt_isa_probe(ia, ia->ia_iobase));
101 1.4.2.3 ad
102 1.4.2.3 ad for (i = 0; dpt_isa_iobases[i] != 0; i++)
103 1.4.2.2 bouyer if (dpt_isa_probe(ia, dpt_isa_iobases[i])) {
104 1.4.2.2 bouyer ia->ia_iobase = dpt_isa_iobases[i];
105 1.4.2.2 bouyer return (1);
106 1.4.2.2 bouyer }
107 1.4.2.2 bouyer
108 1.4.2.2 bouyer return (0);
109 1.4.2.2 bouyer }
110 1.4.2.2 bouyer
111 1.4.2.2 bouyer /*
112 1.4.2.2 bouyer * Probe for a supported board.
113 1.4.2.2 bouyer */
114 1.4.2.2 bouyer static int
115 1.4.2.3 ad dpt_isa_probe(struct isa_attach_args *ia, int iobase)
116 1.4.2.2 bouyer {
117 1.4.2.2 bouyer struct eata_cfg ec;
118 1.4.2.2 bouyer bus_space_handle_t ioh;
119 1.4.2.2 bouyer bus_space_tag_t iot;
120 1.4.2.2 bouyer int i, j, stat;
121 1.4.2.2 bouyer u_int16_t *p;
122 1.4.2.2 bouyer
123 1.4.2.2 bouyer iot = ia->ia_iot;
124 1.4.2.2 bouyer
125 1.4.2.2 bouyer if (bus_space_map(iot, iobase, DPT_ISA_IOSIZE, 0, &ioh) != 0)
126 1.4.2.2 bouyer return(0);
127 1.4.2.2 bouyer
128 1.4.2.2 bouyer /*
129 1.4.2.2 bouyer * Assumuing the DPT BIOS reset the board, we shouldn't need to
130 1.4.2.3 ad * re-do it here. The tests below should weed out non-EATA devices
131 1.4.2.2 bouyer * before we start poking any registers.
132 1.4.2.2 bouyer */
133 1.4.2.2 bouyer for (i = 1000; i; i--) {
134 1.4.2.2 bouyer if ((bus_space_read_1(iot, ioh, HA_STATUS) & HA_ST_READY) != 0)
135 1.4.2.2 bouyer break;
136 1.4.2.2 bouyer DELAY(2000);
137 1.4.2.2 bouyer }
138 1.4.2.3 ad
139 1.4.2.3 ad if (i == 0)
140 1.4.2.3 ad goto bad;
141 1.4.2.2 bouyer
142 1.4.2.2 bouyer while((((stat = bus_space_read_1(iot, ioh, HA_STATUS))
143 1.4.2.2 bouyer != (HA_ST_READY|HA_ST_SEEK_COMPLETE))
144 1.4.2.2 bouyer && (stat != (HA_ST_READY|HA_ST_SEEK_COMPLETE|HA_ST_ERROR))
145 1.4.2.2 bouyer && (stat != (HA_ST_READY|HA_ST_SEEK_COMPLETE|HA_ST_ERROR|HA_ST_DRQ)))
146 1.4.2.3 ad || (dpt_isa_wait(ioh, iot, HA_ST_BUSY, 0)))
147 1.4.2.2 bouyer /* RAID drives still spinning up? */
148 1.4.2.3 ad if (bus_space_read_1(iot, ioh, HA_ERROR) != 'D' ||
149 1.4.2.3 ad bus_space_read_1(iot, ioh, HA_ERROR + 1) != 'P' ||
150 1.4.2.3 ad bus_space_read_1(iot, ioh, HA_ERROR + 2) != 'T')
151 1.4.2.3 ad goto bad;
152 1.4.2.2 bouyer
153 1.4.2.2 bouyer /*
154 1.4.2.2 bouyer * At this point we can be confident that we are dealing with a DPT
155 1.4.2.3 ad * HBA. Issue the read-config command and wait for the data to
156 1.4.2.3 ad * appear. XXX We shouldn't be doing this with PIO, but it makes it
157 1.4.2.2 bouyer * a lot easier as no DMA setup is required.
158 1.4.2.2 bouyer */
159 1.4.2.2 bouyer bus_space_write_1(iot, ioh, HA_COMMAND, CP_PIO_GETCFG);
160 1.4.2.2 bouyer memset(&ec, 0, sizeof(ec));
161 1.4.2.2 bouyer i = ((int)&((struct eata_cfg *)0)->ec_cfglen +
162 1.4.2.2 bouyer sizeof(ec.ec_cfglen)) >> 1;
163 1.4.2.2 bouyer p = (u_int16_t *)&ec;
164 1.4.2.2 bouyer
165 1.4.2.3 ad if (dpt_isa_wait(ioh, iot, 0xFF, HA_ST_DATA_RDY))
166 1.4.2.3 ad goto bad;
167 1.4.2.2 bouyer
168 1.4.2.2 bouyer /* Begin reading */
169 1.4.2.2 bouyer while (i--)
170 1.4.2.3 ad *p++ = bus_space_read_stream_2(iot, ioh, HA_DATA);
171 1.4.2.2 bouyer
172 1.4.2.2 bouyer if ((i = ec.ec_cfglen) > (sizeof(struct eata_cfg)
173 1.4.2.2 bouyer - (int)(&(((struct eata_cfg *)0L)->ec_cfglen))
174 1.4.2.2 bouyer - sizeof(ec.ec_cfglen)))
175 1.4.2.2 bouyer i = sizeof(struct eata_cfg)
176 1.4.2.2 bouyer - (int)(&(((struct eata_cfg *)0L)->ec_cfglen))
177 1.4.2.2 bouyer - sizeof(ec.ec_cfglen);
178 1.4.2.2 bouyer
179 1.4.2.2 bouyer j = i + (int)(&(((struct eata_cfg *)0L)->ec_cfglen)) +
180 1.4.2.2 bouyer sizeof(ec.ec_cfglen);
181 1.4.2.2 bouyer i >>= 1;
182 1.4.2.2 bouyer
183 1.4.2.2 bouyer while (i--)
184 1.4.2.3 ad *p++ = bus_space_read_stream_2(iot, ioh, HA_DATA);
185 1.4.2.2 bouyer
186 1.4.2.2 bouyer /* Flush until we have read 512 bytes. */
187 1.4.2.2 bouyer i = (512 - j + 1) >> 1;
188 1.4.2.2 bouyer while (i--)
189 1.4.2.3 ad bus_space_read_stream_2(iot, ioh, HA_DATA);
190 1.4.2.2 bouyer
191 1.4.2.2 bouyer /* Puke if we don't like the returned configuration data. */
192 1.4.2.2 bouyer if ((bus_space_read_1(iot, ioh, HA_STATUS) & HA_ST_ERROR) != 0 ||
193 1.4.2.2 bouyer memcmp(ec.ec_eatasig, "EATA", 4) != 0 ||
194 1.4.2.2 bouyer (ec.ec_feat0 & (EC_F0_HBA_VALID | EC_F0_DMA_SUPPORTED)) !=
195 1.4.2.3 ad (EC_F0_HBA_VALID | EC_F0_DMA_SUPPORTED))
196 1.4.2.3 ad goto bad;
197 1.4.2.2 bouyer
198 1.4.2.2 bouyer /*
199 1.4.2.3 ad * Which DMA channel to use: if it was hardwired in the kernel
200 1.4.2.3 ad * configuration, use that value. If the HBA told us, use that
201 1.4.2.3 ad * value. Otherwise, puke.
202 1.4.2.2 bouyer */
203 1.4.2.2 bouyer if (ia->ia_drq == -1) {
204 1.4.2.2 bouyer int dmanum = ((ec.ec_feat1 & EC_F1_DMA_NUM_MASK) >>
205 1.4.2.2 bouyer EC_F1_DMA_NUM_SHIFT);
206 1.4.2.2 bouyer
207 1.4.2.3 ad if ((ec.ec_feat0 & EC_F0_DMA_NUM_VALID) == 0 || dmanum > 3)
208 1.4.2.3 ad goto bad;
209 1.4.2.2 bouyer ia->ia_drq = "\0\7\6\5"[dmanum];
210 1.4.2.2 bouyer }
211 1.4.2.2 bouyer
212 1.4.2.2 bouyer /*
213 1.4.2.2 bouyer * Which IRQ to use: if it was hardwired in the kernel configuration,
214 1.4.2.3 ad * use that value. Otherwise, use what the HBA told us.
215 1.4.2.2 bouyer */
216 1.4.2.2 bouyer if (ia->ia_irq == -1)
217 1.4.2.2 bouyer ia->ia_irq = ((ec.ec_feat1 & EC_F1_IRQ_NUM_MASK) >>
218 1.4.2.2 bouyer EC_F1_IRQ_NUM_SHIFT);
219 1.4.2.2 bouyer
220 1.4.2.2 bouyer ia->ia_msize = 0;
221 1.4.2.2 bouyer ia->ia_iosize = DPT_ISA_IOSIZE;
222 1.4.2.2 bouyer bus_space_unmap(iot, ioh, DPT_ISA_IOSIZE);
223 1.4.2.2 bouyer return (1);
224 1.4.2.3 ad bad:
225 1.4.2.3 ad bus_space_unmap(iot, ioh, DPT_ISA_IOSIZE);
226 1.4.2.3 ad return (0);
227 1.4.2.2 bouyer }
228 1.4.2.2 bouyer
229 1.4.2.2 bouyer /*
230 1.4.2.2 bouyer * Attach a matched board.
231 1.4.2.2 bouyer */
232 1.4.2.2 bouyer static void
233 1.4.2.3 ad dpt_isa_attach(struct device *parent, struct device *self, void *aux)
234 1.4.2.2 bouyer {
235 1.4.2.2 bouyer struct isa_attach_args *ia;
236 1.4.2.2 bouyer isa_chipset_tag_t ic;
237 1.4.2.2 bouyer bus_space_handle_t ioh;
238 1.4.2.2 bouyer bus_space_tag_t iot;
239 1.4.2.2 bouyer struct dpt_softc *sc;
240 1.4.2.2 bouyer struct eata_cfg *ec;
241 1.4.2.2 bouyer int error;
242 1.4.2.2 bouyer
243 1.4.2.2 bouyer ia = aux;
244 1.4.2.2 bouyer sc = (struct dpt_softc *)self;
245 1.4.2.2 bouyer iot = ia->ia_iot;
246 1.4.2.2 bouyer ic = ia->ia_ic;
247 1.4.2.2 bouyer
248 1.4.2.2 bouyer printf(": ");
249 1.4.2.2 bouyer
250 1.4.2.2 bouyer if ((error = bus_space_map(iot, ia->ia_iobase, DPT_ISA_IOSIZE, 0,
251 1.4.2.2 bouyer &ioh)) != 0) {
252 1.4.2.2 bouyer printf("can't map i/o space, error = %d\n", error);
253 1.4.2.2 bouyer return;
254 1.4.2.2 bouyer }
255 1.4.2.2 bouyer
256 1.4.2.2 bouyer sc->sc_iot = iot;
257 1.4.2.2 bouyer sc->sc_ioh = ioh;
258 1.4.2.2 bouyer sc->sc_dmat = ia->ia_dmat;
259 1.4.2.2 bouyer
260 1.4.2.2 bouyer if ((error = isa_dmacascade(ic, ia->ia_drq)) != 0) {
261 1.4.2.2 bouyer printf("unable to cascade DRQ, error = %d\n", error);
262 1.4.2.2 bouyer return;
263 1.4.2.2 bouyer }
264 1.4.2.2 bouyer
265 1.4.2.2 bouyer /* Establish the interrupt. */
266 1.4.2.3 ad sc->sc_ih = isa_intr_establish(ic, ia->ia_irq, IST_EDGE, IPL_BIO,
267 1.4.2.3 ad dpt_intr, sc);
268 1.4.2.3 ad if (sc->sc_ih == NULL) {
269 1.4.2.2 bouyer printf("can't establish interrupt\n");
270 1.4.2.2 bouyer return;
271 1.4.2.2 bouyer }
272 1.4.2.2 bouyer
273 1.4.2.2 bouyer if (dpt_readcfg(sc)) {
274 1.4.2.2 bouyer printf("readcfg failed - see dpt(4)\n");
275 1.4.2.2 bouyer return;
276 1.4.2.2 bouyer }
277 1.4.2.2 bouyer
278 1.4.2.2 bouyer /*
279 1.4.2.3 ad * Now attach to the bus-independent code. XXX We need to force
280 1.4.2.3 ad * parameters that aren't filled in by some ISA boards. In
281 1.4.2.2 bouyer * particular, due to the limited amount of memory we have to play
282 1.4.2.3 ad * with for DMA, clamp the number of CCBs to 16.
283 1.4.2.2 bouyer */
284 1.4.2.2 bouyer ec = &sc->sc_ec;
285 1.4.2.3 ad
286 1.4.2.2 bouyer if (be16toh(*(int16_t *)ec->ec_queuedepth) > DPT_ISA_MAXCCBS)
287 1.4.2.2 bouyer *(int16_t *)ec->ec_queuedepth = htobe16(DPT_ISA_MAXCCBS);
288 1.4.2.2 bouyer if (ec->ec_maxlun == 0)
289 1.4.2.2 bouyer ec->ec_maxlun = 7;
290 1.4.2.2 bouyer if ((ec->ec_feat3 & EC_F3_MAX_TARGET_MASK) >> EC_F3_MAX_TARGET_SHIFT
291 1.4.2.2 bouyer == 0)
292 1.4.2.2 bouyer ec->ec_feat3 = (ec->ec_feat3 & ~EC_F3_MAX_TARGET_MASK) |
293 1.4.2.2 bouyer (7 << EC_F3_MAX_TARGET_SHIFT);
294 1.4.2.2 bouyer
295 1.4.2.3 ad /* Now attach to the bus-independent code. */
296 1.4.2.2 bouyer dpt_init(sc, NULL);
297 1.4.2.2 bouyer }
298