dpt_isa.c revision 1.6 1 1.6 lukem /* $NetBSD: dpt_isa.c,v 1.6 2001/11/13 08:01:12 lukem Exp $ */
2 1.1 ad
3 1.1 ad /*
4 1.5 bouyer * Copyright (c) 1999, 2000, 2001 Andrew Doran <ad (at) netbsd.org>
5 1.1 ad * All rights reserved.
6 1.1 ad *
7 1.1 ad * Redistribution and use in source and binary forms, with or without
8 1.1 ad * modification, are permitted provided that the following conditions
9 1.1 ad * are met:
10 1.1 ad * 1. Redistributions of source code must retain the above copyright
11 1.1 ad * notice, this list of conditions and the following disclaimer.
12 1.1 ad * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 ad * notice, this list of conditions and the following disclaimer in the
14 1.1 ad * documentation and/or other materials provided with the distribution.
15 1.1 ad *
16 1.1 ad * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
17 1.1 ad * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
18 1.1 ad * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
19 1.1 ad * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE
20 1.1 ad * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
21 1.1 ad * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
22 1.1 ad * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
23 1.1 ad * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
24 1.1 ad * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
25 1.1 ad * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
26 1.1 ad * SUCH DAMAGE.
27 1.1 ad *
28 1.1 ad */
29 1.1 ad
30 1.1 ad /*
31 1.1 ad * ISA front-end for DPT EATA SCSI driver.
32 1.1 ad */
33 1.6 lukem
34 1.6 lukem #include <sys/cdefs.h>
35 1.6 lukem __KERNEL_RCSID(0, "$NetBSD: dpt_isa.c,v 1.6 2001/11/13 08:01:12 lukem Exp $");
36 1.1 ad
37 1.1 ad #include <sys/param.h>
38 1.1 ad #include <sys/systm.h>
39 1.1 ad #include <sys/device.h>
40 1.5 bouyer #include <sys/queue.h>
41 1.1 ad
42 1.1 ad #include <machine/bus.h>
43 1.1 ad #include <machine/intr.h>
44 1.1 ad
45 1.1 ad #include <dev/scsipi/scsipi_all.h>
46 1.1 ad #include <dev/scsipi/scsiconf.h>
47 1.1 ad
48 1.1 ad #include <dev/isa/isareg.h>
49 1.1 ad #include <dev/isa/isavar.h>
50 1.1 ad
51 1.1 ad #include <dev/isa/isadmareg.h>
52 1.1 ad #include <dev/isa/isadmavar.h>
53 1.1 ad
54 1.1 ad #include <dev/ic/dptreg.h>
55 1.1 ad #include <dev/ic/dptvar.h>
56 1.1 ad
57 1.1 ad #define DPT_ISA_IOSIZE 16
58 1.1 ad #define DPT_ISA_MAXCCBS 16
59 1.1 ad
60 1.5 bouyer static void dpt_isa_attach(struct device *, struct device *, void *);
61 1.5 bouyer static int dpt_isa_match(struct device *, struct cfdata *, void *);
62 1.5 bouyer static int dpt_isa_probe(struct isa_attach_args *, int);
63 1.5 bouyer static int dpt_isa_wait(bus_space_handle_t, bus_space_tag_t, u_int8_t,
64 1.5 bouyer u_int8_t);
65 1.1 ad
66 1.1 ad struct cfattach dpt_isa_ca = {
67 1.1 ad sizeof(struct dpt_softc), dpt_isa_match, dpt_isa_attach
68 1.1 ad };
69 1.1 ad
70 1.1 ad /* Try 'less intrusive' addresses first */
71 1.5 bouyer static const int dpt_isa_iobases[] = { 0x230, 0x330, 0x1f0, 0x170, 0 };
72 1.1 ad
73 1.1 ad /*
74 1.1 ad * Wait for the HBA status register to reach a specific state.
75 1.1 ad */
76 1.1 ad static int
77 1.5 bouyer dpt_isa_wait(bus_space_handle_t ioh, bus_space_tag_t iot, u_int8_t mask,
78 1.5 bouyer u_int8_t state)
79 1.1 ad {
80 1.1 ad int ms;
81 1.1 ad
82 1.1 ad for (ms = 2000 * 10; ms; ms--) {
83 1.1 ad if ((bus_space_read_1(iot, ioh, HA_STATUS) & mask) == state)
84 1.1 ad return (0);
85 1.1 ad DELAY(100);
86 1.1 ad }
87 1.5 bouyer
88 1.1 ad return (-1);
89 1.1 ad }
90 1.1 ad
91 1.1 ad /*
92 1.1 ad * Match a supported board.
93 1.1 ad */
94 1.1 ad static int
95 1.5 bouyer dpt_isa_match(struct device *parent, struct cfdata *match, void *aux)
96 1.1 ad {
97 1.1 ad struct isa_attach_args *ia;
98 1.1 ad int i;
99 1.1 ad
100 1.1 ad ia = aux;
101 1.1 ad
102 1.2 ad if (ia->ia_iobase != ISACF_PORT_DEFAULT)
103 1.2 ad return (dpt_isa_probe(ia, ia->ia_iobase));
104 1.5 bouyer
105 1.5 bouyer for (i = 0; dpt_isa_iobases[i] != 0; i++)
106 1.2 ad if (dpt_isa_probe(ia, dpt_isa_iobases[i])) {
107 1.2 ad ia->ia_iobase = dpt_isa_iobases[i];
108 1.2 ad return (1);
109 1.1 ad }
110 1.1 ad
111 1.1 ad return (0);
112 1.1 ad }
113 1.1 ad
114 1.1 ad /*
115 1.1 ad * Probe for a supported board.
116 1.1 ad */
117 1.1 ad static int
118 1.5 bouyer dpt_isa_probe(struct isa_attach_args *ia, int iobase)
119 1.1 ad {
120 1.1 ad struct eata_cfg ec;
121 1.1 ad bus_space_handle_t ioh;
122 1.1 ad bus_space_tag_t iot;
123 1.1 ad int i, j, stat;
124 1.1 ad u_int16_t *p;
125 1.1 ad
126 1.1 ad iot = ia->ia_iot;
127 1.1 ad
128 1.1 ad if (bus_space_map(iot, iobase, DPT_ISA_IOSIZE, 0, &ioh) != 0)
129 1.1 ad return(0);
130 1.1 ad
131 1.1 ad /*
132 1.1 ad * Assumuing the DPT BIOS reset the board, we shouldn't need to
133 1.5 bouyer * re-do it here. The tests below should weed out non-EATA devices
134 1.1 ad * before we start poking any registers.
135 1.1 ad */
136 1.1 ad for (i = 1000; i; i--) {
137 1.1 ad if ((bus_space_read_1(iot, ioh, HA_STATUS) & HA_ST_READY) != 0)
138 1.1 ad break;
139 1.1 ad DELAY(2000);
140 1.1 ad }
141 1.5 bouyer
142 1.5 bouyer if (i == 0)
143 1.5 bouyer goto bad;
144 1.1 ad
145 1.1 ad while((((stat = bus_space_read_1(iot, ioh, HA_STATUS))
146 1.1 ad != (HA_ST_READY|HA_ST_SEEK_COMPLETE))
147 1.1 ad && (stat != (HA_ST_READY|HA_ST_SEEK_COMPLETE|HA_ST_ERROR))
148 1.1 ad && (stat != (HA_ST_READY|HA_ST_SEEK_COMPLETE|HA_ST_ERROR|HA_ST_DRQ)))
149 1.5 bouyer || (dpt_isa_wait(ioh, iot, HA_ST_BUSY, 0)))
150 1.1 ad /* RAID drives still spinning up? */
151 1.5 bouyer if (bus_space_read_1(iot, ioh, HA_ERROR) != 'D' ||
152 1.5 bouyer bus_space_read_1(iot, ioh, HA_ERROR + 1) != 'P' ||
153 1.5 bouyer bus_space_read_1(iot, ioh, HA_ERROR + 2) != 'T')
154 1.5 bouyer goto bad;
155 1.1 ad
156 1.1 ad /*
157 1.1 ad * At this point we can be confident that we are dealing with a DPT
158 1.5 bouyer * HBA. Issue the read-config command and wait for the data to
159 1.5 bouyer * appear. XXX We shouldn't be doing this with PIO, but it makes it
160 1.1 ad * a lot easier as no DMA setup is required.
161 1.1 ad */
162 1.1 ad bus_space_write_1(iot, ioh, HA_COMMAND, CP_PIO_GETCFG);
163 1.1 ad memset(&ec, 0, sizeof(ec));
164 1.1 ad i = ((int)&((struct eata_cfg *)0)->ec_cfglen +
165 1.1 ad sizeof(ec.ec_cfglen)) >> 1;
166 1.1 ad p = (u_int16_t *)&ec;
167 1.1 ad
168 1.5 bouyer if (dpt_isa_wait(ioh, iot, 0xFF, HA_ST_DATA_RDY))
169 1.5 bouyer goto bad;
170 1.1 ad
171 1.1 ad /* Begin reading */
172 1.1 ad while (i--)
173 1.5 bouyer *p++ = bus_space_read_stream_2(iot, ioh, HA_DATA);
174 1.1 ad
175 1.1 ad if ((i = ec.ec_cfglen) > (sizeof(struct eata_cfg)
176 1.1 ad - (int)(&(((struct eata_cfg *)0L)->ec_cfglen))
177 1.1 ad - sizeof(ec.ec_cfglen)))
178 1.1 ad i = sizeof(struct eata_cfg)
179 1.1 ad - (int)(&(((struct eata_cfg *)0L)->ec_cfglen))
180 1.1 ad - sizeof(ec.ec_cfglen);
181 1.1 ad
182 1.1 ad j = i + (int)(&(((struct eata_cfg *)0L)->ec_cfglen)) +
183 1.1 ad sizeof(ec.ec_cfglen);
184 1.1 ad i >>= 1;
185 1.1 ad
186 1.1 ad while (i--)
187 1.5 bouyer *p++ = bus_space_read_stream_2(iot, ioh, HA_DATA);
188 1.1 ad
189 1.1 ad /* Flush until we have read 512 bytes. */
190 1.1 ad i = (512 - j + 1) >> 1;
191 1.1 ad while (i--)
192 1.5 bouyer bus_space_read_stream_2(iot, ioh, HA_DATA);
193 1.1 ad
194 1.1 ad /* Puke if we don't like the returned configuration data. */
195 1.1 ad if ((bus_space_read_1(iot, ioh, HA_STATUS) & HA_ST_ERROR) != 0 ||
196 1.1 ad memcmp(ec.ec_eatasig, "EATA", 4) != 0 ||
197 1.1 ad (ec.ec_feat0 & (EC_F0_HBA_VALID | EC_F0_DMA_SUPPORTED)) !=
198 1.5 bouyer (EC_F0_HBA_VALID | EC_F0_DMA_SUPPORTED))
199 1.5 bouyer goto bad;
200 1.1 ad
201 1.1 ad /*
202 1.5 bouyer * Which DMA channel to use: if it was hardwired in the kernel
203 1.5 bouyer * configuration, use that value. If the HBA told us, use that
204 1.5 bouyer * value. Otherwise, puke.
205 1.1 ad */
206 1.1 ad if (ia->ia_drq == -1) {
207 1.1 ad int dmanum = ((ec.ec_feat1 & EC_F1_DMA_NUM_MASK) >>
208 1.1 ad EC_F1_DMA_NUM_SHIFT);
209 1.1 ad
210 1.5 bouyer if ((ec.ec_feat0 & EC_F0_DMA_NUM_VALID) == 0 || dmanum > 3)
211 1.5 bouyer goto bad;
212 1.1 ad ia->ia_drq = "\0\7\6\5"[dmanum];
213 1.1 ad }
214 1.1 ad
215 1.1 ad /*
216 1.1 ad * Which IRQ to use: if it was hardwired in the kernel configuration,
217 1.5 bouyer * use that value. Otherwise, use what the HBA told us.
218 1.1 ad */
219 1.1 ad if (ia->ia_irq == -1)
220 1.1 ad ia->ia_irq = ((ec.ec_feat1 & EC_F1_IRQ_NUM_MASK) >>
221 1.1 ad EC_F1_IRQ_NUM_SHIFT);
222 1.1 ad
223 1.1 ad ia->ia_msize = 0;
224 1.1 ad ia->ia_iosize = DPT_ISA_IOSIZE;
225 1.1 ad bus_space_unmap(iot, ioh, DPT_ISA_IOSIZE);
226 1.1 ad return (1);
227 1.5 bouyer bad:
228 1.5 bouyer bus_space_unmap(iot, ioh, DPT_ISA_IOSIZE);
229 1.5 bouyer return (0);
230 1.1 ad }
231 1.1 ad
232 1.1 ad /*
233 1.1 ad * Attach a matched board.
234 1.1 ad */
235 1.1 ad static void
236 1.5 bouyer dpt_isa_attach(struct device *parent, struct device *self, void *aux)
237 1.1 ad {
238 1.1 ad struct isa_attach_args *ia;
239 1.1 ad isa_chipset_tag_t ic;
240 1.1 ad bus_space_handle_t ioh;
241 1.1 ad bus_space_tag_t iot;
242 1.1 ad struct dpt_softc *sc;
243 1.1 ad struct eata_cfg *ec;
244 1.1 ad int error;
245 1.1 ad
246 1.1 ad ia = aux;
247 1.1 ad sc = (struct dpt_softc *)self;
248 1.1 ad iot = ia->ia_iot;
249 1.1 ad ic = ia->ia_ic;
250 1.1 ad
251 1.1 ad printf(": ");
252 1.1 ad
253 1.1 ad if ((error = bus_space_map(iot, ia->ia_iobase, DPT_ISA_IOSIZE, 0,
254 1.1 ad &ioh)) != 0) {
255 1.1 ad printf("can't map i/o space, error = %d\n", error);
256 1.1 ad return;
257 1.1 ad }
258 1.1 ad
259 1.1 ad sc->sc_iot = iot;
260 1.1 ad sc->sc_ioh = ioh;
261 1.1 ad sc->sc_dmat = ia->ia_dmat;
262 1.1 ad
263 1.1 ad if ((error = isa_dmacascade(ic, ia->ia_drq)) != 0) {
264 1.1 ad printf("unable to cascade DRQ, error = %d\n", error);
265 1.1 ad return;
266 1.1 ad }
267 1.1 ad
268 1.1 ad /* Establish the interrupt. */
269 1.5 bouyer sc->sc_ih = isa_intr_establish(ic, ia->ia_irq, IST_EDGE, IPL_BIO,
270 1.5 bouyer dpt_intr, sc);
271 1.5 bouyer if (sc->sc_ih == NULL) {
272 1.1 ad printf("can't establish interrupt\n");
273 1.1 ad return;
274 1.1 ad }
275 1.1 ad
276 1.1 ad if (dpt_readcfg(sc)) {
277 1.1 ad printf("readcfg failed - see dpt(4)\n");
278 1.1 ad return;
279 1.1 ad }
280 1.1 ad
281 1.1 ad /*
282 1.5 bouyer * Now attach to the bus-independent code. XXX We need to force
283 1.5 bouyer * parameters that aren't filled in by some ISA boards. In
284 1.1 ad * particular, due to the limited amount of memory we have to play
285 1.5 bouyer * with for DMA, clamp the number of CCBs to 16.
286 1.1 ad */
287 1.1 ad ec = &sc->sc_ec;
288 1.5 bouyer
289 1.1 ad if (be16toh(*(int16_t *)ec->ec_queuedepth) > DPT_ISA_MAXCCBS)
290 1.1 ad *(int16_t *)ec->ec_queuedepth = htobe16(DPT_ISA_MAXCCBS);
291 1.1 ad if (ec->ec_maxlun == 0)
292 1.1 ad ec->ec_maxlun = 7;
293 1.1 ad if ((ec->ec_feat3 & EC_F3_MAX_TARGET_MASK) >> EC_F3_MAX_TARGET_SHIFT
294 1.1 ad == 0)
295 1.1 ad ec->ec_feat3 = (ec->ec_feat3 & ~EC_F3_MAX_TARGET_MASK) |
296 1.1 ad (7 << EC_F3_MAX_TARGET_SHIFT);
297 1.1 ad
298 1.5 bouyer /* Now attach to the bus-independent code. */
299 1.1 ad dpt_init(sc, NULL);
300 1.1 ad }
301