esp_isa.c revision 1.19 1 1.19 mycroft /* $NetBSD: esp_isa.c,v 1.19 2000/03/19 21:27:01 mycroft Exp $ */
2 1.2 thorpej
3 1.5 thorpej /*-
4 1.12 mycroft * Copyright (c) 1997, 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.5 thorpej * This code is derived from software contributed to The NetBSD Foundation
8 1.13 mycroft * by Charles M. Hannum and by Jason R. Thorpe of the Numerical Aerospace
9 1.13 mycroft * Simulation Facility, NASA Ames Research Center.
10 1.5 thorpej *
11 1.1 pk * Redistribution and use in source and binary forms, with or without
12 1.1 pk * modification, are permitted provided that the following conditions
13 1.1 pk * are met:
14 1.1 pk * 1. Redistributions of source code must retain the above copyright
15 1.1 pk * notice, this list of conditions and the following disclaimer.
16 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
17 1.1 pk * notice, this list of conditions and the following disclaimer in the
18 1.1 pk * documentation and/or other materials provided with the distribution.
19 1.1 pk * 3. All advertising materials mentioning features or use of this software
20 1.1 pk * must display the following acknowledgement:
21 1.5 thorpej * This product includes software developed by the NetBSD
22 1.5 thorpej * Foundation, Inc. and its contributors.
23 1.5 thorpej * 4. Neither the name of The NetBSD Foundation nor the names of its
24 1.5 thorpej * contributors may be used to endorse or promote products derived
25 1.5 thorpej * from this software without specific prior written permission.
26 1.1 pk *
27 1.5 thorpej * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
28 1.5 thorpej * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
29 1.5 thorpej * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
30 1.5 thorpej * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
31 1.5 thorpej * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
32 1.5 thorpej * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
33 1.5 thorpej * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
34 1.5 thorpej * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
35 1.5 thorpej * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
36 1.5 thorpej * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
37 1.5 thorpej * POSSIBILITY OF SUCH DAMAGE.
38 1.1 pk */
39 1.1 pk
40 1.1 pk /*
41 1.1 pk * Copyright (c) 1994 Peter Galbavy
42 1.1 pk * All rights reserved.
43 1.1 pk *
44 1.1 pk * Redistribution and use in source and binary forms, with or without
45 1.1 pk * modification, are permitted provided that the following conditions
46 1.1 pk * are met:
47 1.1 pk * 1. Redistributions of source code must retain the above copyright
48 1.1 pk * notice, this list of conditions and the following disclaimer.
49 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
50 1.1 pk * notice, this list of conditions and the following disclaimer in the
51 1.1 pk * documentation and/or other materials provided with the distribution.
52 1.1 pk * 3. All advertising materials mentioning features or use of this software
53 1.1 pk * must display the following acknowledgement:
54 1.1 pk * This product includes software developed by Peter Galbavy
55 1.1 pk * 4. The name of the author may not be used to endorse or promote products
56 1.1 pk * derived from this software without specific prior written permission.
57 1.1 pk *
58 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
59 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
60 1.1 pk * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
61 1.1 pk * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
62 1.1 pk * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
63 1.1 pk * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
64 1.1 pk * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
65 1.1 pk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
66 1.1 pk * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
67 1.1 pk * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
68 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
69 1.1 pk */
70 1.1 pk
71 1.1 pk /*
72 1.1 pk * Based on aic6360 by Jarle Greipsland
73 1.1 pk *
74 1.1 pk * Acknowledgements: Many of the algorithms used in this driver are
75 1.1 pk * inspired by the work of Julian Elischer (julian (at) tfs.com) and
76 1.1 pk * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
77 1.1 pk */
78 1.1 pk
79 1.1 pk /*
80 1.1 pk * Initial m68k mac support from Allen Briggs <briggs (at) macbsd.com>
81 1.1 pk * (basically consisting of the match, a bit of the attach, and the
82 1.1 pk * "DMA" glue functions).
83 1.1 pk */
84 1.1 pk
85 1.1 pk /*
86 1.1 pk * Copyright (c) 1997 Eric S. Hvozda (hvozda (at) netcom.com)
87 1.1 pk * All rights reserved.
88 1.1 pk *
89 1.1 pk * Redistribution and use in source and binary forms, with or without
90 1.1 pk * modification, are permitted provided that the following conditions
91 1.1 pk * are met:
92 1.1 pk * 1. Redistributions of source code must retain the above copyright
93 1.1 pk * notice, this list of conditions and the following disclaimer.
94 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
95 1.1 pk * notice, this list of conditions and the following disclaimer in the
96 1.1 pk * documentation and/or other materials provided with the distribution.
97 1.1 pk * 3. All advertising materials mentioning features or use of this software
98 1.1 pk * must display the following acknowledgement:
99 1.1 pk * This product includes software developed by Eric S. Hvozda.
100 1.1 pk * 4. The name of Eric S. Hvozda may not be used to endorse or promote products
101 1.1 pk * derived from this software without specific prior written permission.
102 1.1 pk *
103 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
104 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
105 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
106 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
107 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
108 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
109 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
110 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
111 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
112 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
113 1.1 pk */
114 1.1 pk
115 1.1 pk #include <sys/param.h>
116 1.1 pk #include <sys/systm.h>
117 1.1 pk #include <sys/device.h>
118 1.1 pk #include <sys/buf.h>
119 1.1 pk
120 1.1 pk #include <machine/bus.h>
121 1.1 pk #include <machine/intr.h>
122 1.1 pk
123 1.4 bouyer #include <dev/scsipi/scsi_all.h>
124 1.4 bouyer #include <dev/scsipi/scsipi_all.h>
125 1.4 bouyer #include <dev/scsipi/scsiconf.h>
126 1.1 pk
127 1.1 pk #include <dev/isa/isavar.h>
128 1.1 pk #include <dev/isa/isadmavar.h>
129 1.1 pk
130 1.1 pk #include <dev/ic/ncr53c9xreg.h>
131 1.1 pk #include <dev/ic/ncr53c9xvar.h>
132 1.1 pk
133 1.18 mycroft #include <dev/isa/esp_isavar.h>
134 1.1 pk
135 1.8 drochner int esp_isa_match __P((struct device *, struct cfdata *, void *));
136 1.1 pk void esp_isa_attach __P((struct device *, struct device *, void *));
137 1.1 pk
138 1.1 pk struct cfattach esp_isa_ca = {
139 1.17 mycroft sizeof(struct esp_isa_softc), esp_isa_match, esp_isa_attach
140 1.1 pk };
141 1.1 pk
142 1.17 mycroft struct scsipi_device esp_isa_dev = {
143 1.1 pk NULL, /* Use default error handler */
144 1.1 pk NULL, /* have a queue, served by this */
145 1.1 pk NULL, /* have no async handler */
146 1.1 pk NULL, /* Use default 'done' routine */
147 1.1 pk };
148 1.1 pk
149 1.17 mycroft int esp_isa_debug = 0; /* ESP_SHOWTRAC | ESP_SHOWREGS | ESP_SHOWMISC */
150 1.1 pk
151 1.1 pk /*
152 1.1 pk * Functions and the switch for the MI code.
153 1.1 pk */
154 1.17 mycroft u_char esp_isa_read_reg __P((struct ncr53c9x_softc *, int));
155 1.17 mycroft void esp_isa_write_reg __P((struct ncr53c9x_softc *, int, u_char));
156 1.17 mycroft int esp_isa_dma_isintr __P((struct ncr53c9x_softc *));
157 1.17 mycroft void esp_isa_dma_reset __P((struct ncr53c9x_softc *));
158 1.17 mycroft int esp_isa_dma_intr __P((struct ncr53c9x_softc *));
159 1.17 mycroft int esp_isa_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
160 1.1 pk size_t *, int, size_t *));
161 1.17 mycroft void esp_isa_dma_go __P((struct ncr53c9x_softc *));
162 1.17 mycroft void esp_isa_dma_stop __P((struct ncr53c9x_softc *));
163 1.17 mycroft int esp_isa_dma_isactive __P((struct ncr53c9x_softc *));
164 1.17 mycroft
165 1.17 mycroft struct ncr53c9x_glue esp_isa_glue = {
166 1.17 mycroft esp_isa_read_reg,
167 1.17 mycroft esp_isa_write_reg,
168 1.17 mycroft esp_isa_dma_isintr,
169 1.17 mycroft esp_isa_dma_reset,
170 1.17 mycroft esp_isa_dma_intr,
171 1.17 mycroft esp_isa_dma_setup,
172 1.17 mycroft esp_isa_dma_go,
173 1.17 mycroft esp_isa_dma_stop,
174 1.17 mycroft esp_isa_dma_isactive,
175 1.1 pk NULL, /* gl_clear_latched_intr */
176 1.1 pk };
177 1.1 pk
178 1.1 pk /*
179 1.1 pk * Look for the board
180 1.1 pk */
181 1.1 pk int
182 1.17 mycroft esp_isa_find(iot, ioh, epd)
183 1.1 pk bus_space_tag_t iot;
184 1.1 pk bus_space_handle_t ioh;
185 1.17 mycroft struct esp_isa_probe_data *epd;
186 1.1 pk {
187 1.1 pk u_int vers;
188 1.1 pk u_int p1;
189 1.1 pk u_int p2;
190 1.1 pk u_int jmp;
191 1.1 pk
192 1.17 mycroft ESP_TRACE(("[esp_isa_find] "));
193 1.1 pk
194 1.1 pk /* reset card before we probe? */
195 1.1 pk
196 1.19 mycroft epd->sc_cfg4 = NCRCFG4_ACTNEG;
197 1.19 mycroft epd->sc_cfg5 = NCRCFG5_CRS1 | NCRCFG5_AADDR | NCRCFG5_PTRINC;
198 1.19 mycroft
199 1.1 pk /*
200 1.1 pk * Switch to the PIO regs and look for the bit pattern
201 1.1 pk * we expect...
202 1.1 pk */
203 1.19 mycroft bus_space_write_1(iot, ioh, NCR_CFG5, epd->sc_cfg5);
204 1.1 pk
205 1.1 pk #define SIG_MASK 0x87
206 1.1 pk #define REV_MASK 0x70
207 1.1 pk #define M1 0x02
208 1.1 pk #define M2 0x05
209 1.1 pk #define ISNCR 0x80
210 1.1 pk #define ISESP406 0x40
211 1.1 pk
212 1.1 pk vers = bus_space_read_1(iot, ioh, NCR_SIGNTR);
213 1.1 pk p1 = bus_space_read_1(iot, ioh, NCR_SIGNTR) & SIG_MASK;
214 1.1 pk p2 = bus_space_read_1(iot, ioh, NCR_SIGNTR) & SIG_MASK;
215 1.1 pk
216 1.17 mycroft ESP_MISC(("esp_isa_find: 0x%0x 0x%0x 0x%0x\n", vers, p1, p2));
217 1.1 pk
218 1.1 pk if (!((p1 == M1 && p2 == M2) || (p1 == M2 && p2 == M1)))
219 1.1 pk return 0;
220 1.1 pk
221 1.1 pk /* Ok, what is it? */
222 1.1 pk epd->sc_isncr = (vers & ISNCR);
223 1.1 pk epd->sc_rev = ((vers & REV_MASK) == ISESP406) ?
224 1.1 pk NCR_VARIANT_ESP406 : NCR_VARIANT_FAS408;
225 1.1 pk
226 1.1 pk /* What do the jumpers tell us? */
227 1.1 pk jmp = bus_space_read_1(iot, ioh, NCR_JMP);
228 1.1 pk
229 1.1 pk epd->sc_msize = (jmp & NCRJMP_ROMSZ) ? 0x4000 : 0x8000;
230 1.1 pk epd->sc_parity = jmp & NCRJMP_J2;
231 1.1 pk epd->sc_sync = jmp & NCRJMP_J4;
232 1.1 pk epd->sc_id = (jmp & NCRJMP_J3) ? 7 : 6;
233 1.1 pk switch (jmp & (NCRJMP_J0 | NCRJMP_J1)) {
234 1.1 pk case NCRJMP_J0 | NCRJMP_J1:
235 1.1 pk epd->sc_irq = 11;
236 1.1 pk break;
237 1.1 pk case NCRJMP_J0:
238 1.1 pk epd->sc_irq = 10;
239 1.1 pk break;
240 1.1 pk case NCRJMP_J1:
241 1.1 pk epd->sc_irq = 15;
242 1.1 pk break;
243 1.1 pk default:
244 1.1 pk epd->sc_irq = 12;
245 1.1 pk break;
246 1.1 pk }
247 1.1 pk
248 1.19 mycroft bus_space_write_1(iot, ioh, NCR_CFG5, epd->sc_cfg5);
249 1.1 pk
250 1.1 pk /* Try to set NCRESPCFG3_FCLK, some FAS408's don't support
251 1.1 pk * NCRESPCFG3_FCLK even though it is documented. A bad
252 1.1 pk * batch of chips perhaps?
253 1.1 pk */
254 1.1 pk bus_space_write_1(iot, ioh, NCR_ESPCFG3,
255 1.1 pk bus_space_read_1(iot, ioh, NCR_ESPCFG3) | NCRESPCFG3_FCLK);
256 1.1 pk epd->sc_isfast = bus_space_read_1(iot, ioh, NCR_ESPCFG3)
257 1.1 pk & NCRESPCFG3_FCLK;
258 1.1 pk
259 1.1 pk return 1;
260 1.1 pk }
261 1.1 pk
262 1.1 pk void
263 1.17 mycroft esp_isa_init(esc, epd)
264 1.17 mycroft struct esp_isa_softc *esc;
265 1.17 mycroft struct esp_isa_probe_data *epd;
266 1.1 pk {
267 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
268 1.1 pk
269 1.17 mycroft ESP_TRACE(("[esp_isa_init] "));
270 1.1 pk
271 1.1 pk /*
272 1.1 pk * Set up the glue for MI code early; we use some of it here.
273 1.1 pk */
274 1.17 mycroft sc->sc_glue = &esp_isa_glue;
275 1.1 pk
276 1.1 pk sc->sc_rev = epd->sc_rev;
277 1.1 pk sc->sc_id = epd->sc_id;
278 1.1 pk
279 1.1 pk /* If we could set NCRESPCFG3_FCLK earlier, we can really move */
280 1.1 pk sc->sc_cfg3 = NCR_READ_REG(sc, NCR_ESPCFG3);
281 1.1 pk if ((epd->sc_rev == NCR_VARIANT_FAS408) && epd->sc_isfast) {
282 1.1 pk sc->sc_freq = 40;
283 1.1 pk sc->sc_cfg3 |= NCRESPCFG3_FCLK;
284 1.19 mycroft } else
285 1.1 pk sc->sc_freq = 24;
286 1.1 pk
287 1.1 pk /* Setup the register defaults */
288 1.1 pk sc->sc_cfg1 = sc->sc_id;
289 1.1 pk if (epd->sc_parity)
290 1.1 pk sc->sc_cfg1 |= NCRCFG1_PARENB;
291 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
292 1.1 pk sc->sc_cfg3 |= NCRESPCFG3_IDM | NCRESPCFG3_FSCSI;
293 1.19 mycroft sc->sc_cfg4 = epd->sc_cfg4;
294 1.19 mycroft sc->sc_cfg5 = epd->sc_cfg5;
295 1.1 pk
296 1.1 pk /*
297 1.1 pk * This is the value used to start sync negotiations
298 1.1 pk * Note that the NCR register "SYNCTP" is programmed
299 1.1 pk * in "clocks per byte", and has a minimum value of 4.
300 1.1 pk * The SCSI period used in negotiation is one-fourth
301 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
302 1.1 pk * Since the chip's clock is given in MHz, we have the following
303 1.1 pk * formula: 4 * period = (1000 / freq) * 4
304 1.1 pk */
305 1.1 pk if (epd->sc_sync)
306 1.1 pk {
307 1.1 pk #ifdef DIAGNOSTIC
308 1.1 pk printf("%s: sync requested, but not supported; will do async\n",
309 1.1 pk sc->sc_dev.dv_xname);
310 1.1 pk #endif
311 1.1 pk epd->sc_sync = 0;
312 1.1 pk }
313 1.1 pk
314 1.1 pk sc->sc_minsync = 0;
315 1.1 pk
316 1.1 pk /* Really no limit, but since we want to fit into the TCR... */
317 1.1 pk sc->sc_maxxfer = 64 * 1024;
318 1.1 pk }
319 1.1 pk
320 1.1 pk /*
321 1.1 pk * Check the slots looking for a board we recognise
322 1.1 pk * If we find one, note it's address (slot) and call
323 1.1 pk * the actual probe routine to check it out.
324 1.1 pk */
325 1.1 pk int
326 1.1 pk esp_isa_match(parent, match, aux)
327 1.1 pk struct device *parent;
328 1.8 drochner struct cfdata *match;
329 1.8 drochner void *aux;
330 1.1 pk {
331 1.1 pk struct isa_attach_args *ia = aux;
332 1.1 pk bus_space_tag_t iot = ia->ia_iot;
333 1.1 pk bus_space_handle_t ioh;
334 1.17 mycroft struct esp_isa_probe_data epd;
335 1.1 pk int rv;
336 1.1 pk
337 1.1 pk ESP_TRACE(("[esp_isa_match] "));
338 1.1 pk
339 1.17 mycroft if (ia->ia_iobase == -1)
340 1.1 pk return 0;
341 1.1 pk
342 1.6 thorpej if (bus_space_map(iot, ia->ia_iobase, ESP_ISA_IOSIZE, 0, &ioh))
343 1.1 pk return 0;
344 1.1 pk
345 1.17 mycroft rv = esp_isa_find(iot, ioh, &epd);
346 1.1 pk
347 1.1 pk bus_space_unmap(iot, ioh, ESP_ISA_IOSIZE);
348 1.1 pk
349 1.1 pk if (rv) {
350 1.1 pk if (ia->ia_irq != IRQUNK && ia->ia_irq != epd.sc_irq) {
351 1.1 pk #ifdef DIAGNOSTIC
352 1.8 drochner printf("esp_isa_match: configured IRQ (%0d) does not "
353 1.8 drochner "match board IRQ (%0d), device not configured\n",
354 1.8 drochner ia->ia_irq, epd.sc_irq);
355 1.1 pk #endif
356 1.1 pk return 0;
357 1.1 pk }
358 1.1 pk ia->ia_irq = epd.sc_irq;
359 1.1 pk ia->ia_msize = 0;
360 1.1 pk ia->ia_iosize = ESP_ISA_IOSIZE;
361 1.1 pk }
362 1.1 pk return (rv);
363 1.1 pk }
364 1.1 pk
365 1.1 pk /*
366 1.1 pk * Attach this instance, and then all the sub-devices
367 1.1 pk */
368 1.1 pk void
369 1.1 pk esp_isa_attach(parent, self, aux)
370 1.1 pk struct device *parent, *self;
371 1.1 pk void *aux;
372 1.1 pk {
373 1.1 pk struct isa_attach_args *ia = aux;
374 1.17 mycroft struct esp_isa_softc *esc = (void *)self;
375 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
376 1.1 pk bus_space_tag_t iot = ia->ia_iot;
377 1.1 pk bus_space_handle_t ioh;
378 1.17 mycroft struct esp_isa_probe_data epd;
379 1.1 pk isa_chipset_tag_t ic = ia->ia_ic;
380 1.11 thorpej int error;
381 1.1 pk
382 1.1 pk printf("\n");
383 1.1 pk ESP_TRACE(("[esp_isa_attach] "));
384 1.1 pk
385 1.6 thorpej if (bus_space_map(iot, ia->ia_iobase, ESP_ISA_IOSIZE, 0, &ioh)) {
386 1.6 thorpej printf("%s: can't map i/o space\n", sc->sc_dev.dv_xname);
387 1.6 thorpej return;
388 1.6 thorpej }
389 1.1 pk
390 1.17 mycroft if (!esp_isa_find(iot, ioh, &epd)) {
391 1.17 mycroft printf("%s: esp_isa_find failed\n", sc->sc_dev.dv_xname);
392 1.6 thorpej return;
393 1.6 thorpej }
394 1.1 pk
395 1.11 thorpej if (ia->ia_drq != DRQUNK) {
396 1.11 thorpej if ((error = isa_dmacascade(ic, ia->ia_drq)) != 0) {
397 1.11 thorpej printf("%s: unable to cascade DRQ, error = %d\n",
398 1.11 thorpej sc->sc_dev.dv_xname, error);
399 1.11 thorpej return;
400 1.11 thorpej }
401 1.11 thorpej }
402 1.1 pk
403 1.1 pk esc->sc_ih = isa_intr_establish(ic, ia->ia_irq, IST_EDGE, IPL_BIO,
404 1.1 pk (int (*)(void *))ncr53c9x_intr, esc);
405 1.1 pk if (esc->sc_ih == NULL) {
406 1.1 pk printf("%s: couldn't establish interrupt\n",
407 1.1 pk sc->sc_dev.dv_xname);
408 1.1 pk return;
409 1.1 pk }
410 1.1 pk
411 1.1 pk esc->sc_ioh = ioh;
412 1.1 pk esc->sc_iot = iot;
413 1.17 mycroft esp_isa_init(esc, &epd);
414 1.1 pk
415 1.1 pk printf("%s:%ssync,%sparity\n", sc->sc_dev.dv_xname,
416 1.1 pk epd.sc_sync ? " " : " no ", epd.sc_parity ? " " : " no ");
417 1.1 pk printf("%s", sc->sc_dev.dv_xname);
418 1.1 pk
419 1.1 pk /*
420 1.1 pk * Now try to attach all the sub-devices
421 1.1 pk */
422 1.16 thorpej sc->sc_adapter.scsipi_cmd = ncr53c9x_scsi_cmd;
423 1.16 thorpej sc->sc_adapter.scsipi_minphys = minphys;
424 1.17 mycroft ncr53c9x_attach(sc, &esp_isa_dev);
425 1.1 pk }
426 1.1 pk
427 1.1 pk /*
428 1.1 pk * Glue functions.
429 1.1 pk */
430 1.1 pk u_char
431 1.17 mycroft esp_isa_read_reg(sc, reg)
432 1.1 pk struct ncr53c9x_softc *sc;
433 1.1 pk int reg;
434 1.1 pk {
435 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
436 1.1 pk u_char v;
437 1.1 pk
438 1.1 pk v = bus_space_read_1(esc->sc_iot, esc->sc_ioh, reg);
439 1.1 pk
440 1.17 mycroft ESP_REGS(("[esp_isa_read_reg CRS%c 0x%02x=0x%02x] ",
441 1.1 pk (bus_space_read_1(esc->sc_iot, esc->sc_ioh, NCR_CFG4) &
442 1.1 pk NCRCFG4_CRS1) ? '1' : '0', reg, v));
443 1.1 pk
444 1.1 pk return v;
445 1.1 pk }
446 1.1 pk
447 1.1 pk void
448 1.17 mycroft esp_isa_write_reg(sc, reg, val)
449 1.1 pk struct ncr53c9x_softc *sc;
450 1.1 pk int reg;
451 1.1 pk u_char val;
452 1.1 pk {
453 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
454 1.1 pk u_char v = val;
455 1.1 pk
456 1.1 pk if (reg == NCR_CMD && v == (NCRCMD_TRANS|NCRCMD_DMA)) {
457 1.1 pk v = NCRCMD_TRANS;
458 1.1 pk }
459 1.1 pk
460 1.17 mycroft ESP_REGS(("[esp_isa_write_reg CRS%c 0x%02x=0x%02x] ",
461 1.1 pk (bus_space_read_1(esc->sc_iot, esc->sc_ioh, NCR_CFG4) &
462 1.1 pk NCRCFG4_CRS1) ? '1' : '0', reg, v));
463 1.1 pk
464 1.1 pk bus_space_write_1(esc->sc_iot, esc->sc_ioh, reg, v);
465 1.1 pk }
466 1.1 pk
467 1.1 pk int
468 1.17 mycroft esp_isa_dma_isintr(sc)
469 1.1 pk struct ncr53c9x_softc *sc;
470 1.1 pk {
471 1.17 mycroft ESP_TRACE(("[esp_isa_dma_isintr] "));
472 1.1 pk
473 1.1 pk return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
474 1.1 pk }
475 1.1 pk
476 1.1 pk void
477 1.17 mycroft esp_isa_dma_reset(sc)
478 1.1 pk struct ncr53c9x_softc *sc;
479 1.1 pk {
480 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
481 1.1 pk
482 1.17 mycroft ESP_TRACE(("[esp_isa_dma_reset] "));
483 1.1 pk
484 1.1 pk esc->sc_active = 0;
485 1.1 pk esc->sc_tc = 0;
486 1.1 pk }
487 1.1 pk
488 1.1 pk int
489 1.17 mycroft esp_isa_dma_intr(sc)
490 1.1 pk struct ncr53c9x_softc *sc;
491 1.1 pk {
492 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
493 1.1 pk u_char *p;
494 1.1 pk u_int espphase, espstat, espintr;
495 1.1 pk int cnt;
496 1.1 pk
497 1.17 mycroft ESP_TRACE(("[esp_isa_dma_intr] "));
498 1.1 pk
499 1.1 pk if (esc->sc_active == 0) {
500 1.1 pk printf("%s: dma_intr--inactive DMA\n", sc->sc_dev.dv_xname);
501 1.1 pk return -1;
502 1.1 pk }
503 1.1 pk
504 1.1 pk if ((sc->sc_espintr & NCRINTR_BS) == 0) {
505 1.1 pk esc->sc_active = 0;
506 1.1 pk return 0;
507 1.1 pk }
508 1.1 pk
509 1.1 pk cnt = *esc->sc_pdmalen;
510 1.1 pk if (*esc->sc_pdmalen == 0) {
511 1.1 pk printf("%s: data interrupt, but no count left\n",
512 1.1 pk sc->sc_dev.dv_xname);
513 1.1 pk }
514 1.1 pk
515 1.1 pk p = *esc->sc_dmaaddr;
516 1.1 pk espphase = sc->sc_phase;
517 1.1 pk espstat = (u_int) sc->sc_espstat;
518 1.1 pk espintr = (u_int) sc->sc_espintr;
519 1.1 pk do {
520 1.1 pk if (esc->sc_datain) {
521 1.1 pk *p++ = NCR_READ_REG(sc, NCR_FIFO);
522 1.1 pk cnt--;
523 1.1 pk if (espphase == DATA_IN_PHASE) {
524 1.1 pk NCR_WRITE_REG(sc, NCR_CMD, NCRCMD_TRANS);
525 1.1 pk } else {
526 1.1 pk esc->sc_active = 0;
527 1.1 pk }
528 1.1 pk } else {
529 1.1 pk if ( (espphase == DATA_OUT_PHASE)
530 1.1 pk || (espphase == MESSAGE_OUT_PHASE)) {
531 1.1 pk NCR_WRITE_REG(sc, NCR_FIFO, *p++);
532 1.1 pk cnt--;
533 1.1 pk NCR_WRITE_REG(sc, NCR_CMD, NCRCMD_TRANS);
534 1.1 pk } else {
535 1.1 pk esc->sc_active = 0;
536 1.1 pk }
537 1.1 pk }
538 1.1 pk
539 1.1 pk if (esc->sc_active) {
540 1.1 pk while (!(NCR_READ_REG(sc, NCR_STAT) & 0x80));
541 1.1 pk espstat = NCR_READ_REG(sc, NCR_STAT);
542 1.1 pk espintr = NCR_READ_REG(sc, NCR_INTR);
543 1.1 pk espphase = (espintr & NCRINTR_DIS)
544 1.1 pk ? /* Disconnected */ BUSFREE_PHASE
545 1.1 pk : espstat & PHASE_MASK;
546 1.1 pk }
547 1.1 pk } while (esc->sc_active && espintr);
548 1.1 pk sc->sc_phase = espphase;
549 1.1 pk sc->sc_espstat = (u_char) espstat;
550 1.1 pk sc->sc_espintr = (u_char) espintr;
551 1.1 pk *esc->sc_dmaaddr = p;
552 1.1 pk *esc->sc_pdmalen = cnt;
553 1.1 pk
554 1.1 pk if (*esc->sc_pdmalen == 0) {
555 1.1 pk esc->sc_tc = NCRSTAT_TC;
556 1.1 pk }
557 1.1 pk sc->sc_espstat |= esc->sc_tc;
558 1.1 pk return 0;
559 1.1 pk }
560 1.1 pk
561 1.1 pk int
562 1.17 mycroft esp_isa_dma_setup(sc, addr, len, datain, dmasize)
563 1.1 pk struct ncr53c9x_softc *sc;
564 1.1 pk caddr_t *addr;
565 1.1 pk size_t *len;
566 1.1 pk int datain;
567 1.1 pk size_t *dmasize;
568 1.1 pk {
569 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
570 1.1 pk
571 1.17 mycroft ESP_TRACE(("[esp_isa_dma_setup] "));
572 1.1 pk
573 1.1 pk esc->sc_dmaaddr = addr;
574 1.1 pk esc->sc_pdmalen = len;
575 1.1 pk esc->sc_datain = datain;
576 1.1 pk esc->sc_dmasize = *dmasize;
577 1.1 pk esc->sc_tc = 0;
578 1.1 pk
579 1.1 pk return 0;
580 1.1 pk }
581 1.1 pk
582 1.1 pk void
583 1.17 mycroft esp_isa_dma_go(sc)
584 1.1 pk struct ncr53c9x_softc *sc;
585 1.1 pk {
586 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
587 1.1 pk
588 1.17 mycroft ESP_TRACE(("[esp_isa_dma_go] "));
589 1.1 pk
590 1.1 pk esc->sc_active = 1;
591 1.1 pk }
592 1.1 pk
593 1.1 pk void
594 1.17 mycroft esp_isa_dma_stop(sc)
595 1.1 pk struct ncr53c9x_softc *sc;
596 1.1 pk {
597 1.17 mycroft ESP_TRACE(("[esp_isa_dma_stop] "));
598 1.1 pk }
599 1.1 pk
600 1.1 pk int
601 1.17 mycroft esp_isa_dma_isactive(sc)
602 1.1 pk struct ncr53c9x_softc *sc;
603 1.1 pk {
604 1.17 mycroft struct esp_isa_softc *esc = (struct esp_isa_softc *)sc;
605 1.1 pk
606 1.17 mycroft ESP_TRACE(("[esp_isa_dma_isactive] "));
607 1.1 pk
608 1.1 pk return esc->sc_active;
609 1.1 pk }
610