esp_isa.c revision 1.2 1 1.2 thorpej /* $NetBSD: esp_isa.c,v 1.2 1997/05/18 06:08:02 thorpej Exp $ */
2 1.2 thorpej
3 1.1 pk /*
4 1.1 pk * Copyright (c) 1997 Jason R. Thorpe.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * Redistribution and use in source and binary forms, with or without
8 1.1 pk * modification, are permitted provided that the following conditions
9 1.1 pk * are met:
10 1.1 pk * 1. Redistributions of source code must retain the above copyright
11 1.1 pk * notice, this list of conditions and the following disclaimer.
12 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
13 1.1 pk * notice, this list of conditions and the following disclaimer in the
14 1.1 pk * documentation and/or other materials provided with the distribution.
15 1.1 pk * 3. All advertising materials mentioning features or use of this software
16 1.1 pk * must display the following acknowledgement:
17 1.1 pk * This product includes software developed for the NetBSD Project
18 1.1 pk * by Jason R. Thorpe.
19 1.1 pk * 4. The name of the author may not be used to endorse or promote products
20 1.1 pk * derived from this software without specific prior written permission.
21 1.1 pk *
22 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
23 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
24 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
25 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
26 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
28 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
29 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 1.1 pk */
33 1.1 pk
34 1.1 pk /*
35 1.1 pk * Copyright (c) 1994 Peter Galbavy
36 1.1 pk * Copyright (c) 1995 Paul Kranenburg
37 1.1 pk * All rights reserved.
38 1.1 pk *
39 1.1 pk * Redistribution and use in source and binary forms, with or without
40 1.1 pk * modification, are permitted provided that the following conditions
41 1.1 pk * are met:
42 1.1 pk * 1. Redistributions of source code must retain the above copyright
43 1.1 pk * notice, this list of conditions and the following disclaimer.
44 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
45 1.1 pk * notice, this list of conditions and the following disclaimer in the
46 1.1 pk * documentation and/or other materials provided with the distribution.
47 1.1 pk * 3. All advertising materials mentioning features or use of this software
48 1.1 pk * must display the following acknowledgement:
49 1.1 pk * This product includes software developed by Peter Galbavy
50 1.1 pk * 4. The name of the author may not be used to endorse or promote products
51 1.1 pk * derived from this software without specific prior written permission.
52 1.1 pk *
53 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
54 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
55 1.1 pk * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
56 1.1 pk * DISCLAIMED. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT,
57 1.1 pk * INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
58 1.1 pk * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR
59 1.1 pk * SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
60 1.1 pk * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT,
61 1.1 pk * STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN
62 1.1 pk * ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
63 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
64 1.1 pk */
65 1.1 pk
66 1.1 pk /*
67 1.1 pk * Based on aic6360 by Jarle Greipsland
68 1.1 pk *
69 1.1 pk * Acknowledgements: Many of the algorithms used in this driver are
70 1.1 pk * inspired by the work of Julian Elischer (julian (at) tfs.com) and
71 1.1 pk * Charles Hannum (mycroft (at) duality.gnu.ai.mit.edu). Thanks a million!
72 1.1 pk */
73 1.1 pk
74 1.1 pk /*
75 1.1 pk * Initial m68k mac support from Allen Briggs <briggs (at) macbsd.com>
76 1.1 pk * (basically consisting of the match, a bit of the attach, and the
77 1.1 pk * "DMA" glue functions).
78 1.1 pk */
79 1.1 pk /*
80 1.1 pk * Copyright (c) 1994, 1996, 1997 Charles M. Hannum. All rights reserved.
81 1.1 pk *
82 1.1 pk * Redistribution and use in source and binary forms, with or without
83 1.1 pk * modification, are permitted provided that the following conditions
84 1.1 pk * are met:
85 1.1 pk * 1. Redistributions of source code must retain the above copyright
86 1.1 pk * notice, this list of conditions and the following disclaimer.
87 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
88 1.1 pk * notice, this list of conditions and the following disclaimer in the
89 1.1 pk * documentation and/or other materials provided with the distribution.
90 1.1 pk * 3. All advertising materials mentioning features or use of this software
91 1.1 pk * must display the following acknowledgement:
92 1.1 pk * This product includes software developed by Charles M. Hannum.
93 1.1 pk * 4. The name of the author may not be used to endorse or promote products
94 1.1 pk * derived from this software without specific prior written permission.
95 1.1 pk *
96 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
97 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
98 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
99 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
100 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
101 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
102 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
103 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
104 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
105 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
106 1.1 pk */
107 1.1 pk
108 1.1 pk /*
109 1.1 pk * Copyright (c) 1997 Eric S. Hvozda (hvozda (at) netcom.com)
110 1.1 pk * All rights reserved.
111 1.1 pk *
112 1.1 pk * Redistribution and use in source and binary forms, with or without
113 1.1 pk * modification, are permitted provided that the following conditions
114 1.1 pk * are met:
115 1.1 pk * 1. Redistributions of source code must retain the above copyright
116 1.1 pk * notice, this list of conditions and the following disclaimer.
117 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
118 1.1 pk * notice, this list of conditions and the following disclaimer in the
119 1.1 pk * documentation and/or other materials provided with the distribution.
120 1.1 pk * 3. All advertising materials mentioning features or use of this software
121 1.1 pk * must display the following acknowledgement:
122 1.1 pk * This product includes software developed by Eric S. Hvozda.
123 1.1 pk * 4. The name of Eric S. Hvozda may not be used to endorse or promote products
124 1.1 pk * derived from this software without specific prior written permission.
125 1.1 pk *
126 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE AUTHOR ``AS IS'' AND ANY EXPRESS OR
127 1.1 pk * IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES
128 1.1 pk * OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED.
129 1.1 pk * IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
130 1.1 pk * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
131 1.1 pk * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
132 1.1 pk * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
133 1.1 pk * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
134 1.1 pk * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
135 1.1 pk * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
136 1.1 pk */
137 1.1 pk
138 1.1 pk #include <sys/param.h>
139 1.1 pk #include <sys/systm.h>
140 1.1 pk #include <sys/device.h>
141 1.1 pk #include <sys/buf.h>
142 1.1 pk
143 1.1 pk #include <machine/bus.h>
144 1.1 pk #include <machine/intr.h>
145 1.1 pk
146 1.1 pk #include <scsi/scsi_all.h>
147 1.1 pk #include <scsi/scsiconf.h>
148 1.1 pk
149 1.1 pk #include <dev/isa/isavar.h>
150 1.1 pk #include <dev/isa/isadmavar.h>
151 1.1 pk
152 1.1 pk #include <dev/ic/ncr53c9xreg.h>
153 1.1 pk #include <dev/ic/ncr53c9xvar.h>
154 1.1 pk
155 1.1 pk #include <dev/isa/espvar.h>
156 1.1 pk
157 1.1 pk int esp_isa_match __P((struct device *, void *, void *));
158 1.1 pk void esp_isa_attach __P((struct device *, struct device *, void *));
159 1.1 pk
160 1.1 pk struct cfattach esp_isa_ca = {
161 1.1 pk sizeof(struct esp_softc), esp_isa_match, esp_isa_attach
162 1.1 pk };
163 1.1 pk
164 1.1 pk struct cfdriver esp_cd = {
165 1.1 pk NULL, "esp", DV_DULL
166 1.1 pk };
167 1.1 pk
168 1.1 pk struct scsi_adapter esp_switch = {
169 1.1 pk ncr53c9x_scsi_cmd,
170 1.1 pk minphys, /* no max at this level; handled by DMA code */
171 1.1 pk NULL,
172 1.1 pk NULL,
173 1.1 pk };
174 1.1 pk
175 1.1 pk struct scsi_device esp_dev = {
176 1.1 pk NULL, /* Use default error handler */
177 1.1 pk NULL, /* have a queue, served by this */
178 1.1 pk NULL, /* have no async handler */
179 1.1 pk NULL, /* Use default 'done' routine */
180 1.1 pk };
181 1.1 pk
182 1.1 pk int esp_debug = 0; /* ESP_SHOWTRAC | ESP_SHOWREGS | ESP_SHOWMISC */
183 1.1 pk
184 1.1 pk /*
185 1.1 pk * Functions and the switch for the MI code.
186 1.1 pk */
187 1.1 pk u_char esp_read_reg __P((struct ncr53c9x_softc *, int));
188 1.1 pk void esp_write_reg __P((struct ncr53c9x_softc *, int, u_char));
189 1.1 pk int esp_dma_isintr __P((struct ncr53c9x_softc *));
190 1.1 pk void esp_dma_reset __P((struct ncr53c9x_softc *));
191 1.1 pk int esp_dma_intr __P((struct ncr53c9x_softc *));
192 1.1 pk int esp_dma_setup __P((struct ncr53c9x_softc *, caddr_t *,
193 1.1 pk size_t *, int, size_t *));
194 1.1 pk void esp_dma_go __P((struct ncr53c9x_softc *));
195 1.1 pk void esp_dma_stop __P((struct ncr53c9x_softc *));
196 1.1 pk int esp_dma_isactive __P((struct ncr53c9x_softc *));
197 1.1 pk
198 1.1 pk struct ncr53c9x_glue esp_glue = {
199 1.1 pk esp_read_reg,
200 1.1 pk esp_write_reg,
201 1.1 pk esp_dma_isintr,
202 1.1 pk esp_dma_reset,
203 1.1 pk esp_dma_intr,
204 1.1 pk esp_dma_setup,
205 1.1 pk esp_dma_go,
206 1.1 pk esp_dma_stop,
207 1.1 pk esp_dma_isactive,
208 1.1 pk NULL, /* gl_clear_latched_intr */
209 1.1 pk };
210 1.1 pk
211 1.1 pk /*
212 1.1 pk * Look for the board
213 1.1 pk */
214 1.1 pk int
215 1.1 pk esp_find(iot, ioh, epd)
216 1.1 pk bus_space_tag_t iot;
217 1.1 pk bus_space_handle_t ioh;
218 1.1 pk struct esp_probe_data *epd;
219 1.1 pk {
220 1.1 pk u_int vers;
221 1.1 pk u_int p1;
222 1.1 pk u_int p2;
223 1.1 pk u_int jmp;
224 1.1 pk
225 1.1 pk ESP_TRACE(("[esp_find] "));
226 1.1 pk
227 1.1 pk /* reset card before we probe? */
228 1.1 pk
229 1.1 pk /*
230 1.1 pk * Switch to the PIO regs and look for the bit pattern
231 1.1 pk * we expect...
232 1.1 pk */
233 1.1 pk bus_space_write_1(iot, ioh, NCR_CFG4,
234 1.1 pk NCRCFG4_CRS1 | bus_space_read_1(iot, ioh, NCR_CFG4));
235 1.1 pk
236 1.1 pk #define SIG_MASK 0x87
237 1.1 pk #define REV_MASK 0x70
238 1.1 pk #define M1 0x02
239 1.1 pk #define M2 0x05
240 1.1 pk #define ISNCR 0x80
241 1.1 pk #define ISESP406 0x40
242 1.1 pk
243 1.1 pk vers = bus_space_read_1(iot, ioh, NCR_SIGNTR);
244 1.1 pk p1 = bus_space_read_1(iot, ioh, NCR_SIGNTR) & SIG_MASK;
245 1.1 pk p2 = bus_space_read_1(iot, ioh, NCR_SIGNTR) & SIG_MASK;
246 1.1 pk
247 1.1 pk ESP_MISC(("%s: 0x%0x 0x%0x 0x%0x\n", epd->sc_dev.dv_xname,
248 1.1 pk vers, p1, p2));
249 1.1 pk
250 1.1 pk if (!((p1 == M1 && p2 == M2) || (p1 == M2 && p2 == M1)))
251 1.1 pk return 0;
252 1.1 pk
253 1.1 pk /* Ok, what is it? */
254 1.1 pk epd->sc_isncr = (vers & ISNCR);
255 1.1 pk epd->sc_rev = ((vers & REV_MASK) == ISESP406) ?
256 1.1 pk NCR_VARIANT_ESP406 : NCR_VARIANT_FAS408;
257 1.1 pk
258 1.1 pk /* What do the jumpers tell us? */
259 1.1 pk jmp = bus_space_read_1(iot, ioh, NCR_JMP);
260 1.1 pk
261 1.1 pk epd->sc_msize = (jmp & NCRJMP_ROMSZ) ? 0x4000 : 0x8000;
262 1.1 pk epd->sc_parity = jmp & NCRJMP_J2;
263 1.1 pk epd->sc_sync = jmp & NCRJMP_J4;
264 1.1 pk epd->sc_id = (jmp & NCRJMP_J3) ? 7 : 6;
265 1.1 pk switch (jmp & (NCRJMP_J0 | NCRJMP_J1)) {
266 1.1 pk case NCRJMP_J0 | NCRJMP_J1:
267 1.1 pk epd->sc_irq = 11;
268 1.1 pk break;
269 1.1 pk case NCRJMP_J0:
270 1.1 pk epd->sc_irq = 10;
271 1.1 pk break;
272 1.1 pk case NCRJMP_J1:
273 1.1 pk epd->sc_irq = 15;
274 1.1 pk break;
275 1.1 pk default:
276 1.1 pk epd->sc_irq = 12;
277 1.1 pk break;
278 1.1 pk }
279 1.1 pk
280 1.1 pk bus_space_write_1(iot, ioh, NCR_CFG4,
281 1.1 pk ~NCRCFG4_CRS1 & bus_space_read_1(iot, ioh, NCR_CFG4));
282 1.1 pk
283 1.1 pk /* Try to set NCRESPCFG3_FCLK, some FAS408's don't support
284 1.1 pk * NCRESPCFG3_FCLK even though it is documented. A bad
285 1.1 pk * batch of chips perhaps?
286 1.1 pk */
287 1.1 pk bus_space_write_1(iot, ioh, NCR_ESPCFG3,
288 1.1 pk bus_space_read_1(iot, ioh, NCR_ESPCFG3) | NCRESPCFG3_FCLK);
289 1.1 pk epd->sc_isfast = bus_space_read_1(iot, ioh, NCR_ESPCFG3)
290 1.1 pk & NCRESPCFG3_FCLK;
291 1.1 pk
292 1.1 pk return 1;
293 1.1 pk }
294 1.1 pk
295 1.1 pk void
296 1.1 pk esp_init(esc, epd)
297 1.1 pk struct esp_softc *esc;
298 1.1 pk struct esp_probe_data *epd;
299 1.1 pk {
300 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
301 1.1 pk
302 1.1 pk ESP_TRACE(("[esp_init] "));
303 1.1 pk
304 1.1 pk /*
305 1.1 pk * Set up the glue for MI code early; we use some of it here.
306 1.1 pk */
307 1.1 pk sc->sc_glue = &esp_glue;
308 1.1 pk
309 1.1 pk sc->sc_rev = epd->sc_rev;
310 1.1 pk sc->sc_id = epd->sc_id;
311 1.1 pk
312 1.1 pk /* If we could set NCRESPCFG3_FCLK earlier, we can really move */
313 1.1 pk sc->sc_cfg3 = NCR_READ_REG(sc, NCR_ESPCFG3);
314 1.1 pk if ((epd->sc_rev == NCR_VARIANT_FAS408) && epd->sc_isfast) {
315 1.1 pk sc->sc_freq = 40;
316 1.1 pk sc->sc_cfg3 |= NCRESPCFG3_FCLK;
317 1.1 pk }
318 1.1 pk else
319 1.1 pk sc->sc_freq = 24;
320 1.1 pk
321 1.1 pk /* Setup the register defaults */
322 1.1 pk sc->sc_cfg1 = sc->sc_id;
323 1.1 pk if (epd->sc_parity)
324 1.1 pk sc->sc_cfg1 |= NCRCFG1_PARENB;
325 1.1 pk sc->sc_cfg2 = NCRCFG2_SCSI2;
326 1.1 pk sc->sc_cfg3 |= NCRESPCFG3_IDM | NCRESPCFG3_FSCSI;
327 1.1 pk
328 1.1 pk /*
329 1.1 pk * This is the value used to start sync negotiations
330 1.1 pk * Note that the NCR register "SYNCTP" is programmed
331 1.1 pk * in "clocks per byte", and has a minimum value of 4.
332 1.1 pk * The SCSI period used in negotiation is one-fourth
333 1.1 pk * of the time (in nanoseconds) needed to transfer one byte.
334 1.1 pk * Since the chip's clock is given in MHz, we have the following
335 1.1 pk * formula: 4 * period = (1000 / freq) * 4
336 1.1 pk */
337 1.1 pk if (epd->sc_sync)
338 1.1 pk {
339 1.1 pk #ifdef DIAGNOSTIC
340 1.1 pk printf("%s: sync requested, but not supported; will do async\n",
341 1.1 pk sc->sc_dev.dv_xname);
342 1.1 pk #endif
343 1.1 pk epd->sc_sync = 0;
344 1.1 pk }
345 1.1 pk
346 1.1 pk sc->sc_minsync = 0;
347 1.1 pk
348 1.1 pk /* Really no limit, but since we want to fit into the TCR... */
349 1.1 pk sc->sc_maxxfer = 64 * 1024;
350 1.1 pk }
351 1.1 pk
352 1.1 pk /*
353 1.1 pk * Check the slots looking for a board we recognise
354 1.1 pk * If we find one, note it's address (slot) and call
355 1.1 pk * the actual probe routine to check it out.
356 1.1 pk */
357 1.1 pk int
358 1.1 pk esp_isa_match(parent, match, aux)
359 1.1 pk struct device *parent;
360 1.1 pk void *match, *aux;
361 1.1 pk {
362 1.1 pk struct ncr53c9x_softc *sc = match;
363 1.1 pk struct isa_attach_args *ia = aux;
364 1.1 pk bus_space_tag_t iot = ia->ia_iot;
365 1.1 pk bus_space_handle_t ioh;
366 1.1 pk struct esp_probe_data epd;
367 1.1 pk int rv;
368 1.1 pk
369 1.1 pk ESP_TRACE(("[esp_isa_match] "));
370 1.1 pk
371 1.1 pk if (ia->ia_iobase != 0x230 && ia->ia_iobase != 0x330) {
372 1.1 pk #ifdef DIAGNOSTIC
373 1.1 pk printf("%s: invalid iobase 0x%0x, device not configured\n",
374 1.1 pk sc->sc_dev.dv_xname, ia->ia_iobase);
375 1.1 pk #endif
376 1.1 pk return 0;
377 1.1 pk }
378 1.1 pk
379 1.1 pk if (bus_space_map(iot, ia->ia_iobase, ESP_ISA_IOSIZE, 0, &ioh)) {
380 1.1 pk #ifdef DIAGNOSTIC
381 1.1 pk printf("%s: bus_space_map() failed!\n", sc->sc_dev.dv_xname);
382 1.1 pk #endif
383 1.1 pk return 0;
384 1.1 pk }
385 1.1 pk
386 1.1 pk epd.sc_dev = sc->sc_dev;
387 1.1 pk rv = esp_find(iot, ioh, &epd);
388 1.1 pk
389 1.1 pk bus_space_unmap(iot, ioh, ESP_ISA_IOSIZE);
390 1.1 pk
391 1.1 pk if (rv) {
392 1.1 pk if (ia->ia_irq != IRQUNK && ia->ia_irq != epd.sc_irq) {
393 1.1 pk #ifdef DIAGNOSTIC
394 1.1 pk printf("%s: configured IRQ (%0d) does not match board IRQ (%0d), device not configured\n",
395 1.1 pk sc->sc_dev.dv_xname, ia->ia_irq, epd.sc_irq);
396 1.1 pk #endif
397 1.1 pk return 0;
398 1.1 pk }
399 1.1 pk ia->ia_irq = epd.sc_irq;
400 1.1 pk ia->ia_msize = 0;
401 1.1 pk ia->ia_iosize = ESP_ISA_IOSIZE;
402 1.1 pk }
403 1.1 pk return (rv);
404 1.1 pk }
405 1.1 pk
406 1.1 pk /*
407 1.1 pk * Attach this instance, and then all the sub-devices
408 1.1 pk */
409 1.1 pk void
410 1.1 pk esp_isa_attach(parent, self, aux)
411 1.1 pk struct device *parent, *self;
412 1.1 pk void *aux;
413 1.1 pk {
414 1.1 pk struct isa_attach_args *ia = aux;
415 1.1 pk struct esp_softc *esc = (void *)self;
416 1.1 pk struct ncr53c9x_softc *sc = &esc->sc_ncr53c9x;
417 1.1 pk bus_space_tag_t iot = ia->ia_iot;
418 1.1 pk bus_space_handle_t ioh;
419 1.1 pk struct esp_probe_data epd;
420 1.1 pk isa_chipset_tag_t ic = ia->ia_ic;
421 1.1 pk
422 1.1 pk printf("\n");
423 1.1 pk ESP_TRACE(("[esp_isa_attach] "));
424 1.1 pk
425 1.1 pk if (bus_space_map(iot, ia->ia_iobase, ESP_ISA_IOSIZE, 0, &ioh))
426 1.1 pk panic("espattach: bus_space_map failed");
427 1.1 pk
428 1.1 pk epd.sc_dev = sc->sc_dev;
429 1.1 pk if (!esp_find(iot, ioh, &epd))
430 1.1 pk panic("espattach: esp_find failed");
431 1.1 pk
432 1.1 pk if (ia->ia_drq != DRQUNK)
433 1.1 pk isa_dmacascade(ia->ia_drq);
434 1.1 pk
435 1.1 pk esc->sc_ih = isa_intr_establish(ic, ia->ia_irq, IST_EDGE, IPL_BIO,
436 1.1 pk (int (*)(void *))ncr53c9x_intr, esc);
437 1.1 pk if (esc->sc_ih == NULL) {
438 1.1 pk printf("%s: couldn't establish interrupt\n",
439 1.1 pk sc->sc_dev.dv_xname);
440 1.1 pk return;
441 1.1 pk }
442 1.1 pk
443 1.1 pk esp_init(esc, &epd);
444 1.1 pk
445 1.1 pk esc->sc_ioh = ioh;
446 1.1 pk esc->sc_iot = iot;
447 1.1 pk
448 1.1 pk printf("%s:%ssync,%sparity\n", sc->sc_dev.dv_xname,
449 1.1 pk epd.sc_sync ? " " : " no ", epd.sc_parity ? " " : " no ");
450 1.1 pk printf("%s", sc->sc_dev.dv_xname);
451 1.1 pk
452 1.1 pk /*
453 1.1 pk * Now try to attach all the sub-devices
454 1.1 pk */
455 1.1 pk ncr53c9x_attach(sc, &esp_switch, &esp_dev);
456 1.1 pk }
457 1.1 pk
458 1.1 pk /*
459 1.1 pk * Glue functions.
460 1.1 pk */
461 1.1 pk u_char
462 1.1 pk esp_read_reg(sc, reg)
463 1.1 pk struct ncr53c9x_softc *sc;
464 1.1 pk int reg;
465 1.1 pk {
466 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
467 1.1 pk u_char v;
468 1.1 pk
469 1.1 pk v = bus_space_read_1(esc->sc_iot, esc->sc_ioh, reg);
470 1.1 pk
471 1.1 pk ESP_REGS(("[esp_read_reg CRS%c 0x%02x=0x%02x] ",
472 1.1 pk (bus_space_read_1(esc->sc_iot, esc->sc_ioh, NCR_CFG4) &
473 1.1 pk NCRCFG4_CRS1) ? '1' : '0', reg, v));
474 1.1 pk
475 1.1 pk return v;
476 1.1 pk }
477 1.1 pk
478 1.1 pk void
479 1.1 pk esp_write_reg(sc, reg, val)
480 1.1 pk struct ncr53c9x_softc *sc;
481 1.1 pk int reg;
482 1.1 pk u_char val;
483 1.1 pk {
484 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
485 1.1 pk u_char v = val;
486 1.1 pk
487 1.1 pk if (reg == NCR_CMD && v == (NCRCMD_TRANS|NCRCMD_DMA)) {
488 1.1 pk v = NCRCMD_TRANS;
489 1.1 pk }
490 1.1 pk
491 1.1 pk ESP_REGS(("[esp_write_reg CRS%c 0x%02x=0x%02x] ",
492 1.1 pk (bus_space_read_1(esc->sc_iot, esc->sc_ioh, NCR_CFG4) &
493 1.1 pk NCRCFG4_CRS1) ? '1' : '0', reg, v));
494 1.1 pk
495 1.1 pk bus_space_write_1(esc->sc_iot, esc->sc_ioh, reg, v);
496 1.1 pk }
497 1.1 pk
498 1.1 pk int
499 1.1 pk esp_dma_isintr(sc)
500 1.1 pk struct ncr53c9x_softc *sc;
501 1.1 pk {
502 1.1 pk ESP_TRACE(("[esp_dma_isintr] "));
503 1.1 pk
504 1.1 pk return NCR_READ_REG(sc, NCR_STAT) & NCRSTAT_INT;
505 1.1 pk }
506 1.1 pk
507 1.1 pk void
508 1.1 pk esp_dma_reset(sc)
509 1.1 pk struct ncr53c9x_softc *sc;
510 1.1 pk {
511 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
512 1.1 pk
513 1.1 pk ESP_TRACE(("[esp_dma_reset] "));
514 1.1 pk
515 1.1 pk esc->sc_active = 0;
516 1.1 pk esc->sc_tc = 0;
517 1.1 pk }
518 1.1 pk
519 1.1 pk int
520 1.1 pk esp_dma_intr(sc)
521 1.1 pk struct ncr53c9x_softc *sc;
522 1.1 pk {
523 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
524 1.1 pk u_char *p;
525 1.1 pk u_int espphase, espstat, espintr;
526 1.1 pk int cnt;
527 1.1 pk
528 1.1 pk ESP_TRACE(("[esp_dma_intr] "));
529 1.1 pk
530 1.1 pk if (esc->sc_active == 0) {
531 1.1 pk printf("%s: dma_intr--inactive DMA\n", sc->sc_dev.dv_xname);
532 1.1 pk return -1;
533 1.1 pk }
534 1.1 pk
535 1.1 pk if ((sc->sc_espintr & NCRINTR_BS) == 0) {
536 1.1 pk esc->sc_active = 0;
537 1.1 pk return 0;
538 1.1 pk }
539 1.1 pk
540 1.1 pk cnt = *esc->sc_pdmalen;
541 1.1 pk if (*esc->sc_pdmalen == 0) {
542 1.1 pk printf("%s: data interrupt, but no count left\n",
543 1.1 pk sc->sc_dev.dv_xname);
544 1.1 pk }
545 1.1 pk
546 1.1 pk p = *esc->sc_dmaaddr;
547 1.1 pk espphase = sc->sc_phase;
548 1.1 pk espstat = (u_int) sc->sc_espstat;
549 1.1 pk espintr = (u_int) sc->sc_espintr;
550 1.1 pk do {
551 1.1 pk if (esc->sc_datain) {
552 1.1 pk *p++ = NCR_READ_REG(sc, NCR_FIFO);
553 1.1 pk cnt--;
554 1.1 pk if (espphase == DATA_IN_PHASE) {
555 1.1 pk NCR_WRITE_REG(sc, NCR_CMD, NCRCMD_TRANS);
556 1.1 pk } else {
557 1.1 pk esc->sc_active = 0;
558 1.1 pk }
559 1.1 pk } else {
560 1.1 pk if ( (espphase == DATA_OUT_PHASE)
561 1.1 pk || (espphase == MESSAGE_OUT_PHASE)) {
562 1.1 pk NCR_WRITE_REG(sc, NCR_FIFO, *p++);
563 1.1 pk cnt--;
564 1.1 pk NCR_WRITE_REG(sc, NCR_CMD, NCRCMD_TRANS);
565 1.1 pk } else {
566 1.1 pk esc->sc_active = 0;
567 1.1 pk }
568 1.1 pk }
569 1.1 pk
570 1.1 pk if (esc->sc_active) {
571 1.1 pk while (!(NCR_READ_REG(sc, NCR_STAT) & 0x80));
572 1.1 pk espstat = NCR_READ_REG(sc, NCR_STAT);
573 1.1 pk espintr = NCR_READ_REG(sc, NCR_INTR);
574 1.1 pk espphase = (espintr & NCRINTR_DIS)
575 1.1 pk ? /* Disconnected */ BUSFREE_PHASE
576 1.1 pk : espstat & PHASE_MASK;
577 1.1 pk }
578 1.1 pk } while (esc->sc_active && espintr);
579 1.1 pk sc->sc_phase = espphase;
580 1.1 pk sc->sc_espstat = (u_char) espstat;
581 1.1 pk sc->sc_espintr = (u_char) espintr;
582 1.1 pk *esc->sc_dmaaddr = p;
583 1.1 pk *esc->sc_pdmalen = cnt;
584 1.1 pk
585 1.1 pk if (*esc->sc_pdmalen == 0) {
586 1.1 pk esc->sc_tc = NCRSTAT_TC;
587 1.1 pk }
588 1.1 pk sc->sc_espstat |= esc->sc_tc;
589 1.1 pk return 0;
590 1.1 pk }
591 1.1 pk
592 1.1 pk int
593 1.1 pk esp_dma_setup(sc, addr, len, datain, dmasize)
594 1.1 pk struct ncr53c9x_softc *sc;
595 1.1 pk caddr_t *addr;
596 1.1 pk size_t *len;
597 1.1 pk int datain;
598 1.1 pk size_t *dmasize;
599 1.1 pk {
600 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
601 1.1 pk
602 1.1 pk ESP_TRACE(("[esp_dma_setup] "));
603 1.1 pk
604 1.1 pk esc->sc_dmaaddr = addr;
605 1.1 pk esc->sc_pdmalen = len;
606 1.1 pk esc->sc_datain = datain;
607 1.1 pk esc->sc_dmasize = *dmasize;
608 1.1 pk esc->sc_tc = 0;
609 1.1 pk
610 1.1 pk return 0;
611 1.1 pk }
612 1.1 pk
613 1.1 pk void
614 1.1 pk esp_dma_go(sc)
615 1.1 pk struct ncr53c9x_softc *sc;
616 1.1 pk {
617 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
618 1.1 pk
619 1.1 pk ESP_TRACE(("[esp_dma_go] "));
620 1.1 pk
621 1.1 pk esc->sc_active = 1;
622 1.1 pk }
623 1.1 pk
624 1.1 pk void
625 1.1 pk esp_dma_stop(sc)
626 1.1 pk struct ncr53c9x_softc *sc;
627 1.1 pk {
628 1.1 pk ESP_TRACE(("[esp_dma_stop] "));
629 1.1 pk }
630 1.1 pk
631 1.1 pk int
632 1.1 pk esp_dma_isactive(sc)
633 1.1 pk struct ncr53c9x_softc *sc;
634 1.1 pk {
635 1.1 pk struct esp_softc *esc = (struct esp_softc *)sc;
636 1.1 pk
637 1.1 pk ESP_TRACE(("[esp_dma_isactive] "));
638 1.1 pk
639 1.1 pk return esc->sc_active;
640 1.1 pk }
641