essreg.h revision 1.8 1 1.8 nathanw /* $NetBSD: essreg.h,v 1.8 1999/03/02 20:36:51 nathanw Exp $ */
2 1.1 augustss /*
3 1.1 augustss * Copyright 1997
4 1.1 augustss * Digital Equipment Corporation. All rights reserved.
5 1.1 augustss *
6 1.1 augustss * This software is furnished under license and may be used and
7 1.1 augustss * copied only in accordance with the following terms and conditions.
8 1.1 augustss * Subject to these conditions, you may download, copy, install,
9 1.1 augustss * use, modify and distribute this software in source and/or binary
10 1.1 augustss * form. No title or ownership is transferred hereby.
11 1.1 augustss *
12 1.1 augustss * 1) Any source code used, modified or distributed must reproduce
13 1.1 augustss * and retain this copyright notice and list of conditions as
14 1.1 augustss * they appear in the source file.
15 1.1 augustss *
16 1.1 augustss * 2) No right is granted to use any trade name, trademark, or logo of
17 1.1 augustss * Digital Equipment Corporation. Neither the "Digital Equipment
18 1.1 augustss * Corporation" name nor any trademark or logo of Digital Equipment
19 1.1 augustss * Corporation may be used to endorse or promote products derived
20 1.1 augustss * from this software without the prior written permission of
21 1.1 augustss * Digital Equipment Corporation.
22 1.1 augustss *
23 1.1 augustss * 3) This software is provided "AS-IS" and any express or implied
24 1.1 augustss * warranties, including but not limited to, any implied warranties
25 1.1 augustss * of merchantability, fitness for a particular purpose, or
26 1.1 augustss * non-infringement are disclaimed. In no event shall DIGITAL be
27 1.1 augustss * liable for any damages whatsoever, and in particular, DIGITAL
28 1.1 augustss * shall not be liable for special, indirect, consequential, or
29 1.1 augustss * incidental damages or damages for lost profits, loss of
30 1.1 augustss * revenue or loss of use, whether such damages arise in contract,
31 1.1 augustss * negligence, tort, under statute, in equity, at law or otherwise,
32 1.1 augustss * even if advised of the possibility of such damage.
33 1.1 augustss */
34 1.1 augustss
35 1.1 augustss /*
36 1.8 nathanw ** @(#) $RCSfile: essreg.h,v $ $Revision: 1.8 $ (SHARK) $Date: 1999/03/02 20:36:51 $
37 1.1 augustss **
38 1.1 augustss **++
39 1.1 augustss **
40 1.1 augustss ** essreg.h
41 1.1 augustss **
42 1.1 augustss ** FACILITY:
43 1.1 augustss **
44 1.1 augustss ** DIGITAL Network Appliance Reference Design (DNARD)
45 1.1 augustss **
46 1.1 augustss ** MODULE DESCRIPTION:
47 1.1 augustss **
48 1.1 augustss ** This module contains the constant definitions for the device
49 1.1 augustss ** registers on the ESS Technologies 1888/1887/888 sound chip.
50 1.1 augustss **
51 1.1 augustss ** AUTHORS:
52 1.1 augustss **
53 1.1 augustss ** Blair Fidler Software Engineering Australia
54 1.1 augustss ** Gold Coast, Australia.
55 1.1 augustss **
56 1.1 augustss ** CREATION DATE:
57 1.1 augustss **
58 1.1 augustss ** March 10, 1997.
59 1.1 augustss **
60 1.1 augustss ** MODIFICATION HISTORY:
61 1.1 augustss **
62 1.1 augustss **--
63 1.1 augustss */
64 1.1 augustss
65 1.1 augustss /*
66 1.1 augustss * DSP commands. This unit handles MIDI and audio capabilities.
67 1.1 augustss * The DSP can be reset, data/commands can be read or written to it,
68 1.1 augustss * and it can generate interrupts. Interrupts are generated for MIDI
69 1.1 augustss * input or DMA completion. They seem to have neglected the fact
70 1.1 augustss * that it would be nice to have a MIDI transmission complete interrupt.
71 1.1 augustss * Worse, the DMA engine is half-duplex. This means you need to do
72 1.1 augustss * (timed) programmed I/O to be able to record and play simulataneously.
73 1.1 augustss */
74 1.1 augustss #define ESS_ACMD_DAC8WRITE 0x10 /* direct-mode 8-bit DAC write */
75 1.1 augustss #define ESS_ACMD_DAC16WRITE 0x11 /* direct-mode 16-bit DAC write */
76 1.1 augustss #define ESS_ACMD_DMA8OUT 0x14 /* 8-bit linear DMA output */
77 1.1 augustss #define ESS_ACMD_DMA16OUT 0x15 /* 16-bit linear DMA output */
78 1.1 augustss #define ESS_ACMD_AUTODMA8OUT 0x1C /* auto-init 8-bit linear DMA output */
79 1.1 augustss #define ESS_ACMD_AUTODMA16OUT 0x1D /* auto-init 16-bit linear DMA output */
80 1.1 augustss #define ESS_ACMD_ADC8READ 0x20 /* direct-mode 8-bit ADC read */
81 1.1 augustss #define ESS_ACMD_ADC16READ 0x21 /* direct-mode 16-bit ADC read */
82 1.1 augustss #define ESS_ACMD_DMA8IN 0x24 /* 8-bit linear DMA input */
83 1.1 augustss #define ESS_ACMD_DMA16IN 0x25 /* 16-bit linear DMA input */
84 1.1 augustss #define ESS_ACMD_AUTODMA8IN 0x2C /* auto-init 8-bit linear DMA input */
85 1.1 augustss #define ESS_ACMD_AUTODMA16IN 0x2D /* auto-init 16-bit linear DMA input */
86 1.1 augustss #define ESS_ACMD_SETTIMECONST1 0x40 /* set time constant (1MHz base) */
87 1.1 augustss #define ESS_ACMD_SETTIMECONST15 0x41 /* set time constant (1.5MHz base) */
88 1.1 augustss #define ESS_ACMD_SETFILTER 0x42 /* set filter clock independently */
89 1.1 augustss #define ESS_ACMD_BLOCKSIZE 0x48 /* set blk size for high speed xfer */
90 1.1 augustss
91 1.1 augustss #define ESS_ACMD_DMA4OUT 0x74 /* 4-bit ADPCM DMA output */
92 1.1 augustss #define ESS_ACMD_DMA4OUTREF 0x75 /* 4-bit ADPCM DMA output with ref */
93 1.1 augustss #define ESS_ACMD_DMA2_6OUT 0x76 /* 2.6-bit ADPCM DMA output */
94 1.1 augustss #define ESS_ACMD_DMA2_6OUTREF 0x77 /* 2.6-bit ADPCM DMA output with ref */
95 1.1 augustss #define ESS_ACMD_DMA2OUT 0x7A /* 2-bit ADPCM DMA output */
96 1.1 augustss #define ESS_ACMD_DMA2OUTREF 0x7B /* 2-bit ADPCM DMA output with ref */
97 1.1 augustss #define ESS_ACMD_SILENCEOUT 0x80 /* output a block of silence */
98 1.1 augustss #define ESS_ACMD_START_AUTO_OUT 0x90 /* start auto-init 8-bit DMA output */
99 1.1 augustss #define ESS_ACMD_START_OUT 0x91 /* start 8-bit DMA output */
100 1.1 augustss #define ESS_ACMD_START_AUTO_IN 0x98 /* start auto-init 8-bit DMA input */
101 1.1 augustss #define ESS_ACMD_START_IN 0x99 /* start 8-bit DMA input */
102 1.1 augustss
103 1.1 augustss #define ESS_XCMD_SAMPLE_RATE 0xA1 /* sample rate for Audio1 channel */
104 1.1 augustss #define ESS_XCMD_FILTER_CLOCK 0xA2 /* filter clock for Audio1 channel*/
105 1.1 augustss #define ESS_XCMD_XFER_COUNTLO 0xA4 /* */
106 1.1 augustss #define ESS_XCMD_XFER_COUNTHI 0xA5 /* */
107 1.1 augustss #define ESS_XCMD_AUDIO_CTRL 0xA8 /* */
108 1.1 augustss #define ESS_AUDIO_CTRL_MONITOR 0x08 /* 0=disable/1=enable */
109 1.1 augustss #define ESS_AUDIO_CTRL_MONO 0x02 /* 0=disable/1=enable */
110 1.1 augustss #define ESS_AUDIO_CTRL_STEREO 0x01 /* 0=disable/1=enable */
111 1.1 augustss #define ESS_XCMD_PREAMP_CTRL 0xA9 /* */
112 1.1 augustss #define ESS_PREAMP_CTRL_ENABLE 0x04
113 1.1 augustss
114 1.1 augustss #define ESS_XCMD_IRQ_CTRL 0xB1 /* legacy audio interrupt control */
115 1.2 augustss #define ESS_IRQ_CTRL_INTRA 0x00
116 1.2 augustss #define ESS_IRQ_CTRL_INTRB 0x04
117 1.2 augustss #define ESS_IRQ_CTRL_INTRC 0x08
118 1.2 augustss #define ESS_IRQ_CTRL_INTRD 0x0C
119 1.2 augustss #define ESS_IRQ_CTRL_MASK 0x10
120 1.2 augustss #define ESS_IRQ_CTRL_EXT 0x40
121 1.1 augustss #define ESS_XCMD_DRQ_CTRL 0xB2 /* audio DRQ control */
122 1.2 augustss #define ESS_DRQ_CTRL_DRQA 0x04
123 1.2 augustss #define ESS_DRQ_CTRL_DRQB 0x08
124 1.2 augustss #define ESS_DRQ_CTRL_DRQC 0x0C
125 1.2 augustss #define ESS_DRQ_CTRL_PU 0x10
126 1.2 augustss #define ESS_DRQ_CTRL_EXT 0x40
127 1.1 augustss #define ESS_XCMD_VOLIN_CTRL 0xB4 /* stereo input volume control */
128 1.8 nathanw #define ESS_1788_XCMD_AUDIO_CTRL0 0xB6
129 1.8 nathanw #define ESS_CTRL0_SIGNED 0x00
130 1.8 nathanw #define ESS_CTRL0_UNSIGNED 0x80
131 1.1 augustss #define ESS_XCMD_AUDIO1_CTRL1 0xB7 /* */
132 1.6 mycroft #define ESS_AUDIO1_CTRL1_FIFO_CONNECT 0x80 /* 1=connected */
133 1.8 nathanw #define ESS_AUDIO1_CTRL1_FIFO_MONO 0x40 /* 0=stereo/1=mono */
134 1.1 augustss #define ESS_AUDIO1_CTRL1_FIFO_SIGNED 0x20 /* 0=unsigned/1=signed */
135 1.6 mycroft #define ESS_AUDIO1_CTRL1_FIFO_STEREO 0x08 /* 0=mono/1=stereo */
136 1.1 augustss #define ESS_AUDIO1_CTRL1_FIFO_SIZE 0x04 /* 0=8-bit/1=16-bit */
137 1.1 augustss #define ESS_XCMD_AUDIO1_CTRL2 0xB8 /* */
138 1.1 augustss #define ESS_AUDIO1_CTRL2_FIFO_ENABLE 0x01 /* 0=disable/1=enable */
139 1.1 augustss #define ESS_AUDIO1_CTRL2_DMA_READ 0x02 /* 0=DMA write/1=DMA read */
140 1.5 mycroft #define ESS_AUDIO1_CTRL2_AUTO_INIT 0x04
141 1.1 augustss #define ESS_AUDIO1_CTRL2_ADC_ENABLE 0x08 /* 0=DAC mode/1=ADC mode */
142 1.1 augustss #define ESS_XCMD_DEMAND_CTRL 0xB9 /* */
143 1.5 mycroft #define ESS_DEMAND_CTRL_SINGLE 0x00 /* 1-byte transfers */
144 1.5 mycroft #define ESS_DEMAND_CTRL_DEMAND_2 0x01 /* 2-byte transfers */
145 1.5 mycroft #define ESS_DEMAND_CTRL_DEMAND_4 0x02 /* 4-byte transfers */
146 1.1 augustss
147 1.1 augustss #define ESS_ACMD_ENABLE_EXT 0xC6 /* enable ESS extension commands */
148 1.1 augustss #define ESS_ACMD_DISABLE_EXT 0xC7 /* enable ESS extension commands */
149 1.1 augustss
150 1.1 augustss #define ESS_ACMD_PAUSE_DMA 0xD0 /* pause DMA */
151 1.1 augustss #define ESS_ACMD_ENABLE_SPKR 0xD1 /* enable Audio1 DAC input to mixer */
152 1.1 augustss #define ESS_ACMD_DISABLE_SPKR 0xD3 /* disable Audio1 DAC input to mixer */
153 1.1 augustss #define ESS_ACMD_CONT_DMA 0xD4 /* continue paused DMA */
154 1.1 augustss #define ESS_ACMD_SPKR_STATUS 0xD8 /* return Audio1 DAC status: */
155 1.1 augustss #define ESS_SPKR_OFF 0x00
156 1.1 augustss #define ESS_SPKR_ON 0xFF
157 1.1 augustss #define ESS_ACMD_VERSION 0xE1 /* get version number */
158 1.1 augustss #define ESS_ACMD_LEGACY_ID 0xE7 /* get legacy ES688/ES1688 ID bytes */
159 1.1 augustss
160 1.1 augustss #define ESS_MINRATE 5000 /* XXX */
161 1.1 augustss #define ESS_MAXRATE 50000 /* XXX */
162 1.1 augustss
163 1.1 augustss /*
164 1.1 augustss * Macros to detect valid hardware configuration data.
165 1.1 augustss */
166 1.4 augustss #define ESS_BASE_VALID(base) ((base) == 0x220 || (base) == 0x230 || (base) == 0x240 || (base) == 0x250)
167 1.2 augustss #define ESS_IRQ1_VALID(irq) ((irq) == 5 || (irq) == 7 || (irq) == 9 || (irq) == 10)
168 1.1 augustss
169 1.2 augustss #define ESS_IRQ2_VALID(irq) ((irq) == 15)
170 1.1 augustss
171 1.2 augustss #define ESS_IRQ12_VALID(irq) ((irq) == 5 || (irq) == 7 || (irq) == 9 || (irq) == 10 || (irq) == 15)
172 1.2 augustss
173 1.2 augustss #define ESS_DRQ1_VALID(chan) ((chan) == 0 || (chan) == 1 || (chan) == 3)
174 1.1 augustss
175 1.1 augustss #define ESS_DRQ2_VALID(chan, model) (((model) != ESS_1887) ? ((chan) == 5) : ((chan) == 0 || (chan) == 1 || (chan) == 3 || (chan) == 5))
176 1.1 augustss
177 1.1 augustss #define ESS_BASE_VALID(base) ((base) == 0x220 || (base) == 0x230 || (base) == 0x240 || (base) == 0x250)
178 1.1 augustss
179 1.1 augustss /*
180 1.1 augustss * Macros to manipulate gain values
181 1.1 augustss */
182 1.1 augustss #define ESS_4BIT_GAIN(x) ((x) & 0xf0)
183 1.1 augustss #define ESS_3BIT_GAIN(x) (((x) & 0xe0) >> 1)
184 1.1 augustss #define ESS_STEREO_GAIN(l, r) ((l) | ((r) >> 4))
185 1.1 augustss #define ESS_MONO_GAIN(x) ((x) >> 4)
186 1.1 augustss
187 1.1 augustss #ifdef ESS_AMODE_LOW
188 1.1 augustss /*
189 1.1 augustss * Registers used to configure ESS chip via Read Key Sequence
190 1.1 augustss */
191 1.1 augustss #define ESS_CONFIG_KEY_BASE 0x229
192 1.1 augustss #define ESS_CONFIG_KEY_PORTS 3
193 1.1 augustss #else
194 1.1 augustss /*
195 1.1 augustss * Registers used to configure ESS chip via System Control Register (SCR)
196 1.1 augustss */
197 1.1 augustss #define ESS_SCR_ACCESS_BASE 0xF9
198 1.1 augustss #define ESS_SCR_ACCESS_PORTS 3
199 1.1 augustss #define ESS_SCR_LOCK 0
200 1.1 augustss #define ESS_SCR_UNLOCK 2
201 1.1 augustss
202 1.1 augustss #define ESS_SCR_BASE 0xE0
203 1.1 augustss #define ESS_SCR_PORTS 2
204 1.1 augustss #define ESS_SCR_INDEX 0
205 1.1 augustss #define ESS_SCR_DATA 1
206 1.1 augustss
207 1.1 augustss /*
208 1.1 augustss * Bit definitions for SCR
209 1.1 augustss */
210 1.1 augustss #define ESS_SCR_AUDIO_ENABLE 0x04
211 1.1 augustss #define ESS_SCR_AUDIO_220 0x00
212 1.1 augustss #define ESS_SCR_AUDIO_230 0x01
213 1.1 augustss #define ESS_SCR_AUDIO_240 0x02
214 1.1 augustss #define ESS_SCR_AUDIO_250 0x03
215 1.1 augustss #endif
216 1.1 augustss
217 1.1 augustss /*****************************************************************************/
218 1.1 augustss /* DSP Timeout Definitions */
219 1.1 augustss /*****************************************************************************/
220 1.2 augustss #define ESS_READ_TIMEOUT 5000 /* number of times to try a read, 5ms*/
221 1.2 augustss #define ESS_WRITE_TIMEOUT 5000 /* number of times to try a write, 5ms */
222 1.1 augustss
223 1.1 augustss
224 1.1 augustss #define ESS_NPORT 16
225 1.1 augustss #define ESS_DSP_RESET 0x06
226 1.2 augustss #define ESS_RESET_EXT 0x03 /* reset and use second DMA */
227 1.2 augustss #define ESS_MAGIC 0xAA /* response to successful reset */
228 1.1 augustss
229 1.1 augustss #define ESS_DSP_READ 0x0A
230 1.1 augustss #define ESS_DSP_WRITE 0x0C
231 1.1 augustss
232 1.1 augustss #define ESS_CLEAR_INTR 0x0E
233 1.1 augustss
234 1.8 nathanw #define ESS_DSP_READ_STATUS 0x0C
235 1.8 nathanw #define ESS_DSP_READ_READY 0x40
236 1.8 nathanw #define ESS_DSP_READ_FULL 0x20 /* FIFO full */
237 1.8 nathanw #define ESS_DSP_READ_EMPTY 0x10 /* FIFO empty */
238 1.8 nathanw #define ESS_DSP_READ_HALF 0x08 /* FIFO half-empty */
239 1.8 nathanw #define ESS_DSP_READ_IRQ 0x04 /* IRQ generated */
240 1.8 nathanw #define ESS_DSP_READ_HALF_IRQ 0x02 /* " from half-empty flag change */
241 1.8 nathanw #define ESS_DSP_READ_OFLOW 0x01 /* " from DMA counter overflow */
242 1.8 nathanw #define ESS_DSP_READ_ANYIRQ (ESS_DSP_READ_IRQ | \
243 1.8 nathanw ESS_DSP_READ_HALF_IRQ | \
244 1.8 nathanw ESS_DSP_READ_OFLOW)
245 1.1 augustss
246 1.1 augustss #define ESS_DSP_WRITE_STATUS 0x0C
247 1.1 augustss #define ESS_DSP_WRITE_MASK 0x80
248 1.1 augustss #define ESS_DSP_WRITE_READY 0x00
249 1.1 augustss
250 1.1 augustss
251 1.1 augustss #define ESS_MIX_REG_SELECT 0x04
252 1.1 augustss #define ESS_MIX_REG_DATA 0x05
253 1.1 augustss #define ESS_MIX_RESET 0x00 /* mixer reset port and value */
254 1.1 augustss
255 1.1 augustss
256 1.1 augustss /*
257 1.1 augustss * ESS Mixer registers
258 1.1 augustss */
259 1.8 nathanw #define ESS_MREG_VOLUME_VOICE 0x14
260 1.8 nathanw #define ESS_MREG_VOLUME_MIC 0x1A
261 1.8 nathanw #define ESS_MREG_ADC_SOURCE 0x1C
262 1.8 nathanw #define ESS_SOURCE_MIC 0x00
263 1.8 nathanw #define ESS_SOURCE_CD 0x02
264 1.8 nathanw #define ESS_SOURCE_LINE 0x06
265 1.8 nathanw #define ESS_SOURCE_MIXER 0x07
266 1.8 nathanw #define ESS_MREG_VOLUME_MASTER 0x32
267 1.8 nathanw #define ESS_MREG_VOLUME_SYNTH 0x36
268 1.8 nathanw #define ESS_MREG_VOLUME_CD 0x38
269 1.8 nathanw #define ESS_MREG_VOLUME_AUXB 0x3A
270 1.8 nathanw #define ESS_MREG_VOLUME_PCSPKR 0x3C
271 1.8 nathanw #define ESS_MREG_VOLUME_LINE 0x3E
272 1.8 nathanw #define ESS_MREG_VOLUME_LEFT 0x60
273 1.8 nathanw #define ESS_MREG_VOLUME_RIGHT 0x62
274 1.8 nathanw #define ESS_VOLUME_MUTE 0x40
275 1.8 nathanw #define ESS_MREG_VOLUME_CTRL 0x64
276 1.1 augustss #define ESS_MREG_SAMPLE_RATE 0x70 /* sample rate for Audio2 channel */
277 1.1 augustss #define ESS_MREG_FILTER_CLOCK 0x72 /* filter clock for Audio2 channel */
278 1.1 augustss #define ESS_MREG_XFER_COUNTLO 0x74 /* low-byte of DMA transfer size */
279 1.1 augustss #define ESS_MREG_XFER_COUNTHI 0x76 /* high-byte of DMA transfer size */
280 1.1 augustss #define ESS_MREG_AUDIO2_CTRL1 0x78 /* control register 1 for Audio2: */
281 1.5 mycroft #define ESS_AUDIO2_CTRL1_SINGLE 0x00
282 1.5 mycroft #define ESS_AUDIO2_CTRL1_DEMAND_2 0x40
283 1.5 mycroft #define ESS_AUDIO2_CTRL1_DEMAND_4 0x80
284 1.5 mycroft #define ESS_AUDIO2_CTRL1_DEMAND_8 0xC0
285 1.1 augustss #define ESS_AUDIO2_CTRL1_XFER_SIZE 0x20 /* 0=8-bit/1=16-bit */
286 1.3 augustss #define ESS_AUDIO2_CTRL1_AUTO_INIT 0x10
287 1.1 augustss #define ESS_AUDIO2_CTRL1_FIFO_ENABLE 0x02 /* 0=disable/1=enable */
288 1.1 augustss #define ESS_AUDIO2_CTRL1_DAC_ENABLE 0x01 /* 0=disable/1=enable */
289 1.1 augustss #define ESS_MREG_AUDIO2_CTRL2 0x7A /* control register 2 for Audio2: */
290 1.1 augustss #define ESS_AUDIO2_CTRL2_FIFO_SIZE 0x01 /* 0=8-bit/1=16-bit */
291 1.1 augustss #define ESS_AUDIO2_CTRL2_CHANNELS 0x02 /* 0=mono/1=stereo */
292 1.1 augustss #define ESS_AUDIO2_CTRL2_FIFO_SIGNED 0x04 /* 0=unsigned/1=signed */
293 1.1 augustss #define ESS_AUDIO2_CTRL2_DMA_ENABLE 0x20 /* 0=disable/1=enable */
294 1.2 augustss #define ESS_AUDIO2_CTRL2_IRQ2_ENABLE 0x40
295 1.2 augustss #define ESS_AUDIO2_CTRL2_IRQ_LATCH 0x80
296 1.2 augustss #define ESS_MREG_AUDIO2_CTRL3 0x7D
297 1.2 augustss #define ESS_AUDIO2_CTRL3_DRQA 0x00
298 1.2 augustss #define ESS_AUDIO2_CTRL3_DRQB 0x01
299 1.2 augustss #define ESS_AUDIO2_CTRL3_DRQC 0x02
300 1.2 augustss #define ESS_AUDIO2_CTRL3_DRQD 0x03
301 1.2 augustss #define ESS_AUDIO2_CTRL3_DRQ_PD 0x04
302 1.2 augustss #define ESS_MREG_INTR_ST 0x7F
303 1.2 augustss #define ESS_IS_SELECT_IRQ 0x01
304 1.2 augustss #define ESS_IS_ES1888 0x00
305 1.2 augustss #define ESS_IS_INTRA 0x02
306 1.2 augustss #define ESS_IS_INTRB 0x04
307 1.2 augustss #define ESS_IS_INTRC 0x06
308 1.2 augustss #define ESS_IS_INTRD 0x08
309 1.2 augustss #define ESS_IS_INTRE 0x0A
310