finsio_isa.c revision 1.4 1 1.1 xtraeme /* $OpenBSD: fins.c,v 1.1 2008/03/19 19:33:09 deraadt Exp $ */
2 1.4 xtraeme /* $NetBSD: finsio_isa.c,v 1.4 2008/04/22 13:33:38 xtraeme Exp $ */
3 1.1 xtraeme
4 1.1 xtraeme /*
5 1.1 xtraeme * Copyright (c) 2008 Juan Romero Pardines
6 1.1 xtraeme * Copyright (c) 2007, 2008 Geoff Steckel
7 1.1 xtraeme * Copyright (c) 2005, 2006 Mark Kettenis
8 1.1 xtraeme *
9 1.1 xtraeme * Permission to use, copy, modify, and distribute this software for any
10 1.1 xtraeme * purpose with or without fee is hereby granted, provided that the above
11 1.1 xtraeme * copyright notice and this permission notice appear in all copies.
12 1.1 xtraeme *
13 1.1 xtraeme * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
14 1.1 xtraeme * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
15 1.1 xtraeme * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
16 1.1 xtraeme * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
17 1.1 xtraeme * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
18 1.1 xtraeme * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
19 1.1 xtraeme * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
20 1.1 xtraeme */
21 1.1 xtraeme #include <sys/cdefs.h>
22 1.4 xtraeme __KERNEL_RCSID(0, "$NetBSD: finsio_isa.c,v 1.4 2008/04/22 13:33:38 xtraeme Exp $");
23 1.1 xtraeme
24 1.1 xtraeme #include <sys/param.h>
25 1.1 xtraeme #include <sys/systm.h>
26 1.1 xtraeme #include <sys/device.h>
27 1.1 xtraeme #include <sys/bus.h>
28 1.1 xtraeme
29 1.1 xtraeme #include <dev/isa/isareg.h>
30 1.1 xtraeme #include <dev/isa/isavar.h>
31 1.1 xtraeme
32 1.1 xtraeme #include <dev/sysmon/sysmonvar.h>
33 1.1 xtraeme
34 1.1 xtraeme /* Derived from LM78 code. Only handles chips attached to ISA bus */
35 1.1 xtraeme
36 1.1 xtraeme /*
37 1.1 xtraeme * Fintek F71805/F71883 Super I/O datasheets:
38 1.1 xtraeme * http://www.fintek.com.tw/files/productfiles/F71805F_V025.pdf
39 1.1 xtraeme * http://www.fintek.com.tw/files/productfiles/F71883_V026P.pdf
40 1.1 xtraeme *
41 1.1 xtraeme * This chip is a multi-io chip with many functions.
42 1.1 xtraeme * Each function may be relocated in I/O space by the BIOS.
43 1.1 xtraeme * The base address (2E or 4E) accesses a configuration space which
44 1.1 xtraeme * has pointers to the individual functions. The config space must be
45 1.1 xtraeme * unlocked with a cookie and relocked afterwards. The chip ID is stored
46 1.1 xtraeme * in config space so it is not normally visible.
47 1.1 xtraeme *
48 1.1 xtraeme * The voltage dividers specified are from reading the chips on one board.
49 1.1 xtraeme * There is no way to determine what they are in the general case.
50 1.1 xtraeme */
51 1.1 xtraeme
52 1.1 xtraeme #define FINSIO_UNLOCK 0x87 /* magic constant - write 2x to select chip */
53 1.1 xtraeme #define FINSIO_LOCK 0xaa /* magic constant - write 1x to deselect reg */
54 1.1 xtraeme
55 1.1 xtraeme #define FINSIO_FUNC_SEL 0x07 /* select which subchip to access */
56 1.1 xtraeme # define FINSIO_FUNC_HWMON 0x4
57 1.1 xtraeme
58 1.1 xtraeme /* ISA registers index to an internal register space on chip */
59 1.1 xtraeme #define FINSIO_ADDR 0 /* global configuration index registers */
60 1.1 xtraeme #define FINSIO_DATA 1
61 1.1 xtraeme
62 1.1 xtraeme /*
63 1.1 xtraeme * The F71882/F71883 chips use a different Hardware Monitor
64 1.1 xtraeme * address offset.
65 1.1 xtraeme */
66 1.1 xtraeme #define FINSIO_F71882_HWM_OFFSET 5
67 1.1 xtraeme
68 1.1 xtraeme /* Global configuration registers */
69 1.1 xtraeme #define FINSIO_MANUF 0x23 /* manufacturer ID */
70 1.1 xtraeme # define FINTEK_ID 0x1934
71 1.1 xtraeme #define FINSIO_CHIP 0x20 /* chip ID */
72 1.1 xtraeme # define FINSIO_IDF71805 0x0406
73 1.1 xtraeme # define FINSIO_IDF71806 0x0341 /* F71872 and F1806 F/FG */
74 1.1 xtraeme # define FINSIO_IDF71883 0x0541 /* F71882 and F1883 */
75 1.1 xtraeme # define FINSIO_IDF71862 0x0601 /* F71862FG */
76 1.1 xtraeme
77 1.1 xtraeme /* in bank sensors of config space */
78 1.1 xtraeme #define FINSIO_SENSADDR 0x60 /* sensors assigned I/O address (2 bytes) */
79 1.1 xtraeme
80 1.1 xtraeme #define FINSIO_HWMON_CONF 0x01 /* Hardware Monitor Config. Register */
81 1.1 xtraeme
82 1.1 xtraeme /* in sensors space */
83 1.1 xtraeme #define FINSIO_TMODE 0x01 /* temperature mode reg */
84 1.1 xtraeme
85 1.1 xtraeme #define FINSIO_MAX_SENSORS 20
86 1.1 xtraeme /*
87 1.1 xtraeme * Fintek chips typically measure voltages using 8mv steps.
88 1.1 xtraeme * To measure higher voltages the input is attenuated with (external)
89 1.1 xtraeme * resistors. Negative voltages are measured using inverting op amps
90 1.1 xtraeme * and resistors. So we have to convert the sensor values back to
91 1.1 xtraeme * real voltages by applying the appropriate resistor factor.
92 1.1 xtraeme */
93 1.1 xtraeme #define FRFACT_NONE 8000
94 1.1 xtraeme #define FRFACT(x, y) (FRFACT_NONE * ((x) + (y)) / (y))
95 1.1 xtraeme #define FNRFACT(x, y) (-FRFACT_NONE * (x) / (y))
96 1.1 xtraeme
97 1.1 xtraeme #if defined(FINSIODEBUG)
98 1.1 xtraeme #define DPRINTF(x) do { printf x; } while (0)
99 1.1 xtraeme #else
100 1.1 xtraeme #define DPRINTF(x)
101 1.1 xtraeme #endif
102 1.1 xtraeme
103 1.1 xtraeme struct finsio_softc {
104 1.1 xtraeme bus_space_tag_t sc_iot;
105 1.1 xtraeme bus_space_handle_t sc_ioh;
106 1.1 xtraeme
107 1.1 xtraeme struct sysmon_envsys *sc_sme;
108 1.1 xtraeme envsys_data_t sc_sensor[FINSIO_MAX_SENSORS];
109 1.1 xtraeme struct finsio_sensor *sc_finsio_sensors;
110 1.1 xtraeme
111 1.1 xtraeme u_int sc_tempsel;
112 1.1 xtraeme };
113 1.1 xtraeme
114 1.1 xtraeme struct finsio_sensor {
115 1.1 xtraeme const char *fs_desc;
116 1.1 xtraeme u_int fs_type;
117 1.1 xtraeme uint8_t fs_aux;
118 1.1 xtraeme uint8_t fs_reg;
119 1.1 xtraeme void (*fs_refresh)(struct finsio_softc *, envsys_data_t *);
120 1.1 xtraeme int fs_rfact;
121 1.1 xtraeme };
122 1.1 xtraeme
123 1.1 xtraeme static int finsio_isa_match(device_t, cfdata_t, void *);
124 1.1 xtraeme static void finsio_isa_attach(device_t, device_t, void *);
125 1.3 xtraeme static int finsio_isa_detach(device_t, int);
126 1.1 xtraeme
127 1.1 xtraeme static void finsio_enter(bus_space_tag_t, bus_space_handle_t);
128 1.1 xtraeme static void finsio_exit(bus_space_tag_t, bus_space_handle_t);
129 1.1 xtraeme static uint8_t finsio_readreg(bus_space_tag_t, bus_space_handle_t, int);
130 1.1 xtraeme static void finsio_writereg(bus_space_tag_t, bus_space_handle_t, int, int);
131 1.1 xtraeme
132 1.1 xtraeme static void finsio_refresh(struct sysmon_envsys *, envsys_data_t *);
133 1.1 xtraeme static void finsio_refresh_volt(struct finsio_softc *, envsys_data_t *);
134 1.1 xtraeme static void finsio_refresh_temp(struct finsio_softc *, envsys_data_t *);
135 1.1 xtraeme static void finsio_refresh_fanrpm(struct finsio_softc *, envsys_data_t *);
136 1.1 xtraeme
137 1.1 xtraeme CFATTACH_DECL_NEW(finsio, sizeof(struct finsio_softc),
138 1.3 xtraeme finsio_isa_match, finsio_isa_attach, finsio_isa_detach, NULL);
139 1.1 xtraeme
140 1.1 xtraeme /* Sensors available in F71805/F71806 */
141 1.1 xtraeme static struct finsio_sensor f71805_sensors[] = {
142 1.1 xtraeme /* Voltage */
143 1.1 xtraeme {
144 1.1 xtraeme .fs_desc = "+3.3V",
145 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
146 1.1 xtraeme .fs_aux = 0,
147 1.1 xtraeme .fs_reg = 0x10,
148 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
149 1.1 xtraeme .fs_rfact = FRFACT(100, 100)
150 1.1 xtraeme },
151 1.1 xtraeme {
152 1.1 xtraeme .fs_desc = "Vtt",
153 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
154 1.1 xtraeme .fs_aux = 0,
155 1.1 xtraeme .fs_reg = 0x11,
156 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
157 1.1 xtraeme .fs_rfact = FRFACT_NONE
158 1.1 xtraeme },
159 1.1 xtraeme {
160 1.1 xtraeme .fs_desc = "Vram",
161 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
162 1.1 xtraeme .fs_aux = 0,
163 1.1 xtraeme .fs_reg = 0x12,
164 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
165 1.1 xtraeme .fs_rfact = FRFACT(100, 100)
166 1.1 xtraeme },
167 1.1 xtraeme {
168 1.1 xtraeme .fs_desc = "Vchips",
169 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
170 1.1 xtraeme .fs_aux = 0,
171 1.1 xtraeme .fs_reg = 0x13,
172 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
173 1.1 xtraeme .fs_rfact = FRFACT(47, 100)
174 1.1 xtraeme },
175 1.1 xtraeme {
176 1.1 xtraeme .fs_desc = "+5V",
177 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
178 1.1 xtraeme .fs_aux = 0,
179 1.1 xtraeme .fs_reg = 0x14,
180 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
181 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
182 1.1 xtraeme },
183 1.1 xtraeme {
184 1.1 xtraeme .fs_desc = "+12V",
185 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
186 1.1 xtraeme .fs_aux = 0,
187 1.1 xtraeme .fs_reg = 0x15,
188 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
189 1.1 xtraeme .fs_rfact = FRFACT(200, 20)
190 1.1 xtraeme },
191 1.1 xtraeme {
192 1.1 xtraeme .fs_desc = "Vcc 1.5V",
193 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
194 1.1 xtraeme .fs_aux = 0,
195 1.1 xtraeme .fs_reg = 0x16,
196 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
197 1.1 xtraeme .fs_rfact = FRFACT_NONE
198 1.1 xtraeme },
199 1.1 xtraeme {
200 1.1 xtraeme .fs_desc = "VCore",
201 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
202 1.1 xtraeme .fs_aux = 0,
203 1.1 xtraeme .fs_reg = 0x17,
204 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
205 1.1 xtraeme .fs_rfact = FRFACT_NONE
206 1.1 xtraeme },
207 1.1 xtraeme {
208 1.1 xtraeme .fs_desc = "Vsb",
209 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
210 1.1 xtraeme .fs_aux = 0,
211 1.1 xtraeme .fs_reg = 0x18,
212 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
213 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
214 1.1 xtraeme },
215 1.1 xtraeme {
216 1.1 xtraeme .fs_desc = "Vsbint",
217 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
218 1.1 xtraeme .fs_aux = 0,
219 1.1 xtraeme .fs_reg = 0x19,
220 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
221 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
222 1.1 xtraeme },
223 1.1 xtraeme {
224 1.1 xtraeme .fs_desc = "Vbat",
225 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
226 1.1 xtraeme .fs_aux = 0,
227 1.1 xtraeme .fs_reg = 0x1a,
228 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
229 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
230 1.1 xtraeme },
231 1.1 xtraeme /* Temperature */
232 1.1 xtraeme {
233 1.1 xtraeme .fs_desc = "Temp1",
234 1.1 xtraeme .fs_type = ENVSYS_STEMP,
235 1.1 xtraeme .fs_aux = 0x01,
236 1.1 xtraeme .fs_reg = 0x1b,
237 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
238 1.1 xtraeme .fs_rfact = 0
239 1.1 xtraeme },
240 1.1 xtraeme {
241 1.1 xtraeme .fs_desc = "Temp2",
242 1.1 xtraeme .fs_type = ENVSYS_STEMP,
243 1.1 xtraeme .fs_aux = 0x02,
244 1.1 xtraeme .fs_reg = 0x1c,
245 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
246 1.1 xtraeme .fs_rfact = 0
247 1.1 xtraeme },
248 1.1 xtraeme {
249 1.1 xtraeme .fs_desc = "Temp3",
250 1.1 xtraeme .fs_type = ENVSYS_STEMP,
251 1.1 xtraeme .fs_aux = 0x04,
252 1.1 xtraeme .fs_reg = 0x1d,
253 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
254 1.1 xtraeme .fs_rfact = 0
255 1.1 xtraeme },
256 1.1 xtraeme /* Fans */
257 1.1 xtraeme {
258 1.1 xtraeme .fs_desc = "Fan1",
259 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
260 1.1 xtraeme .fs_aux = 0,
261 1.1 xtraeme .fs_reg = 0x20,
262 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
263 1.1 xtraeme .fs_rfact = 0
264 1.1 xtraeme },
265 1.1 xtraeme {
266 1.1 xtraeme .fs_desc = "Fan2",
267 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
268 1.1 xtraeme .fs_aux = 0,
269 1.1 xtraeme .fs_reg = 0x22,
270 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
271 1.1 xtraeme .fs_rfact = 0
272 1.1 xtraeme },
273 1.1 xtraeme {
274 1.1 xtraeme .fs_desc = "Fan3",
275 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
276 1.1 xtraeme .fs_aux = 0,
277 1.1 xtraeme .fs_reg = 0x24,
278 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
279 1.1 xtraeme .fs_rfact = 0
280 1.1 xtraeme },
281 1.1 xtraeme
282 1.1 xtraeme { .fs_desc = NULL }
283 1.1 xtraeme };
284 1.1 xtraeme
285 1.1 xtraeme /* Sensors available in F71862/F71882/F71883 */
286 1.1 xtraeme static struct finsio_sensor f71883_sensors[] = {
287 1.1 xtraeme /* Voltage */
288 1.1 xtraeme {
289 1.1 xtraeme .fs_desc = "+3.3V",
290 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
291 1.1 xtraeme .fs_aux = 0,
292 1.1 xtraeme .fs_reg = 0x20,
293 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
294 1.1 xtraeme .fs_rfact = FRFACT(100, 100)
295 1.1 xtraeme },
296 1.1 xtraeme {
297 1.1 xtraeme .fs_desc = "Vcore",
298 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
299 1.1 xtraeme .fs_aux = 0,
300 1.1 xtraeme .fs_reg = 0x21,
301 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
302 1.1 xtraeme .fs_rfact = FRFACT_NONE
303 1.1 xtraeme },
304 1.1 xtraeme {
305 1.1 xtraeme .fs_desc = "VIN2",
306 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
307 1.1 xtraeme .fs_aux = 0,
308 1.1 xtraeme .fs_reg = 0x22,
309 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
310 1.1 xtraeme .fs_rfact = FRFACT(100, 100)
311 1.1 xtraeme },
312 1.1 xtraeme {
313 1.1 xtraeme .fs_desc = "VIN3",
314 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
315 1.1 xtraeme .fs_aux = 0,
316 1.1 xtraeme .fs_reg = 0x23,
317 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
318 1.1 xtraeme .fs_rfact = FRFACT(47, 100)
319 1.1 xtraeme },
320 1.1 xtraeme {
321 1.1 xtraeme .fs_desc = "VIN4",
322 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
323 1.1 xtraeme .fs_aux = 0,
324 1.1 xtraeme .fs_reg = 0x24,
325 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
326 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
327 1.1 xtraeme },
328 1.1 xtraeme {
329 1.1 xtraeme .fs_desc = "VIN5",
330 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
331 1.1 xtraeme .fs_aux = 0,
332 1.1 xtraeme .fs_reg = 0x25,
333 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
334 1.1 xtraeme .fs_rfact = FRFACT(200, 20)
335 1.1 xtraeme },
336 1.1 xtraeme {
337 1.1 xtraeme .fs_desc = "VIN6",
338 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
339 1.1 xtraeme .fs_aux = 0,
340 1.1 xtraeme .fs_reg = 0x26,
341 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
342 1.1 xtraeme .fs_rfact = FRFACT(100, 100)
343 1.1 xtraeme },
344 1.1 xtraeme {
345 1.1 xtraeme .fs_desc = "VSB +3.3V",
346 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
347 1.1 xtraeme .fs_aux = 0,
348 1.1 xtraeme .fs_reg = 0x27,
349 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
350 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
351 1.1 xtraeme },
352 1.1 xtraeme {
353 1.1 xtraeme .fs_desc = "VBAT",
354 1.1 xtraeme .fs_type = ENVSYS_SVOLTS_DC,
355 1.1 xtraeme .fs_aux = 0,
356 1.1 xtraeme .fs_reg = 0x28,
357 1.1 xtraeme .fs_refresh = finsio_refresh_volt,
358 1.1 xtraeme .fs_rfact = FRFACT(200, 47)
359 1.1 xtraeme },
360 1.1 xtraeme /* Temperature */
361 1.1 xtraeme {
362 1.1 xtraeme .fs_desc = "Temp1",
363 1.1 xtraeme .fs_type = ENVSYS_STEMP,
364 1.1 xtraeme .fs_aux = 0x1,
365 1.1 xtraeme .fs_reg = 0x72,
366 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
367 1.1 xtraeme .fs_rfact = 0
368 1.1 xtraeme },
369 1.1 xtraeme {
370 1.1 xtraeme .fs_desc = "Temp2",
371 1.1 xtraeme .fs_type = ENVSYS_STEMP,
372 1.1 xtraeme .fs_aux = 0x2,
373 1.1 xtraeme .fs_reg = 0x74,
374 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
375 1.1 xtraeme .fs_rfact = 0
376 1.1 xtraeme },
377 1.1 xtraeme {
378 1.1 xtraeme .fs_desc = "Temp3",
379 1.1 xtraeme .fs_type = ENVSYS_STEMP,
380 1.1 xtraeme .fs_aux = 0x4,
381 1.1 xtraeme .fs_reg = 0x76,
382 1.1 xtraeme .fs_refresh = finsio_refresh_temp,
383 1.1 xtraeme .fs_rfact = 0
384 1.1 xtraeme },
385 1.1 xtraeme /* Fan */
386 1.1 xtraeme {
387 1.1 xtraeme .fs_desc = "Fan1",
388 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
389 1.1 xtraeme .fs_aux = 0,
390 1.1 xtraeme .fs_reg = 0xa0,
391 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
392 1.1 xtraeme .fs_rfact = 0
393 1.1 xtraeme },
394 1.1 xtraeme {
395 1.1 xtraeme .fs_desc = "Fan2",
396 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
397 1.1 xtraeme .fs_aux = 0,
398 1.1 xtraeme .fs_reg = 0xb0,
399 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
400 1.1 xtraeme .fs_rfact = 0
401 1.1 xtraeme },
402 1.1 xtraeme {
403 1.1 xtraeme .fs_desc = "Fan3",
404 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
405 1.1 xtraeme .fs_aux = 0,
406 1.1 xtraeme .fs_reg = 0xc0,
407 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
408 1.1 xtraeme .fs_rfact = 0
409 1.1 xtraeme },
410 1.1 xtraeme {
411 1.1 xtraeme .fs_desc = "Fan4",
412 1.1 xtraeme .fs_type = ENVSYS_SFANRPM,
413 1.1 xtraeme .fs_aux = 0,
414 1.1 xtraeme .fs_reg = 0xd0,
415 1.1 xtraeme .fs_refresh = finsio_refresh_fanrpm,
416 1.1 xtraeme .fs_rfact = 0
417 1.1 xtraeme },
418 1.1 xtraeme
419 1.1 xtraeme { .fs_desc = NULL }
420 1.1 xtraeme };
421 1.1 xtraeme
422 1.1 xtraeme static int
423 1.1 xtraeme finsio_isa_match(device_t parent, cfdata_t match, void *aux)
424 1.1 xtraeme {
425 1.1 xtraeme struct isa_attach_args *ia = aux;
426 1.1 xtraeme bus_space_handle_t ioh;
427 1.1 xtraeme uint16_t val;
428 1.1 xtraeme
429 1.1 xtraeme /* Must supply an address */
430 1.1 xtraeme if (ia->ia_nio < 1)
431 1.1 xtraeme return 0;
432 1.1 xtraeme
433 1.1 xtraeme if (ISA_DIRECT_CONFIG(ia))
434 1.1 xtraeme return 0;
435 1.1 xtraeme
436 1.1 xtraeme if (ia->ia_io[0].ir_addr == ISA_UNKNOWN_PORT)
437 1.1 xtraeme return 0;
438 1.1 xtraeme
439 1.1 xtraeme if (bus_space_map(ia->ia_iot, ia->ia_io[0].ir_addr, 2, 0, &ioh))
440 1.1 xtraeme return 0;
441 1.1 xtraeme
442 1.1 xtraeme finsio_enter(ia->ia_iot, ioh);
443 1.1 xtraeme /* Find out Manufacturer ID */
444 1.1 xtraeme val = finsio_readreg(ia->ia_iot, ioh, FINSIO_MANUF) << 8;
445 1.1 xtraeme val |= finsio_readreg(ia->ia_iot, ioh, FINSIO_MANUF + 1);
446 1.1 xtraeme finsio_exit(ia->ia_iot, ioh);
447 1.1 xtraeme bus_space_unmap(ia->ia_iot, ioh, 2);
448 1.1 xtraeme
449 1.1 xtraeme if (val != FINTEK_ID)
450 1.1 xtraeme return 0;
451 1.1 xtraeme
452 1.1 xtraeme ia->ia_nio = 1;
453 1.1 xtraeme ia->ia_io[0].ir_size = 2;
454 1.1 xtraeme ia->ia_niomem = 0;
455 1.1 xtraeme ia->ia_nirq = 0;
456 1.1 xtraeme ia->ia_ndrq = 0;
457 1.1 xtraeme
458 1.1 xtraeme return 1;
459 1.1 xtraeme }
460 1.1 xtraeme
461 1.1 xtraeme static void
462 1.1 xtraeme finsio_isa_attach(device_t parent, device_t self, void *aux)
463 1.1 xtraeme {
464 1.1 xtraeme struct finsio_softc *sc = device_private(self);
465 1.1 xtraeme struct isa_attach_args *ia = aux;
466 1.1 xtraeme bus_space_handle_t ioh;
467 1.1 xtraeme uint16_t hwmon_baddr, chipid, cr;
468 1.1 xtraeme int i, rv = 0;
469 1.1 xtraeme
470 1.1 xtraeme aprint_naive("\n");
471 1.1 xtraeme
472 1.1 xtraeme sc->sc_iot = ia->ia_iot;
473 1.1 xtraeme
474 1.1 xtraeme /* Map Super I/O configuration space */
475 1.1 xtraeme if (bus_space_map(sc->sc_iot, ia->ia_io[0].ir_addr, 2, 0, &ioh)) {
476 1.1 xtraeme aprint_error(": can't map configuration I/O space\n");
477 1.1 xtraeme return;
478 1.1 xtraeme }
479 1.1 xtraeme
480 1.1 xtraeme finsio_enter(sc->sc_iot, ioh);
481 1.1 xtraeme /* Get the Chip ID */
482 1.1 xtraeme chipid = finsio_readreg(sc->sc_iot, ioh, FINSIO_CHIP) << 8;
483 1.1 xtraeme chipid |= finsio_readreg(sc->sc_iot, ioh, FINSIO_CHIP + 1);
484 1.1 xtraeme /*
485 1.1 xtraeme * Select the Hardware Monitor LDN to find out the I/O
486 1.1 xtraeme * address space.
487 1.1 xtraeme */
488 1.1 xtraeme finsio_writereg(sc->sc_iot, ioh, FINSIO_FUNC_SEL, FINSIO_FUNC_HWMON);
489 1.1 xtraeme hwmon_baddr = finsio_readreg(sc->sc_iot, ioh, FINSIO_SENSADDR) << 8;
490 1.1 xtraeme hwmon_baddr |= finsio_readreg(sc->sc_iot, ioh, FINSIO_SENSADDR + 1);
491 1.1 xtraeme finsio_exit(sc->sc_iot, ioh);
492 1.1 xtraeme bus_space_unmap(sc->sc_iot, ioh, 2);
493 1.1 xtraeme
494 1.1 xtraeme switch (chipid) {
495 1.1 xtraeme case FINSIO_IDF71805:
496 1.1 xtraeme sc->sc_finsio_sensors = f71805_sensors;
497 1.1 xtraeme aprint_normal(": Fintek F71805 Super I/O\n");
498 1.1 xtraeme break;
499 1.1 xtraeme case FINSIO_IDF71806:
500 1.1 xtraeme sc->sc_finsio_sensors = f71805_sensors;
501 1.1 xtraeme aprint_normal(": Fintek F71806/F71872 Super I/O\n");
502 1.1 xtraeme break;
503 1.1 xtraeme case FINSIO_IDF71862:
504 1.1 xtraeme hwmon_baddr += FINSIO_F71882_HWM_OFFSET;
505 1.1 xtraeme sc->sc_finsio_sensors = f71883_sensors;
506 1.1 xtraeme aprint_normal(": Fintek F71862 Super I/O\n");
507 1.1 xtraeme break;
508 1.1 xtraeme case FINSIO_IDF71883:
509 1.1 xtraeme hwmon_baddr += FINSIO_F71882_HWM_OFFSET;
510 1.1 xtraeme sc->sc_finsio_sensors = f71883_sensors;
511 1.1 xtraeme aprint_normal(": Fintek F71882/F71883 Super I/O\n");
512 1.1 xtraeme break;
513 1.1 xtraeme default:
514 1.1 xtraeme /*
515 1.1 xtraeme * Unknown Chip ID, assume the same register layout
516 1.1 xtraeme * than F71805 for now.
517 1.1 xtraeme */
518 1.1 xtraeme sc->sc_finsio_sensors = f71805_sensors;
519 1.1 xtraeme aprint_normal(": Fintek Super I/O (unknown chip ID %x)\n",
520 1.1 xtraeme chipid);
521 1.1 xtraeme break;
522 1.1 xtraeme }
523 1.1 xtraeme
524 1.1 xtraeme /* Map Hardware Monitor I/O space */
525 1.1 xtraeme if (bus_space_map(sc->sc_iot, hwmon_baddr, 2, 0, &sc->sc_ioh)) {
526 1.1 xtraeme aprint_error(": can't map hwmon I/O space\n");
527 1.1 xtraeme return;
528 1.1 xtraeme }
529 1.1 xtraeme
530 1.1 xtraeme /*
531 1.1 xtraeme * Enable Hardware monitoring for fan/temperature and
532 1.1 xtraeme * voltage sensors.
533 1.1 xtraeme */
534 1.1 xtraeme cr = finsio_readreg(sc->sc_iot, sc->sc_ioh, FINSIO_HWMON_CONF);
535 1.1 xtraeme finsio_writereg(sc->sc_iot, sc->sc_ioh, FINSIO_HWMON_CONF, cr | 0x3);
536 1.1 xtraeme
537 1.1 xtraeme /* Find out the temperature mode */
538 1.1 xtraeme sc->sc_tempsel = finsio_readreg(sc->sc_iot, sc->sc_ioh, FINSIO_TMODE);
539 1.1 xtraeme
540 1.1 xtraeme /*
541 1.1 xtraeme * Initialize and attach sensors with sysmon_envsys(9).
542 1.1 xtraeme */
543 1.1 xtraeme sc->sc_sme = sysmon_envsys_create();
544 1.1 xtraeme for (i = 0; sc->sc_finsio_sensors[i].fs_desc; i++) {
545 1.1 xtraeme sc->sc_sensor[i].units = sc->sc_finsio_sensors[i].fs_type;
546 1.4 xtraeme if (sc->sc_sensor[i].units == ENVSYS_SVOLTS_DC)
547 1.4 xtraeme sc->sc_sensor[i].flags = ENVSYS_FCHANGERFACT;
548 1.1 xtraeme strlcpy(sc->sc_sensor[i].desc, sc->sc_finsio_sensors[i].fs_desc,
549 1.1 xtraeme sizeof(sc->sc_sensor[i].desc));
550 1.1 xtraeme if (sysmon_envsys_sensor_attach(sc->sc_sme,
551 1.1 xtraeme &sc->sc_sensor[i]))
552 1.1 xtraeme goto fail;
553 1.1 xtraeme }
554 1.1 xtraeme
555 1.1 xtraeme sc->sc_sme->sme_name = device_xname(self);
556 1.1 xtraeme sc->sc_sme->sme_cookie = sc;
557 1.1 xtraeme sc->sc_sme->sme_refresh = finsio_refresh;
558 1.1 xtraeme if ((rv = sysmon_envsys_register(sc->sc_sme))) {
559 1.1 xtraeme aprint_error(": unable to register with sysmon (%d)\n", rv);
560 1.1 xtraeme goto fail;
561 1.1 xtraeme }
562 1.1 xtraeme
563 1.1 xtraeme aprint_normal_dev(self,
564 1.1 xtraeme "Hardware Monitor registers at 0x%x\n", hwmon_baddr);
565 1.1 xtraeme return;
566 1.1 xtraeme
567 1.1 xtraeme fail:
568 1.1 xtraeme sysmon_envsys_destroy(sc->sc_sme);
569 1.1 xtraeme bus_space_unmap(sc->sc_iot, sc->sc_ioh, 2);
570 1.1 xtraeme }
571 1.1 xtraeme
572 1.3 xtraeme static int
573 1.3 xtraeme finsio_isa_detach(device_t self, int flags)
574 1.3 xtraeme {
575 1.3 xtraeme struct finsio_softc *sc = device_private(self);
576 1.3 xtraeme
577 1.3 xtraeme sysmon_envsys_unregister(sc->sc_sme);
578 1.3 xtraeme bus_space_unmap(sc->sc_iot, sc->sc_ioh, 2);
579 1.3 xtraeme return 0;
580 1.3 xtraeme }
581 1.3 xtraeme
582 1.1 xtraeme /* Enter Super I/O configuration mode */
583 1.1 xtraeme static void
584 1.1 xtraeme finsio_enter(bus_space_tag_t iot, bus_space_handle_t ioh)
585 1.1 xtraeme {
586 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_ADDR, FINSIO_UNLOCK);
587 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_ADDR, FINSIO_UNLOCK);
588 1.1 xtraeme }
589 1.1 xtraeme
590 1.1 xtraeme /* Exit Super I/O configuration mode */
591 1.1 xtraeme static void
592 1.1 xtraeme finsio_exit(bus_space_tag_t iot, bus_space_handle_t ioh)
593 1.1 xtraeme {
594 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_ADDR, FINSIO_LOCK);
595 1.1 xtraeme }
596 1.1 xtraeme
597 1.1 xtraeme static uint8_t
598 1.1 xtraeme finsio_readreg(bus_space_tag_t iot, bus_space_handle_t ioh, int reg)
599 1.1 xtraeme {
600 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_ADDR, reg);
601 1.1 xtraeme return bus_space_read_1(iot, ioh, FINSIO_DATA);
602 1.1 xtraeme }
603 1.1 xtraeme
604 1.1 xtraeme static void
605 1.1 xtraeme finsio_writereg(bus_space_tag_t iot, bus_space_handle_t ioh, int reg, int val)
606 1.1 xtraeme {
607 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_ADDR, reg);
608 1.1 xtraeme bus_space_write_1(iot, ioh, FINSIO_DATA, val);
609 1.1 xtraeme }
610 1.1 xtraeme
611 1.1 xtraeme static void
612 1.1 xtraeme finsio_refresh(struct sysmon_envsys *sme, envsys_data_t *edata)
613 1.1 xtraeme {
614 1.1 xtraeme struct finsio_softc *sc = sme->sme_cookie;
615 1.1 xtraeme int i = edata->sensor;
616 1.1 xtraeme
617 1.1 xtraeme sc->sc_finsio_sensors[i].fs_refresh(sc, edata);
618 1.1 xtraeme }
619 1.1 xtraeme
620 1.1 xtraeme static void
621 1.1 xtraeme finsio_refresh_volt(struct finsio_softc *sc, envsys_data_t *edata)
622 1.1 xtraeme {
623 1.1 xtraeme struct finsio_sensor *fs = &sc->sc_finsio_sensors[edata->sensor];
624 1.1 xtraeme int data;
625 1.1 xtraeme
626 1.1 xtraeme data = finsio_readreg(sc->sc_iot, sc->sc_ioh, fs->fs_reg);
627 1.1 xtraeme DPRINTF(("%s: data 0x%x\n", __func__, data));
628 1.1 xtraeme
629 1.1 xtraeme if (data == 0xff || data == 0)
630 1.1 xtraeme edata->state = ENVSYS_SINVALID;
631 1.1 xtraeme else {
632 1.1 xtraeme edata->state = ENVSYS_SVALID;
633 1.4 xtraeme if (edata->rfact)
634 1.4 xtraeme edata->value_cur = data * edata->rfact;
635 1.4 xtraeme else
636 1.4 xtraeme edata->value_cur = data * fs->fs_rfact;
637 1.1 xtraeme }
638 1.1 xtraeme }
639 1.1 xtraeme
640 1.1 xtraeme /* The BIOS seems to add a fudge factor to the CPU temp of +5C */
641 1.1 xtraeme static void
642 1.1 xtraeme finsio_refresh_temp(struct finsio_softc *sc, envsys_data_t *edata)
643 1.1 xtraeme {
644 1.1 xtraeme struct finsio_sensor *fs = &sc->sc_finsio_sensors[edata->sensor];
645 1.1 xtraeme u_int data;
646 1.1 xtraeme u_int llmax;
647 1.1 xtraeme
648 1.1 xtraeme /*
649 1.1 xtraeme * The data sheet says that the range of the temperature
650 1.1 xtraeme * sensor is between 0 and 127 or 140 degrees C depending on
651 1.1 xtraeme * what kind of sensor is used.
652 1.1 xtraeme * A disconnected sensor seems to read over 110 or so.
653 1.1 xtraeme */
654 1.1 xtraeme data = finsio_readreg(sc->sc_iot, sc->sc_ioh, fs->fs_reg) & 0xFF;
655 1.1 xtraeme DPRINTF(("%s: data 0x%x\n", __func__, data));
656 1.1 xtraeme
657 1.1 xtraeme llmax = (sc->sc_tempsel & fs->fs_aux) ? 111 : 128;
658 1.1 xtraeme if (data == 0 || data >= llmax) /* disconnected? */
659 1.1 xtraeme edata->state = ENVSYS_SINVALID;
660 1.1 xtraeme else {
661 1.1 xtraeme edata->state = ENVSYS_SVALID;
662 1.1 xtraeme edata->value_cur = data * 1000000 + 273150000;
663 1.1 xtraeme }
664 1.1 xtraeme }
665 1.1 xtraeme
666 1.1 xtraeme /* fan speed appears to be a 12-bit number */
667 1.1 xtraeme static void
668 1.1 xtraeme finsio_refresh_fanrpm(struct finsio_softc *sc, envsys_data_t *edata)
669 1.1 xtraeme {
670 1.1 xtraeme struct finsio_sensor *fs = &sc->sc_finsio_sensors[edata->sensor];
671 1.1 xtraeme int data;
672 1.1 xtraeme
673 1.1 xtraeme data = finsio_readreg(sc->sc_iot, sc->sc_ioh, fs->fs_reg) << 8;
674 1.1 xtraeme data |= finsio_readreg(sc->sc_iot, sc->sc_ioh, fs->fs_reg + 1);
675 1.1 xtraeme DPRINTF(("%s: data 0x%x\n", __func__, data));
676 1.1 xtraeme
677 1.1 xtraeme if (data >= 0xfff)
678 1.1 xtraeme edata->state = ENVSYS_SINVALID;
679 1.1 xtraeme else {
680 1.1 xtraeme edata->value_cur = 1500000 / data;
681 1.1 xtraeme edata->state = ENVSYS_SVALID;
682 1.1 xtraeme }
683 1.1 xtraeme }
684