1 1.40 andvar /* $NetBSD: if_ix.c,v 1.40 2024/02/10 09:21:53 andvar Exp $ */ 2 1.1 pk 3 1.1 pk /*- 4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc. 5 1.1 pk * All rights reserved. 6 1.1 pk * 7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation 8 1.1 pk * by Rafal K. Boni. 9 1.1 pk * 10 1.1 pk * Redistribution and use in source and binary forms, with or without 11 1.1 pk * modification, are permitted provided that the following conditions 12 1.1 pk * are met: 13 1.1 pk * 1. Redistributions of source code must retain the above copyright 14 1.1 pk * notice, this list of conditions and the following disclaimer. 15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright 16 1.1 pk * notice, this list of conditions and the following disclaimer in the 17 1.1 pk * documentation and/or other materials provided with the distribution. 18 1.1 pk * 19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS 20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED 21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR 22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS 23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR 24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF 25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS 26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN 27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) 28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE 29 1.1 pk * POSSIBILITY OF SUCH DAMAGE. 30 1.1 pk */ 31 1.10 lukem 32 1.10 lukem #include <sys/cdefs.h> 33 1.40 andvar __KERNEL_RCSID(0, "$NetBSD: if_ix.c,v 1.40 2024/02/10 09:21:53 andvar Exp $"); 34 1.1 pk 35 1.1 pk #include <sys/param.h> 36 1.1 pk #include <sys/systm.h> 37 1.1 pk #include <sys/mbuf.h> 38 1.1 pk #include <sys/errno.h> 39 1.1 pk #include <sys/device.h> 40 1.1 pk #include <sys/protosw.h> 41 1.1 pk #include <sys/socket.h> 42 1.1 pk 43 1.1 pk #include <net/if.h> 44 1.1 pk #include <net/if_dl.h> 45 1.1 pk #include <net/if_types.h> 46 1.1 pk #include <net/if_media.h> 47 1.1 pk #include <net/if_ether.h> 48 1.1 pk 49 1.27 ad #include <sys/cpu.h> 50 1.27 ad #include <sys/bus.h> 51 1.27 ad #include <sys/intr.h> 52 1.1 pk 53 1.1 pk #include <dev/isa/isareg.h> 54 1.1 pk #include <dev/isa/isavar.h> 55 1.1 pk 56 1.1 pk #include <dev/ic/i82586reg.h> 57 1.1 pk #include <dev/ic/i82586var.h> 58 1.1 pk #include <dev/isa/if_ixreg.h> 59 1.1 pk 60 1.1 pk #ifdef IX_DEBUG 61 1.1 pk #define DPRINTF(x) printf x 62 1.1 pk #else 63 1.2 pk #define DPRINTF(x) 64 1.1 pk #endif 65 1.1 pk 66 1.36 msaitoh static int ix_media[] = { 67 1.1 pk IFM_ETHER | IFM_10_5, 68 1.1 pk IFM_ETHER | IFM_10_2, 69 1.1 pk IFM_ETHER | IFM_10_T, 70 1.1 pk }; 71 1.38 msaitoh #define NIX_MEDIA __arraycount(ix_media) 72 1.1 pk 73 1.1 pk struct ix_softc { 74 1.2 pk struct ie_softc sc_ie; 75 1.1 pk 76 1.2 pk bus_space_tag_t sc_regt; /* space tag for registers */ 77 1.2 pk bus_space_handle_t sc_regh; /* space handle for registers */ 78 1.1 pk 79 1.36 msaitoh uint8_t use_pio; /* use PIO rather than shared mem */ 80 1.36 msaitoh uint16_t irq_encoded; /* encoded IRQ */ 81 1.2 pk void *sc_ih; /* interrupt handle */ 82 1.1 pk }; 83 1.1 pk 84 1.38 msaitoh static void ix_reset(struct ie_softc *, int); 85 1.38 msaitoh static void ix_atten(struct ie_softc *, int); 86 1.38 msaitoh static int ix_intrhook(struct ie_softc *, int); 87 1.1 pk 88 1.38 msaitoh static void ix_copyin(struct ie_softc *, void *, int, size_t); 89 1.38 msaitoh static void ix_copyout(struct ie_softc *, const void *, int, size_t); 90 1.2 pk 91 1.36 msaitoh static uint16_t ix_read_16(struct ie_softc *, int); 92 1.36 msaitoh static void ix_write_16(struct ie_softc *, int, uint16_t); 93 1.20 perry static void ix_write_24(struct ie_softc *, int, int); 94 1.36 msaitoh static void ix_zeromem(struct ie_softc *, int, int); 95 1.2 pk 96 1.20 perry static void ix_mediastatus(struct ie_softc *, struct ifmediareq *); 97 1.1 pk 98 1.36 msaitoh static uint16_t ix_read_eeprom(bus_space_tag_t, bus_space_handle_t, int); 99 1.35 msaitoh static void ix_eeprom_outbits(bus_space_tag_t, bus_space_handle_t, int, 100 1.35 msaitoh int); 101 1.36 msaitoh static int ix_eeprom_inbits(bus_space_tag_t, bus_space_handle_t); 102 1.36 msaitoh static void ix_eeprom_clock(bus_space_tag_t, bus_space_handle_t, int); 103 1.1 pk 104 1.36 msaitoh static int ix_match(device_t, cfdata_t, void *); 105 1.36 msaitoh static void ix_attach(device_t, device_t, void *); 106 1.1 pk 107 1.1 pk /* 108 1.1 pk * EtherExpress/16 support routines 109 1.1 pk */ 110 1.1 pk static void 111 1.30 dsl ix_reset(struct ie_softc *sc, int why) 112 1.1 pk { 113 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 114 1.1 pk 115 1.2 pk switch (why) { 116 1.2 pk case CHIP_PROBE: 117 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL, 118 1.36 msaitoh IX_RESET_586); 119 1.2 pk delay(100); 120 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL, 0); 121 1.2 pk delay(100); 122 1.2 pk break; 123 1.1 pk 124 1.2 pk case CARD_RESET: 125 1.2 pk break; 126 1.36 msaitoh } 127 1.1 pk } 128 1.1 pk 129 1.1 pk static void 130 1.26 christos ix_atten(struct ie_softc *sc, int why) 131 1.1 pk { 132 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 133 1.36 msaitoh 134 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ATTN, 0); 135 1.1 pk } 136 1.1 pk 137 1.36 msaitoh static uint16_t 138 1.30 dsl ix_read_eeprom(bus_space_tag_t iot, bus_space_handle_t ioh, int location) 139 1.1 pk { 140 1.2 pk int ectrl, edata; 141 1.1 pk 142 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 143 1.2 pk ectrl &= IX_ECTRL_MASK; 144 1.2 pk ectrl |= IX_ECTRL_EECS; 145 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl); 146 1.2 pk 147 1.3 pk ix_eeprom_outbits(iot, ioh, IX_EEPROM_READ, IX_EEPROM_OPSIZE1); 148 1.3 pk ix_eeprom_outbits(iot, ioh, location, IX_EEPROM_ADDR_SIZE); 149 1.3 pk edata = ix_eeprom_inbits(iot, ioh); 150 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 151 1.2 pk ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EEDI | IX_ECTRL_EECS); 152 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl); 153 1.3 pk ix_eeprom_clock(iot, ioh, 1); 154 1.3 pk ix_eeprom_clock(iot, ioh, 0); 155 1.36 msaitoh return edata; 156 1.1 pk } 157 1.1 pk 158 1.1 pk static void 159 1.35 msaitoh ix_eeprom_outbits(bus_space_tag_t iot, bus_space_handle_t ioh, int edata, 160 1.35 msaitoh int count) 161 1.1 pk { 162 1.2 pk int ectrl, i; 163 1.1 pk 164 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 165 1.2 pk ectrl &= ~IX_RESET_ASIC; 166 1.2 pk for (i = count - 1; i >= 0; i--) { 167 1.2 pk ectrl &= ~IX_ECTRL_EEDI; 168 1.2 pk if (edata & (1 << i)) { 169 1.2 pk ectrl |= IX_ECTRL_EEDI; 170 1.2 pk } 171 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl); 172 1.2 pk delay(1); /* eeprom data must be setup for 0.4 uSec */ 173 1.3 pk ix_eeprom_clock(iot, ioh, 1); 174 1.3 pk ix_eeprom_clock(iot, ioh, 0); 175 1.2 pk } 176 1.2 pk ectrl &= ~IX_ECTRL_EEDI; 177 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl); 178 1.2 pk delay(1); /* eeprom data must be held for 0.4 uSec */ 179 1.1 pk } 180 1.1 pk 181 1.1 pk static int 182 1.30 dsl ix_eeprom_inbits(bus_space_tag_t iot, bus_space_handle_t ioh) 183 1.1 pk { 184 1.2 pk int ectrl, edata, i; 185 1.1 pk 186 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 187 1.2 pk ectrl &= ~IX_RESET_ASIC; 188 1.2 pk for (edata = 0, i = 0; i < 16; i++) { 189 1.2 pk edata = edata << 1; 190 1.3 pk ix_eeprom_clock(iot, ioh, 1); 191 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 192 1.2 pk if (ectrl & IX_ECTRL_EEDO) { 193 1.2 pk edata |= 1; 194 1.2 pk } 195 1.3 pk ix_eeprom_clock(iot, ioh, 0); 196 1.2 pk } 197 1.36 msaitoh return edata; 198 1.1 pk } 199 1.1 pk 200 1.1 pk static void 201 1.30 dsl ix_eeprom_clock(bus_space_tag_t iot, bus_space_handle_t ioh, int state) 202 1.1 pk { 203 1.2 pk int ectrl; 204 1.1 pk 205 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL); 206 1.2 pk ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EESK); 207 1.2 pk if (state) { 208 1.2 pk ectrl |= IX_ECTRL_EESK; 209 1.2 pk } 210 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl); 211 1.2 pk delay(9); /* EESK must be stable for 8.38 uSec */ 212 1.1 pk } 213 1.1 pk 214 1.1 pk static int 215 1.30 dsl ix_intrhook(struct ie_softc *sc, int where) 216 1.1 pk { 217 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 218 1.1 pk 219 1.2 pk switch (where) { 220 1.2 pk case INTR_ENTER: 221 1.38 msaitoh /* Entering ISR: disable card interrupts */ 222 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, 223 1.2 pk IX_IRQ, isc->irq_encoded); 224 1.2 pk break; 225 1.2 pk 226 1.2 pk case INTR_EXIT: 227 1.38 msaitoh /* Exiting ISR: re-enable card interrupts */ 228 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_IRQ, 229 1.38 msaitoh isc->irq_encoded | IX_IRQ_ENABLE); 230 1.1 pk break; 231 1.1 pk } 232 1.1 pk 233 1.1 pk return 1; 234 1.1 pk } 235 1.1 pk 236 1.1 pk 237 1.1 pk static void 238 1.35 msaitoh ix_copyin(struct ie_softc *sc, void *dst, int offset, size_t size) 239 1.1 pk { 240 1.8 bjh21 int i, dribble; 241 1.36 msaitoh uint8_t *bptr = dst; 242 1.36 msaitoh uint16_t *wptr = dst; 243 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 244 1.1 pk 245 1.8 bjh21 if (isc->use_pio) { 246 1.8 bjh21 /* Reset read pointer to the specified offset */ 247 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset); 248 1.39 thorpej } 249 1.1 pk 250 1.2 pk if (offset % 2) { 251 1.8 bjh21 if (isc->use_pio) 252 1.8 bjh21 *bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT); 253 1.8 bjh21 else 254 1.35 msaitoh *bptr = bus_space_read_1(sc->bt, sc->bh, offset); 255 1.2 pk offset++; bptr++; size--; 256 1.2 pk } 257 1.2 pk 258 1.2 pk dribble = size % 2; 259 1.36 msaitoh wptr = (uint16_t*)bptr; 260 1.8 bjh21 261 1.8 bjh21 if (isc->use_pio) { 262 1.38 msaitoh for (i = 0; i < size / 2; i++) { 263 1.8 bjh21 *wptr = bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT); 264 1.8 bjh21 wptr++; 265 1.8 bjh21 } 266 1.36 msaitoh } else 267 1.21 perry bus_space_read_region_2(sc->bt, sc->bh, offset, 268 1.36 msaitoh (uint16_t *)bptr, size / 2); 269 1.2 pk 270 1.2 pk if (dribble) { 271 1.2 pk bptr += size - 1; 272 1.2 pk offset += size - 1; 273 1.8 bjh21 274 1.8 bjh21 if (isc->use_pio) 275 1.8 bjh21 *bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT); 276 1.8 bjh21 else 277 1.35 msaitoh *bptr = bus_space_read_1(sc->bt, sc->bh, offset); 278 1.2 pk } 279 1.1 pk } 280 1.1 pk 281 1.1 pk static void 282 1.35 msaitoh ix_copyout(struct ie_softc *sc, const void *src, int offset, size_t size) 283 1.1 pk { 284 1.8 bjh21 int i, dribble; 285 1.36 msaitoh const uint8_t *bptr = src; 286 1.36 msaitoh const uint16_t *wptr = src; 287 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 288 1.8 bjh21 289 1.8 bjh21 if (isc->use_pio) { 290 1.8 bjh21 /* Reset write pointer to the specified offset */ 291 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset); 292 1.8 bjh21 } 293 1.2 pk 294 1.2 pk if (offset % 2) { 295 1.8 bjh21 if (isc->use_pio) 296 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr); 297 1.8 bjh21 else 298 1.35 msaitoh bus_space_write_1(sc->bt, sc->bh, offset, *bptr); 299 1.2 pk offset++; bptr++; size--; 300 1.2 pk } 301 1.2 pk 302 1.2 pk dribble = size % 2; 303 1.36 msaitoh wptr = (const uint16_t*)bptr; 304 1.8 bjh21 305 1.8 bjh21 if (isc->use_pio) { 306 1.36 msaitoh for (i = 0; i < size / 2; i++) { 307 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, *wptr); 308 1.8 bjh21 wptr++; 309 1.8 bjh21 } 310 1.36 msaitoh } else 311 1.21 perry bus_space_write_region_2(sc->bt, sc->bh, offset, 312 1.36 msaitoh (const uint16_t *)bptr, size / 2); 313 1.8 bjh21 314 1.2 pk if (dribble) { 315 1.2 pk bptr += size - 1; 316 1.2 pk offset += size - 1; 317 1.8 bjh21 318 1.8 bjh21 if (isc->use_pio) 319 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr); 320 1.8 bjh21 else 321 1.35 msaitoh bus_space_write_1(sc->bt, sc->bh, offset, *bptr); 322 1.2 pk } 323 1.8 bjh21 } 324 1.8 bjh21 325 1.36 msaitoh static uint16_t 326 1.36 msaitoh ix_read_16(struct ie_softc *sc, int offset) 327 1.1 pk { 328 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 329 1.8 bjh21 330 1.8 bjh21 if (isc->use_pio) { 331 1.8 bjh21 /* Reset read pointer to the specified offset */ 332 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset); 333 1.8 bjh21 334 1.8 bjh21 return bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT); 335 1.8 bjh21 } else { 336 1.36 msaitoh return bus_space_read_2(sc->bt, sc->bh, offset); 337 1.8 bjh21 } 338 1.1 pk } 339 1.1 pk 340 1.1 pk static void 341 1.36 msaitoh ix_write_16(struct ie_softc *sc, int offset, uint16_t value) 342 1.1 pk { 343 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 344 1.8 bjh21 345 1.8 bjh21 if (isc->use_pio) { 346 1.8 bjh21 /* Reset write pointer to the specified offset */ 347 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset); 348 1.8 bjh21 349 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, value); 350 1.8 bjh21 } else { 351 1.35 msaitoh bus_space_write_2(sc->bt, sc->bh, offset, value); 352 1.8 bjh21 } 353 1.1 pk } 354 1.1 pk 355 1.1 pk static void 356 1.31 dsl ix_write_24 (struct ie_softc *sc, int offset, int addr) 357 1.1 pk { 358 1.36 msaitoh char *ptr; 359 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 360 1.36 msaitoh int val = addr + (u_long)sc->sc_maddr - (u_long)sc->sc_iobase; 361 1.8 bjh21 362 1.8 bjh21 if (isc->use_pio) { 363 1.8 bjh21 /* Reset write pointer to the specified offset */ 364 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset); 365 1.8 bjh21 366 1.36 msaitoh ptr = (char*)&val; 367 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, 368 1.36 msaitoh *((uint16_t *)ptr)); 369 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, 370 1.36 msaitoh *((uint16_t *)(ptr + 2))); 371 1.8 bjh21 } else { 372 1.38 msaitoh bus_space_write_4(sc->bt, sc->bh, offset, val); 373 1.8 bjh21 } 374 1.8 bjh21 } 375 1.8 bjh21 376 1.8 bjh21 static void 377 1.31 dsl ix_zeromem(struct ie_softc *sc, int offset, int count) 378 1.8 bjh21 { 379 1.8 bjh21 int i; 380 1.8 bjh21 int dribble; 381 1.36 msaitoh struct ix_softc *isc = (struct ix_softc *)sc; 382 1.8 bjh21 383 1.8 bjh21 if (isc->use_pio) { 384 1.8 bjh21 /* Reset write pointer to the specified offset */ 385 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset); 386 1.8 bjh21 387 1.8 bjh21 if (offset % 2) { 388 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0); 389 1.8 bjh21 count--; 390 1.8 bjh21 } 391 1.8 bjh21 392 1.38 msaitoh dribble = count % 2; 393 1.36 msaitoh for (i = 0; i < count / 2; i++) 394 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, 0); 395 1.8 bjh21 396 1.8 bjh21 if (dribble) 397 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0); 398 1.8 bjh21 } else { 399 1.8 bjh21 bus_space_set_region_1(sc->bt, sc->bh, offset, 0, count); 400 1.8 bjh21 } 401 1.1 pk } 402 1.1 pk 403 1.1 pk static void 404 1.30 dsl ix_mediastatus(struct ie_softc *sc, struct ifmediareq *ifmr) 405 1.1 pk { 406 1.38 msaitoh struct ifmedia *ifm = &sc->sc_media; 407 1.1 pk 408 1.38 msaitoh /* The currently selected media is always the active media. */ 409 1.38 msaitoh ifmr->ifm_active = ifm->ifm_cur->ifm_media; 410 1.1 pk } 411 1.1 pk 412 1.1 pk int 413 1.33 cegger ix_match(device_t parent, cfdata_t cf, void *aux) 414 1.1 pk { 415 1.2 pk int i; 416 1.2 pk int rv = 0; 417 1.2 pk bus_addr_t maddr; 418 1.22 christos bus_size_t msiz; 419 1.2 pk u_short checksum = 0; 420 1.2 pk bus_space_handle_t ioh; 421 1.3 pk bus_space_tag_t iot; 422 1.36 msaitoh uint8_t val, bart_config; 423 1.36 msaitoh uint16_t pg, adjust, decode, edecode; 424 1.36 msaitoh uint16_t board_id, id_var1, id_var2, irq, irq_encoded; 425 1.2 pk struct isa_attach_args * const ia = aux; 426 1.2 pk short irq_translate[] = {0, 0x09, 0x03, 0x04, 0x05, 0x0a, 0x0b, 0}; 427 1.2 pk 428 1.13 thorpej if (ia->ia_nio < 1) 429 1.36 msaitoh return 0; 430 1.13 thorpej if (ia->ia_niomem < 1) 431 1.36 msaitoh return 0; 432 1.13 thorpej if (ia->ia_nirq < 1) 433 1.36 msaitoh return 0; 434 1.13 thorpej 435 1.13 thorpej if (ISA_DIRECT_CONFIG(ia)) 436 1.36 msaitoh return 0; 437 1.13 thorpej 438 1.3 pk iot = ia->ia_iot; 439 1.3 pk 440 1.19 drochner if (ia->ia_io[0].ir_addr == ISA_UNKNOWN_PORT) 441 1.36 msaitoh return 0; 442 1.13 thorpej 443 1.13 thorpej if (bus_space_map(iot, ia->ia_io[0].ir_addr, 444 1.37 msaitoh IX_IOSIZE, 0, &ioh) != 0) { 445 1.37 msaitoh DPRINTF(("Can't map io space at 0x%x\n", 446 1.37 msaitoh ia->ia_io[0].ir_addr)); 447 1.36 msaitoh return 0; 448 1.2 pk } 449 1.2 pk 450 1.2 pk /* XXX: reset any ee16 at the current iobase */ 451 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_ASIC); 452 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, 0); 453 1.2 pk delay(240); 454 1.2 pk 455 1.36 msaitoh /* Now look for ee16. */ 456 1.2 pk board_id = id_var1 = id_var2 = 0; 457 1.2 pk for (i = 0; i < 4 ; i++) { 458 1.3 pk id_var1 = bus_space_read_1(iot, ioh, IX_ID_PORT); 459 1.2 pk id_var2 = ((id_var1 & 0x03) << 2); 460 1.2 pk board_id |= (( id_var1 >> 4) << id_var2); 461 1.2 pk } 462 1.2 pk 463 1.2 pk if (board_id != IX_ID) { 464 1.2 pk DPRINTF(("BART ID mismatch (got 0x%04x, expected 0x%04x)\n", 465 1.2 pk board_id, IX_ID)); 466 1.2 pk goto out; 467 1.2 pk } 468 1.2 pk 469 1.2 pk /* 470 1.2 pk * The shared RAM size and location of the EE16 is encoded into 471 1.2 pk * EEPROM location 6. The location of the first set bit tells us 472 1.2 pk * the memory address (0xc0000 + (0x4000 * FSB)), where FSB is the 473 1.2 pk * number of the first set bit. The zeroes are then shifted out, 474 1.2 pk * and the results is the memory size (1 = 16k, 3 = 32k, 7 = 48k, 475 1.2 pk * 0x0f = 64k). 476 1.2 pk * 477 1.2 pk * Examples: 478 1.2 pk * 0x3c -> 64k@0xc8000, 0x70 -> 48k@0xd0000, 0xc0 -> 32k@0xd8000 479 1.2 pk * 0x80 -> 16k@0xdc000. 480 1.2 pk * 481 1.2 pk * Side note: this comes from reading the old driver rather than 482 1.2 pk * from a more definitive source, so it could be out-of-whack 483 1.2 pk * with what the card can do... 484 1.2 pk */ 485 1.2 pk 486 1.3 pk val = ix_read_eeprom(iot, ioh, 6) & 0xff; 487 1.18 mycroft for (pg = 0; pg < 8; pg++) { 488 1.2 pk if (val & 1) 489 1.2 pk break; 490 1.18 mycroft val >>= 1; 491 1.2 pk } 492 1.2 pk 493 1.8 bjh21 maddr = 0xc0000 + (pg * 0x4000); 494 1.2 pk 495 1.2 pk switch (val) { 496 1.8 bjh21 case 0x00: 497 1.18 mycroft maddr = 0; 498 1.22 christos msiz = 0; 499 1.8 bjh21 break; 500 1.8 bjh21 501 1.2 pk case 0x01: 502 1.22 christos msiz = 16 * 1024; 503 1.2 pk break; 504 1.2 pk 505 1.2 pk case 0x03: 506 1.22 christos msiz = 32 * 1024; 507 1.2 pk break; 508 1.2 pk 509 1.2 pk case 0x07: 510 1.22 christos msiz = 48 * 1024; 511 1.2 pk break; 512 1.2 pk 513 1.2 pk case 0x0f: 514 1.22 christos msiz = 64 * 1024; 515 1.2 pk break; 516 1.2 pk 517 1.2 pk default: 518 1.2 pk DPRINTF(("invalid memory size %02x\n", val)); 519 1.2 pk goto out; 520 1.2 pk } 521 1.2 pk 522 1.19 drochner if (ia->ia_iomem[0].ir_addr != ISA_UNKNOWN_IOMEM && 523 1.13 thorpej ia->ia_iomem[0].ir_addr != maddr) { 524 1.2 pk DPRINTF(( 525 1.2 pk "ix_match: memaddr of board @ 0x%x doesn't match config\n", 526 1.37 msaitoh ia->ia_iomem[0].ir_addr)); 527 1.2 pk goto out; 528 1.2 pk } 529 1.2 pk 530 1.19 drochner if (ia->ia_iomem[0].ir_size != ISA_UNKNOWN_IOSIZ && 531 1.22 christos ia->ia_iomem[0].ir_size != msiz) { 532 1.2 pk DPRINTF(( 533 1.2 pk "ix_match: memsize of board @ 0x%x doesn't match config\n", 534 1.37 msaitoh ia->ia_iomem[0].ir_addr)); 535 1.2 pk goto out; 536 1.2 pk } 537 1.2 pk 538 1.36 msaitoh /* Need to put the 586 in RESET, and leave it */ 539 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_586); 540 1.2 pk 541 1.36 msaitoh /* Read the eeprom and checksum it, should == IX_ID */ 542 1.36 msaitoh for (i = 0; i < 0x40; i++) 543 1.3 pk checksum += ix_read_eeprom(iot, ioh, i); 544 1.2 pk 545 1.2 pk if (checksum != IX_ID) { 546 1.2 pk DPRINTF(("checksum mismatch (got 0x%04x, expected 0x%04x\n", 547 1.2 pk checksum, IX_ID)); 548 1.2 pk goto out; 549 1.2 pk } 550 1.2 pk 551 1.2 pk /* 552 1.21 perry * Only do the following bit if using memory-mapped access. For 553 1.8 bjh21 * boards with no mapped memory, we use PIO. We also use PIO for 554 1.8 bjh21 * boards with 16K of mapped memory, as those setups don't seem 555 1.8 bjh21 * to work otherwise. 556 1.2 pk */ 557 1.22 christos if (msiz != 0 && msiz != 16384) { 558 1.8 bjh21 /* Set board up with memory-mapping info */ 559 1.2 pk adjust = IX_MCTRL_FMCS16 | (pg & 0x3) << 2; 560 1.13 thorpej decode = ((1 << (ia->ia_iomem[0].ir_size / 16384)) - 1) << pg; 561 1.2 pk edecode = ((~decode >> 4) & 0xF0) | (decode >> 8); 562 1.2 pk 563 1.3 pk bus_space_write_1(iot, ioh, IX_MEMDEC, decode & 0xFF); 564 1.3 pk bus_space_write_1(iot, ioh, IX_MCTRL, adjust); 565 1.3 pk bus_space_write_1(iot, ioh, IX_MPCTRL, (~decode & 0xFF)); 566 1.2 pk 567 1.8 bjh21 /* XXX disable Exxx */ 568 1.21 perry bus_space_write_1(iot, ioh, IX_MECTRL, edecode); 569 1.8 bjh21 } 570 1.2 pk 571 1.2 pk /* 572 1.2 pk * Get the encoded interrupt number from the EEPROM, check it 573 1.2 pk * against the passed in IRQ. Issue a warning if they do not 574 1.19 drochner * match, and fail the probe. If irq is 'ISA_UNKNOWN_IRQ' then we 575 1.2 pk * use the EEPROM irq, and continue. 576 1.2 pk */ 577 1.3 pk irq_encoded = ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1); 578 1.3 pk irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT; 579 1.3 pk irq = irq_translate[irq_encoded]; 580 1.19 drochner if (ia->ia_irq[0].ir_irq != ISA_UNKNOWN_IRQ && 581 1.13 thorpej irq != ia->ia_irq[0].ir_irq) { 582 1.2 pk DPRINTF(("board IRQ %d does not match config\n", irq)); 583 1.2 pk goto out; 584 1.2 pk } 585 1.2 pk 586 1.36 msaitoh /* Disable the board interrupts */ 587 1.3 pk bus_space_write_1(iot, ioh, IX_IRQ, irq_encoded); 588 1.2 pk 589 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG); 590 1.2 pk bart_config |= IX_BART_LOOPBACK; 591 1.2 pk bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */ 592 1.3 pk bus_space_write_1(iot, ioh, IX_CONFIG, bart_config); 593 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG); 594 1.2 pk 595 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, 0); 596 1.2 pk delay(100); 597 1.2 pk 598 1.2 pk rv = 1; 599 1.13 thorpej 600 1.13 thorpej ia->ia_nio = 1; 601 1.13 thorpej ia->ia_io[0].ir_size = IX_IOSIZE; 602 1.13 thorpej 603 1.13 thorpej ia->ia_niomem = 1; 604 1.13 thorpej ia->ia_iomem[0].ir_addr = maddr; 605 1.22 christos ia->ia_iomem[0].ir_size = msiz; 606 1.13 thorpej 607 1.13 thorpej ia->ia_nirq = 1; 608 1.13 thorpej ia->ia_irq[0].ir_irq = irq; 609 1.13 thorpej 610 1.37 msaitoh DPRINTF(("ix_match: found board @ 0x%x\n", ia->ia_iomem[0].ir_addr)); 611 1.1 pk 612 1.1 pk out: 613 1.3 pk bus_space_unmap(iot, ioh, IX_IOSIZE); 614 1.36 msaitoh return rv; 615 1.1 pk } 616 1.1 pk 617 1.36 msaitoh static void 618 1.33 cegger ix_attach(device_t parent, device_t self, void *aux) 619 1.2 pk { 620 1.34 tsutsui struct ix_softc *isc = device_private(self); 621 1.2 pk struct ie_softc *sc = &isc->sc_ie; 622 1.2 pk struct isa_attach_args *ia = aux; 623 1.2 pk 624 1.2 pk int media; 625 1.8 bjh21 int i, memsize; 626 1.36 msaitoh uint8_t bart_config; 627 1.3 pk bus_space_tag_t iot; 628 1.36 msaitoh uint8_t bpat, bval; 629 1.36 msaitoh uint16_t wpat, wval; 630 1.2 pk bus_space_handle_t ioh, memh; 631 1.36 msaitoh uint16_t irq_encoded; 632 1.36 msaitoh uint8_t ethaddr[ETHER_ADDR_LEN]; 633 1.2 pk 634 1.34 tsutsui sc->sc_dev = self; 635 1.3 pk iot = ia->ia_iot; 636 1.3 pk 637 1.21 perry /* 638 1.8 bjh21 * Shared memory access seems to fail on 16K mapped boards, so 639 1.21 perry * disable shared memory access if the board is in 16K mode. If 640 1.8 bjh21 * no memory is mapped, we have no choice but to use PIO 641 1.8 bjh21 */ 642 1.13 thorpej isc->use_pio = (ia->ia_iomem[0].ir_size <= (16 * 1024)); 643 1.8 bjh21 644 1.13 thorpej if (bus_space_map(iot, ia->ia_io[0].ir_addr, 645 1.36 msaitoh ia->ia_io[0].ir_size, 0, &ioh) != 0) { 646 1.2 pk 647 1.2 pk DPRINTF(("\n%s: can't map i/o space 0x%x-0x%x\n", 648 1.37 msaitoh device_xname(self), ia->ia_io[0].ir_addr, 649 1.13 thorpej ia->ia_io[0].ir_addr + ia->ia_io[0].ir_size - 1)); 650 1.2 pk return; 651 1.2 pk } 652 1.2 pk 653 1.8 bjh21 /* We map memory even if using PIO so something else doesn't grab it */ 654 1.13 thorpej if (ia->ia_iomem[0].ir_size) { 655 1.36 msaitoh if (bus_space_map(ia->ia_memt, ia->ia_iomem[0].ir_addr, 656 1.36 msaitoh ia->ia_iomem[0].ir_size, 0, &memh) != 0) { 657 1.36 msaitoh DPRINTF(("\n%s: can't map iomem space 0x%x-0x%x\n", 658 1.36 msaitoh device_xname(self), ia->ia_iomem[0].ir_addr, 659 1.36 msaitoh ia->ia_iomem[0].ir_addr 660 1.36 msaitoh + ia->ia_iomem[0].ir_size - 1)); 661 1.36 msaitoh bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size); 662 1.36 msaitoh return; 663 1.36 msaitoh } 664 1.8 bjh21 } 665 1.2 pk 666 1.3 pk isc->sc_regt = iot; 667 1.2 pk isc->sc_regh = ioh; 668 1.2 pk 669 1.2 pk /* 670 1.2 pk * Get the hardware ethernet address from the EEPROM and 671 1.2 pk * save it in the softc for use by the 586 setup code. 672 1.2 pk */ 673 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_HIGH); 674 1.8 bjh21 ethaddr[1] = wval & 0xFF; 675 1.8 bjh21 ethaddr[0] = wval >> 8; 676 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_MID); 677 1.8 bjh21 ethaddr[3] = wval & 0xFF; 678 1.8 bjh21 ethaddr[2] = wval >> 8; 679 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_LOW); 680 1.8 bjh21 ethaddr[5] = wval & 0xFF; 681 1.8 bjh21 ethaddr[4] = wval >> 8; 682 1.2 pk 683 1.2 pk sc->hwinit = NULL; 684 1.2 pk sc->hwreset = ix_reset; 685 1.2 pk sc->chan_attn = ix_atten; 686 1.2 pk sc->intrhook = ix_intrhook; 687 1.2 pk 688 1.2 pk sc->memcopyin = ix_copyin; 689 1.2 pk sc->memcopyout = ix_copyout; 690 1.8 bjh21 691 1.2 pk sc->ie_bus_read16 = ix_read_16; 692 1.2 pk sc->ie_bus_write16 = ix_write_16; 693 1.2 pk sc->ie_bus_write24 = ix_write_24; 694 1.2 pk 695 1.2 pk sc->do_xmitnopchain = 0; 696 1.2 pk 697 1.2 pk sc->sc_mediachange = NULL; 698 1.2 pk sc->sc_mediastatus = ix_mediastatus; 699 1.2 pk 700 1.8 bjh21 if (isc->use_pio) { 701 1.8 bjh21 sc->bt = iot; 702 1.8 bjh21 sc->bh = ioh; 703 1.8 bjh21 704 1.21 perry /* 705 1.21 perry * If using PIO, the memory size is bounded by on-card memory, 706 1.21 perry * not by how much is mapped into the memory-mapped region, so 707 1.21 perry * determine how much total memory we have to play with here. 708 1.8 bjh21 */ 709 1.36 msaitoh for (memsize = 64 * 1024; memsize; memsize -= 16 * 1024) { 710 1.8 bjh21 /* warm up shared memory, the zero it all out */ 711 1.8 bjh21 ix_zeromem(sc, 0, 32); 712 1.8 bjh21 ix_zeromem(sc, 0, memsize); 713 1.8 bjh21 714 1.8 bjh21 /* Reset write pointer to the start of RAM */ 715 1.8 bjh21 bus_space_write_2(iot, ioh, IX_WRITEPTR, 0); 716 1.8 bjh21 717 1.36 msaitoh /* Write test pattern */ 718 1.36 msaitoh for (i = 0, wpat = 1; i < memsize; i += 2) { 719 1.8 bjh21 bus_space_write_2(iot, ioh, IX_DATAPORT, wpat); 720 1.8 bjh21 wpat += 3; 721 1.8 bjh21 } 722 1.8 bjh21 723 1.8 bjh21 /* Reset read pointer to beginning of card RAM */ 724 1.8 bjh21 bus_space_write_2(iot, ioh, IX_READPTR, 0); 725 1.8 bjh21 726 1.36 msaitoh /* Read and verify test pattern */ 727 1.36 msaitoh for (i = 0, wpat = 1; i < memsize; i += 2) { 728 1.8 bjh21 wval = bus_space_read_2(iot, ioh, IX_DATAPORT); 729 1.8 bjh21 730 1.8 bjh21 if (wval != wpat) 731 1.8 bjh21 break; 732 1.8 bjh21 733 1.8 bjh21 wpat += 3; 734 1.8 bjh21 } 735 1.8 bjh21 736 1.8 bjh21 /* If we failed, try next size down */ 737 1.8 bjh21 if (i != memsize) 738 1.8 bjh21 continue; 739 1.8 bjh21 740 1.8 bjh21 /* Now try it all with byte reads/writes */ 741 1.8 bjh21 ix_zeromem(sc, 0, 32); 742 1.8 bjh21 ix_zeromem(sc, 0, memsize); 743 1.8 bjh21 744 1.8 bjh21 /* Reset write pointer to start of card RAM */ 745 1.8 bjh21 bus_space_write_2(iot, ioh, IX_WRITEPTR, 0); 746 1.8 bjh21 747 1.36 msaitoh /* Write out test pattern */ 748 1.36 msaitoh for (i = 0, bpat = 1; i < memsize; i++) { 749 1.8 bjh21 bus_space_write_1(iot, ioh, IX_DATAPORT, bpat); 750 1.8 bjh21 bpat += 3; 751 1.8 bjh21 } 752 1.8 bjh21 753 1.8 bjh21 /* Reset read pointer to beginning of card RAM */ 754 1.8 bjh21 bus_space_write_2(iot, ioh, IX_READPTR, 0); 755 1.8 bjh21 756 1.36 msaitoh /* Read and verify test pattern */ 757 1.36 msaitoh for (i = 0, bpat = 1; i < memsize; i++) { 758 1.8 bjh21 bval = bus_space_read_1(iot, ioh, IX_DATAPORT); 759 1.8 bjh21 760 1.8 bjh21 if (bval != bpat) 761 1.8 bjh21 bpat += 3; 762 1.8 bjh21 } 763 1.8 bjh21 764 1.21 perry /* If we got through all of memory, we're done! */ 765 1.8 bjh21 if (i == memsize) 766 1.8 bjh21 break; 767 1.8 bjh21 } 768 1.8 bjh21 769 1.8 bjh21 /* Memory tests failed, punt... */ 770 1.8 bjh21 if (memsize == 0) { 771 1.8 bjh21 DPRINTF(("\n%s: can't determine size of on-card RAM\n", 772 1.34 tsutsui device_xname(self))); 773 1.13 thorpej bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size); 774 1.8 bjh21 return; 775 1.8 bjh21 } 776 1.8 bjh21 777 1.8 bjh21 sc->bt = iot; 778 1.8 bjh21 sc->bh = ioh; 779 1.8 bjh21 780 1.8 bjh21 sc->sc_msize = memsize; 781 1.36 msaitoh sc->sc_maddr = (void*)0; 782 1.8 bjh21 } else { 783 1.35 msaitoh sc->bt = ia->ia_memt; 784 1.35 msaitoh sc->bh = memh; 785 1.2 pk 786 1.35 msaitoh sc->sc_msize = ia->ia_iomem[0].ir_size; 787 1.35 msaitoh sc->sc_maddr = (void *)memh; 788 1.8 bjh21 } 789 1.8 bjh21 790 1.8 bjh21 /* Map i/o space. */ 791 1.6 augustss sc->sc_iobase = (char *)sc->sc_maddr + sc->sc_msize - (1 << 24); 792 1.2 pk 793 1.36 msaitoh /* Set up pointers to important on-card control structures */ 794 1.2 pk sc->iscp = 0; 795 1.2 pk sc->scb = IE_ISCP_SZ; 796 1.2 pk sc->scp = sc->sc_msize + IE_SCP_ADDR - (1 << 24); 797 1.2 pk 798 1.2 pk sc->buf_area = sc->scb + IE_SCB_SZ; 799 1.2 pk sc->buf_area_sz = sc->sc_msize - IE_ISCP_SZ - IE_SCB_SZ - IE_SCP_SZ; 800 1.2 pk 801 1.36 msaitoh /* Zero card memory */ 802 1.8 bjh21 ix_zeromem(sc, 0, 32); 803 1.8 bjh21 ix_zeromem(sc, 0, sc->sc_msize); 804 1.2 pk 805 1.36 msaitoh /* Set card to 16-bit bus mode */ 806 1.8 bjh21 if (isc->use_pio) { 807 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, 808 1.36 msaitoh IE_SCP_BUS_USE((u_long)sc->scp)); 809 1.8 bjh21 810 1.11 fredette bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 811 1.36 msaitoh IE_SYSBUS_16BIT); 812 1.36 msaitoh } else 813 1.21 perry bus_space_write_1(sc->bt, sc->bh, 814 1.36 msaitoh IE_SCP_BUS_USE((u_long)sc->scp), IE_SYSBUS_16BIT); 815 1.2 pk 816 1.36 msaitoh /* Set up pointers to key structures */ 817 1.36 msaitoh ix_write_24(sc, IE_SCP_ISCP((u_long)sc->scp), (u_long)sc->iscp); 818 1.36 msaitoh ix_write_16(sc, IE_ISCP_SCB((u_long)sc->iscp), (u_long)sc->scb); 819 1.36 msaitoh ix_write_24(sc, IE_ISCP_BASE((u_long)sc->iscp), (u_long)sc->iscp); 820 1.2 pk 821 1.36 msaitoh /* Flush setup of pointers, check if chip answers */ 822 1.2 pk if (!i82586_proberam(sc)) { 823 1.2 pk DPRINTF(("\n%s: Can't talk to i82586!\n", 824 1.34 tsutsui device_xname(self))); 825 1.13 thorpej bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size); 826 1.8 bjh21 827 1.13 thorpej if (ia->ia_iomem[0].ir_size) 828 1.35 msaitoh bus_space_unmap(ia->ia_memt, memh, 829 1.35 msaitoh ia->ia_iomem[0].ir_size); 830 1.2 pk return; 831 1.2 pk } 832 1.2 pk 833 1.2 pk /* Figure out which media is being used... */ 834 1.3 pk if (ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1) & 835 1.36 msaitoh IX_EEPROM_MEDIA_EXT) { 836 1.3 pk if (ix_read_eeprom(iot, ioh, IX_EEPROM_MEDIA) & 837 1.3 pk IX_EEPROM_MEDIA_TP) 838 1.2 pk media = IFM_ETHER | IFM_10_T; 839 1.2 pk else 840 1.2 pk media = IFM_ETHER | IFM_10_2; 841 1.2 pk } else 842 1.2 pk media = IFM_ETHER | IFM_10_5; 843 1.2 pk 844 1.40 andvar /* Take the card out of loopback */ 845 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG); 846 1.2 pk bart_config &= ~IX_BART_LOOPBACK; 847 1.2 pk bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */ 848 1.3 pk bus_space_write_1(iot, ioh, IX_CONFIG, bart_config); 849 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG); 850 1.3 pk 851 1.36 msaitoh irq_encoded = ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1); 852 1.3 pk irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT; 853 1.2 pk 854 1.2 pk /* Enable interrupts */ 855 1.36 msaitoh bus_space_write_1(iot, ioh, IX_IRQ, irq_encoded | IX_IRQ_ENABLE); 856 1.3 pk 857 1.3 pk isc->irq_encoded = irq_encoded; 858 1.2 pk 859 1.2 pk i82586_attach(sc, "EtherExpress/16", ethaddr, 860 1.36 msaitoh ix_media, NIX_MEDIA, media); 861 1.8 bjh21 862 1.8 bjh21 if (isc->use_pio) 863 1.35 msaitoh aprint_error_dev(self, "unsupported memory config, using PIO " 864 1.35 msaitoh "to access %d bytes of memory\n", sc->sc_msize); 865 1.2 pk 866 1.13 thorpej isc->sc_ih = isa_intr_establish(ia->ia_ic, ia->ia_irq[0].ir_irq, 867 1.13 thorpej IST_EDGE, IPL_NET, i82586_intr, sc); 868 1.24 christos if (isc->sc_ih == NULL) { 869 1.2 pk DPRINTF(("\n%s: can't establish interrupt\n", 870 1.34 tsutsui device_xname(self))); 871 1.24 christos } 872 1.1 pk } 873 1.1 pk 874 1.34 tsutsui CFATTACH_DECL_NEW(ix, sizeof(struct ix_softc), 875 1.17 thorpej ix_match, ix_attach, NULL, NULL); 876