if_ix.c revision 1.29 1 1.29 martin /* $NetBSD: if_ix.c,v 1.29 2008/04/28 20:23:52 martin Exp $ */
2 1.1 pk
3 1.1 pk /*-
4 1.1 pk * Copyright (c) 1998 The NetBSD Foundation, Inc.
5 1.1 pk * All rights reserved.
6 1.1 pk *
7 1.1 pk * This code is derived from software contributed to The NetBSD Foundation
8 1.1 pk * by Rafal K. Boni.
9 1.1 pk *
10 1.1 pk * Redistribution and use in source and binary forms, with or without
11 1.1 pk * modification, are permitted provided that the following conditions
12 1.1 pk * are met:
13 1.1 pk * 1. Redistributions of source code must retain the above copyright
14 1.1 pk * notice, this list of conditions and the following disclaimer.
15 1.1 pk * 2. Redistributions in binary form must reproduce the above copyright
16 1.1 pk * notice, this list of conditions and the following disclaimer in the
17 1.1 pk * documentation and/or other materials provided with the distribution.
18 1.1 pk *
19 1.1 pk * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
20 1.1 pk * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
21 1.1 pk * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
22 1.1 pk * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
23 1.1 pk * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
24 1.1 pk * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
25 1.1 pk * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
26 1.1 pk * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
27 1.1 pk * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
28 1.1 pk * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
29 1.1 pk * POSSIBILITY OF SUCH DAMAGE.
30 1.1 pk */
31 1.10 lukem
32 1.10 lukem #include <sys/cdefs.h>
33 1.29 martin __KERNEL_RCSID(0, "$NetBSD: if_ix.c,v 1.29 2008/04/28 20:23:52 martin Exp $");
34 1.1 pk
35 1.1 pk #include <sys/param.h>
36 1.1 pk #include <sys/systm.h>
37 1.1 pk #include <sys/mbuf.h>
38 1.1 pk #include <sys/errno.h>
39 1.1 pk #include <sys/device.h>
40 1.1 pk #include <sys/protosw.h>
41 1.1 pk #include <sys/socket.h>
42 1.1 pk
43 1.1 pk #include <net/if.h>
44 1.1 pk #include <net/if_dl.h>
45 1.1 pk #include <net/if_types.h>
46 1.1 pk #include <net/if_media.h>
47 1.1 pk #include <net/if_ether.h>
48 1.1 pk
49 1.27 ad #include <sys/cpu.h>
50 1.27 ad #include <sys/bus.h>
51 1.27 ad #include <sys/intr.h>
52 1.1 pk
53 1.1 pk #include <dev/isa/isareg.h>
54 1.1 pk #include <dev/isa/isavar.h>
55 1.1 pk
56 1.1 pk #include <dev/ic/i82586reg.h>
57 1.1 pk #include <dev/ic/i82586var.h>
58 1.1 pk #include <dev/isa/if_ixreg.h>
59 1.1 pk
60 1.1 pk #ifdef IX_DEBUG
61 1.1 pk #define DPRINTF(x) printf x
62 1.1 pk #else
63 1.2 pk #define DPRINTF(x)
64 1.1 pk #endif
65 1.1 pk
66 1.2 pk int ix_media[] = {
67 1.1 pk IFM_ETHER | IFM_10_5,
68 1.1 pk IFM_ETHER | IFM_10_2,
69 1.1 pk IFM_ETHER | IFM_10_T,
70 1.1 pk };
71 1.1 pk #define NIX_MEDIA (sizeof(ix_media) / sizeof(ix_media[0]))
72 1.1 pk
73 1.1 pk struct ix_softc {
74 1.2 pk struct ie_softc sc_ie;
75 1.1 pk
76 1.2 pk bus_space_tag_t sc_regt; /* space tag for registers */
77 1.2 pk bus_space_handle_t sc_regh; /* space handle for registers */
78 1.1 pk
79 1.8 bjh21 u_int8_t use_pio; /* use PIO rather than shared mem */
80 1.2 pk u_int16_t irq_encoded; /* encoded IRQ */
81 1.2 pk void *sc_ih; /* interrupt handle */
82 1.1 pk };
83 1.1 pk
84 1.20 perry static void ix_reset(struct ie_softc *, int);
85 1.20 perry static void ix_atten(struct ie_softc *, int);
86 1.20 perry static int ix_intrhook(struct ie_softc *, int);
87 1.1 pk
88 1.20 perry static void ix_copyin(struct ie_softc *, void *, int, size_t);
89 1.20 perry static void ix_copyout(struct ie_softc *, const void *, int, size_t);
90 1.2 pk
91 1.20 perry static void ix_bus_barrier(struct ie_softc *, int, int, int);
92 1.8 bjh21
93 1.20 perry static u_int16_t ix_read_16(struct ie_softc *, int);
94 1.20 perry static void ix_write_16(struct ie_softc *, int, u_int16_t);
95 1.20 perry static void ix_write_24(struct ie_softc *, int, int);
96 1.20 perry static void ix_zeromem (struct ie_softc *, int, int);
97 1.2 pk
98 1.20 perry static void ix_mediastatus(struct ie_softc *, struct ifmediareq *);
99 1.1 pk
100 1.20 perry static u_int16_t ix_read_eeprom(bus_space_tag_t, bus_space_handle_t, int);
101 1.20 perry static void ix_eeprom_outbits(bus_space_tag_t, bus_space_handle_t, int, int);
102 1.20 perry static int ix_eeprom_inbits (bus_space_tag_t, bus_space_handle_t);
103 1.20 perry static void ix_eeprom_clock (bus_space_tag_t, bus_space_handle_t, int);
104 1.1 pk
105 1.20 perry int ix_match(struct device *, struct cfdata *, void *);
106 1.20 perry void ix_attach(struct device *, struct device *, void *);
107 1.1 pk
108 1.1 pk /*
109 1.1 pk * EtherExpress/16 support routines
110 1.1 pk */
111 1.1 pk static void
112 1.1 pk ix_reset(sc, why)
113 1.2 pk struct ie_softc *sc;
114 1.2 pk int why;
115 1.1 pk {
116 1.2 pk struct ix_softc* isc = (struct ix_softc *) sc;
117 1.1 pk
118 1.2 pk switch (why) {
119 1.2 pk case CHIP_PROBE:
120 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL,
121 1.2 pk IX_RESET_586);
122 1.2 pk delay(100);
123 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL, 0);
124 1.2 pk delay(100);
125 1.2 pk break;
126 1.1 pk
127 1.2 pk case CARD_RESET:
128 1.2 pk break;
129 1.1 pk }
130 1.1 pk }
131 1.1 pk
132 1.1 pk static void
133 1.26 christos ix_atten(struct ie_softc *sc, int why)
134 1.1 pk {
135 1.2 pk struct ix_softc* isc = (struct ix_softc *) sc;
136 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ATTN, 0);
137 1.1 pk }
138 1.1 pk
139 1.1 pk static u_int16_t
140 1.3 pk ix_read_eeprom(iot, ioh, location)
141 1.3 pk bus_space_tag_t iot;
142 1.3 pk bus_space_handle_t ioh;
143 1.2 pk int location;
144 1.1 pk {
145 1.2 pk int ectrl, edata;
146 1.1 pk
147 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
148 1.2 pk ectrl &= IX_ECTRL_MASK;
149 1.2 pk ectrl |= IX_ECTRL_EECS;
150 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
151 1.2 pk
152 1.3 pk ix_eeprom_outbits(iot, ioh, IX_EEPROM_READ, IX_EEPROM_OPSIZE1);
153 1.3 pk ix_eeprom_outbits(iot, ioh, location, IX_EEPROM_ADDR_SIZE);
154 1.3 pk edata = ix_eeprom_inbits(iot, ioh);
155 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
156 1.2 pk ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EEDI | IX_ECTRL_EECS);
157 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
158 1.3 pk ix_eeprom_clock(iot, ioh, 1);
159 1.3 pk ix_eeprom_clock(iot, ioh, 0);
160 1.2 pk return (edata);
161 1.1 pk }
162 1.1 pk
163 1.1 pk static void
164 1.3 pk ix_eeprom_outbits(iot, ioh, edata, count)
165 1.3 pk bus_space_tag_t iot;
166 1.3 pk bus_space_handle_t ioh;
167 1.2 pk int edata, count;
168 1.1 pk {
169 1.2 pk int ectrl, i;
170 1.1 pk
171 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
172 1.2 pk ectrl &= ~IX_RESET_ASIC;
173 1.2 pk for (i = count - 1; i >= 0; i--) {
174 1.2 pk ectrl &= ~IX_ECTRL_EEDI;
175 1.2 pk if (edata & (1 << i)) {
176 1.2 pk ectrl |= IX_ECTRL_EEDI;
177 1.2 pk }
178 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
179 1.2 pk delay(1); /* eeprom data must be setup for 0.4 uSec */
180 1.3 pk ix_eeprom_clock(iot, ioh, 1);
181 1.3 pk ix_eeprom_clock(iot, ioh, 0);
182 1.2 pk }
183 1.2 pk ectrl &= ~IX_ECTRL_EEDI;
184 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
185 1.2 pk delay(1); /* eeprom data must be held for 0.4 uSec */
186 1.1 pk }
187 1.1 pk
188 1.1 pk static int
189 1.3 pk ix_eeprom_inbits(iot, ioh)
190 1.3 pk bus_space_tag_t iot;
191 1.3 pk bus_space_handle_t ioh;
192 1.1 pk {
193 1.2 pk int ectrl, edata, i;
194 1.1 pk
195 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
196 1.2 pk ectrl &= ~IX_RESET_ASIC;
197 1.2 pk for (edata = 0, i = 0; i < 16; i++) {
198 1.2 pk edata = edata << 1;
199 1.3 pk ix_eeprom_clock(iot, ioh, 1);
200 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
201 1.2 pk if (ectrl & IX_ECTRL_EEDO) {
202 1.2 pk edata |= 1;
203 1.2 pk }
204 1.3 pk ix_eeprom_clock(iot, ioh, 0);
205 1.2 pk }
206 1.2 pk return (edata);
207 1.1 pk }
208 1.1 pk
209 1.1 pk static void
210 1.3 pk ix_eeprom_clock(iot, ioh, state)
211 1.3 pk bus_space_tag_t iot;
212 1.3 pk bus_space_handle_t ioh;
213 1.2 pk int state;
214 1.1 pk {
215 1.2 pk int ectrl;
216 1.1 pk
217 1.3 pk ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
218 1.2 pk ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EESK);
219 1.2 pk if (state) {
220 1.2 pk ectrl |= IX_ECTRL_EESK;
221 1.2 pk }
222 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
223 1.2 pk delay(9); /* EESK must be stable for 8.38 uSec */
224 1.1 pk }
225 1.1 pk
226 1.1 pk static int
227 1.1 pk ix_intrhook(sc, where)
228 1.1 pk struct ie_softc *sc;
229 1.1 pk int where;
230 1.1 pk {
231 1.2 pk struct ix_softc* isc = (struct ix_softc *) sc;
232 1.1 pk
233 1.2 pk switch (where) {
234 1.2 pk case INTR_ENTER:
235 1.2 pk /* entering ISR: disable card interrupts */
236 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh,
237 1.2 pk IX_IRQ, isc->irq_encoded);
238 1.2 pk break;
239 1.2 pk
240 1.2 pk case INTR_EXIT:
241 1.2 pk /* exiting ISR: re-enable card interrupts */
242 1.2 pk bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_IRQ,
243 1.2 pk isc->irq_encoded | IX_IRQ_ENABLE);
244 1.1 pk break;
245 1.1 pk }
246 1.1 pk
247 1.1 pk return 1;
248 1.1 pk }
249 1.1 pk
250 1.1 pk
251 1.1 pk static void
252 1.1 pk ix_copyin (sc, dst, offset, size)
253 1.1 pk struct ie_softc *sc;
254 1.1 pk void *dst;
255 1.1 pk int offset;
256 1.1 pk size_t size;
257 1.1 pk {
258 1.8 bjh21 int i, dribble;
259 1.2 pk u_int8_t* bptr = dst;
260 1.8 bjh21 u_int16_t* wptr = dst;
261 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
262 1.1 pk
263 1.8 bjh21 if (isc->use_pio) {
264 1.8 bjh21 /* Reset read pointer to the specified offset */
265 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
266 1.8 bjh21 BUS_SPACE_BARRIER_READ);
267 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset);
268 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, IX_READPTR, 2,
269 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
270 1.8 bjh21 } else {
271 1.2 pk bus_space_barrier(sc->bt, sc->bh, offset, size,
272 1.2 pk BUS_SPACE_BARRIER_READ);
273 1.8 bjh21 }
274 1.1 pk
275 1.2 pk if (offset % 2) {
276 1.8 bjh21 if (isc->use_pio)
277 1.8 bjh21 *bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT);
278 1.8 bjh21 else
279 1.2 pk *bptr = bus_space_read_1(sc->bt, sc->bh, offset);
280 1.2 pk offset++; bptr++; size--;
281 1.2 pk }
282 1.2 pk
283 1.2 pk dribble = size % 2;
284 1.8 bjh21 wptr = (u_int16_t*) bptr;
285 1.8 bjh21
286 1.8 bjh21 if (isc->use_pio) {
287 1.8 bjh21 for(i = 0; i < size / 2; i++) {
288 1.8 bjh21 *wptr = bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT);
289 1.8 bjh21 wptr++;
290 1.8 bjh21 }
291 1.8 bjh21 } else {
292 1.21 perry bus_space_read_region_2(sc->bt, sc->bh, offset,
293 1.8 bjh21 (u_int16_t *) bptr, size / 2);
294 1.8 bjh21 }
295 1.2 pk
296 1.2 pk if (dribble) {
297 1.2 pk bptr += size - 1;
298 1.2 pk offset += size - 1;
299 1.8 bjh21
300 1.8 bjh21 if (isc->use_pio)
301 1.8 bjh21 *bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT);
302 1.8 bjh21 else
303 1.2 pk *bptr = bus_space_read_1(sc->bt, sc->bh, offset);
304 1.2 pk }
305 1.1 pk }
306 1.1 pk
307 1.1 pk static void
308 1.2 pk ix_copyout (sc, src, offset, size)
309 1.1 pk struct ie_softc *sc;
310 1.1 pk const void *src;
311 1.1 pk int offset;
312 1.1 pk size_t size;
313 1.1 pk {
314 1.8 bjh21 int i, dribble;
315 1.2 pk int osize = size;
316 1.2 pk int ooffset = offset;
317 1.2 pk const u_int8_t* bptr = src;
318 1.8 bjh21 const u_int16_t* wptr = src;
319 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
320 1.8 bjh21
321 1.8 bjh21 if (isc->use_pio) {
322 1.8 bjh21 /* Reset write pointer to the specified offset */
323 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
324 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
325 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
326 1.8 bjh21 }
327 1.2 pk
328 1.2 pk if (offset % 2) {
329 1.8 bjh21 if (isc->use_pio)
330 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr);
331 1.8 bjh21 else
332 1.2 pk bus_space_write_1(sc->bt, sc->bh, offset, *bptr);
333 1.2 pk offset++; bptr++; size--;
334 1.2 pk }
335 1.2 pk
336 1.2 pk dribble = size % 2;
337 1.22 christos wptr = (const u_int16_t*) bptr;
338 1.8 bjh21
339 1.8 bjh21 if (isc->use_pio) {
340 1.8 bjh21 for(i = 0; i < size / 2; i++) {
341 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, *wptr);
342 1.8 bjh21 wptr++;
343 1.8 bjh21 }
344 1.8 bjh21 } else {
345 1.21 perry bus_space_write_region_2(sc->bt, sc->bh, offset,
346 1.22 christos (const u_int16_t *)bptr, size / 2);
347 1.8 bjh21 }
348 1.8 bjh21
349 1.2 pk if (dribble) {
350 1.2 pk bptr += size - 1;
351 1.2 pk offset += size - 1;
352 1.8 bjh21
353 1.8 bjh21 if (isc->use_pio)
354 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr);
355 1.8 bjh21 else
356 1.2 pk bus_space_write_1(sc->bt, sc->bh, offset, *bptr);
357 1.2 pk }
358 1.1 pk
359 1.8 bjh21 if (isc->use_pio)
360 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
361 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
362 1.8 bjh21 else
363 1.2 pk bus_space_barrier(sc->bt, sc->bh, ooffset, osize,
364 1.2 pk BUS_SPACE_BARRIER_WRITE);
365 1.1 pk }
366 1.1 pk
367 1.8 bjh21 static void
368 1.8 bjh21 ix_bus_barrier(sc, offset, length, flags)
369 1.8 bjh21 struct ie_softc *sc;
370 1.8 bjh21 int offset, length, flags;
371 1.8 bjh21 {
372 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
373 1.8 bjh21
374 1.8 bjh21 if (isc->use_pio)
375 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2, flags);
376 1.8 bjh21 else
377 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, offset, length, flags);
378 1.8 bjh21 }
379 1.8 bjh21
380 1.1 pk static u_int16_t
381 1.1 pk ix_read_16 (sc, offset)
382 1.1 pk struct ie_softc *sc;
383 1.1 pk int offset;
384 1.1 pk {
385 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
386 1.8 bjh21
387 1.8 bjh21 if (isc->use_pio) {
388 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
389 1.8 bjh21 BUS_SPACE_BARRIER_READ);
390 1.8 bjh21
391 1.8 bjh21 /* Reset read pointer to the specified offset */
392 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset);
393 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_READPTR, 2,
394 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
395 1.8 bjh21
396 1.8 bjh21 return bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT);
397 1.8 bjh21 } else {
398 1.21 perry bus_space_barrier(sc->bt, sc->bh, offset, 2,
399 1.8 bjh21 BUS_SPACE_BARRIER_READ);
400 1.1 pk return bus_space_read_2(sc->bt, sc->bh, offset);
401 1.8 bjh21 }
402 1.1 pk }
403 1.1 pk
404 1.1 pk static void
405 1.2 pk ix_write_16 (sc, offset, value)
406 1.1 pk struct ie_softc *sc;
407 1.1 pk int offset;
408 1.1 pk u_int16_t value;
409 1.1 pk {
410 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
411 1.8 bjh21
412 1.8 bjh21 if (isc->use_pio) {
413 1.8 bjh21 /* Reset write pointer to the specified offset */
414 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
415 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
416 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
417 1.8 bjh21
418 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, value);
419 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
420 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
421 1.8 bjh21 } else {
422 1.1 pk bus_space_write_2(sc->bt, sc->bh, offset, value);
423 1.21 perry bus_space_barrier(sc->bt, sc->bh, offset, 2,
424 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
425 1.8 bjh21 }
426 1.1 pk }
427 1.1 pk
428 1.1 pk static void
429 1.1 pk ix_write_24 (sc, offset, addr)
430 1.1 pk struct ie_softc *sc;
431 1.1 pk int offset, addr;
432 1.1 pk {
433 1.8 bjh21 char* ptr;
434 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
435 1.8 bjh21 int val = addr + (u_long) sc->sc_maddr - (u_long) sc->sc_iobase;
436 1.8 bjh21
437 1.8 bjh21 if (isc->use_pio) {
438 1.8 bjh21 /* Reset write pointer to the specified offset */
439 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
440 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
441 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
442 1.8 bjh21
443 1.8 bjh21 ptr = (char*) &val;
444 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT,
445 1.8 bjh21 *((u_int16_t *)ptr));
446 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT,
447 1.8 bjh21 *((u_int16_t *)(ptr + 2)));
448 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
449 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
450 1.8 bjh21 } else {
451 1.8 bjh21 bus_space_write_4(sc->bt, sc->bh, offset, val);
452 1.21 perry bus_space_barrier(sc->bt, sc->bh, offset, 4,
453 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
454 1.8 bjh21 }
455 1.8 bjh21 }
456 1.8 bjh21
457 1.8 bjh21 static void
458 1.8 bjh21 ix_zeromem(sc, offset, count)
459 1.8 bjh21 struct ie_softc *sc;
460 1.8 bjh21 int offset, count;
461 1.8 bjh21 {
462 1.8 bjh21 int i;
463 1.8 bjh21 int dribble;
464 1.8 bjh21 struct ix_softc* isc = (struct ix_softc *) sc;
465 1.8 bjh21
466 1.8 bjh21 if (isc->use_pio) {
467 1.8 bjh21 /* Reset write pointer to the specified offset */
468 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
469 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
470 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
471 1.8 bjh21
472 1.8 bjh21 if (offset % 2) {
473 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0);
474 1.8 bjh21 count--;
475 1.8 bjh21 }
476 1.8 bjh21
477 1.8 bjh21 dribble = count % 2;
478 1.8 bjh21 for(i = 0; i < count / 2; i++)
479 1.8 bjh21 bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, 0);
480 1.8 bjh21
481 1.8 bjh21 if (dribble)
482 1.8 bjh21 bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0);
483 1.8 bjh21
484 1.21 perry bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
485 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
486 1.8 bjh21 } else {
487 1.8 bjh21 bus_space_set_region_1(sc->bt, sc->bh, offset, 0, count);
488 1.21 perry bus_space_barrier(sc->bt, sc->bh, offset, count,
489 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
490 1.8 bjh21 }
491 1.1 pk }
492 1.1 pk
493 1.1 pk static void
494 1.1 pk ix_mediastatus(sc, ifmr)
495 1.2 pk struct ie_softc *sc;
496 1.2 pk struct ifmediareq *ifmr;
497 1.1 pk {
498 1.1 pk struct ifmedia *ifm = &sc->sc_media;
499 1.1 pk
500 1.1 pk /*
501 1.2 pk * The currently selected media is always the active media.
502 1.1 pk */
503 1.1 pk ifmr->ifm_active = ifm->ifm_cur->ifm_media;
504 1.1 pk }
505 1.1 pk
506 1.1 pk int
507 1.26 christos ix_match(struct device *parent, struct cfdata *cf, void *aux)
508 1.1 pk {
509 1.2 pk int i;
510 1.2 pk int rv = 0;
511 1.2 pk bus_addr_t maddr;
512 1.22 christos bus_size_t msiz;
513 1.2 pk u_short checksum = 0;
514 1.2 pk bus_space_handle_t ioh;
515 1.3 pk bus_space_tag_t iot;
516 1.2 pk u_int8_t val, bart_config;
517 1.2 pk u_short pg, adjust, decode, edecode;
518 1.3 pk u_short board_id, id_var1, id_var2, irq, irq_encoded;
519 1.2 pk struct isa_attach_args * const ia = aux;
520 1.2 pk short irq_translate[] = {0, 0x09, 0x03, 0x04, 0x05, 0x0a, 0x0b, 0};
521 1.2 pk
522 1.13 thorpej if (ia->ia_nio < 1)
523 1.13 thorpej return (0);
524 1.13 thorpej if (ia->ia_niomem < 1)
525 1.13 thorpej return (0);
526 1.13 thorpej if (ia->ia_nirq < 1)
527 1.13 thorpej return (0);
528 1.13 thorpej
529 1.13 thorpej if (ISA_DIRECT_CONFIG(ia))
530 1.13 thorpej return (0);
531 1.13 thorpej
532 1.3 pk iot = ia->ia_iot;
533 1.3 pk
534 1.19 drochner if (ia->ia_io[0].ir_addr == ISA_UNKNOWN_PORT)
535 1.13 thorpej return (0);
536 1.13 thorpej
537 1.13 thorpej if (bus_space_map(iot, ia->ia_io[0].ir_addr,
538 1.2 pk IX_IOSIZE, 0, &ioh) != 0) {
539 1.2 pk DPRINTF(("Can't map io space at 0x%x\n", ia->ia_iobase));
540 1.2 pk return (0);
541 1.2 pk }
542 1.2 pk
543 1.2 pk /* XXX: reset any ee16 at the current iobase */
544 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_ASIC);
545 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, 0);
546 1.2 pk delay(240);
547 1.2 pk
548 1.2 pk /* now look for ee16. */
549 1.2 pk board_id = id_var1 = id_var2 = 0;
550 1.2 pk for (i = 0; i < 4 ; i++) {
551 1.3 pk id_var1 = bus_space_read_1(iot, ioh, IX_ID_PORT);
552 1.2 pk id_var2 = ((id_var1 & 0x03) << 2);
553 1.2 pk board_id |= (( id_var1 >> 4) << id_var2);
554 1.2 pk }
555 1.2 pk
556 1.2 pk if (board_id != IX_ID) {
557 1.2 pk DPRINTF(("BART ID mismatch (got 0x%04x, expected 0x%04x)\n",
558 1.2 pk board_id, IX_ID));
559 1.2 pk goto out;
560 1.2 pk }
561 1.2 pk
562 1.2 pk /*
563 1.2 pk * The shared RAM size and location of the EE16 is encoded into
564 1.2 pk * EEPROM location 6. The location of the first set bit tells us
565 1.2 pk * the memory address (0xc0000 + (0x4000 * FSB)), where FSB is the
566 1.2 pk * number of the first set bit. The zeroes are then shifted out,
567 1.2 pk * and the results is the memory size (1 = 16k, 3 = 32k, 7 = 48k,
568 1.2 pk * 0x0f = 64k).
569 1.2 pk *
570 1.2 pk * Examples:
571 1.2 pk * 0x3c -> 64k@0xc8000, 0x70 -> 48k@0xd0000, 0xc0 -> 32k@0xd8000
572 1.2 pk * 0x80 -> 16k@0xdc000.
573 1.2 pk *
574 1.2 pk * Side note: this comes from reading the old driver rather than
575 1.2 pk * from a more definitive source, so it could be out-of-whack
576 1.2 pk * with what the card can do...
577 1.2 pk */
578 1.2 pk
579 1.3 pk val = ix_read_eeprom(iot, ioh, 6) & 0xff;
580 1.18 mycroft for (pg = 0; pg < 8; pg++) {
581 1.2 pk if (val & 1)
582 1.2 pk break;
583 1.18 mycroft val >>= 1;
584 1.2 pk }
585 1.2 pk
586 1.8 bjh21 maddr = 0xc0000 + (pg * 0x4000);
587 1.2 pk
588 1.2 pk switch (val) {
589 1.8 bjh21 case 0x00:
590 1.18 mycroft maddr = 0;
591 1.22 christos msiz = 0;
592 1.8 bjh21 break;
593 1.8 bjh21
594 1.2 pk case 0x01:
595 1.22 christos msiz = 16 * 1024;
596 1.2 pk break;
597 1.2 pk
598 1.2 pk case 0x03:
599 1.22 christos msiz = 32 * 1024;
600 1.2 pk break;
601 1.2 pk
602 1.2 pk case 0x07:
603 1.22 christos msiz = 48 * 1024;
604 1.2 pk break;
605 1.2 pk
606 1.2 pk case 0x0f:
607 1.22 christos msiz = 64 * 1024;
608 1.2 pk break;
609 1.2 pk
610 1.2 pk default:
611 1.2 pk DPRINTF(("invalid memory size %02x\n", val));
612 1.2 pk goto out;
613 1.2 pk }
614 1.2 pk
615 1.19 drochner if (ia->ia_iomem[0].ir_addr != ISA_UNKNOWN_IOMEM &&
616 1.13 thorpej ia->ia_iomem[0].ir_addr != maddr) {
617 1.2 pk DPRINTF((
618 1.2 pk "ix_match: memaddr of board @ 0x%x doesn't match config\n",
619 1.2 pk ia->ia_iobase));
620 1.2 pk goto out;
621 1.2 pk }
622 1.2 pk
623 1.19 drochner if (ia->ia_iomem[0].ir_size != ISA_UNKNOWN_IOSIZ &&
624 1.22 christos ia->ia_iomem[0].ir_size != msiz) {
625 1.2 pk DPRINTF((
626 1.2 pk "ix_match: memsize of board @ 0x%x doesn't match config\n",
627 1.2 pk ia->ia_iobase));
628 1.2 pk goto out;
629 1.2 pk }
630 1.2 pk
631 1.2 pk /* need to put the 586 in RESET, and leave it */
632 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_586);
633 1.2 pk
634 1.2 pk /* read the eeprom and checksum it, should == IX_ID */
635 1.2 pk for(i = 0; i < 0x40; i++)
636 1.3 pk checksum += ix_read_eeprom(iot, ioh, i);
637 1.2 pk
638 1.2 pk if (checksum != IX_ID) {
639 1.2 pk DPRINTF(("checksum mismatch (got 0x%04x, expected 0x%04x\n",
640 1.2 pk checksum, IX_ID));
641 1.2 pk goto out;
642 1.2 pk }
643 1.2 pk
644 1.2 pk /*
645 1.21 perry * Only do the following bit if using memory-mapped access. For
646 1.8 bjh21 * boards with no mapped memory, we use PIO. We also use PIO for
647 1.8 bjh21 * boards with 16K of mapped memory, as those setups don't seem
648 1.8 bjh21 * to work otherwise.
649 1.2 pk */
650 1.22 christos if (msiz != 0 && msiz != 16384) {
651 1.8 bjh21 /* Set board up with memory-mapping info */
652 1.2 pk adjust = IX_MCTRL_FMCS16 | (pg & 0x3) << 2;
653 1.13 thorpej decode = ((1 << (ia->ia_iomem[0].ir_size / 16384)) - 1) << pg;
654 1.2 pk edecode = ((~decode >> 4) & 0xF0) | (decode >> 8);
655 1.2 pk
656 1.3 pk bus_space_write_1(iot, ioh, IX_MEMDEC, decode & 0xFF);
657 1.3 pk bus_space_write_1(iot, ioh, IX_MCTRL, adjust);
658 1.3 pk bus_space_write_1(iot, ioh, IX_MPCTRL, (~decode & 0xFF));
659 1.2 pk
660 1.8 bjh21 /* XXX disable Exxx */
661 1.21 perry bus_space_write_1(iot, ioh, IX_MECTRL, edecode);
662 1.8 bjh21 }
663 1.2 pk
664 1.2 pk /*
665 1.2 pk * Get the encoded interrupt number from the EEPROM, check it
666 1.2 pk * against the passed in IRQ. Issue a warning if they do not
667 1.19 drochner * match, and fail the probe. If irq is 'ISA_UNKNOWN_IRQ' then we
668 1.2 pk * use the EEPROM irq, and continue.
669 1.2 pk */
670 1.3 pk irq_encoded = ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1);
671 1.3 pk irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT;
672 1.3 pk irq = irq_translate[irq_encoded];
673 1.19 drochner if (ia->ia_irq[0].ir_irq != ISA_UNKNOWN_IRQ &&
674 1.13 thorpej irq != ia->ia_irq[0].ir_irq) {
675 1.2 pk DPRINTF(("board IRQ %d does not match config\n", irq));
676 1.2 pk goto out;
677 1.2 pk }
678 1.2 pk
679 1.2 pk /* disable the board interrupts */
680 1.3 pk bus_space_write_1(iot, ioh, IX_IRQ, irq_encoded);
681 1.2 pk
682 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
683 1.2 pk bart_config |= IX_BART_LOOPBACK;
684 1.2 pk bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */
685 1.3 pk bus_space_write_1(iot, ioh, IX_CONFIG, bart_config);
686 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
687 1.2 pk
688 1.3 pk bus_space_write_1(iot, ioh, IX_ECTRL, 0);
689 1.2 pk delay(100);
690 1.2 pk
691 1.2 pk rv = 1;
692 1.13 thorpej
693 1.13 thorpej ia->ia_nio = 1;
694 1.13 thorpej ia->ia_io[0].ir_size = IX_IOSIZE;
695 1.13 thorpej
696 1.13 thorpej ia->ia_niomem = 1;
697 1.13 thorpej ia->ia_iomem[0].ir_addr = maddr;
698 1.22 christos ia->ia_iomem[0].ir_size = msiz;
699 1.13 thorpej
700 1.13 thorpej ia->ia_nirq = 1;
701 1.13 thorpej ia->ia_irq[0].ir_irq = irq;
702 1.13 thorpej
703 1.2 pk DPRINTF(("ix_match: found board @ 0x%x\n", ia->ia_iobase));
704 1.1 pk
705 1.1 pk out:
706 1.3 pk bus_space_unmap(iot, ioh, IX_IOSIZE);
707 1.2 pk return (rv);
708 1.1 pk }
709 1.1 pk
710 1.1 pk void
711 1.26 christos ix_attach(struct device *parent, struct device *self, void *aux)
712 1.2 pk {
713 1.2 pk struct ix_softc *isc = (void *)self;
714 1.2 pk struct ie_softc *sc = &isc->sc_ie;
715 1.2 pk struct isa_attach_args *ia = aux;
716 1.2 pk
717 1.2 pk int media;
718 1.8 bjh21 int i, memsize;
719 1.2 pk u_int8_t bart_config;
720 1.3 pk bus_space_tag_t iot;
721 1.8 bjh21 u_int8_t bpat, bval;
722 1.8 bjh21 u_int16_t wpat, wval;
723 1.2 pk bus_space_handle_t ioh, memh;
724 1.3 pk u_short irq_encoded;
725 1.2 pk u_int8_t ethaddr[ETHER_ADDR_LEN];
726 1.2 pk
727 1.3 pk iot = ia->ia_iot;
728 1.3 pk
729 1.21 perry /*
730 1.8 bjh21 * Shared memory access seems to fail on 16K mapped boards, so
731 1.21 perry * disable shared memory access if the board is in 16K mode. If
732 1.8 bjh21 * no memory is mapped, we have no choice but to use PIO
733 1.8 bjh21 */
734 1.13 thorpej isc->use_pio = (ia->ia_iomem[0].ir_size <= (16 * 1024));
735 1.8 bjh21
736 1.13 thorpej if (bus_space_map(iot, ia->ia_io[0].ir_addr,
737 1.13 thorpej ia->ia_io[0].ir_size, 0, &ioh) != 0) {
738 1.2 pk
739 1.2 pk DPRINTF(("\n%s: can't map i/o space 0x%x-0x%x\n",
740 1.28 cegger device_xname(&sc->sc_dev), ia->ia_[0].ir_addr,
741 1.13 thorpej ia->ia_io[0].ir_addr + ia->ia_io[0].ir_size - 1));
742 1.2 pk return;
743 1.2 pk }
744 1.2 pk
745 1.8 bjh21 /* We map memory even if using PIO so something else doesn't grab it */
746 1.13 thorpej if (ia->ia_iomem[0].ir_size) {
747 1.13 thorpej if (bus_space_map(ia->ia_memt, ia->ia_iomem[0].ir_addr,
748 1.13 thorpej ia->ia_iomem[0].ir_size, 0, &memh) != 0) {
749 1.2 pk DPRINTF(("\n%s: can't map iomem space 0x%x-0x%x\n",
750 1.28 cegger device_xname(&sc->sc_dev), ia->ia_iomem[0].ir_addr,
751 1.13 thorpej ia->ia_iomem[0].ir_addr + ia->ia_iomem[0].ir_size - 1));
752 1.13 thorpej bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size);
753 1.2 pk return;
754 1.2 pk }
755 1.8 bjh21 }
756 1.2 pk
757 1.3 pk isc->sc_regt = iot;
758 1.2 pk isc->sc_regh = ioh;
759 1.2 pk
760 1.2 pk /*
761 1.2 pk * Get the hardware ethernet address from the EEPROM and
762 1.2 pk * save it in the softc for use by the 586 setup code.
763 1.2 pk */
764 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_HIGH);
765 1.8 bjh21 ethaddr[1] = wval & 0xFF;
766 1.8 bjh21 ethaddr[0] = wval >> 8;
767 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_MID);
768 1.8 bjh21 ethaddr[3] = wval & 0xFF;
769 1.8 bjh21 ethaddr[2] = wval >> 8;
770 1.8 bjh21 wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_LOW);
771 1.8 bjh21 ethaddr[5] = wval & 0xFF;
772 1.8 bjh21 ethaddr[4] = wval >> 8;
773 1.2 pk
774 1.2 pk sc->hwinit = NULL;
775 1.2 pk sc->hwreset = ix_reset;
776 1.2 pk sc->chan_attn = ix_atten;
777 1.2 pk sc->intrhook = ix_intrhook;
778 1.2 pk
779 1.2 pk sc->memcopyin = ix_copyin;
780 1.2 pk sc->memcopyout = ix_copyout;
781 1.8 bjh21
782 1.8 bjh21 /* If using PIO, make sure to setup single-byte read/write functions */
783 1.8 bjh21 if (isc->use_pio) {
784 1.8 bjh21 sc->ie_bus_barrier = ix_bus_barrier;
785 1.8 bjh21 } else {
786 1.8 bjh21 sc->ie_bus_barrier = NULL;
787 1.8 bjh21 }
788 1.8 bjh21
789 1.2 pk sc->ie_bus_read16 = ix_read_16;
790 1.2 pk sc->ie_bus_write16 = ix_write_16;
791 1.2 pk sc->ie_bus_write24 = ix_write_24;
792 1.2 pk
793 1.2 pk sc->do_xmitnopchain = 0;
794 1.2 pk
795 1.2 pk sc->sc_mediachange = NULL;
796 1.2 pk sc->sc_mediastatus = ix_mediastatus;
797 1.2 pk
798 1.8 bjh21 if (isc->use_pio) {
799 1.8 bjh21 sc->bt = iot;
800 1.8 bjh21 sc->bh = ioh;
801 1.8 bjh21
802 1.21 perry /*
803 1.21 perry * If using PIO, the memory size is bounded by on-card memory,
804 1.21 perry * not by how much is mapped into the memory-mapped region, so
805 1.21 perry * determine how much total memory we have to play with here.
806 1.8 bjh21 */
807 1.8 bjh21 for(memsize = 64 * 1024; memsize; memsize -= 16 * 1024) {
808 1.8 bjh21 /* warm up shared memory, the zero it all out */
809 1.8 bjh21 ix_zeromem(sc, 0, 32);
810 1.8 bjh21 ix_zeromem(sc, 0, memsize);
811 1.8 bjh21
812 1.8 bjh21 /* Reset write pointer to the start of RAM */
813 1.8 bjh21 bus_space_write_2(iot, ioh, IX_WRITEPTR, 0);
814 1.21 perry bus_space_barrier(iot, ioh, IX_WRITEPTR, 2,
815 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
816 1.8 bjh21
817 1.8 bjh21 /* write test pattern */
818 1.12 rafal for(i = 0, wpat = 1; i < memsize; i += 2) {
819 1.8 bjh21 bus_space_write_2(iot, ioh, IX_DATAPORT, wpat);
820 1.8 bjh21 wpat += 3;
821 1.8 bjh21 }
822 1.8 bjh21
823 1.8 bjh21 /* Flush all reads & writes to data port */
824 1.21 perry bus_space_barrier(iot, ioh, IX_DATAPORT, 2,
825 1.8 bjh21 BUS_SPACE_BARRIER_READ |
826 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
827 1.8 bjh21
828 1.8 bjh21 /* Reset read pointer to beginning of card RAM */
829 1.8 bjh21 bus_space_write_2(iot, ioh, IX_READPTR, 0);
830 1.21 perry bus_space_barrier(iot, ioh, IX_READPTR, 2,
831 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
832 1.8 bjh21
833 1.8 bjh21 /* read and verify test pattern */
834 1.8 bjh21 for(i = 0, wpat = 1; i < memsize; i += 2) {
835 1.8 bjh21 wval = bus_space_read_2(iot, ioh, IX_DATAPORT);
836 1.8 bjh21
837 1.8 bjh21 if (wval != wpat)
838 1.8 bjh21 break;
839 1.8 bjh21
840 1.8 bjh21 wpat += 3;
841 1.8 bjh21 }
842 1.8 bjh21
843 1.8 bjh21 /* If we failed, try next size down */
844 1.8 bjh21 if (i != memsize)
845 1.8 bjh21 continue;
846 1.8 bjh21
847 1.8 bjh21 /* Now try it all with byte reads/writes */
848 1.8 bjh21 ix_zeromem(sc, 0, 32);
849 1.8 bjh21 ix_zeromem(sc, 0, memsize);
850 1.8 bjh21
851 1.8 bjh21 /* Reset write pointer to start of card RAM */
852 1.8 bjh21 bus_space_write_2(iot, ioh, IX_WRITEPTR, 0);
853 1.21 perry bus_space_barrier(iot, ioh, IX_WRITEPTR, 2,
854 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
855 1.8 bjh21
856 1.8 bjh21 /* write out test pattern */
857 1.8 bjh21 for(i = 0, bpat = 1; i < memsize; i++) {
858 1.8 bjh21 bus_space_write_1(iot, ioh, IX_DATAPORT, bpat);
859 1.8 bjh21 bpat += 3;
860 1.8 bjh21 }
861 1.8 bjh21
862 1.8 bjh21 /* Flush all reads & writes to data port */
863 1.21 perry bus_space_barrier(iot, ioh, IX_DATAPORT, 2,
864 1.8 bjh21 BUS_SPACE_BARRIER_READ |
865 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
866 1.8 bjh21
867 1.8 bjh21 /* Reset read pointer to beginning of card RAM */
868 1.8 bjh21 bus_space_write_2(iot, ioh, IX_READPTR, 0);
869 1.21 perry bus_space_barrier(iot, ioh, IX_READPTR, 2,
870 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
871 1.8 bjh21
872 1.8 bjh21 /* read and verify test pattern */
873 1.8 bjh21 for(i = 0, bpat = 1; i < memsize; i++) {
874 1.8 bjh21 bval = bus_space_read_1(iot, ioh, IX_DATAPORT);
875 1.8 bjh21
876 1.8 bjh21 if (bval != bpat)
877 1.8 bjh21 bpat += 3;
878 1.8 bjh21 }
879 1.8 bjh21
880 1.21 perry /* If we got through all of memory, we're done! */
881 1.8 bjh21 if (i == memsize)
882 1.8 bjh21 break;
883 1.8 bjh21 }
884 1.8 bjh21
885 1.8 bjh21 /* Memory tests failed, punt... */
886 1.8 bjh21 if (memsize == 0) {
887 1.8 bjh21 DPRINTF(("\n%s: can't determine size of on-card RAM\n",
888 1.28 cegger device_xname(&sc->sc_dev)));
889 1.13 thorpej bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size);
890 1.8 bjh21 return;
891 1.8 bjh21 }
892 1.8 bjh21
893 1.8 bjh21 sc->bt = iot;
894 1.8 bjh21 sc->bh = ioh;
895 1.8 bjh21
896 1.8 bjh21 sc->sc_msize = memsize;
897 1.8 bjh21 sc->sc_maddr = (void*) 0;
898 1.8 bjh21 } else {
899 1.2 pk sc->bt = ia->ia_memt;
900 1.2 pk sc->bh = memh;
901 1.2 pk
902 1.13 thorpej sc->sc_msize = ia->ia_iomem[0].ir_size;
903 1.6 augustss sc->sc_maddr = (void *)memh;
904 1.8 bjh21 }
905 1.8 bjh21
906 1.8 bjh21 /* Map i/o space. */
907 1.6 augustss sc->sc_iobase = (char *)sc->sc_maddr + sc->sc_msize - (1 << 24);
908 1.2 pk
909 1.2 pk /* set up pointers to important on-card control structures */
910 1.2 pk sc->iscp = 0;
911 1.2 pk sc->scb = IE_ISCP_SZ;
912 1.2 pk sc->scp = sc->sc_msize + IE_SCP_ADDR - (1 << 24);
913 1.2 pk
914 1.2 pk sc->buf_area = sc->scb + IE_SCB_SZ;
915 1.2 pk sc->buf_area_sz = sc->sc_msize - IE_ISCP_SZ - IE_SCB_SZ - IE_SCP_SZ;
916 1.2 pk
917 1.2 pk /* zero card memory */
918 1.8 bjh21 ix_zeromem(sc, 0, 32);
919 1.8 bjh21 ix_zeromem(sc, 0, sc->sc_msize);
920 1.2 pk
921 1.2 pk /* set card to 16-bit bus mode */
922 1.8 bjh21 if (isc->use_pio) {
923 1.21 perry bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR,
924 1.8 bjh21 IE_SCP_BUS_USE((u_long)sc->scp));
925 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
926 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
927 1.8 bjh21
928 1.11 fredette bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT,
929 1.11 fredette IE_SYSBUS_16BIT);
930 1.8 bjh21 } else {
931 1.21 perry bus_space_write_1(sc->bt, sc->bh,
932 1.11 fredette IE_SCP_BUS_USE((u_long)sc->scp),
933 1.11 fredette IE_SYSBUS_16BIT);
934 1.8 bjh21 }
935 1.2 pk
936 1.2 pk /* set up pointers to key structures */
937 1.2 pk ix_write_24(sc, IE_SCP_ISCP((u_long)sc->scp), (u_long) sc->iscp);
938 1.2 pk ix_write_16(sc, IE_ISCP_SCB((u_long)sc->iscp), (u_long) sc->scb);
939 1.2 pk ix_write_24(sc, IE_ISCP_BASE((u_long)sc->iscp), (u_long) sc->iscp);
940 1.2 pk
941 1.2 pk /* flush setup of pointers, check if chip answers */
942 1.8 bjh21 if (isc->use_pio) {
943 1.8 bjh21 bus_space_barrier(sc->bt, sc->bh, 0, IX_IOSIZE,
944 1.8 bjh21 BUS_SPACE_BARRIER_WRITE);
945 1.8 bjh21 } else {
946 1.2 pk bus_space_barrier(sc->bt, sc->bh, 0, sc->sc_msize,
947 1.2 pk BUS_SPACE_BARRIER_WRITE);
948 1.8 bjh21 }
949 1.8 bjh21
950 1.2 pk if (!i82586_proberam(sc)) {
951 1.2 pk DPRINTF(("\n%s: Can't talk to i82586!\n",
952 1.28 cegger device_xname(&sc->sc_dev)));
953 1.13 thorpej bus_space_unmap(iot, ioh, ia->ia_io[0].ir_size);
954 1.8 bjh21
955 1.13 thorpej if (ia->ia_iomem[0].ir_size)
956 1.13 thorpej bus_space_unmap(ia->ia_memt, memh, ia->ia_iomem[0].ir_size);
957 1.2 pk return;
958 1.2 pk }
959 1.2 pk
960 1.2 pk /* Figure out which media is being used... */
961 1.3 pk if (ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1) &
962 1.3 pk IX_EEPROM_MEDIA_EXT) {
963 1.3 pk if (ix_read_eeprom(iot, ioh, IX_EEPROM_MEDIA) &
964 1.3 pk IX_EEPROM_MEDIA_TP)
965 1.2 pk media = IFM_ETHER | IFM_10_T;
966 1.2 pk else
967 1.2 pk media = IFM_ETHER | IFM_10_2;
968 1.2 pk } else
969 1.2 pk media = IFM_ETHER | IFM_10_5;
970 1.2 pk
971 1.2 pk /* Take the card out of lookback */
972 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
973 1.2 pk bart_config &= ~IX_BART_LOOPBACK;
974 1.2 pk bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */
975 1.3 pk bus_space_write_1(iot, ioh, IX_CONFIG, bart_config);
976 1.3 pk bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
977 1.3 pk
978 1.3 pk irq_encoded = ix_read_eeprom(iot, ioh,
979 1.3 pk IX_EEPROM_CONFIG1);
980 1.3 pk irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT;
981 1.2 pk
982 1.2 pk /* Enable interrupts */
983 1.3 pk bus_space_write_1(iot, ioh, IX_IRQ,
984 1.3 pk irq_encoded | IX_IRQ_ENABLE);
985 1.3 pk
986 1.8 bjh21 /* Flush all writes to registers */
987 1.13 thorpej bus_space_barrier(iot, ioh, 0, ia->ia_io[0].ir_size,
988 1.13 thorpej BUS_SPACE_BARRIER_WRITE);
989 1.8 bjh21
990 1.3 pk isc->irq_encoded = irq_encoded;
991 1.2 pk
992 1.2 pk i82586_attach(sc, "EtherExpress/16", ethaddr,
993 1.2 pk ix_media, NIX_MEDIA, media);
994 1.8 bjh21
995 1.8 bjh21 if (isc->use_pio)
996 1.28 cegger aprint_error_dev(&sc->sc_dev, "unsupported memory config, using PIO to access %d bytes of memory\n", sc->sc_msize);
997 1.2 pk
998 1.13 thorpej isc->sc_ih = isa_intr_establish(ia->ia_ic, ia->ia_irq[0].ir_irq,
999 1.13 thorpej IST_EDGE, IPL_NET, i82586_intr, sc);
1000 1.24 christos if (isc->sc_ih == NULL) {
1001 1.2 pk DPRINTF(("\n%s: can't establish interrupt\n",
1002 1.28 cegger device_xname(&sc->sc_dev)));
1003 1.24 christos }
1004 1.1 pk }
1005 1.1 pk
1006 1.16 thorpej CFATTACH_DECL(ix, sizeof(struct ix_softc),
1007 1.17 thorpej ix_match, ix_attach, NULL, NULL);
1008