Home | History | Annotate | Line # | Download | only in isa
if_ix.c revision 1.8.2.2
      1  1.8.2.2   nathanw /*	$NetBSD: if_ix.c,v 1.8.2.2 2001/11/14 19:14:48 nathanw Exp $	*/
      2      1.1        pk 
      3      1.1        pk /*-
      4      1.1        pk  * Copyright (c) 1998 The NetBSD Foundation, Inc.
      5      1.1        pk  * All rights reserved.
      6      1.1        pk  *
      7      1.1        pk  * This code is derived from software contributed to The NetBSD Foundation
      8      1.1        pk  * by Rafal K. Boni.
      9      1.1        pk  *
     10      1.1        pk  * Redistribution and use in source and binary forms, with or without
     11      1.1        pk  * modification, are permitted provided that the following conditions
     12      1.1        pk  * are met:
     13      1.1        pk  * 1. Redistributions of source code must retain the above copyright
     14      1.1        pk  *    notice, this list of conditions and the following disclaimer.
     15      1.1        pk  * 2. Redistributions in binary form must reproduce the above copyright
     16      1.1        pk  *    notice, this list of conditions and the following disclaimer in the
     17      1.1        pk  *    documentation and/or other materials provided with the distribution.
     18      1.1        pk  * 3. All advertising materials mentioning features or use of this software
     19      1.1        pk  *    must display the following acknowledgement:
     20      1.1        pk  *	This product includes software developed by the NetBSD
     21      1.1        pk  *	Foundation, Inc. and its contributors.
     22      1.1        pk  * 4. Neither the name of The NetBSD Foundation nor the names of its
     23      1.1        pk  *    contributors may be used to endorse or promote products derived
     24      1.1        pk  *    from this software without specific prior written permission.
     25      1.1        pk  *
     26      1.1        pk  * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
     27      1.1        pk  * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
     28      1.1        pk  * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
     29      1.1        pk  * PURPOSE ARE DISCLAIMED.  IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
     30      1.1        pk  * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
     31      1.1        pk  * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
     32      1.1        pk  * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
     33      1.1        pk  * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
     34      1.1        pk  * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
     35      1.1        pk  * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
     36      1.1        pk  * POSSIBILITY OF SUCH DAMAGE.
     37      1.1        pk  */
     38  1.8.2.2   nathanw 
     39  1.8.2.2   nathanw #include <sys/cdefs.h>
     40  1.8.2.2   nathanw __KERNEL_RCSID(0, "$NetBSD: if_ix.c,v 1.8.2.2 2001/11/14 19:14:48 nathanw Exp $");
     41      1.1        pk 
     42      1.1        pk #include <sys/param.h>
     43      1.1        pk #include <sys/systm.h>
     44      1.1        pk #include <sys/mbuf.h>
     45      1.1        pk #include <sys/errno.h>
     46      1.1        pk #include <sys/device.h>
     47      1.1        pk #include <sys/protosw.h>
     48      1.1        pk #include <sys/socket.h>
     49      1.1        pk 
     50      1.1        pk #include <net/if.h>
     51      1.1        pk #include <net/if_dl.h>
     52      1.1        pk #include <net/if_types.h>
     53      1.1        pk #include <net/if_media.h>
     54      1.1        pk #include <net/if_ether.h>
     55      1.1        pk 
     56      1.1        pk #include <machine/cpu.h>
     57      1.1        pk #include <machine/bus.h>
     58      1.1        pk #include <machine/intr.h>
     59      1.1        pk 
     60      1.1        pk #include <dev/isa/isareg.h>
     61      1.1        pk #include <dev/isa/isavar.h>
     62      1.1        pk 
     63      1.1        pk #include <dev/ic/i82586reg.h>
     64      1.1        pk #include <dev/ic/i82586var.h>
     65      1.1        pk #include <dev/isa/if_ixreg.h>
     66      1.1        pk 
     67      1.1        pk #ifdef IX_DEBUG
     68      1.1        pk #define DPRINTF(x)	printf x
     69      1.1        pk #else
     70      1.2        pk #define DPRINTF(x)
     71      1.1        pk #endif
     72      1.1        pk 
     73      1.2        pk int ix_media[] = {
     74      1.1        pk 	IFM_ETHER | IFM_10_5,
     75      1.1        pk 	IFM_ETHER | IFM_10_2,
     76      1.1        pk 	IFM_ETHER | IFM_10_T,
     77      1.1        pk };
     78      1.1        pk #define NIX_MEDIA       (sizeof(ix_media) / sizeof(ix_media[0]))
     79      1.1        pk 
     80      1.1        pk struct ix_softc {
     81      1.2        pk 	struct ie_softc sc_ie;
     82      1.1        pk 
     83      1.2        pk 	bus_space_tag_t sc_regt;	/* space tag for registers */
     84      1.2        pk 	bus_space_handle_t sc_regh;	/* space handle for registers */
     85      1.1        pk 
     86      1.8     bjh21 	u_int8_t	use_pio;	/* use PIO rather than shared mem */
     87      1.2        pk 	u_int16_t	irq_encoded;	/* encoded IRQ */
     88      1.2        pk 	void		*sc_ih;		/* interrupt handle */
     89      1.1        pk };
     90      1.1        pk 
     91      1.1        pk static void 	ix_reset __P((struct ie_softc *, int));
     92  1.8.2.1   nathanw static void 	ix_atten __P((struct ie_softc *, int));
     93      1.1        pk static int 	ix_intrhook __P((struct ie_softc *, int));
     94      1.1        pk 
     95      1.2        pk static void     ix_copyin __P((struct ie_softc *, void *, int, size_t));
     96      1.1        pk static void     ix_copyout __P((struct ie_softc *, const void *, int, size_t));
     97      1.2        pk 
     98      1.8     bjh21 static void	ix_bus_barrier __P((struct ie_softc *, int, int, int));
     99      1.8     bjh21 
    100      1.1        pk static u_int16_t ix_read_16 __P((struct ie_softc *, int));
    101      1.1        pk static void	ix_write_16 __P((struct ie_softc *, int, u_int16_t));
    102      1.1        pk static void	ix_write_24 __P((struct ie_softc *, int, int));
    103      1.8     bjh21 static void	ix_zeromem  __P((struct ie_softc *, int, int));
    104      1.2        pk 
    105      1.1        pk static void	ix_mediastatus __P((struct ie_softc *, struct ifmediareq *));
    106      1.1        pk 
    107      1.3        pk static u_int16_t ix_read_eeprom __P((bus_space_tag_t, bus_space_handle_t, int));
    108      1.3        pk static void	ix_eeprom_outbits __P((bus_space_tag_t, bus_space_handle_t, int, int));
    109      1.3        pk static int	ix_eeprom_inbits  __P((bus_space_tag_t, bus_space_handle_t));
    110      1.3        pk static void	ix_eeprom_clock   __P((bus_space_tag_t, bus_space_handle_t, int));
    111      1.1        pk 
    112      1.1        pk int ix_match __P((struct device *, struct cfdata *, void *));
    113      1.1        pk void ix_attach __P((struct device *, struct device *, void *));
    114      1.1        pk 
    115      1.1        pk /*
    116      1.1        pk  * EtherExpress/16 support routines
    117      1.1        pk  */
    118      1.1        pk static void
    119      1.1        pk ix_reset(sc, why)
    120      1.2        pk 	struct ie_softc *sc;
    121      1.2        pk 	int why;
    122      1.1        pk {
    123      1.2        pk 	struct ix_softc* isc = (struct ix_softc *) sc;
    124      1.1        pk 
    125      1.2        pk 	switch (why) {
    126      1.2        pk 	case CHIP_PROBE:
    127      1.2        pk 		bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL,
    128      1.2        pk 				  IX_RESET_586);
    129      1.2        pk 		delay(100);
    130      1.2        pk 		bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ECTRL, 0);
    131      1.2        pk 		delay(100);
    132      1.2        pk 		break;
    133      1.1        pk 
    134      1.2        pk 	case CARD_RESET:
    135      1.2        pk 		break;
    136      1.1        pk     }
    137      1.1        pk }
    138      1.1        pk 
    139      1.1        pk static void
    140  1.8.2.1   nathanw ix_atten(sc, why)
    141      1.2        pk 	struct ie_softc *sc;
    142  1.8.2.1   nathanw 	int why;
    143      1.1        pk {
    144      1.2        pk 	struct ix_softc* isc = (struct ix_softc *) sc;
    145      1.2        pk 	bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_ATTN, 0);
    146      1.1        pk }
    147      1.1        pk 
    148      1.1        pk static u_int16_t
    149      1.3        pk ix_read_eeprom(iot, ioh, location)
    150      1.3        pk 	bus_space_tag_t iot;
    151      1.3        pk 	bus_space_handle_t ioh;
    152      1.2        pk 	int location;
    153      1.1        pk {
    154      1.2        pk 	int ectrl, edata;
    155      1.1        pk 
    156      1.3        pk 	ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    157      1.2        pk 	ectrl &= IX_ECTRL_MASK;
    158      1.2        pk 	ectrl |= IX_ECTRL_EECS;
    159      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
    160      1.2        pk 
    161      1.3        pk 	ix_eeprom_outbits(iot, ioh, IX_EEPROM_READ, IX_EEPROM_OPSIZE1);
    162      1.3        pk 	ix_eeprom_outbits(iot, ioh, location, IX_EEPROM_ADDR_SIZE);
    163      1.3        pk 	edata = ix_eeprom_inbits(iot, ioh);
    164      1.3        pk 	ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    165      1.2        pk 	ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EEDI | IX_ECTRL_EECS);
    166      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
    167      1.3        pk 	ix_eeprom_clock(iot, ioh, 1);
    168      1.3        pk 	ix_eeprom_clock(iot, ioh, 0);
    169      1.2        pk 	return (edata);
    170      1.1        pk }
    171      1.1        pk 
    172      1.1        pk static void
    173      1.3        pk ix_eeprom_outbits(iot, ioh, edata, count)
    174      1.3        pk 	bus_space_tag_t iot;
    175      1.3        pk 	bus_space_handle_t ioh;
    176      1.2        pk 	int edata, count;
    177      1.1        pk {
    178      1.2        pk 	int ectrl, i;
    179      1.1        pk 
    180      1.3        pk 	ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    181      1.2        pk 	ectrl &= ~IX_RESET_ASIC;
    182      1.2        pk 	for (i = count - 1; i >= 0; i--) {
    183      1.2        pk 		ectrl &= ~IX_ECTRL_EEDI;
    184      1.2        pk 		if (edata & (1 << i)) {
    185      1.2        pk 			ectrl |= IX_ECTRL_EEDI;
    186      1.2        pk 		}
    187      1.3        pk 		bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
    188      1.2        pk 		delay(1);	/* eeprom data must be setup for 0.4 uSec */
    189      1.3        pk 		ix_eeprom_clock(iot, ioh, 1);
    190      1.3        pk 		ix_eeprom_clock(iot, ioh, 0);
    191      1.2        pk 	}
    192      1.2        pk 	ectrl &= ~IX_ECTRL_EEDI;
    193      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
    194      1.2        pk 	delay(1);		/* eeprom data must be held for 0.4 uSec */
    195      1.1        pk }
    196      1.1        pk 
    197      1.1        pk static int
    198      1.3        pk ix_eeprom_inbits(iot, ioh)
    199      1.3        pk 	bus_space_tag_t iot;
    200      1.3        pk 	bus_space_handle_t ioh;
    201      1.1        pk {
    202      1.2        pk 	int ectrl, edata, i;
    203      1.1        pk 
    204      1.3        pk 	ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    205      1.2        pk 	ectrl &= ~IX_RESET_ASIC;
    206      1.2        pk 	for (edata = 0, i = 0; i < 16; i++) {
    207      1.2        pk 		edata = edata << 1;
    208      1.3        pk 		ix_eeprom_clock(iot, ioh, 1);
    209      1.3        pk 		ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    210      1.2        pk 		if (ectrl & IX_ECTRL_EEDO) {
    211      1.2        pk 			edata |= 1;
    212      1.2        pk 		}
    213      1.3        pk 		ix_eeprom_clock(iot, ioh, 0);
    214      1.2        pk 	}
    215      1.2        pk 	return (edata);
    216      1.1        pk }
    217      1.1        pk 
    218      1.1        pk static void
    219      1.3        pk ix_eeprom_clock(iot, ioh, state)
    220      1.3        pk 	bus_space_tag_t iot;
    221      1.3        pk 	bus_space_handle_t ioh;
    222      1.2        pk 	int state;
    223      1.1        pk {
    224      1.2        pk 	int ectrl;
    225      1.1        pk 
    226      1.3        pk 	ectrl = bus_space_read_1(iot, ioh, IX_ECTRL);
    227      1.2        pk 	ectrl &= ~(IX_RESET_ASIC | IX_ECTRL_EESK);
    228      1.2        pk 	if (state) {
    229      1.2        pk 		ectrl |= IX_ECTRL_EESK;
    230      1.2        pk 	}
    231      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, ectrl);
    232      1.2        pk 	delay(9);		/* EESK must be stable for 8.38 uSec */
    233      1.1        pk }
    234      1.1        pk 
    235      1.1        pk static int
    236      1.1        pk ix_intrhook(sc, where)
    237      1.1        pk 	struct ie_softc *sc;
    238      1.1        pk 	int where;
    239      1.1        pk {
    240      1.2        pk 	struct ix_softc* isc = (struct ix_softc *) sc;
    241      1.1        pk 
    242      1.2        pk 	switch (where) {
    243      1.2        pk 	case INTR_ENTER:
    244      1.2        pk 		/* entering ISR: disable card interrupts */
    245      1.2        pk 		bus_space_write_1(isc->sc_regt, isc->sc_regh,
    246      1.2        pk 				  IX_IRQ, isc->irq_encoded);
    247      1.2        pk 		break;
    248      1.2        pk 
    249      1.2        pk 	case INTR_EXIT:
    250      1.2        pk 		/* exiting ISR: re-enable card interrupts */
    251      1.2        pk 		bus_space_write_1(isc->sc_regt, isc->sc_regh, IX_IRQ,
    252      1.2        pk     				  isc->irq_encoded | IX_IRQ_ENABLE);
    253      1.1        pk 	break;
    254      1.1        pk     }
    255      1.1        pk 
    256      1.1        pk     return 1;
    257      1.1        pk }
    258      1.1        pk 
    259      1.1        pk 
    260      1.1        pk static void
    261      1.1        pk ix_copyin (sc, dst, offset, size)
    262      1.1        pk         struct ie_softc *sc;
    263      1.1        pk         void *dst;
    264      1.1        pk         int offset;
    265      1.1        pk         size_t size;
    266      1.1        pk {
    267      1.8     bjh21 	int i, dribble;
    268      1.2        pk 	u_int8_t* bptr = dst;
    269      1.8     bjh21 	u_int16_t* wptr = dst;
    270      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    271      1.1        pk 
    272      1.8     bjh21 	if (isc->use_pio) {
    273      1.8     bjh21 		/* Reset read pointer to the specified offset */
    274      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    275      1.8     bjh21 						  BUS_SPACE_BARRIER_READ);
    276      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset);
    277      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_READPTR, 2,
    278      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    279      1.8     bjh21 	} else {
    280      1.2        pk 	bus_space_barrier(sc->bt, sc->bh, offset, size,
    281      1.2        pk 			  BUS_SPACE_BARRIER_READ);
    282      1.8     bjh21 	}
    283      1.1        pk 
    284      1.2        pk 	if (offset % 2) {
    285      1.8     bjh21 		if (isc->use_pio)
    286      1.8     bjh21 			*bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT);
    287      1.8     bjh21 		else
    288      1.2        pk 		*bptr = bus_space_read_1(sc->bt, sc->bh, offset);
    289      1.2        pk 		offset++; bptr++; size--;
    290      1.2        pk 	}
    291      1.2        pk 
    292      1.2        pk 	dribble = size % 2;
    293      1.8     bjh21 	wptr = (u_int16_t*) bptr;
    294      1.8     bjh21 
    295      1.8     bjh21 	if (isc->use_pio) {
    296      1.8     bjh21 		for(i = 0; i <  size / 2; i++) {
    297      1.8     bjh21 			*wptr = bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT);
    298      1.8     bjh21 			wptr++;
    299      1.8     bjh21 		}
    300      1.8     bjh21 	} else {
    301      1.8     bjh21 		bus_space_read_region_2(sc->bt, sc->bh, offset,
    302      1.8     bjh21 					(u_int16_t *) bptr, size / 2);
    303      1.8     bjh21 	}
    304      1.2        pk 
    305      1.2        pk 	if (dribble) {
    306      1.2        pk 		bptr += size - 1;
    307      1.2        pk 		offset += size - 1;
    308      1.8     bjh21 
    309      1.8     bjh21 		if (isc->use_pio)
    310      1.8     bjh21 			*bptr = bus_space_read_1(sc->bt, sc->bh, IX_DATAPORT);
    311      1.8     bjh21 		else
    312      1.2        pk 		*bptr = bus_space_read_1(sc->bt, sc->bh, offset);
    313      1.2        pk 	}
    314      1.1        pk }
    315      1.1        pk 
    316      1.1        pk static void
    317      1.2        pk ix_copyout (sc, src, offset, size)
    318      1.1        pk         struct ie_softc *sc;
    319      1.1        pk         const void *src;
    320      1.1        pk         int offset;
    321      1.1        pk         size_t size;
    322      1.1        pk {
    323      1.8     bjh21 	int i, dribble;
    324      1.2        pk 	int osize = size;
    325      1.2        pk 	int ooffset = offset;
    326      1.2        pk 	const u_int8_t* bptr = src;
    327      1.8     bjh21 	const u_int16_t* wptr = src;
    328      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    329      1.8     bjh21 
    330      1.8     bjh21 	if (isc->use_pio) {
    331      1.8     bjh21 		/* Reset write pointer to the specified offset */
    332      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
    333      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
    334      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    335      1.8     bjh21 	}
    336      1.2        pk 
    337      1.2        pk 	if (offset % 2) {
    338      1.8     bjh21 		if (isc->use_pio)
    339      1.8     bjh21 			bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr);
    340      1.8     bjh21 		else
    341      1.2        pk 		bus_space_write_1(sc->bt, sc->bh, offset, *bptr);
    342      1.2        pk 		offset++; bptr++; size--;
    343      1.2        pk 	}
    344      1.2        pk 
    345      1.2        pk 	dribble = size % 2;
    346      1.8     bjh21 	wptr = (u_int16_t*) bptr;
    347      1.8     bjh21 
    348      1.8     bjh21 	if (isc->use_pio) {
    349      1.8     bjh21 		for(i = 0; i < size / 2; i++) {
    350      1.8     bjh21 			bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, *wptr);
    351      1.8     bjh21 			wptr++;
    352      1.8     bjh21 		}
    353      1.8     bjh21 	} else {
    354      1.8     bjh21 		bus_space_write_region_2(sc->bt, sc->bh, offset,
    355      1.8     bjh21 					 (u_int16_t *)bptr, size / 2);
    356      1.8     bjh21 	}
    357      1.8     bjh21 
    358      1.2        pk 	if (dribble) {
    359      1.2        pk 		bptr += size - 1;
    360      1.2        pk 		offset += size - 1;
    361      1.8     bjh21 
    362      1.8     bjh21 		if (isc->use_pio)
    363      1.8     bjh21 			bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, *bptr);
    364      1.8     bjh21 		else
    365      1.2        pk 		bus_space_write_1(sc->bt, sc->bh, offset, *bptr);
    366      1.2        pk 	}
    367      1.1        pk 
    368      1.8     bjh21 	if (isc->use_pio)
    369      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    370      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    371      1.8     bjh21 	else
    372      1.2        pk 	bus_space_barrier(sc->bt, sc->bh, ooffset, osize,
    373      1.2        pk 			  BUS_SPACE_BARRIER_WRITE);
    374      1.1        pk }
    375      1.1        pk 
    376      1.8     bjh21 static void
    377      1.8     bjh21 ix_bus_barrier(sc, offset, length, flags)
    378      1.8     bjh21         struct ie_softc *sc;
    379      1.8     bjh21         int offset, length, flags;
    380      1.8     bjh21 {
    381      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    382      1.8     bjh21 
    383      1.8     bjh21 	if (isc->use_pio)
    384      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2, flags);
    385      1.8     bjh21 	else
    386      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, offset, length, flags);
    387      1.8     bjh21 }
    388      1.8     bjh21 
    389      1.1        pk static u_int16_t
    390      1.1        pk ix_read_16 (sc, offset)
    391      1.1        pk         struct ie_softc *sc;
    392      1.1        pk         int offset;
    393      1.1        pk {
    394      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    395      1.8     bjh21 
    396      1.8     bjh21 	if (isc->use_pio) {
    397      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    398      1.8     bjh21 						  BUS_SPACE_BARRIER_READ);
    399      1.8     bjh21 
    400      1.8     bjh21 		/* Reset read pointer to the specified offset */
    401      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_READPTR, offset);
    402      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_READPTR, 2,
    403      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    404      1.8     bjh21 
    405      1.8     bjh21 		return bus_space_read_2(sc->bt, sc->bh, IX_DATAPORT);
    406      1.8     bjh21 	} else {
    407      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, offset, 2,
    408      1.8     bjh21 						  BUS_SPACE_BARRIER_READ);
    409      1.1        pk         return bus_space_read_2(sc->bt, sc->bh, offset);
    410      1.8     bjh21 	}
    411      1.1        pk }
    412      1.1        pk 
    413      1.1        pk static void
    414      1.2        pk ix_write_16 (sc, offset, value)
    415      1.1        pk         struct ie_softc *sc;
    416      1.1        pk         int offset;
    417      1.1        pk         u_int16_t value;
    418      1.1        pk {
    419      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    420      1.8     bjh21 
    421      1.8     bjh21 	if (isc->use_pio) {
    422      1.8     bjh21 		/* Reset write pointer to the specified offset */
    423      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
    424      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
    425      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    426      1.8     bjh21 
    427      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, value);
    428      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    429      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    430      1.8     bjh21 	} else {
    431      1.1        pk         bus_space_write_2(sc->bt, sc->bh, offset, value);
    432      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, offset, 2,
    433      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    434      1.8     bjh21 	}
    435      1.1        pk }
    436      1.1        pk 
    437      1.1        pk static void
    438      1.1        pk ix_write_24 (sc, offset, addr)
    439      1.1        pk         struct ie_softc *sc;
    440      1.1        pk         int offset, addr;
    441      1.1        pk {
    442      1.8     bjh21 	char* ptr;
    443      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    444      1.8     bjh21 	int val = addr + (u_long) sc->sc_maddr - (u_long) sc->sc_iobase;
    445      1.8     bjh21 
    446      1.8     bjh21 	if (isc->use_pio) {
    447      1.8     bjh21 		/* Reset write pointer to the specified offset */
    448      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
    449      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
    450      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    451      1.8     bjh21 
    452      1.8     bjh21 		ptr = (char*) &val;
    453      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT,
    454      1.8     bjh21 						  *((u_int16_t *)ptr));
    455      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT,
    456      1.8     bjh21 						  *((u_int16_t *)(ptr + 2)));
    457      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    458      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    459      1.8     bjh21 	} else {
    460      1.8     bjh21         	bus_space_write_4(sc->bt, sc->bh, offset, val);
    461      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, offset, 4,
    462      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    463      1.8     bjh21 	}
    464      1.8     bjh21 }
    465      1.8     bjh21 
    466      1.8     bjh21 static void
    467      1.8     bjh21 ix_zeromem(sc, offset, count)
    468      1.8     bjh21         struct ie_softc *sc;
    469      1.8     bjh21         int offset, count;
    470      1.8     bjh21 {
    471      1.8     bjh21 	int i;
    472      1.8     bjh21 	int dribble;
    473      1.8     bjh21 	struct ix_softc* isc = (struct ix_softc *) sc;
    474      1.8     bjh21 
    475      1.8     bjh21 	if (isc->use_pio) {
    476      1.8     bjh21 		/* Reset write pointer to the specified offset */
    477      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR, offset);
    478      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
    479      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    480      1.8     bjh21 
    481      1.8     bjh21 		if (offset % 2) {
    482      1.8     bjh21 			bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0);
    483      1.8     bjh21 			count--;
    484      1.8     bjh21 		}
    485      1.8     bjh21 
    486      1.8     bjh21 	        dribble = count % 2;
    487      1.8     bjh21 		for(i = 0; i < count / 2; i++)
    488      1.8     bjh21 			bus_space_write_2(sc->bt, sc->bh, IX_DATAPORT, 0);
    489      1.8     bjh21 
    490      1.8     bjh21 		if (dribble)
    491      1.8     bjh21 			bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0);
    492      1.8     bjh21 
    493      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_DATAPORT, 2,
    494      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    495      1.8     bjh21 	} else {
    496      1.8     bjh21 		bus_space_set_region_1(sc->bt, sc->bh, offset, 0, count);
    497      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, offset, count,
    498      1.8     bjh21 						  BUS_SPACE_BARRIER_WRITE);
    499      1.8     bjh21 	}
    500      1.1        pk }
    501      1.1        pk 
    502      1.1        pk static void
    503      1.1        pk ix_mediastatus(sc, ifmr)
    504      1.2        pk         struct ie_softc *sc;
    505      1.2        pk         struct ifmediareq *ifmr;
    506      1.1        pk {
    507      1.1        pk         struct ifmedia *ifm = &sc->sc_media;
    508      1.1        pk 
    509      1.1        pk         /*
    510      1.2        pk          * The currently selected media is always the active media.
    511      1.1        pk          */
    512      1.1        pk         ifmr->ifm_active = ifm->ifm_cur->ifm_media;
    513      1.1        pk }
    514      1.1        pk 
    515      1.1        pk int
    516      1.1        pk ix_match(parent, cf, aux)
    517      1.2        pk 	struct device *parent;
    518      1.2        pk 	struct cfdata *cf;
    519      1.2        pk 	void *aux;
    520      1.1        pk {
    521      1.2        pk 	int i;
    522      1.2        pk 	int rv = 0;
    523      1.2        pk 	bus_addr_t maddr;
    524      1.2        pk 	bus_size_t msize;
    525      1.2        pk 	u_short checksum = 0;
    526      1.2        pk 	bus_space_handle_t ioh;
    527      1.3        pk 	bus_space_tag_t iot;
    528      1.2        pk 	u_int8_t val, bart_config;
    529      1.2        pk 	u_short pg, adjust, decode, edecode;
    530      1.3        pk 	u_short board_id, id_var1, id_var2, irq, irq_encoded;
    531      1.2        pk 	struct isa_attach_args * const ia = aux;
    532      1.2        pk 	short irq_translate[] = {0, 0x09, 0x03, 0x04, 0x05, 0x0a, 0x0b, 0};
    533      1.2        pk 
    534      1.3        pk 	iot = ia->ia_iot;
    535      1.3        pk 
    536      1.3        pk 	if (bus_space_map(iot, ia->ia_iobase,
    537      1.2        pk 			  IX_IOSIZE, 0, &ioh) != 0) {
    538      1.2        pk 		DPRINTF(("Can't map io space at 0x%x\n", ia->ia_iobase));
    539      1.2        pk 		return (0);
    540      1.2        pk 	}
    541      1.2        pk 
    542      1.2        pk 	/* XXX: reset any ee16 at the current iobase */
    543      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_ASIC);
    544      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, 0);
    545      1.2        pk 	delay(240);
    546      1.2        pk 
    547      1.2        pk 	/* now look for ee16. */
    548      1.2        pk 	board_id = id_var1 = id_var2 = 0;
    549      1.2        pk 	for (i = 0; i < 4 ; i++) {
    550      1.3        pk 		id_var1 = bus_space_read_1(iot, ioh, IX_ID_PORT);
    551      1.2        pk 		id_var2 = ((id_var1 & 0x03) << 2);
    552      1.2        pk 		board_id |= (( id_var1 >> 4)  << id_var2);
    553      1.2        pk 	}
    554      1.2        pk 
    555      1.2        pk 	if (board_id != IX_ID) {
    556      1.2        pk 		DPRINTF(("BART ID mismatch (got 0x%04x, expected 0x%04x)\n",
    557      1.2        pk 			board_id, IX_ID));
    558      1.2        pk 		goto out;
    559      1.2        pk 	}
    560      1.2        pk 
    561      1.2        pk 	/*
    562      1.2        pk 	 * The shared RAM size and location of the EE16 is encoded into
    563      1.2        pk 	 * EEPROM location 6.  The location of the first set bit tells us
    564      1.2        pk 	 * the memory address (0xc0000 + (0x4000 * FSB)), where FSB is the
    565      1.2        pk 	 * number of the first set bit.  The zeroes are then shifted out,
    566      1.2        pk 	 * and the results is the memory size (1 = 16k, 3 = 32k, 7 = 48k,
    567      1.2        pk 	 * 0x0f = 64k).
    568      1.2        pk 	 *
    569      1.2        pk 	 * Examples:
    570      1.2        pk 	 *   0x3c -> 64k@0xc8000, 0x70 -> 48k@0xd0000, 0xc0 -> 32k@0xd8000
    571      1.2        pk 	 *   0x80 -> 16k@0xdc000.
    572      1.2        pk 	 *
    573      1.2        pk 	 * Side note: this comes from reading the old driver rather than
    574      1.2        pk 	 * from a more definitive source, so it could be out-of-whack
    575      1.2        pk 	 * with what the card can do...
    576      1.2        pk 	 */
    577      1.2        pk 
    578      1.3        pk 	val = ix_read_eeprom(iot, ioh, 6) & 0xff;
    579      1.8     bjh21 	for(pg = 0; pg < 8; pg++) {
    580      1.2        pk 		if (val & 1)
    581      1.2        pk 			break;
    582      1.2        pk 		val = val >> 1;
    583      1.2        pk 	}
    584      1.2        pk 
    585      1.8     bjh21 	if (pg == 8) {
    586      1.2        pk 		DPRINTF(("Invalid or unsupported memory config\n"));
    587      1.2        pk 		goto out;
    588      1.2        pk 	}
    589      1.2        pk 
    590      1.8     bjh21 	maddr = 0xc0000 + (pg * 0x4000);
    591      1.2        pk 
    592      1.2        pk 	switch (val) {
    593      1.8     bjh21 	case 0x00:
    594      1.8     bjh21 		msize = 0;
    595      1.8     bjh21 		break;
    596      1.8     bjh21 
    597      1.2        pk 	case 0x01:
    598      1.2        pk 		msize = 16 * 1024;
    599      1.2        pk 		break;
    600      1.2        pk 
    601      1.2        pk 	case 0x03:
    602      1.2        pk 		msize = 32 * 1024;
    603      1.2        pk 		break;
    604      1.2        pk 
    605      1.2        pk 	case 0x07:
    606      1.2        pk 		msize = 48 * 1024;
    607      1.2        pk 		break;
    608      1.2        pk 
    609      1.2        pk 	case 0x0f:
    610      1.2        pk 		msize = 64 * 1024;
    611      1.2        pk 		break;
    612      1.2        pk 
    613      1.2        pk 	default:
    614      1.2        pk 		DPRINTF(("invalid memory size %02x\n", val));
    615      1.2        pk 		goto out;
    616      1.2        pk 	}
    617      1.2        pk 
    618      1.2        pk 	if (ia->ia_maddr == ISACF_IOMEM_DEFAULT)
    619      1.2        pk 		ia->ia_maddr = maddr;
    620      1.2        pk 	else if (ia->ia_maddr != maddr) {
    621      1.2        pk 		DPRINTF((
    622      1.2        pk 		  "ix_match: memaddr of board @ 0x%x doesn't match config\n",
    623      1.2        pk 		  ia->ia_iobase));
    624      1.2        pk 		goto out;
    625      1.2        pk 	}
    626      1.2        pk 
    627      1.2        pk 	if (ia->ia_msize == ISACF_IOSIZ_DEFAULT)
    628      1.2        pk 		ia->ia_msize = msize;
    629      1.2        pk 	else if (ia->ia_msize != msize) {
    630      1.2        pk 		DPRINTF((
    631      1.2        pk 		   "ix_match: memsize of board @ 0x%x doesn't match config\n",
    632      1.2        pk 		   ia->ia_iobase));
    633      1.2        pk 		goto out;
    634      1.2        pk 	}
    635      1.2        pk 
    636      1.2        pk 	/* need to put the 586 in RESET, and leave it */
    637      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, IX_RESET_586);
    638      1.2        pk 
    639      1.2        pk 	/* read the eeprom and checksum it, should == IX_ID */
    640      1.2        pk 	for(i = 0; i < 0x40; i++)
    641      1.3        pk 		checksum += ix_read_eeprom(iot, ioh, i);
    642      1.2        pk 
    643      1.2        pk 	if (checksum != IX_ID) {
    644      1.2        pk 		DPRINTF(("checksum mismatch (got 0x%04x, expected 0x%04x\n",
    645      1.2        pk 			checksum, IX_ID));
    646      1.2        pk 		goto out;
    647      1.2        pk 	}
    648      1.2        pk 
    649      1.2        pk 	/*
    650      1.8     bjh21 	 * Only do the following bit if using memory-mapped access.  For
    651      1.8     bjh21 	 * boards with no mapped memory, we use PIO.  We also use PIO for
    652      1.8     bjh21 	 * boards with 16K of mapped memory, as those setups don't seem
    653      1.8     bjh21 	 * to work otherwise.
    654      1.2        pk 	 */
    655      1.8     bjh21 	if (msize != 0 && msize != 16384) {
    656      1.8     bjh21 		/* Set board up with memory-mapping info */
    657      1.2        pk 	adjust = IX_MCTRL_FMCS16 | (pg & 0x3) << 2;
    658      1.2        pk 	decode = ((1 << (ia->ia_msize / 16384)) - 1) << pg;
    659      1.2        pk 	edecode = ((~decode >> 4) & 0xF0) | (decode >> 8);
    660      1.2        pk 
    661      1.3        pk 	bus_space_write_1(iot, ioh, IX_MEMDEC, decode & 0xFF);
    662      1.3        pk 	bus_space_write_1(iot, ioh, IX_MCTRL, adjust);
    663      1.3        pk 	bus_space_write_1(iot, ioh, IX_MPCTRL, (~decode & 0xFF));
    664      1.2        pk 
    665      1.8     bjh21 		/* XXX disable Exxx */
    666      1.8     bjh21 		bus_space_write_1(iot, ioh, IX_MECTRL, edecode);
    667      1.8     bjh21 	}
    668      1.2        pk 
    669      1.2        pk 	/*
    670      1.2        pk 	 * Get the encoded interrupt number from the EEPROM, check it
    671      1.2        pk 	 * against the passed in IRQ.  Issue a warning if they do not
    672      1.2        pk 	 * match, and fail the probe.  If irq is 'IRQUNK' then we
    673      1.2        pk 	 * use the EEPROM irq, and continue.
    674      1.2        pk 	 */
    675      1.3        pk 	irq_encoded = ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1);
    676      1.3        pk 	irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT;
    677      1.3        pk 	irq = irq_translate[irq_encoded];
    678      1.2        pk 	if (ia->ia_irq == ISACF_IRQ_DEFAULT)
    679      1.2        pk 		ia->ia_irq = irq;
    680      1.2        pk 	else if (irq != ia->ia_irq) {
    681      1.2        pk 		DPRINTF(("board IRQ %d does not match config\n", irq));
    682      1.2        pk 		goto out;
    683      1.2        pk 	}
    684      1.2        pk 
    685      1.2        pk 	/* disable the board interrupts */
    686      1.3        pk 	bus_space_write_1(iot, ioh, IX_IRQ, irq_encoded);
    687      1.2        pk 
    688      1.3        pk 	bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
    689      1.2        pk 	bart_config |= IX_BART_LOOPBACK;
    690      1.2        pk 	bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */
    691      1.3        pk 	bus_space_write_1(iot, ioh, IX_CONFIG, bart_config);
    692      1.3        pk 	bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
    693      1.2        pk 
    694      1.3        pk 	bus_space_write_1(iot, ioh, IX_ECTRL, 0);
    695      1.2        pk 	delay(100);
    696      1.2        pk 
    697      1.2        pk 	rv = 1;
    698      1.2        pk 	ia->ia_iosize = IX_IOSIZE;
    699      1.2        pk 	DPRINTF(("ix_match: found board @ 0x%x\n", ia->ia_iobase));
    700      1.1        pk 
    701      1.1        pk out:
    702      1.3        pk 	bus_space_unmap(iot, ioh, IX_IOSIZE);
    703      1.2        pk 	return (rv);
    704      1.1        pk }
    705      1.1        pk 
    706      1.1        pk void
    707      1.1        pk ix_attach(parent, self, aux)
    708      1.2        pk 	struct device *parent;
    709      1.2        pk 	struct device *self;
    710      1.2        pk 	void   *aux;
    711      1.2        pk {
    712      1.2        pk 	struct ix_softc *isc = (void *)self;
    713      1.2        pk 	struct ie_softc *sc = &isc->sc_ie;
    714      1.2        pk 	struct isa_attach_args *ia = aux;
    715      1.2        pk 
    716      1.2        pk 	int media;
    717      1.8     bjh21 	int i, memsize;
    718      1.2        pk 	u_int8_t bart_config;
    719      1.3        pk 	bus_space_tag_t iot;
    720      1.8     bjh21 	u_int8_t bpat, bval;
    721      1.8     bjh21 	u_int16_t wpat, wval;
    722      1.2        pk 	bus_space_handle_t ioh, memh;
    723      1.3        pk 	u_short irq_encoded;
    724      1.2        pk 	u_int8_t ethaddr[ETHER_ADDR_LEN];
    725      1.2        pk 
    726      1.3        pk 	iot = ia->ia_iot;
    727      1.3        pk 
    728      1.8     bjh21 	/*
    729      1.8     bjh21 	 * Shared memory access seems to fail on 16K mapped boards, so
    730      1.8     bjh21 	 * disable shared memory access if the board is in 16K mode.  If
    731      1.8     bjh21 	 * no memory is mapped, we have no choice but to use PIO
    732      1.8     bjh21 	 */
    733      1.8     bjh21 	isc->use_pio = (ia->ia_msize <= (16 * 1024));
    734      1.8     bjh21 
    735      1.3        pk 	if (bus_space_map(iot, ia->ia_iobase,
    736      1.2        pk 			  ia->ia_iosize, 0, &ioh) != 0) {
    737      1.2        pk 
    738      1.2        pk 		DPRINTF(("\n%s: can't map i/o space 0x%x-0x%x\n",
    739      1.2        pk 			  sc->sc_dev.dv_xname, ia->ia_iobase,
    740      1.2        pk 			  ia->ia_iobase + ia->ia_iosize - 1));
    741      1.2        pk 		return;
    742      1.2        pk 	}
    743      1.2        pk 
    744      1.8     bjh21 	/* We map memory even if using PIO so something else doesn't grab it */
    745      1.8     bjh21 	if (ia->ia_msize) {
    746      1.2        pk 	if (bus_space_map(ia->ia_memt, ia->ia_maddr,
    747      1.2        pk 			  ia->ia_msize, 0, &memh) != 0) {
    748      1.2        pk 		DPRINTF(("\n%s: can't map iomem space 0x%x-0x%x\n",
    749      1.2        pk 			sc->sc_dev.dv_xname, ia->ia_maddr,
    750      1.2        pk 			ia->ia_maddr + ia->ia_msize - 1));
    751      1.3        pk 		bus_space_unmap(iot, ioh, ia->ia_iosize);
    752      1.2        pk 		return;
    753      1.2        pk 	}
    754      1.8     bjh21 	}
    755      1.2        pk 
    756      1.3        pk 	isc->sc_regt = iot;
    757      1.2        pk 	isc->sc_regh = ioh;
    758      1.2        pk 
    759      1.2        pk 	/*
    760      1.2        pk 	 * Get the hardware ethernet address from the EEPROM and
    761      1.2        pk 	 * save it in the softc for use by the 586 setup code.
    762      1.2        pk 	 */
    763      1.8     bjh21 	wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_HIGH);
    764      1.8     bjh21 	ethaddr[1] = wval & 0xFF;
    765      1.8     bjh21 	ethaddr[0] = wval >> 8;
    766      1.8     bjh21 	wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_MID);
    767      1.8     bjh21 	ethaddr[3] = wval & 0xFF;
    768      1.8     bjh21 	ethaddr[2] = wval >> 8;
    769      1.8     bjh21 	wval = ix_read_eeprom(iot, ioh, IX_EEPROM_ENET_LOW);
    770      1.8     bjh21 	ethaddr[5] = wval & 0xFF;
    771      1.8     bjh21 	ethaddr[4] = wval >> 8;
    772      1.2        pk 
    773      1.2        pk 	sc->hwinit = NULL;
    774      1.2        pk 	sc->hwreset = ix_reset;
    775      1.2        pk 	sc->chan_attn = ix_atten;
    776      1.2        pk 	sc->intrhook = ix_intrhook;
    777      1.2        pk 
    778      1.2        pk 	sc->memcopyin = ix_copyin;
    779      1.2        pk 	sc->memcopyout = ix_copyout;
    780      1.8     bjh21 
    781      1.8     bjh21 	/* If using PIO, make sure to setup single-byte read/write functions */
    782      1.8     bjh21 	if (isc->use_pio) {
    783      1.8     bjh21 		sc->ie_bus_barrier = ix_bus_barrier;
    784      1.8     bjh21 	} else {
    785      1.8     bjh21 		sc->ie_bus_barrier = NULL;
    786      1.8     bjh21 	}
    787      1.8     bjh21 
    788      1.2        pk 	sc->ie_bus_read16 = ix_read_16;
    789      1.2        pk 	sc->ie_bus_write16 = ix_write_16;
    790      1.2        pk 	sc->ie_bus_write24 = ix_write_24;
    791      1.2        pk 
    792      1.2        pk 	sc->do_xmitnopchain = 0;
    793      1.2        pk 
    794      1.2        pk 	sc->sc_mediachange = NULL;
    795      1.2        pk 	sc->sc_mediastatus = ix_mediastatus;
    796      1.2        pk 
    797      1.8     bjh21 	if (isc->use_pio) {
    798      1.8     bjh21 		sc->bt = iot;
    799      1.8     bjh21 		sc->bh = ioh;
    800      1.8     bjh21 
    801      1.8     bjh21 		/*
    802      1.8     bjh21 		 * If using PIO, the memory size is bounded by on-card memory,
    803      1.8     bjh21 		 * not by how much is mapped into the memory-mapped region, so
    804      1.8     bjh21 		 * determine how much total memory we have to play with here.
    805      1.8     bjh21 		 */
    806      1.8     bjh21 		for(memsize = 64 * 1024; memsize; memsize -= 16 * 1024) {
    807      1.8     bjh21 			/* warm up shared memory, the zero it all out */
    808      1.8     bjh21 			ix_zeromem(sc, 0, 32);
    809      1.8     bjh21 			ix_zeromem(sc, 0, memsize);
    810      1.8     bjh21 
    811      1.8     bjh21 			/* Reset write pointer to the start of RAM */
    812      1.8     bjh21 			bus_space_write_2(iot, ioh, IX_WRITEPTR, 0);
    813      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_WRITEPTR, 2,
    814      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    815      1.8     bjh21 
    816      1.8     bjh21 			/* write test pattern */
    817      1.8     bjh21 			for(i = 0; i < memsize; i += 2) {
    818      1.8     bjh21 				bus_space_write_2(iot, ioh, IX_DATAPORT, wpat);
    819      1.8     bjh21 				wpat += 3;
    820      1.8     bjh21 			}
    821      1.8     bjh21 
    822      1.8     bjh21 			/* Flush all reads & writes to data port */
    823      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_DATAPORT, 2,
    824      1.8     bjh21 						    BUS_SPACE_BARRIER_READ |
    825      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    826      1.8     bjh21 
    827      1.8     bjh21 			/* Reset read pointer to beginning of card RAM */
    828      1.8     bjh21 			bus_space_write_2(iot, ioh, IX_READPTR, 0);
    829      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_READPTR, 2,
    830      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    831      1.8     bjh21 
    832      1.8     bjh21 			/* read and verify test pattern */
    833      1.8     bjh21 			for(i = 0, wpat = 1; i < memsize; i += 2) {
    834      1.8     bjh21 				wval = bus_space_read_2(iot, ioh, IX_DATAPORT);
    835      1.8     bjh21 
    836      1.8     bjh21 				if (wval != wpat)
    837      1.8     bjh21 					break;
    838      1.8     bjh21 
    839      1.8     bjh21 				wpat += 3;
    840      1.8     bjh21 			}
    841      1.8     bjh21 
    842      1.8     bjh21 			/* If we failed, try next size down */
    843      1.8     bjh21 			if (i != memsize)
    844      1.8     bjh21 				continue;
    845      1.8     bjh21 
    846      1.8     bjh21 			/* Now try it all with byte reads/writes */
    847      1.8     bjh21 			ix_zeromem(sc, 0, 32);
    848      1.8     bjh21 			ix_zeromem(sc, 0, memsize);
    849      1.8     bjh21 
    850      1.8     bjh21 			/* Reset write pointer to start of card RAM */
    851      1.8     bjh21 			bus_space_write_2(iot, ioh, IX_WRITEPTR, 0);
    852      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_WRITEPTR, 2,
    853      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    854      1.8     bjh21 
    855      1.8     bjh21 			/* write out test pattern */
    856      1.8     bjh21 			for(i = 0, bpat = 1; i < memsize; i++) {
    857      1.8     bjh21 				bus_space_write_1(iot, ioh, IX_DATAPORT, bpat);
    858      1.8     bjh21 				bpat += 3;
    859      1.8     bjh21 			}
    860      1.8     bjh21 
    861      1.8     bjh21 			/* Flush all reads & writes to data port */
    862      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_DATAPORT, 2,
    863      1.8     bjh21 						    BUS_SPACE_BARRIER_READ |
    864      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    865      1.8     bjh21 
    866      1.8     bjh21 			/* Reset read pointer to beginning of card RAM */
    867      1.8     bjh21 			bus_space_write_2(iot, ioh, IX_READPTR, 0);
    868      1.8     bjh21 			bus_space_barrier(iot, ioh, IX_READPTR, 2,
    869      1.8     bjh21 						    BUS_SPACE_BARRIER_WRITE);
    870      1.8     bjh21 
    871      1.8     bjh21 			/* read and verify test pattern */
    872      1.8     bjh21 			for(i = 0, bpat = 1; i < memsize; i++) {
    873      1.8     bjh21 				bval = bus_space_read_1(iot, ioh, IX_DATAPORT);
    874      1.8     bjh21 
    875      1.8     bjh21 				if (bval != bpat)
    876      1.8     bjh21 				bpat += 3;
    877      1.8     bjh21 			}
    878      1.8     bjh21 
    879      1.8     bjh21 			/* If we got through all of memory, we're done! */
    880      1.8     bjh21 			if (i == memsize)
    881      1.8     bjh21 				break;
    882      1.8     bjh21 		}
    883      1.8     bjh21 
    884      1.8     bjh21 		/* Memory tests failed, punt... */
    885      1.8     bjh21 		if (memsize == 0)  {
    886      1.8     bjh21 			DPRINTF(("\n%s: can't determine size of on-card RAM\n",
    887      1.8     bjh21 				sc->sc_dev.dv_xname));
    888      1.8     bjh21 			bus_space_unmap(iot, ioh, ia->ia_iosize);
    889      1.8     bjh21 			return;
    890      1.8     bjh21 		}
    891      1.8     bjh21 
    892      1.8     bjh21 		sc->bt = iot;
    893      1.8     bjh21 		sc->bh = ioh;
    894      1.8     bjh21 
    895      1.8     bjh21 		sc->sc_msize = memsize;
    896      1.8     bjh21 		sc->sc_maddr = (void*) 0;
    897      1.8     bjh21 	} else {
    898      1.2        pk 	sc->bt = ia->ia_memt;
    899      1.2        pk 	sc->bh = memh;
    900      1.2        pk 
    901      1.2        pk 	sc->sc_msize = ia->ia_msize;
    902      1.6  augustss 	sc->sc_maddr = (void *)memh;
    903      1.8     bjh21 	}
    904      1.8     bjh21 
    905      1.8     bjh21 	/* Map i/o space. */
    906      1.6  augustss 	sc->sc_iobase = (char *)sc->sc_maddr + sc->sc_msize - (1 << 24);
    907      1.2        pk 
    908      1.2        pk 	/* set up pointers to important on-card control structures */
    909      1.2        pk 	sc->iscp = 0;
    910      1.2        pk 	sc->scb = IE_ISCP_SZ;
    911      1.2        pk 	sc->scp = sc->sc_msize + IE_SCP_ADDR - (1 << 24);
    912      1.2        pk 
    913      1.2        pk 	sc->buf_area = sc->scb + IE_SCB_SZ;
    914      1.2        pk 	sc->buf_area_sz = sc->sc_msize - IE_ISCP_SZ - IE_SCB_SZ - IE_SCP_SZ;
    915      1.2        pk 
    916      1.2        pk 	/* zero card memory */
    917      1.8     bjh21 	ix_zeromem(sc, 0, 32);
    918      1.8     bjh21 	ix_zeromem(sc, 0, sc->sc_msize);
    919      1.2        pk 
    920      1.2        pk 	/* set card to 16-bit bus mode */
    921      1.8     bjh21 	if (isc->use_pio) {
    922      1.8     bjh21 		bus_space_write_2(sc->bt, sc->bh, IX_WRITEPTR,
    923      1.8     bjh21 				  	    IE_SCP_BUS_USE((u_long)sc->scp));
    924      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, IX_WRITEPTR, 2,
    925      1.8     bjh21 					          BUS_SPACE_BARRIER_WRITE);
    926      1.8     bjh21 
    927      1.8     bjh21 		bus_space_write_1(sc->bt, sc->bh, IX_DATAPORT, 0);
    928      1.8     bjh21 	} else {
    929      1.8     bjh21 		bus_space_write_1(sc->bt, sc->bh,
    930      1.8     bjh21 				  IE_SCP_BUS_USE((u_long)sc->scp), 0);
    931      1.8     bjh21 	}
    932      1.2        pk 
    933      1.2        pk 	/* set up pointers to key structures */
    934      1.2        pk 	ix_write_24(sc, IE_SCP_ISCP((u_long)sc->scp), (u_long) sc->iscp);
    935      1.2        pk 	ix_write_16(sc, IE_ISCP_SCB((u_long)sc->iscp), (u_long) sc->scb);
    936      1.2        pk 	ix_write_24(sc, IE_ISCP_BASE((u_long)sc->iscp), (u_long) sc->iscp);
    937      1.2        pk 
    938      1.2        pk 	/* flush setup of pointers, check if chip answers */
    939      1.8     bjh21 	if (isc->use_pio) {
    940      1.8     bjh21 		bus_space_barrier(sc->bt, sc->bh, 0, IX_IOSIZE,
    941      1.8     bjh21 				  BUS_SPACE_BARRIER_WRITE);
    942      1.8     bjh21 	} else {
    943      1.2        pk 	bus_space_barrier(sc->bt, sc->bh, 0, sc->sc_msize,
    944      1.2        pk 			  BUS_SPACE_BARRIER_WRITE);
    945      1.8     bjh21 	}
    946      1.8     bjh21 
    947      1.2        pk 	if (!i82586_proberam(sc)) {
    948      1.2        pk 		DPRINTF(("\n%s: Can't talk to i82586!\n",
    949      1.2        pk 			sc->sc_dev.dv_xname));
    950      1.3        pk 		bus_space_unmap(iot, ioh, ia->ia_iosize);
    951      1.8     bjh21 
    952      1.8     bjh21 		if (ia->ia_msize)
    953      1.2        pk 		bus_space_unmap(ia->ia_memt, memh, ia->ia_msize);
    954      1.2        pk 		return;
    955      1.2        pk 	}
    956      1.2        pk 
    957      1.2        pk 	/* Figure out which media is being used... */
    958      1.3        pk 	if (ix_read_eeprom(iot, ioh, IX_EEPROM_CONFIG1) &
    959      1.3        pk 				IX_EEPROM_MEDIA_EXT) {
    960      1.3        pk 		if (ix_read_eeprom(iot, ioh, IX_EEPROM_MEDIA) &
    961      1.3        pk 				IX_EEPROM_MEDIA_TP)
    962      1.2        pk 			media = IFM_ETHER | IFM_10_T;
    963      1.2        pk 		else
    964      1.2        pk 			media = IFM_ETHER | IFM_10_2;
    965      1.2        pk 	} else
    966      1.2        pk 		media = IFM_ETHER | IFM_10_5;
    967      1.2        pk 
    968      1.2        pk 	/* Take the card out of lookback */
    969      1.3        pk 	bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
    970      1.2        pk 	bart_config &= ~IX_BART_LOOPBACK;
    971      1.2        pk 	bart_config |= IX_BART_MCS16_TEST; /* inb doesn't get bit! */
    972      1.3        pk 	bus_space_write_1(iot, ioh, IX_CONFIG, bart_config);
    973      1.3        pk 	bart_config = bus_space_read_1(iot, ioh, IX_CONFIG);
    974      1.3        pk 
    975      1.3        pk 	irq_encoded = ix_read_eeprom(iot, ioh,
    976      1.3        pk 				     IX_EEPROM_CONFIG1);
    977      1.3        pk 	irq_encoded = (irq_encoded & IX_EEPROM_IRQ) >> IX_EEPROM_IRQ_SHIFT;
    978      1.2        pk 
    979      1.2        pk 	/* Enable interrupts */
    980      1.3        pk 	bus_space_write_1(iot, ioh, IX_IRQ,
    981      1.3        pk 			  irq_encoded | IX_IRQ_ENABLE);
    982      1.3        pk 
    983      1.8     bjh21 	/* Flush all writes to registers */
    984      1.8     bjh21 	bus_space_barrier(iot, ioh, 0, ia->ia_iosize, BUS_SPACE_BARRIER_WRITE);
    985      1.8     bjh21 
    986      1.3        pk 	isc->irq_encoded = irq_encoded;
    987      1.2        pk 
    988      1.2        pk 	i82586_attach(sc, "EtherExpress/16", ethaddr,
    989      1.2        pk 		      ix_media, NIX_MEDIA, media);
    990      1.8     bjh21 
    991      1.8     bjh21 	if (isc->use_pio)
    992      1.8     bjh21 		printf("%s: unsupported memory config, using PIO to access %d bytes of memory\n", sc->sc_dev.dv_xname, sc->sc_msize);
    993      1.2        pk 
    994      1.2        pk 	isc->sc_ih = isa_intr_establish(ia->ia_ic, ia->ia_irq, IST_EDGE,
    995      1.2        pk 					IPL_NET, i82586_intr, sc);
    996      1.2        pk 	if (isc->sc_ih == NULL)
    997      1.2        pk 		DPRINTF(("\n%s: can't establish interrupt\n",
    998      1.2        pk 			sc->sc_dev.dv_xname));
    999      1.1        pk }
   1000      1.1        pk 
   1001      1.1        pk struct cfattach ix_ca = {
   1002      1.2        pk 	sizeof(struct ix_softc), ix_match, ix_attach
   1003      1.1        pk };
   1004