if_iy.c revision 1.36.4.4 1 1.36.4.4 is /* $NetBSD: if_iy.c,v 1.36.4.4 2000/07/21 14:30:54 is Exp $ */
2 1.1 is /* #define IYDEBUG */
3 1.1 is /* #define IYMEMDEBUG */
4 1.30 is
5 1.1 is /*-
6 1.31 is * Copyright (c) 1996 The NetBSD Foundation, Inc.
7 1.1 is * All rights reserved.
8 1.1 is *
9 1.30 is * This code is derived from software contributed to The NetBSD Foundation
10 1.30 is * by Ignatios Souvatzis.
11 1.30 is *
12 1.1 is * Redistribution and use in source and binary forms, with or without
13 1.1 is * modification, are permitted provided that the following conditions
14 1.1 is * are met:
15 1.1 is * 1. Redistributions of source code must retain the above copyright
16 1.1 is * notice, this list of conditions and the following disclaimer.
17 1.1 is * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 is * notice, this list of conditions and the following disclaimer in the
19 1.1 is * documentation and/or other materials provided with the distribution.
20 1.1 is * 3. All advertising materials mentioning features or use of this software
21 1.1 is * must display the following acknowledgement:
22 1.30 is * This product includes software developed by the NetBSD
23 1.30 is * Foundation, Inc. and its contributors.
24 1.30 is * 4. Neither the name of The NetBSD Foundation nor the names of its
25 1.30 is * contributors may be used to endorse or promote products derived
26 1.30 is * from this software without specific prior written permission.
27 1.1 is *
28 1.30 is * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
29 1.30 is * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
30 1.30 is * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
31 1.30 is * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
32 1.30 is * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
33 1.30 is * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
34 1.30 is * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
35 1.30 is * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
36 1.30 is * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
37 1.30 is * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38 1.30 is * POSSIBILITY OF SUCH DAMAGE.
39 1.27 is */
40 1.27 is
41 1.27 is /*
42 1.27 is * Supported hardware:
43 1.27 is *
44 1.27 is * - Intel EtherExpress Pro/10.
45 1.27 is * - possibly other boards using the i82595 chip and no special tweaks.
46 1.1 is */
47 1.1 is
48 1.22 jonathan #include "opt_inet.h"
49 1.23 jonathan #include "opt_ns.h"
50 1.1 is #include "bpfilter.h"
51 1.14 explorer #include "rnd.h"
52 1.1 is
53 1.1 is #include <sys/param.h>
54 1.1 is #include <sys/systm.h>
55 1.1 is #include <sys/mbuf.h>
56 1.1 is #include <sys/buf.h>
57 1.1 is #include <sys/protosw.h>
58 1.1 is #include <sys/socket.h>
59 1.1 is #include <sys/ioctl.h>
60 1.1 is #include <sys/errno.h>
61 1.1 is #include <sys/syslog.h>
62 1.1 is #include <sys/device.h>
63 1.36.4.4 is #include <sys/endian.h>
64 1.14 explorer #if NRND > 0
65 1.14 explorer #include <sys/rnd.h>
66 1.14 explorer #endif
67 1.1 is
68 1.1 is #include <net/if.h>
69 1.1 is #include <net/if_types.h>
70 1.1 is #include <net/if_dl.h>
71 1.10 is
72 1.10 is #include <net/if_ether.h>
73 1.1 is
74 1.1 is #if NBPFILTER > 0
75 1.1 is #include <net/bpf.h>
76 1.1 is #include <net/bpfdesc.h>
77 1.1 is #endif
78 1.1 is
79 1.1 is #ifdef INET
80 1.1 is #include <netinet/in.h>
81 1.1 is #include <netinet/in_systm.h>
82 1.1 is #include <netinet/in_var.h>
83 1.1 is #include <netinet/ip.h>
84 1.10 is #include <netinet/if_inarp.h>
85 1.1 is #endif
86 1.1 is
87 1.1 is #ifdef NS
88 1.1 is #include <netns/ns.h>
89 1.1 is #include <netns/ns_if.h>
90 1.1 is #endif
91 1.1 is
92 1.18 bouyer #if defined(SIOCSIFMEDIA)
93 1.18 bouyer #include <net/if_media.h>
94 1.18 bouyer #endif
95 1.18 bouyer
96 1.1 is #include <vm/vm.h>
97 1.1 is
98 1.1 is #include <machine/cpu.h>
99 1.6 is #include <machine/bus.h>
100 1.4 mycroft #include <machine/intr.h>
101 1.1 is
102 1.1 is #include <dev/isa/isareg.h>
103 1.1 is #include <dev/isa/isavar.h>
104 1.1 is #include <dev/ic/i82595reg.h>
105 1.1 is
106 1.36.4.4 is /* XXX why isn't this centralized? */
107 1.36.4.4 is #ifndef __BUS_SPACE_HAS_STREAM_METHODS
108 1.36.4.4 is #define bus_space_write_stream_2 bus_space_write_2
109 1.36.4.4 is #define bus_space_write_multi_stream_2 bus_space_write_multi_2
110 1.36.4.4 is #define bus_space_read_stream_2 bus_space_read_2
111 1.36.4.4 is #define bus_space_read_multi_stream_2 bus_space_read_multi_2
112 1.36.4.4 is #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
113 1.36.4.4 is
114 1.1 is /*
115 1.1 is * Ethernet status, per interface.
116 1.1 is */
117 1.1 is struct iy_softc {
118 1.1 is struct device sc_dev;
119 1.1 is void *sc_ih;
120 1.1 is
121 1.9 thorpej bus_space_tag_t sc_iot;
122 1.9 thorpej bus_space_handle_t sc_ioh;
123 1.6 is
124 1.10 is struct ethercom sc_ethercom;
125 1.1 is
126 1.18 bouyer struct ifmedia iy_ifmedia;
127 1.18 bouyer int iy_media;
128 1.18 bouyer
129 1.1 is int mappedirq;
130 1.1 is
131 1.1 is int hard_vers;
132 1.1 is
133 1.1 is int promisc;
134 1.1 is
135 1.1 is int sram, tx_size, rx_size;
136 1.1 is
137 1.1 is int tx_start, tx_end, tx_last;
138 1.1 is int rx_start;
139 1.1 is
140 1.26 is int doing_mc_setup;
141 1.1 is #ifdef IYDEBUG
142 1.1 is int sc_debug;
143 1.1 is #endif
144 1.14 explorer
145 1.14 explorer #if NRND > 0
146 1.14 explorer rndsource_element_t rnd_source;
147 1.14 explorer #endif
148 1.1 is };
149 1.1 is
150 1.2 thorpej void iywatchdog __P((struct ifnet *));
151 1.1 is int iyioctl __P((struct ifnet *, u_long, caddr_t));
152 1.1 is int iyintr __P((void *));
153 1.1 is void iyinit __P((struct iy_softc *));
154 1.1 is void iystop __P((struct iy_softc *));
155 1.1 is void iystart __P((struct ifnet *));
156 1.1 is
157 1.1 is void iy_intr_rx __P((struct iy_softc *));
158 1.1 is void iy_intr_tx __P((struct iy_softc *));
159 1.1 is
160 1.1 is void iyreset __P((struct iy_softc *));
161 1.1 is void iy_readframe __P((struct iy_softc *, int));
162 1.1 is void iy_drop_packet_buffer __P((struct iy_softc *));
163 1.1 is void iy_find_mem_size __P((struct iy_softc *));
164 1.1 is void iyrint __P((struct iy_softc *));
165 1.1 is void iytint __P((struct iy_softc *));
166 1.1 is void iyxmit __P((struct iy_softc *));
167 1.26 is static void iy_mc_setup __P((struct iy_softc *));
168 1.26 is static void iy_mc_reset __P((struct iy_softc *));
169 1.9 thorpej void iyget __P((struct iy_softc *, bus_space_tag_t, bus_space_handle_t, int));
170 1.1 is void iyprobemem __P((struct iy_softc *));
171 1.10 is static __inline void eepromwritebit __P((bus_space_tag_t, bus_space_handle_t,
172 1.10 is int));
173 1.10 is static __inline int eepromreadbit __P((bus_space_tag_t, bus_space_handle_t));
174 1.26 is
175 1.1 is #ifdef IYDEBUGX
176 1.1 is void print_rbd __P((volatile struct iy_recv_buf_desc *));
177 1.1 is
178 1.1 is int in_ifrint = 0;
179 1.1 is int in_iftint = 0;
180 1.1 is #endif
181 1.1 is
182 1.18 bouyer int iy_mediachange __P((struct ifnet *));
183 1.18 bouyer void iy_mediastatus __P((struct ifnet *, struct ifmediareq *));
184 1.18 bouyer
185 1.17 drochner int iyprobe __P((struct device *, struct cfdata *, void *));
186 1.1 is void iyattach __P((struct device *, struct device *, void *));
187 1.1 is
188 1.10 is static u_int16_t eepromread __P((bus_space_tag_t, bus_space_handle_t, int));
189 1.10 is
190 1.10 is static int eepromreadall __P((bus_space_tag_t, bus_space_handle_t, u_int16_t *,
191 1.10 is int));
192 1.1 is
193 1.1 is struct cfattach iy_ca = {
194 1.1 is sizeof(struct iy_softc), iyprobe, iyattach
195 1.1 is };
196 1.1 is
197 1.1 is static u_int8_t eepro_irqmap[] = EEPP_INTMAP;
198 1.1 is static u_int8_t eepro_revirqmap[] = EEPP_RINTMAP;
199 1.1 is
200 1.1 is int
201 1.1 is iyprobe(parent, match, aux)
202 1.1 is struct device *parent;
203 1.17 drochner struct cfdata *match;
204 1.17 drochner void *aux;
205 1.1 is {
206 1.1 is struct isa_attach_args *ia = aux;
207 1.1 is u_int16_t eaddr[8];
208 1.6 is
209 1.9 thorpej bus_space_tag_t iot;
210 1.9 thorpej bus_space_handle_t ioh;
211 1.6 is
212 1.1 is u_int8_t c, d;
213 1.1 is
214 1.9 thorpej iot = ia->ia_iot;
215 1.15 drochner
216 1.15 drochner if (ia->ia_iobase == IOBASEUNK)
217 1.15 drochner return 0;
218 1.15 drochner
219 1.9 thorpej if (bus_space_map(iot, ia->ia_iobase, 16, 0, &ioh))
220 1.10 is return 0;
221 1.1 is
222 1.1 is /* try to find the round robin sig: */
223 1.1 is
224 1.9 thorpej c = bus_space_read_1(iot, ioh, ID_REG);
225 1.10 is if ((c & ID_REG_MASK) != ID_REG_SIG)
226 1.6 is goto out;
227 1.1 is
228 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
229 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
230 1.6 is goto out;
231 1.1 is
232 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x40)
233 1.6 is goto out;
234 1.1 is
235 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
236 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
237 1.6 is goto out;
238 1.1 is
239 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x80)
240 1.6 is goto out;
241 1.1 is
242 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
243 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
244 1.6 is goto out;
245 1.1 is
246 1.1 is if (((d-c) & R_ROBIN_BITS) != 0xC0)
247 1.6 is goto out;
248 1.1 is
249 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
250 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
251 1.6 is goto out;
252 1.1 is
253 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x00)
254 1.6 is goto out;
255 1.1 is
256 1.1 is #ifdef IYDEBUG
257 1.10 is printf("iyprobe verified working ID reg.\n");
258 1.1 is #endif
259 1.1 is
260 1.10 is if (eepromreadall(iot, ioh, eaddr, 8))
261 1.10 is goto out;
262 1.1 is
263 1.1 is if (ia->ia_irq == IRQUNK)
264 1.1 is ia->ia_irq = eepro_irqmap[eaddr[EEPPW1] & EEPP_Int];
265 1.1 is
266 1.1 is if (ia->ia_irq >= sizeof(eepro_revirqmap))
267 1.6 is goto out;
268 1.1 is
269 1.10 is if (eepro_revirqmap[ia->ia_irq] == 0xff)
270 1.6 is goto out;
271 1.1 is
272 1.1 is /* now lets reset the chip */
273 1.1 is
274 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
275 1.1 is delay(200);
276 1.1 is
277 1.18 bouyer ia->ia_iosize = 16;
278 1.6 is
279 1.10 is bus_space_unmap(iot, ioh, 16);
280 1.1 is return 1; /* found */
281 1.6 is out:
282 1.9 thorpej bus_space_unmap(iot, ioh, 16);
283 1.6 is return 0;
284 1.1 is }
285 1.1 is
286 1.1 is void
287 1.1 is iyattach(parent, self, aux)
288 1.1 is struct device *parent, *self;
289 1.1 is void *aux;
290 1.1 is {
291 1.1 is struct iy_softc *sc = (void *)self;
292 1.1 is struct isa_attach_args *ia = aux;
293 1.10 is struct ifnet *ifp = &sc->sc_ethercom.ec_if;
294 1.9 thorpej bus_space_tag_t iot;
295 1.9 thorpej bus_space_handle_t ioh;
296 1.10 is unsigned temp;
297 1.10 is u_int16_t eaddr[8];
298 1.10 is u_int8_t myaddr[ETHER_ADDR_LEN];
299 1.10 is int eirq;
300 1.6 is
301 1.10 is iot = ia->ia_iot;
302 1.10 is
303 1.16 thorpej if (bus_space_map(iot, ia->ia_iobase, 16, 0, &ioh)) {
304 1.16 thorpej printf(": can't map i/o space\n");
305 1.16 thorpej return;
306 1.16 thorpej }
307 1.10 is
308 1.10 is sc->sc_iot = iot;
309 1.10 is sc->sc_ioh = ioh;
310 1.10 is
311 1.10 is sc->mappedirq = eepro_revirqmap[ia->ia_irq];
312 1.10 is
313 1.10 is /* now let's reset the chip */
314 1.10 is
315 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
316 1.10 is delay(200);
317 1.10 is
318 1.10 is iyprobemem(sc);
319 1.1 is
320 1.2 thorpej bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
321 1.2 thorpej ifp->if_softc = sc;
322 1.1 is ifp->if_start = iystart;
323 1.26 is ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS
324 1.26 is | IFF_MULTICAST;
325 1.26 is
326 1.26 is sc->doing_mc_setup = 0;
327 1.1 is
328 1.1 is ifp->if_ioctl = iyioctl;
329 1.1 is ifp->if_watchdog = iywatchdog;
330 1.1 is
331 1.10 is (void)eepromreadall(iot, ioh, eaddr, 8);
332 1.10 is sc->hard_vers = eaddr[EEPW6] & EEPP_BoardRev;
333 1.10 is
334 1.10 is #ifdef DIAGNOSTICS
335 1.10 is if ((eaddr[EEPPEther0] !=
336 1.10 is eepromread(iot, ioh, EEPPEther0a)) &&
337 1.10 is (eaddr[EEPPEther1] !=
338 1.10 is eepromread(iot, ioh, EEPPEther1a)) &&
339 1.10 is (eaddr[EEPPEther2] !=
340 1.10 is eepromread(iot, ioh, EEPPEther2a)))
341 1.10 is
342 1.10 is printf("EEPROM Ethernet address differs from copy\n");
343 1.10 is #endif
344 1.10 is
345 1.10 is myaddr[1] = eaddr[EEPPEther0] & 0xFF;
346 1.10 is myaddr[0] = eaddr[EEPPEther0] >> 8;
347 1.10 is myaddr[3] = eaddr[EEPPEther1] & 0xFF;
348 1.10 is myaddr[2] = eaddr[EEPPEther1] >> 8;
349 1.10 is myaddr[5] = eaddr[EEPPEther2] & 0xFF;
350 1.10 is myaddr[4] = eaddr[EEPPEther2] >> 8;
351 1.10 is
352 1.18 bouyer ifmedia_init(&sc->iy_ifmedia, 0, iy_mediachange, iy_mediastatus);
353 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_2, 0, NULL);
354 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_5, 0, NULL);
355 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_T, 0, NULL);
356 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
357 1.18 bouyer ifmedia_set(&sc->iy_ifmedia, IFM_ETHER | IFM_AUTO);
358 1.1 is /* Attach the interface. */
359 1.1 is if_attach(ifp);
360 1.10 is ether_ifattach(ifp, myaddr);
361 1.10 is printf(": address %s, rev. %d, %d kB\n",
362 1.10 is ether_sprintf(myaddr),
363 1.1 is sc->hard_vers, sc->sram/1024);
364 1.10 is
365 1.10 is eirq = eepro_irqmap[eaddr[EEPPW1] & EEPP_Int];
366 1.10 is if (eirq != ia->ia_irq)
367 1.10 is printf("%s: EEPROM irq setting %d ignored\n",
368 1.10 is sc->sc_dev.dv_xname, eirq);
369 1.10 is
370 1.1 is #if NBPFILTER > 0
371 1.10 is bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB, sizeof(struct ether_header));
372 1.1 is #endif
373 1.1 is
374 1.1 is sc->sc_ih = isa_intr_establish(ia->ia_ic, ia->ia_irq, IST_EDGE,
375 1.1 is IPL_NET, iyintr, sc);
376 1.10 is
377 1.14 explorer #if NRND > 0
378 1.32 explorer rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
379 1.32 explorer RND_TYPE_NET, 0);
380 1.14 explorer #endif
381 1.14 explorer
382 1.10 is temp = bus_space_read_1(iot, ioh, INT_NO_REG);
383 1.10 is bus_space_write_1(iot, ioh, INT_NO_REG, (temp & 0xf8) | sc->mappedirq);
384 1.1 is }
385 1.1 is
386 1.1 is void
387 1.1 is iystop(sc)
388 1.1 is struct iy_softc *sc;
389 1.1 is {
390 1.9 thorpej bus_space_tag_t iot;
391 1.9 thorpej bus_space_handle_t ioh;
392 1.1 is #ifdef IYDEBUG
393 1.1 is u_int p, v;
394 1.1 is #endif
395 1.1 is
396 1.9 thorpej iot = sc->sc_iot;
397 1.6 is ioh = sc->sc_ioh;
398 1.1 is
399 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RCV_DISABLE_CMD);
400 1.1 is
401 1.9 thorpej bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS);
402 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, ALL_INTS);
403 1.1 is
404 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
405 1.1 is delay(200);
406 1.1 is #ifdef IYDEBUG
407 1.8 christos printf("%s: dumping tx chain (st 0x%x end 0x%x last 0x%x)\n",
408 1.1 is sc->sc_dev.dv_xname, sc->tx_start, sc->tx_end, sc->tx_last);
409 1.1 is p = sc->tx_last;
410 1.1 is if (!p)
411 1.1 is p = sc->tx_start;
412 1.1 is do {
413 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, p);
414 1.36.4.4 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
415 1.8 christos printf("0x%04x: %b ", p, v, "\020\006Ab\010Dn");
416 1.36.4.4 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
417 1.8 christos printf("0x%b", v, "\020\6MAX_COL\7HRT_BEAT\010TX_DEF\011UND_RUN\012JERR\013LST_CRS\014LTCOL\016TX_OK\020COLL");
418 1.36.4.4 is p = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
419 1.8 christos printf(" 0x%04x", p);
420 1.36.4.4 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
421 1.8 christos printf(" 0x%b\n", v, "\020\020Ch");
422 1.1 is
423 1.1 is } while (v & 0x8000);
424 1.1 is #endif
425 1.1 is sc->tx_start = sc->tx_end = sc->rx_size;
426 1.1 is sc->tx_last = 0;
427 1.10 is sc->sc_ethercom.ec_if.if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
428 1.1 is }
429 1.1 is
430 1.1 is void
431 1.1 is iyreset(sc)
432 1.1 is struct iy_softc *sc;
433 1.1 is {
434 1.1 is int s;
435 1.29 mycroft s = splnet();
436 1.1 is iystop(sc);
437 1.1 is iyinit(sc);
438 1.1 is splx(s);
439 1.1 is }
440 1.1 is
441 1.1 is void
442 1.1 is iyinit(sc)
443 1.1 is struct iy_softc *sc;
444 1.1 is {
445 1.1 is int i;
446 1.1 is unsigned temp;
447 1.1 is struct ifnet *ifp;
448 1.9 thorpej bus_space_tag_t iot;
449 1.9 thorpej bus_space_handle_t ioh;
450 1.6 is
451 1.9 thorpej iot = sc->sc_iot;
452 1.6 is ioh = sc->sc_ioh;
453 1.1 is
454 1.10 is ifp = &sc->sc_ethercom.ec_if;
455 1.1 is #ifdef IYDEBUG
456 1.8 christos printf("ifp is %p\n", ifp);
457 1.1 is #endif
458 1.1 is
459 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
460 1.1 is
461 1.9 thorpej temp = bus_space_read_1(iot, ioh, EEPROM_REG);
462 1.1 is if (temp & 0x10)
463 1.9 thorpej bus_space_write_1(iot, ioh, EEPROM_REG, temp & ~0x10);
464 1.1 is
465 1.1 is for (i=0; i<6; ++i) {
466 1.10 is bus_space_write_1(iot, ioh, I_ADD(i), LLADDR(ifp->if_sadl)[i]);
467 1.1 is }
468 1.1 is
469 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
470 1.10 is bus_space_write_1(iot, ioh, REG1,
471 1.10 is temp | XMT_CHAIN_INT | XMT_CHAIN_ERRSTOP | RCV_DISCARD_BAD);
472 1.1 is
473 1.25 is if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) {
474 1.25 is temp = MATCH_ALL;
475 1.25 is } else if (sc->sc_ethercom.ec_multicnt) {
476 1.25 is temp = MATCH_MULTI;
477 1.25 is } else
478 1.25 is temp = MATCH_ID;
479 1.25 is
480 1.25 is bus_space_write_1(iot, ioh, RECV_MODES_REG, temp);
481 1.26 is
482 1.1 is #ifdef IYDEBUG
483 1.26 is printf("%s: RECV_MODES set to %b\n", sc->sc_dev.dv_xname,
484 1.26 is temp, "\020\1PRMSC\2NOBRDST\3SEECRC\4LENGTH\5NOSaIns\6MultiIA");
485 1.1 is #endif
486 1.26 is /* XXX VOODOO */
487 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
488 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
489 1.26 is /* XXX END OF VOODOO */
490 1.1 is
491 1.1 is
492 1.10 is delay(500000); /* for the hardware to test for the connector */
493 1.1 is
494 1.9 thorpej temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
495 1.1 is #ifdef IYDEBUG
496 1.8 christos printf("%s: media select was 0x%b ", sc->sc_dev.dv_xname,
497 1.1 is temp, "\020\1LnkInDis\2PolCor\3TPE\4JabberDis\5NoAport\6BNC");
498 1.1 is #endif
499 1.5 is temp = (temp & TEST_MODE_MASK);
500 1.6 is
501 1.18 bouyer switch(IFM_SUBTYPE(sc->iy_ifmedia.ifm_media)) {
502 1.18 bouyer case IFM_10_5:
503 1.6 is temp &= ~ (BNC_BIT | TPE_BIT);
504 1.6 is break;
505 1.5 is
506 1.18 bouyer case IFM_10_2:
507 1.10 is temp = (temp & ~TPE_BIT) | BNC_BIT;
508 1.6 is break;
509 1.6 is
510 1.18 bouyer case IFM_10_T:
511 1.10 is temp = (temp & ~BNC_BIT) | TPE_BIT;
512 1.6 is break;
513 1.5 is default:
514 1.6 is /* nothing; leave as it is */
515 1.5 is }
516 1.18 bouyer switch (temp & (BNC_BIT | TPE_BIT)) {
517 1.18 bouyer case BNC_BIT:
518 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_2;
519 1.18 bouyer break;
520 1.18 bouyer case TPE_BIT:
521 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_T;
522 1.18 bouyer break;
523 1.18 bouyer default:
524 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_5;
525 1.18 bouyer }
526 1.6 is
527 1.9 thorpej bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
528 1.1 is #ifdef IYDEBUG
529 1.8 christos printf("changed to 0x%b\n",
530 1.1 is temp, "\020\1LnkInDis\2PolCor\3TPE\4JabberDis\5NoAport\6BNC");
531 1.1 is #endif
532 1.1 is
533 1.10 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
534 1.10 is bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS);
535 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(1));
536 1.1 is
537 1.9 thorpej temp = bus_space_read_1(iot, ioh, INT_NO_REG);
538 1.9 thorpej bus_space_write_1(iot, ioh, INT_NO_REG, (temp & 0xf8) | sc->mappedirq);
539 1.1 is
540 1.1 is #ifdef IYDEBUG
541 1.8 christos printf("%s: int no was %b\n", sc->sc_dev.dv_xname,
542 1.1 is temp, "\020\4bad_irq\010flash/boot present");
543 1.9 thorpej temp = bus_space_read_1(iot, ioh, INT_NO_REG);
544 1.8 christos printf("%s: int no now 0x%02x\n", sc->sc_dev.dv_xname,
545 1.1 is temp, "\020\4BAD IRQ\010flash/boot present");
546 1.1 is #endif
547 1.1 is
548 1.1 is
549 1.9 thorpej bus_space_write_1(iot, ioh, RCV_LOWER_LIMIT_REG, 0);
550 1.9 thorpej bus_space_write_1(iot, ioh, RCV_UPPER_LIMIT_REG, (sc->rx_size - 2) >> 8);
551 1.9 thorpej bus_space_write_1(iot, ioh, XMT_LOWER_LIMIT_REG, sc->rx_size >> 8);
552 1.9 thorpej bus_space_write_1(iot, ioh, XMT_UPPER_LIMIT_REG, sc->sram >> 8);
553 1.1 is
554 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
555 1.1 is #ifdef IYDEBUG
556 1.8 christos printf("%s: HW access is %b\n", sc->sc_dev.dv_xname,
557 1.1 is temp, "\020\2WORD_WIDTH\010INT_ENABLE");
558 1.1 is #endif
559 1.9 thorpej bus_space_write_1(iot, ioh, REG1, temp | INT_ENABLE); /* XXX what about WORD_WIDTH? */
560 1.1 is
561 1.1 is #ifdef IYDEBUG
562 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
563 1.8 christos printf("%s: HW access is %b\n", sc->sc_dev.dv_xname,
564 1.1 is temp, "\020\2WORD_WIDTH\010INT_ENABLE");
565 1.1 is #endif
566 1.1 is
567 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
568 1.1 is
569 1.9 thorpej bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS & ~(RX_BIT|TX_BIT));
570 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, ALL_INTS); /* clear ints */
571 1.1 is
572 1.9 thorpej bus_space_write_2(iot, ioh, RCV_START_LOW, 0);
573 1.9 thorpej bus_space_write_2(iot, ioh, RCV_STOP_LOW, sc->rx_size - 2);
574 1.1 is sc->rx_start = 0;
575 1.1 is
576 1.9 thorpej bus_space_write_1(iot, ioh, 0, SEL_RESET_CMD);
577 1.10 is delay(200);
578 1.1 is
579 1.9 thorpej bus_space_write_2(iot, ioh, XMT_ADDR_REG, sc->rx_size);
580 1.1 is
581 1.1 is sc->tx_start = sc->tx_end = sc->rx_size;
582 1.1 is sc->tx_last = 0;
583 1.1 is
584 1.9 thorpej bus_space_write_1(iot, ioh, 0, RCV_ENABLE_CMD);
585 1.1 is
586 1.1 is ifp->if_flags |= IFF_RUNNING;
587 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
588 1.1 is }
589 1.1 is
590 1.1 is void
591 1.1 is iystart(ifp)
592 1.1 is struct ifnet *ifp;
593 1.1 is {
594 1.1 is struct iy_softc *sc;
595 1.6 is
596 1.1 is
597 1.1 is struct mbuf *m0, *m;
598 1.1 is u_int len, pad, last, end;
599 1.1 is u_int llen, residual;
600 1.1 is int avail;
601 1.1 is caddr_t data;
602 1.1 is u_int16_t resval, stat;
603 1.9 thorpej bus_space_tag_t iot;
604 1.9 thorpej bus_space_handle_t ioh;
605 1.1 is
606 1.1 is #ifdef IYDEBUG
607 1.8 christos printf("iystart called\n");
608 1.1 is #endif
609 1.26 is sc = ifp->if_softc;
610 1.26 is
611 1.1 is if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
612 1.1 is return;
613 1.1 is
614 1.9 thorpej iot = sc->sc_iot;
615 1.6 is ioh = sc->sc_ioh;
616 1.1 is
617 1.1 is while ((m0 = ifp->if_snd.ifq_head) != NULL) {
618 1.1 is #ifdef IYDEBUG
619 1.8 christos printf("%s: trying to write another packet to the hardware\n",
620 1.1 is sc->sc_dev.dv_xname);
621 1.1 is #endif
622 1.1 is
623 1.1 is /* We need to use m->m_pkthdr.len, so require the header */
624 1.1 is if ((m0->m_flags & M_PKTHDR) == 0)
625 1.1 is panic("iystart: no header mbuf");
626 1.1 is
627 1.1 is len = m0->m_pkthdr.len;
628 1.1 is pad = len & 1;
629 1.1 is
630 1.1 is #ifdef IYDEBUG
631 1.8 christos printf("%s: length is %d.\n", sc->sc_dev.dv_xname, len);
632 1.1 is #endif
633 1.35 thorpej if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN)) {
634 1.35 thorpej pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
635 1.1 is }
636 1.1 is
637 1.1 is if (len + pad > ETHER_MAX_LEN) {
638 1.1 is /* packet is obviously too large: toss it */
639 1.1 is ++ifp->if_oerrors;
640 1.1 is IF_DEQUEUE(&ifp->if_snd, m0);
641 1.1 is m_freem(m0);
642 1.1 is continue;
643 1.1 is }
644 1.1 is
645 1.1 is #if NBPFILTER > 0
646 1.1 is if (ifp->if_bpf)
647 1.1 is bpf_mtap(ifp->if_bpf, m0);
648 1.1 is #endif
649 1.1 is
650 1.1 is avail = sc->tx_start - sc->tx_end;
651 1.1 is if (avail <= 0)
652 1.1 is avail += sc->tx_size;
653 1.1 is
654 1.1 is #ifdef IYDEBUG
655 1.8 christos printf("%s: avail is %d.\n", sc->sc_dev.dv_xname, avail);
656 1.1 is #endif
657 1.1 is /*
658 1.1 is * we MUST RUN at splnet here ---
659 1.1 is * XXX todo: or even turn off the boards ints ??? hm...
660 1.1 is */
661 1.1 is
662 1.1 is /* See if there is room to put another packet in the buffer. */
663 1.1 is
664 1.1 is if ((len+pad+2*I595_XMT_HDRLEN) > avail) {
665 1.20 is #ifdef IYDEBUG
666 1.8 christos printf("%s: len = %d, avail = %d, setting OACTIVE\n",
667 1.1 is sc->sc_dev.dv_xname, len, avail);
668 1.20 is #endif
669 1.1 is ifp->if_flags |= IFF_OACTIVE;
670 1.1 is return;
671 1.1 is }
672 1.1 is
673 1.1 is /* we know it fits in the hardware now, so dequeue it */
674 1.1 is IF_DEQUEUE(&ifp->if_snd, m0);
675 1.1 is
676 1.1 is last = sc->tx_end;
677 1.1 is end = last + pad + len + I595_XMT_HDRLEN;
678 1.1 is
679 1.1 is if (end >= sc->sram) {
680 1.1 is if ((sc->sram - last) <= I595_XMT_HDRLEN) {
681 1.1 is /* keep header in one piece */
682 1.1 is last = sc->rx_size;
683 1.1 is end = last + pad + len + I595_XMT_HDRLEN;
684 1.1 is } else
685 1.1 is end -= sc->tx_size;
686 1.1 is }
687 1.1 is
688 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, last);
689 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
690 1.36.4.4 is htole16(XMT_CMD));
691 1.36.4.4 is
692 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
693 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
694 1.36.4.4 is
695 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
696 1.36.4.4 is htole16(len + pad));
697 1.1 is
698 1.1 is residual = resval = 0;
699 1.1 is
700 1.1 is while ((m = m0)!=0) {
701 1.1 is data = mtod(m, caddr_t);
702 1.1 is llen = m->m_len;
703 1.1 is if (residual) {
704 1.1 is #ifdef IYDEBUG
705 1.8 christos printf("%s: merging residual with next mbuf.\n",
706 1.1 is sc->sc_dev.dv_xname);
707 1.1 is #endif
708 1.1 is resval |= *data << 8;
709 1.36.4.4 is bus_space_write_stream_2(iot, ioh,
710 1.36.4.4 is MEM_PORT_REG, resval);
711 1.1 is --llen;
712 1.1 is ++data;
713 1.1 is }
714 1.1 is if (llen > 1)
715 1.36.4.4 is bus_space_write_multi_stream_2(iot, ioh,
716 1.36.4.4 is MEM_PORT_REG, data, llen>>1);
717 1.1 is residual = llen & 1;
718 1.1 is if (residual) {
719 1.1 is resval = *(data + llen - 1);
720 1.1 is #ifdef IYDEBUG
721 1.8 christos printf("%s: got odd mbuf to send.\n",
722 1.1 is sc->sc_dev.dv_xname);
723 1.1 is #endif
724 1.1 is }
725 1.1 is
726 1.1 is MFREE(m, m0);
727 1.1 is }
728 1.1 is
729 1.1 is if (residual)
730 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
731 1.36.4.4 is resval);
732 1.1 is
733 1.1 is pad >>= 1;
734 1.1 is while (pad-- > 0)
735 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, 0);
736 1.1 is
737 1.1 is #ifdef IYDEBUG
738 1.8 christos printf("%s: new last = 0x%x, end = 0x%x.\n",
739 1.1 is sc->sc_dev.dv_xname, last, end);
740 1.8 christos printf("%s: old start = 0x%x, end = 0x%x, last = 0x%x\n",
741 1.1 is sc->sc_dev.dv_xname, sc->tx_start, sc->tx_end, sc->tx_last);
742 1.1 is #endif
743 1.1 is
744 1.1 is if (sc->tx_start != sc->tx_end) {
745 1.36.4.4 is bus_space_write_2(iot, ioh, HOST_ADDR_REG,
746 1.36.4.4 is sc->tx_last + XMT_COUNT);
747 1.1 is
748 1.36.4.4 is /*
749 1.36.4.4 is * XXX We keep stat in le order, to potentially save
750 1.36.4.4 is * a byte swap.
751 1.36.4.4 is */
752 1.36.4.4 is stat = bus_space_read_stream_2(iot, ioh, MEM_PORT_REG);
753 1.36.4.4 is
754 1.36.4.4 is bus_space_write_2(iot, ioh, HOST_ADDR_REG,
755 1.36.4.4 is sc->tx_last + XMT_CHAIN);
756 1.36.4.4 is
757 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
758 1.36.4.4 is htole16(last));
759 1.36.4.4 is
760 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
761 1.36.4.4 is stat | htole16(CHAIN));
762 1.1 is #ifdef IYDEBUG
763 1.8 christos printf("%s: setting 0x%x to 0x%x\n",
764 1.1 is sc->sc_dev.dv_xname, sc->tx_last + XMT_COUNT,
765 1.36.4.4 is le16toh(stat) | CHAIN);
766 1.1 is #endif
767 1.1 is }
768 1.9 thorpej stat = bus_space_read_2(iot, ioh, MEM_PORT_REG); /* dummy read */
769 1.1 is
770 1.1 is /* XXX todo: enable ints here if disabled */
771 1.1 is
772 1.1 is ++ifp->if_opackets;
773 1.1 is
774 1.1 is if (sc->tx_start == sc->tx_end) {
775 1.9 thorpej bus_space_write_2(iot, ioh, XMT_ADDR_REG, last);
776 1.9 thorpej bus_space_write_1(iot, ioh, 0, XMT_CMD);
777 1.1 is sc->tx_start = last;
778 1.1 is #ifdef IYDEBUG
779 1.8 christos printf("%s: writing 0x%x to XAR and giving XCMD\n",
780 1.1 is sc->sc_dev.dv_xname, last);
781 1.1 is #endif
782 1.1 is } else {
783 1.9 thorpej bus_space_write_1(iot, ioh, 0, RESUME_XMT_CMD);
784 1.1 is #ifdef IYDEBUG
785 1.8 christos printf("%s: giving RESUME_XCMD\n",
786 1.1 is sc->sc_dev.dv_xname);
787 1.1 is #endif
788 1.1 is }
789 1.1 is sc->tx_last = last;
790 1.1 is sc->tx_end = end;
791 1.1 is }
792 1.1 is }
793 1.1 is
794 1.1 is
795 1.1 is static __inline void
796 1.10 is eepromwritebit(iot, ioh, what)
797 1.9 thorpej bus_space_tag_t iot;
798 1.9 thorpej bus_space_handle_t ioh;
799 1.6 is int what;
800 1.1 is {
801 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what);
802 1.1 is delay(1);
803 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what|EESK);
804 1.1 is delay(1);
805 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what);
806 1.1 is delay(1);
807 1.1 is }
808 1.1 is
809 1.1 is static __inline int
810 1.10 is eepromreadbit(iot, ioh)
811 1.9 thorpej bus_space_tag_t iot;
812 1.9 thorpej bus_space_handle_t ioh;
813 1.1 is {
814 1.1 is int b;
815 1.1 is
816 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS|EESK);
817 1.1 is delay(1);
818 1.10 is b = bus_space_read_1(iot, ioh, EEPROM_REG);
819 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS);
820 1.1 is delay(1);
821 1.1 is
822 1.1 is return ((b & EEDO) != 0);
823 1.1 is }
824 1.1 is
825 1.1 is static u_int16_t
826 1.10 is eepromread(iot, ioh, offset)
827 1.9 thorpej bus_space_tag_t iot;
828 1.9 thorpej bus_space_handle_t ioh;
829 1.6 is int offset;
830 1.1 is {
831 1.1 is volatile int i;
832 1.1 is volatile int j;
833 1.1 is volatile u_int16_t readval;
834 1.1 is
835 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
836 1.1 is delay(1);
837 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS); /* XXXX??? */
838 1.1 is delay(1);
839 1.1 is
840 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
841 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
842 1.10 is eepromwritebit(iot, ioh, EECS);
843 1.1 is
844 1.1 is for (j=5; j>=0; --j) {
845 1.1 is if ((offset>>j) & 1)
846 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
847 1.1 is else
848 1.10 is eepromwritebit(iot, ioh, EECS);
849 1.1 is }
850 1.1 is
851 1.1 is for (readval=0, i=0; i<16; ++i) {
852 1.1 is readval<<=1;
853 1.10 is readval |= eepromreadbit(iot, ioh);
854 1.1 is }
855 1.1 is
856 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, 0|EESK);
857 1.1 is delay(1);
858 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, 0);
859 1.1 is
860 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, BANK_SEL(0));
861 1.1 is
862 1.1 is return readval;
863 1.1 is }
864 1.1 is
865 1.1 is /*
866 1.1 is * Device timeout/watchdog routine. Entered if the device neglects to generate
867 1.1 is * an interrupt after a transmit has been started on it.
868 1.1 is */
869 1.1 is void
870 1.2 thorpej iywatchdog(ifp)
871 1.3 is struct ifnet *ifp;
872 1.1 is {
873 1.2 thorpej struct iy_softc *sc = ifp->if_softc;
874 1.1 is
875 1.1 is log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
876 1.10 is ++sc->sc_ethercom.ec_if.if_oerrors;
877 1.1 is iyreset(sc);
878 1.1 is }
879 1.1 is
880 1.1 is /*
881 1.1 is * What to do upon receipt of an interrupt.
882 1.1 is */
883 1.1 is int
884 1.1 is iyintr(arg)
885 1.1 is void *arg;
886 1.1 is {
887 1.1 is struct iy_softc *sc = arg;
888 1.9 thorpej bus_space_tag_t iot;
889 1.9 thorpej bus_space_handle_t ioh;
890 1.6 is
891 1.36 augustss u_short status;
892 1.1 is
893 1.9 thorpej iot = sc->sc_iot;
894 1.6 is ioh = sc->sc_ioh;
895 1.6 is
896 1.9 thorpej status = bus_space_read_1(iot, ioh, STATUS_REG);
897 1.1 is #ifdef IYDEBUG
898 1.1 is if (status & ALL_INTS) {
899 1.8 christos printf("%s: got interupt %b", sc->sc_dev.dv_xname, status,
900 1.1 is "\020\1RX_STP\2RX\3TX\4EXEC");
901 1.1 is if (status & EXEC_INT)
902 1.9 thorpej printf(" event %b\n", bus_space_read_1(iot, ioh, 0),
903 1.1 is "\020\6ABORT");
904 1.1 is else
905 1.8 christos printf("\n");
906 1.1 is }
907 1.1 is #endif
908 1.26 is if ((status & (RX_INT | TX_INT)) == 0)
909 1.1 is return 0;
910 1.1 is
911 1.1 is if (status & RX_INT) {
912 1.1 is iy_intr_rx(sc);
913 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, RX_INT);
914 1.26 is }
915 1.26 is if (status & TX_INT) {
916 1.1 is iy_intr_tx(sc);
917 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, TX_INT);
918 1.1 is }
919 1.14 explorer
920 1.14 explorer #if NRND > 0
921 1.14 explorer rnd_add_uint32(&sc->rnd_source, status);
922 1.14 explorer #endif
923 1.14 explorer
924 1.1 is return 1;
925 1.1 is }
926 1.1 is
927 1.1 is void
928 1.9 thorpej iyget(sc, iot, ioh, rxlen)
929 1.6 is struct iy_softc *sc;
930 1.9 thorpej bus_space_tag_t iot;
931 1.9 thorpej bus_space_handle_t ioh;
932 1.6 is int rxlen;
933 1.1 is {
934 1.1 is struct mbuf *m, *top, **mp;
935 1.1 is struct ether_header *eh;
936 1.1 is struct ifnet *ifp;
937 1.1 is int len;
938 1.1 is
939 1.10 is ifp = &sc->sc_ethercom.ec_if;
940 1.1 is
941 1.13 mycroft MGETHDR(m, M_DONTWAIT, MT_DATA);
942 1.13 mycroft if (m == 0)
943 1.13 mycroft goto dropped;
944 1.1 is m->m_pkthdr.rcvif = ifp;
945 1.1 is m->m_pkthdr.len = rxlen;
946 1.1 is len = MHLEN;
947 1.1 is top = 0;
948 1.1 is mp = ⊤
949 1.1 is
950 1.1 is while (rxlen > 0) {
951 1.1 is if (top) {
952 1.13 mycroft MGET(m, M_DONTWAIT, MT_DATA);
953 1.1 is if (m == 0) {
954 1.13 mycroft m_freem(top);
955 1.13 mycroft goto dropped;
956 1.1 is }
957 1.1 is len = MLEN;
958 1.1 is }
959 1.1 is if (rxlen >= MINCLSIZE) {
960 1.1 is MCLGET(m, M_DONTWAIT);
961 1.12 mycroft if ((m->m_flags & M_EXT) == 0) {
962 1.13 mycroft m_free(m);
963 1.11 mycroft m_freem(top);
964 1.11 mycroft goto dropped;
965 1.11 mycroft }
966 1.11 mycroft len = MCLBYTES;
967 1.1 is }
968 1.1 is len = min(rxlen, len);
969 1.1 is if (len > 1) {
970 1.1 is len &= ~1;
971 1.6 is
972 1.36.4.4 is bus_space_read_multi_stream_2(iot, ioh, MEM_PORT_REG,
973 1.6 is mtod(m, caddr_t), len/2);
974 1.1 is } else {
975 1.1 is #ifdef IYDEBUG
976 1.8 christos printf("%s: received odd mbuf\n", sc->sc_dev.dv_xname);
977 1.1 is #endif
978 1.36.4.4 is *(mtod(m, caddr_t)) = bus_space_read_stream_2(iot, ioh,
979 1.6 is MEM_PORT_REG);
980 1.1 is }
981 1.1 is m->m_len = len;
982 1.1 is rxlen -= len;
983 1.1 is *mp = m;
984 1.1 is mp = &m->m_next;
985 1.1 is }
986 1.1 is /* XXX receive the top here */
987 1.1 is ++ifp->if_ipackets;
988 1.1 is
989 1.1 is eh = mtod(top, struct ether_header *);
990 1.1 is
991 1.1 is #if NBPFILTER > 0
992 1.1 is if (ifp->if_bpf) {
993 1.1 is bpf_mtap(ifp->if_bpf, top);
994 1.1 is if ((ifp->if_flags & IFF_PROMISC) &&
995 1.1 is (eh->ether_dhost[0] & 1) == 0 &&
996 1.10 is bcmp(eh->ether_dhost,
997 1.36.4.2 thorpej LLADDR(ifp->if_sadl), sizeof(eh->ether_dhost)) != 0) {
998 1.10 is
999 1.1 is m_freem(top);
1000 1.1 is return;
1001 1.1 is }
1002 1.1 is }
1003 1.1 is #endif
1004 1.34 thorpej (*ifp->if_input)(ifp, top);
1005 1.1 is return;
1006 1.1 is
1007 1.1 is dropped:
1008 1.1 is ++ifp->if_ierrors;
1009 1.1 is return;
1010 1.1 is }
1011 1.26 is
1012 1.1 is void
1013 1.1 is iy_intr_rx(sc)
1014 1.1 is struct iy_softc *sc;
1015 1.1 is {
1016 1.1 is struct ifnet *ifp;
1017 1.9 thorpej bus_space_tag_t iot;
1018 1.9 thorpej bus_space_handle_t ioh;
1019 1.6 is
1020 1.1 is u_int rxadrs, rxevnt, rxstatus, rxnext, rxlen;
1021 1.1 is
1022 1.9 thorpej iot = sc->sc_iot;
1023 1.6 is ioh = sc->sc_ioh;
1024 1.10 is ifp = &sc->sc_ethercom.ec_if;
1025 1.1 is
1026 1.1 is rxadrs = sc->rx_start;
1027 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, rxadrs);
1028 1.36.4.4 is rxevnt = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
1029 1.1 is rxnext = 0;
1030 1.1 is
1031 1.1 is while (rxevnt == RCV_DONE) {
1032 1.36.4.4 is rxstatus = le16toh(bus_space_read_stream_2(iot, ioh,
1033 1.36.4.4 is MEM_PORT_REG));
1034 1.36.4.4 is rxnext = le16toh(bus_space_read_stream_2(iot, ioh,
1035 1.36.4.4 is MEM_PORT_REG));
1036 1.36.4.4 is rxlen = le16toh(bus_space_read_stream_2(iot, ioh,
1037 1.36.4.4 is MEM_PORT_REG));
1038 1.1 is #ifdef IYDEBUG
1039 1.8 christos printf("%s: pck at 0x%04x stat %b next 0x%x len 0x%x\n",
1040 1.1 is sc->sc_dev.dv_xname, rxadrs, rxstatus,
1041 1.1 is "\020\1RCLD\2IA_MCH\010SHORT\011OVRN\013ALGERR"
1042 1.1 is "\014CRCERR\015LENERR\016RCVOK\020TYP",
1043 1.1 is rxnext, rxlen);
1044 1.1 is #endif
1045 1.9 thorpej iyget(sc, iot, ioh, rxlen);
1046 1.1 is
1047 1.1 is /* move stop address */
1048 1.9 thorpej bus_space_write_2(iot, ioh, RCV_STOP_LOW,
1049 1.1 is rxnext == 0 ? sc->rx_size - 2 : rxnext - 2);
1050 1.1 is
1051 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, rxnext);
1052 1.1 is rxadrs = rxnext;
1053 1.36.4.4 is rxevnt = le16toh(bus_space_read_stream_2(iot, ioh,
1054 1.36.4.4 is MEM_PORT_REG));
1055 1.1 is }
1056 1.1 is sc->rx_start = rxnext;
1057 1.1 is }
1058 1.1 is
1059 1.1 is void
1060 1.1 is iy_intr_tx(sc)
1061 1.1 is struct iy_softc *sc;
1062 1.1 is {
1063 1.9 thorpej bus_space_tag_t iot;
1064 1.9 thorpej bus_space_handle_t ioh;
1065 1.1 is struct ifnet *ifp;
1066 1.1 is u_int txstatus, txstat2, txlen, txnext;
1067 1.1 is
1068 1.10 is ifp = &sc->sc_ethercom.ec_if;
1069 1.9 thorpej iot = sc->sc_iot;
1070 1.6 is ioh = sc->sc_ioh;
1071 1.6 is
1072 1.1 is while (sc->tx_start != sc->tx_end) {
1073 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, sc->tx_start);
1074 1.36.4.4 is txstatus = le16toh(bus_space_read_stream_2(iot, ioh,
1075 1.36.4.4 is MEM_PORT_REG));
1076 1.36.4.4 is
1077 1.1 is if ((txstatus & (TX_DONE|CMD_MASK)) != (TX_DONE|XMT_CMD))
1078 1.1 is break;
1079 1.1 is
1080 1.36.4.4 is txstat2 = le16toh(bus_space_read_stream_2(iot, ioh,
1081 1.36.4.4 is MEM_PORT_REG));
1082 1.36.4.4 is txnext = le16toh(bus_space_read_stream_2(iot, ioh,
1083 1.36.4.4 is MEM_PORT_REG));
1084 1.36.4.4 is txlen = le16toh(bus_space_read_stream_2(iot, ioh,
1085 1.36.4.4 is MEM_PORT_REG));
1086 1.1 is #ifdef IYDEBUG
1087 1.8 christos printf("txstat 0x%x stat2 0x%b next 0x%x len 0x%x\n",
1088 1.1 is txstatus, txstat2, "\020\6MAX_COL\7HRT_BEAT\010TX_DEF"
1089 1.1 is "\011UND_RUN\012JERR\013LST_CRS\014LTCOL\016TX_OK\020COLL",
1090 1.1 is txnext, txlen);
1091 1.1 is #endif
1092 1.1 is if (txlen & CHAIN)
1093 1.1 is sc->tx_start = txnext;
1094 1.1 is else
1095 1.1 is sc->tx_start = sc->tx_end;
1096 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
1097 1.1 is
1098 1.1 is if ((txstat2 & 0x2000) == 0)
1099 1.1 is ++ifp->if_oerrors;
1100 1.1 is if (txstat2 & 0x000f)
1101 1.1 is ifp->if_oerrors += txstat2 & 0x000f;
1102 1.1 is }
1103 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
1104 1.1 is }
1105 1.1 is
1106 1.1 is int
1107 1.1 is iyioctl(ifp, cmd, data)
1108 1.36 augustss struct ifnet *ifp;
1109 1.1 is u_long cmd;
1110 1.1 is caddr_t data;
1111 1.1 is {
1112 1.1 is struct iy_softc *sc;
1113 1.1 is struct ifaddr *ifa;
1114 1.1 is struct ifreq *ifr;
1115 1.1 is int s, error = 0;
1116 1.1 is
1117 1.2 thorpej sc = ifp->if_softc;
1118 1.1 is ifa = (struct ifaddr *)data;
1119 1.1 is ifr = (struct ifreq *)data;
1120 1.1 is
1121 1.1 is #ifdef IYDEBUG
1122 1.8 christos printf("iyioctl called with ifp 0x%p (%s) cmd 0x%x data 0x%p\n",
1123 1.2 thorpej ifp, ifp->if_xname, cmd, data);
1124 1.1 is #endif
1125 1.1 is
1126 1.29 mycroft s = splnet();
1127 1.1 is
1128 1.1 is switch (cmd) {
1129 1.1 is
1130 1.1 is case SIOCSIFADDR:
1131 1.1 is ifp->if_flags |= IFF_UP;
1132 1.1 is
1133 1.1 is switch (ifa->ifa_addr->sa_family) {
1134 1.1 is #ifdef INET
1135 1.1 is case AF_INET:
1136 1.1 is iyinit(sc);
1137 1.10 is arp_ifinit(ifp, ifa);
1138 1.1 is break;
1139 1.1 is #endif
1140 1.1 is #ifdef NS
1141 1.1 is /* XXX - This code is probably wrong. */
1142 1.1 is case AF_NS:
1143 1.1 is {
1144 1.1 is struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1145 1.1 is
1146 1.1 is if (ns_nullhost(*ina))
1147 1.10 is ina->x_host = *(union ns_host *)
1148 1.36.4.2 thorpej LLADDR(ifp->if_sadl);
1149 1.1 is else
1150 1.36.4.2 thorpej bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1151 1.10 is ETHER_ADDR_LEN);
1152 1.1 is /* Set new address. */
1153 1.1 is iyinit(sc);
1154 1.1 is break;
1155 1.1 is }
1156 1.1 is #endif /* NS */
1157 1.1 is default:
1158 1.1 is iyinit(sc);
1159 1.1 is break;
1160 1.1 is }
1161 1.1 is break;
1162 1.1 is
1163 1.1 is case SIOCSIFFLAGS:
1164 1.1 is sc->promisc = ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI);
1165 1.1 is if ((ifp->if_flags & IFF_UP) == 0 &&
1166 1.1 is (ifp->if_flags & IFF_RUNNING) != 0) {
1167 1.1 is /*
1168 1.1 is * If interface is marked down and it is running, then
1169 1.1 is * stop it.
1170 1.1 is */
1171 1.1 is iystop(sc);
1172 1.1 is ifp->if_flags &= ~IFF_RUNNING;
1173 1.1 is } else if ((ifp->if_flags & IFF_UP) != 0 &&
1174 1.1 is (ifp->if_flags & IFF_RUNNING) == 0) {
1175 1.1 is /*
1176 1.1 is * If interface is marked up and it is stopped, then
1177 1.1 is * start it.
1178 1.1 is */
1179 1.1 is iyinit(sc);
1180 1.1 is } else {
1181 1.1 is /*
1182 1.1 is * Reset the interface to pick up changes in any other
1183 1.1 is * flags that affect hardware registers.
1184 1.1 is */
1185 1.1 is iystop(sc);
1186 1.1 is iyinit(sc);
1187 1.1 is }
1188 1.1 is #ifdef IYDEBUGX
1189 1.1 is if (ifp->if_flags & IFF_DEBUG)
1190 1.1 is sc->sc_debug = IFY_ALL;
1191 1.1 is else
1192 1.1 is sc->sc_debug = 0;
1193 1.1 is #endif
1194 1.1 is break;
1195 1.1 is
1196 1.1 is case SIOCADDMULTI:
1197 1.1 is case SIOCDELMULTI:
1198 1.1 is error = (cmd == SIOCADDMULTI) ?
1199 1.10 is ether_addmulti(ifr, &sc->sc_ethercom):
1200 1.10 is ether_delmulti(ifr, &sc->sc_ethercom);
1201 1.1 is
1202 1.1 is if (error == ENETRESET) {
1203 1.1 is /*
1204 1.1 is * Multicast list has changed; set the hardware filter
1205 1.1 is * accordingly.
1206 1.1 is */
1207 1.26 is iyreset(sc); /* XXX can't make it work otherwise */
1208 1.26 is iy_mc_reset(sc);
1209 1.1 is error = 0;
1210 1.1 is }
1211 1.1 is break;
1212 1.28 rvb
1213 1.18 bouyer case SIOCSIFMEDIA:
1214 1.18 bouyer case SIOCGIFMEDIA:
1215 1.18 bouyer error = ifmedia_ioctl(ifp, ifr, &sc->iy_ifmedia, cmd);
1216 1.18 bouyer break;
1217 1.1 is default:
1218 1.1 is error = EINVAL;
1219 1.1 is }
1220 1.1 is splx(s);
1221 1.1 is return error;
1222 1.18 bouyer }
1223 1.18 bouyer
1224 1.18 bouyer int
1225 1.18 bouyer iy_mediachange(ifp)
1226 1.18 bouyer struct ifnet *ifp;
1227 1.18 bouyer {
1228 1.18 bouyer struct iy_softc *sc = ifp->if_softc;
1229 1.18 bouyer
1230 1.18 bouyer if (IFM_TYPE(sc->iy_ifmedia.ifm_media) != IFM_ETHER)
1231 1.18 bouyer return EINVAL;
1232 1.18 bouyer switch(IFM_SUBTYPE(sc->iy_ifmedia.ifm_media)) {
1233 1.18 bouyer case IFM_10_5:
1234 1.18 bouyer case IFM_10_2:
1235 1.18 bouyer case IFM_10_T:
1236 1.18 bouyer case IFM_AUTO:
1237 1.18 bouyer iystop(sc);
1238 1.18 bouyer iyinit(sc);
1239 1.18 bouyer return 0;
1240 1.18 bouyer default:
1241 1.18 bouyer return EINVAL;
1242 1.18 bouyer }
1243 1.18 bouyer }
1244 1.18 bouyer
1245 1.18 bouyer void
1246 1.18 bouyer iy_mediastatus(ifp, ifmr)
1247 1.18 bouyer struct ifnet *ifp;
1248 1.18 bouyer struct ifmediareq *ifmr;
1249 1.18 bouyer {
1250 1.18 bouyer struct iy_softc *sc = ifp->if_softc;
1251 1.18 bouyer
1252 1.18 bouyer ifmr->ifm_active = sc->iy_media;
1253 1.18 bouyer ifmr->ifm_status = IFM_AVALID | IFM_ACTIVE;
1254 1.1 is }
1255 1.1 is
1256 1.26 is
1257 1.26 is static void
1258 1.26 is iy_mc_setup(sc)
1259 1.26 is struct iy_softc *sc;
1260 1.26 is {
1261 1.26 is struct ether_multi *enm;
1262 1.26 is struct ether_multistep step;
1263 1.26 is struct ethercom *ecp;
1264 1.26 is struct ifnet *ifp;
1265 1.26 is bus_space_tag_t iot;
1266 1.26 is bus_space_handle_t ioh;
1267 1.26 is int avail, last /*, end*/ , len;
1268 1.26 is int timeout;
1269 1.36.4.3 is volatile u_int16_t dum;
1270 1.26 is u_int8_t temp;
1271 1.26 is
1272 1.26 is
1273 1.26 is ecp = &sc->sc_ethercom;
1274 1.26 is ifp = &ecp->ec_if;
1275 1.26 is
1276 1.26 is iot = sc->sc_iot;
1277 1.26 is ioh = sc->sc_ioh;
1278 1.26 is
1279 1.26 is len = 6 * ecp->ec_multicnt + 6;
1280 1.26 is
1281 1.26 is avail = sc->tx_start - sc->tx_end;
1282 1.26 is if (avail <= 0)
1283 1.26 is avail += sc->tx_size;
1284 1.36.4.1 thorpej if (ifp->if_flags & IFF_DEBUG)
1285 1.36.4.1 thorpej printf("%s: iy_mc_setup called, %d addresses, "
1286 1.36.4.1 thorpej "%d/%d bytes needed/avail\n", ifp->if_xname,
1287 1.36.4.1 thorpej ecp->ec_multicnt, len + I595_XMT_HDRLEN, avail);
1288 1.26 is
1289 1.26 is last = sc->rx_size;
1290 1.26 is
1291 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
1292 1.26 is bus_space_write_1(iot, ioh, RECV_MODES_REG, MATCH_MULTI);
1293 1.26 is /* XXX VOODOO */
1294 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
1295 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
1296 1.26 is /* XXX END OF VOODOO */
1297 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
1298 1.26 is bus_space_write_2(iot, ioh, HOST_ADDR_REG, last);
1299 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, htole16(MC_SETUP_CMD));
1300 1.26 is bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1301 1.26 is bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1302 1.36.4.4 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, htole16(len));
1303 1.26 is
1304 1.36.4.4 is bus_space_write_multi_stream_2(iot, ioh, MEM_PORT_REG,
1305 1.26 is LLADDR(ifp->if_sadl), 3);
1306 1.26 is
1307 1.26 is ETHER_FIRST_MULTI(step, ecp, enm);
1308 1.26 is while(enm) {
1309 1.36.4.4 is bus_space_write_multi_stream_2(iot, ioh, MEM_PORT_REG,
1310 1.26 is enm->enm_addrlo, 3);
1311 1.26 is
1312 1.26 is ETHER_NEXT_MULTI(step, enm);
1313 1.26 is }
1314 1.36.4.3 is dum = bus_space_read_2(iot, ioh, MEM_PORT_REG); /* dummy read */
1315 1.26 is bus_space_write_2(iot, ioh, XMT_ADDR_REG, last);
1316 1.26 is bus_space_write_1(iot, ioh, 0, MC_SETUP_CMD);
1317 1.26 is
1318 1.26 is
1319 1.26 is sc->tx_start = sc->rx_size;
1320 1.26 is sc->tx_end = sc->rx_size + I595_XMT_HDRLEN + len;
1321 1.26 is
1322 1.26 is for (timeout=0; timeout<100; timeout++) {
1323 1.26 is DELAY(2);
1324 1.26 is if ((bus_space_read_1(iot, ioh, STATUS_REG) & EXEC_INT) == 0)
1325 1.26 is continue;
1326 1.26 is
1327 1.26 is temp = bus_space_read_1(iot, ioh, 0);
1328 1.26 is bus_space_write_1(iot, ioh, STATUS_REG, EXEC_INT);
1329 1.26 is #ifdef DIAGNOSTIC
1330 1.26 is if (temp & 0x20) {
1331 1.26 is printf("%s: mc setup failed, %d usec\n",
1332 1.26 is sc->sc_dev.dv_xname, timeout * 2);
1333 1.36.4.1 thorpej } else if (((temp & 0x0f) == 0x03) &&
1334 1.36.4.1 thorpej (ifp->if_flags & IFF_DEBUG)) {
1335 1.26 is printf("%s: mc setup done, %d usec\n",
1336 1.26 is sc->sc_dev.dv_xname, timeout * 2);
1337 1.26 is }
1338 1.26 is #endif
1339 1.26 is break;
1340 1.26 is }
1341 1.26 is sc->tx_start = sc->tx_end;
1342 1.36.4.2 thorpej ifp->if_flags &= ~IFF_OACTIVE;
1343 1.26 is
1344 1.26 is }
1345 1.26 is
1346 1.1 is static void
1347 1.1 is iy_mc_reset(sc)
1348 1.1 is struct iy_softc *sc;
1349 1.1 is {
1350 1.1 is struct ether_multi *enm;
1351 1.1 is struct ether_multistep step;
1352 1.25 is struct ethercom *ecp;
1353 1.25 is struct ifnet *ifp;
1354 1.26 is bus_space_tag_t iot;
1355 1.26 is bus_space_handle_t ioh;
1356 1.26 is u_int16_t temp;
1357 1.25 is
1358 1.25 is ecp = &sc->sc_ethercom;
1359 1.25 is ifp = &ecp->ec_if;
1360 1.1 is
1361 1.26 is iot = sc->sc_iot;
1362 1.26 is ioh = sc->sc_ioh;
1363 1.26 is
1364 1.25 is if (ecp->ec_multicnt > 63) {
1365 1.26 is ifp->if_flags |= IFF_ALLMULTI;
1366 1.25 is
1367 1.26 is } else if (ecp->ec_multicnt > 0) {
1368 1.25 is /*
1369 1.25 is * Step through the list of addresses.
1370 1.25 is */
1371 1.25 is ETHER_FIRST_MULTI(step, ecp, enm);
1372 1.25 is while(enm) {
1373 1.25 is if (bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
1374 1.26 is ifp->if_flags |= IFF_ALLMULTI;
1375 1.26 is goto setupmulti;
1376 1.25 is }
1377 1.25 is ETHER_NEXT_MULTI(step, enm);
1378 1.25 is }
1379 1.25 is /* OK, we really need to do it now: */
1380 1.26 is #if 0
1381 1.26 is if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE))
1382 1.26 is != IFF_RUNNING) {
1383 1.26 is ifp->if_flags |= IFF_OACTIVE;
1384 1.26 is sc->want_mc_setup = 1;
1385 1.26 is return;
1386 1.25 is }
1387 1.26 is #endif
1388 1.26 is iy_mc_setup(sc);
1389 1.25 is } else {
1390 1.26 is ifp->if_flags &= ~IFF_ALLMULTI;
1391 1.1 is }
1392 1.25 is
1393 1.26 is setupmulti:
1394 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
1395 1.26 is if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) {
1396 1.26 is temp = MATCH_ALL;
1397 1.26 is } else if (sc->sc_ethercom.ec_multicnt) {
1398 1.26 is temp = MATCH_MULTI;
1399 1.26 is } else
1400 1.26 is temp = MATCH_ID;
1401 1.26 is
1402 1.26 is bus_space_write_1(iot, ioh, RECV_MODES_REG, temp);
1403 1.26 is /* XXX VOODOO */
1404 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
1405 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
1406 1.26 is /* XXX END OF VOODOO */
1407 1.26 is
1408 1.26 is /* XXX TBD: setup hardware for all multicasts */
1409 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
1410 1.25 is return;
1411 1.1 is }
1412 1.1 is
1413 1.1 is #ifdef IYDEBUG
1414 1.1 is void
1415 1.1 is print_rbd(rbd)
1416 1.1 is volatile struct ie_recv_buf_desc *rbd;
1417 1.1 is {
1418 1.1 is
1419 1.8 christos printf("RBD at %08lx:\nactual %04x, next %04x, buffer %08x\n"
1420 1.1 is "length %04x, mbz %04x\n", (u_long)rbd, rbd->ie_rbd_actual,
1421 1.1 is rbd->ie_rbd_next, rbd->ie_rbd_buffer, rbd->ie_rbd_length,
1422 1.1 is rbd->mbz);
1423 1.1 is }
1424 1.1 is #endif
1425 1.1 is
1426 1.1 is void
1427 1.1 is iyprobemem(sc)
1428 1.1 is struct iy_softc *sc;
1429 1.1 is {
1430 1.9 thorpej bus_space_tag_t iot;
1431 1.9 thorpej bus_space_handle_t ioh;
1432 1.1 is int testing;
1433 1.1 is
1434 1.9 thorpej iot = sc->sc_iot;
1435 1.6 is ioh = sc->sc_ioh;
1436 1.1 is
1437 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, BANK_SEL(0));
1438 1.10 is delay(1);
1439 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 4096-2);
1440 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1441 1.1 is
1442 1.1 is for (testing=65536; testing >= 4096; testing >>= 1) {
1443 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1444 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0xdead);
1445 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1446 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) != 0xdead) {
1447 1.1 is #ifdef IYMEMDEBUG
1448 1.8 christos printf("%s: Didn't keep 0xdead at 0x%x\n",
1449 1.1 is sc->sc_dev.dv_xname, testing-2);
1450 1.1 is #endif
1451 1.1 is continue;
1452 1.1 is }
1453 1.1 is
1454 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1455 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0xbeef);
1456 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1457 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) != 0xbeef) {
1458 1.1 is #ifdef IYMEMDEBUG
1459 1.8 christos printf("%s: Didn't keep 0xbeef at 0x%x\n",
1460 1.1 is sc->sc_dev.dv_xname, testing-2);
1461 1.1 is #endif
1462 1.1 is continue;
1463 1.1 is }
1464 1.1 is
1465 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 0);
1466 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1467 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing >> 1);
1468 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, testing >> 1);
1469 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 0);
1470 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) == (testing >> 1)) {
1471 1.1 is #ifdef IYMEMDEBUG
1472 1.8 christos printf("%s: 0x%x alias of 0x0\n",
1473 1.1 is sc->sc_dev.dv_xname, testing >> 1);
1474 1.1 is #endif
1475 1.1 is continue;
1476 1.1 is }
1477 1.1 is
1478 1.1 is break;
1479 1.1 is }
1480 1.1 is
1481 1.1 is sc->sram = testing;
1482 1.1 is
1483 1.1 is switch(testing) {
1484 1.1 is case 65536:
1485 1.1 is /* 4 NFS packets + overhead RX, 2 NFS + overhead TX */
1486 1.1 is sc->rx_size = 44*1024;
1487 1.1 is break;
1488 1.1 is
1489 1.1 is case 32768:
1490 1.1 is /* 2 NFS packets + overhead RX, 1 NFS + overhead TX */
1491 1.1 is sc->rx_size = 22*1024;
1492 1.1 is break;
1493 1.1 is
1494 1.1 is case 16384:
1495 1.1 is /* 1 NFS packet + overhead RX, 4 big packets TX */
1496 1.1 is sc->rx_size = 10*1024;
1497 1.1 is break;
1498 1.1 is default:
1499 1.1 is sc->rx_size = testing/2;
1500 1.1 is break;
1501 1.1 is }
1502 1.1 is sc->tx_size = testing - sc->rx_size;
1503 1.10 is }
1504 1.10 is
1505 1.10 is static int
1506 1.10 is eepromreadall(iot, ioh, wordp, maxi)
1507 1.10 is bus_space_tag_t iot;
1508 1.10 is bus_space_handle_t ioh;
1509 1.10 is u_int16_t *wordp;
1510 1.10 is int maxi;
1511 1.10 is {
1512 1.10 is int i;
1513 1.10 is u_int16_t checksum, tmp;
1514 1.10 is
1515 1.10 is checksum = 0;
1516 1.10 is
1517 1.10 is for (i=0; i<EEPP_LENGTH; ++i) {
1518 1.10 is tmp = eepromread(iot, ioh, i);
1519 1.10 is checksum += tmp;
1520 1.10 is if (i<maxi)
1521 1.10 is wordp[i] = tmp;
1522 1.10 is }
1523 1.10 is
1524 1.10 is if (checksum != EEPP_CHKSUM) {
1525 1.10 is #ifdef IYDEBUG
1526 1.10 is printf("wrong EEPROM checksum 0x%x should be 0x%x\n",
1527 1.10 is checksum, EEPP_CHKSUM);
1528 1.10 is #endif
1529 1.10 is return 1;
1530 1.10 is }
1531 1.10 is return 0;
1532 1.1 is }
1533