if_iy.c revision 1.41 1 1.41 is /* $NetBSD: if_iy.c,v 1.41 2000/07/21 13:54:38 is Exp $ */
2 1.1 is /* #define IYDEBUG */
3 1.1 is /* #define IYMEMDEBUG */
4 1.30 is
5 1.1 is /*-
6 1.31 is * Copyright (c) 1996 The NetBSD Foundation, Inc.
7 1.1 is * All rights reserved.
8 1.1 is *
9 1.30 is * This code is derived from software contributed to The NetBSD Foundation
10 1.30 is * by Ignatios Souvatzis.
11 1.30 is *
12 1.1 is * Redistribution and use in source and binary forms, with or without
13 1.1 is * modification, are permitted provided that the following conditions
14 1.1 is * are met:
15 1.1 is * 1. Redistributions of source code must retain the above copyright
16 1.1 is * notice, this list of conditions and the following disclaimer.
17 1.1 is * 2. Redistributions in binary form must reproduce the above copyright
18 1.1 is * notice, this list of conditions and the following disclaimer in the
19 1.1 is * documentation and/or other materials provided with the distribution.
20 1.1 is * 3. All advertising materials mentioning features or use of this software
21 1.1 is * must display the following acknowledgement:
22 1.30 is * This product includes software developed by the NetBSD
23 1.30 is * Foundation, Inc. and its contributors.
24 1.30 is * 4. Neither the name of The NetBSD Foundation nor the names of its
25 1.30 is * contributors may be used to endorse or promote products derived
26 1.30 is * from this software without specific prior written permission.
27 1.1 is *
28 1.30 is * THIS SOFTWARE IS PROVIDED BY THE NETBSD FOUNDATION, INC. AND CONTRIBUTORS
29 1.30 is * ``AS IS'' AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED
30 1.30 is * TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR
31 1.30 is * PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE FOUNDATION OR CONTRIBUTORS
32 1.30 is * BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
33 1.30 is * CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
34 1.30 is * SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
35 1.30 is * INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
36 1.30 is * CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
37 1.30 is * ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
38 1.30 is * POSSIBILITY OF SUCH DAMAGE.
39 1.27 is */
40 1.27 is
41 1.27 is /*
42 1.27 is * Supported hardware:
43 1.27 is *
44 1.27 is * - Intel EtherExpress Pro/10.
45 1.27 is * - possibly other boards using the i82595 chip and no special tweaks.
46 1.1 is */
47 1.1 is
48 1.22 jonathan #include "opt_inet.h"
49 1.23 jonathan #include "opt_ns.h"
50 1.1 is #include "bpfilter.h"
51 1.14 explorer #include "rnd.h"
52 1.1 is
53 1.1 is #include <sys/param.h>
54 1.1 is #include <sys/systm.h>
55 1.1 is #include <sys/mbuf.h>
56 1.1 is #include <sys/buf.h>
57 1.1 is #include <sys/protosw.h>
58 1.1 is #include <sys/socket.h>
59 1.1 is #include <sys/ioctl.h>
60 1.1 is #include <sys/errno.h>
61 1.1 is #include <sys/syslog.h>
62 1.1 is #include <sys/device.h>
63 1.41 is #include <sys/endian.h>
64 1.14 explorer #if NRND > 0
65 1.14 explorer #include <sys/rnd.h>
66 1.14 explorer #endif
67 1.1 is
68 1.1 is #include <net/if.h>
69 1.1 is #include <net/if_types.h>
70 1.1 is #include <net/if_dl.h>
71 1.10 is
72 1.10 is #include <net/if_ether.h>
73 1.1 is
74 1.1 is #if NBPFILTER > 0
75 1.1 is #include <net/bpf.h>
76 1.1 is #include <net/bpfdesc.h>
77 1.1 is #endif
78 1.1 is
79 1.1 is #ifdef INET
80 1.1 is #include <netinet/in.h>
81 1.1 is #include <netinet/in_systm.h>
82 1.1 is #include <netinet/in_var.h>
83 1.1 is #include <netinet/ip.h>
84 1.10 is #include <netinet/if_inarp.h>
85 1.1 is #endif
86 1.1 is
87 1.1 is #ifdef NS
88 1.1 is #include <netns/ns.h>
89 1.1 is #include <netns/ns_if.h>
90 1.1 is #endif
91 1.1 is
92 1.18 bouyer #if defined(SIOCSIFMEDIA)
93 1.18 bouyer #include <net/if_media.h>
94 1.18 bouyer #endif
95 1.1 is
96 1.1 is #include <machine/cpu.h>
97 1.6 is #include <machine/bus.h>
98 1.4 mycroft #include <machine/intr.h>
99 1.1 is
100 1.1 is #include <dev/isa/isareg.h>
101 1.1 is #include <dev/isa/isavar.h>
102 1.1 is #include <dev/ic/i82595reg.h>
103 1.1 is
104 1.41 is /* XXX why isn't this centralized? */
105 1.41 is #ifndef __BUS_SPACE_HAS_STREAM_METHODS
106 1.41 is #define bus_space_write_stream_2 bus_space_write_2
107 1.41 is #define bus_space_write_multi_stream_2 bus_space_write_multi_2
108 1.41 is #define bus_space_read_stream_2 bus_space_read_2
109 1.41 is #define bus_space_read_multi_stream_2 bus_space_read_multi_2
110 1.41 is #endif /* __BUS_SPACE_HAS_STREAM_METHODS */
111 1.41 is
112 1.1 is /*
113 1.1 is * Ethernet status, per interface.
114 1.1 is */
115 1.1 is struct iy_softc {
116 1.1 is struct device sc_dev;
117 1.1 is void *sc_ih;
118 1.1 is
119 1.9 thorpej bus_space_tag_t sc_iot;
120 1.9 thorpej bus_space_handle_t sc_ioh;
121 1.6 is
122 1.10 is struct ethercom sc_ethercom;
123 1.1 is
124 1.18 bouyer struct ifmedia iy_ifmedia;
125 1.18 bouyer int iy_media;
126 1.18 bouyer
127 1.1 is int mappedirq;
128 1.1 is
129 1.1 is int hard_vers;
130 1.1 is
131 1.1 is int promisc;
132 1.1 is
133 1.1 is int sram, tx_size, rx_size;
134 1.1 is
135 1.1 is int tx_start, tx_end, tx_last;
136 1.1 is int rx_start;
137 1.1 is
138 1.26 is int doing_mc_setup;
139 1.1 is #ifdef IYDEBUG
140 1.1 is int sc_debug;
141 1.1 is #endif
142 1.14 explorer
143 1.14 explorer #if NRND > 0
144 1.14 explorer rndsource_element_t rnd_source;
145 1.14 explorer #endif
146 1.1 is };
147 1.1 is
148 1.2 thorpej void iywatchdog __P((struct ifnet *));
149 1.1 is int iyioctl __P((struct ifnet *, u_long, caddr_t));
150 1.1 is int iyintr __P((void *));
151 1.1 is void iyinit __P((struct iy_softc *));
152 1.1 is void iystop __P((struct iy_softc *));
153 1.1 is void iystart __P((struct ifnet *));
154 1.1 is
155 1.1 is void iy_intr_rx __P((struct iy_softc *));
156 1.1 is void iy_intr_tx __P((struct iy_softc *));
157 1.1 is
158 1.1 is void iyreset __P((struct iy_softc *));
159 1.1 is void iy_readframe __P((struct iy_softc *, int));
160 1.1 is void iy_drop_packet_buffer __P((struct iy_softc *));
161 1.1 is void iy_find_mem_size __P((struct iy_softc *));
162 1.1 is void iyrint __P((struct iy_softc *));
163 1.1 is void iytint __P((struct iy_softc *));
164 1.1 is void iyxmit __P((struct iy_softc *));
165 1.26 is static void iy_mc_setup __P((struct iy_softc *));
166 1.26 is static void iy_mc_reset __P((struct iy_softc *));
167 1.9 thorpej void iyget __P((struct iy_softc *, bus_space_tag_t, bus_space_handle_t, int));
168 1.1 is void iyprobemem __P((struct iy_softc *));
169 1.10 is static __inline void eepromwritebit __P((bus_space_tag_t, bus_space_handle_t,
170 1.10 is int));
171 1.10 is static __inline int eepromreadbit __P((bus_space_tag_t, bus_space_handle_t));
172 1.26 is
173 1.1 is #ifdef IYDEBUGX
174 1.1 is void print_rbd __P((volatile struct iy_recv_buf_desc *));
175 1.1 is
176 1.1 is int in_ifrint = 0;
177 1.1 is int in_iftint = 0;
178 1.1 is #endif
179 1.1 is
180 1.18 bouyer int iy_mediachange __P((struct ifnet *));
181 1.18 bouyer void iy_mediastatus __P((struct ifnet *, struct ifmediareq *));
182 1.18 bouyer
183 1.17 drochner int iyprobe __P((struct device *, struct cfdata *, void *));
184 1.1 is void iyattach __P((struct device *, struct device *, void *));
185 1.1 is
186 1.10 is static u_int16_t eepromread __P((bus_space_tag_t, bus_space_handle_t, int));
187 1.10 is
188 1.10 is static int eepromreadall __P((bus_space_tag_t, bus_space_handle_t, u_int16_t *,
189 1.10 is int));
190 1.1 is
191 1.1 is struct cfattach iy_ca = {
192 1.1 is sizeof(struct iy_softc), iyprobe, iyattach
193 1.1 is };
194 1.1 is
195 1.1 is static u_int8_t eepro_irqmap[] = EEPP_INTMAP;
196 1.1 is static u_int8_t eepro_revirqmap[] = EEPP_RINTMAP;
197 1.1 is
198 1.1 is int
199 1.1 is iyprobe(parent, match, aux)
200 1.1 is struct device *parent;
201 1.17 drochner struct cfdata *match;
202 1.17 drochner void *aux;
203 1.1 is {
204 1.1 is struct isa_attach_args *ia = aux;
205 1.1 is u_int16_t eaddr[8];
206 1.6 is
207 1.9 thorpej bus_space_tag_t iot;
208 1.9 thorpej bus_space_handle_t ioh;
209 1.6 is
210 1.1 is u_int8_t c, d;
211 1.1 is
212 1.9 thorpej iot = ia->ia_iot;
213 1.15 drochner
214 1.15 drochner if (ia->ia_iobase == IOBASEUNK)
215 1.15 drochner return 0;
216 1.15 drochner
217 1.9 thorpej if (bus_space_map(iot, ia->ia_iobase, 16, 0, &ioh))
218 1.10 is return 0;
219 1.1 is
220 1.1 is /* try to find the round robin sig: */
221 1.1 is
222 1.9 thorpej c = bus_space_read_1(iot, ioh, ID_REG);
223 1.10 is if ((c & ID_REG_MASK) != ID_REG_SIG)
224 1.6 is goto out;
225 1.1 is
226 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
227 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
228 1.6 is goto out;
229 1.1 is
230 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x40)
231 1.6 is goto out;
232 1.1 is
233 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
234 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
235 1.6 is goto out;
236 1.1 is
237 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x80)
238 1.6 is goto out;
239 1.1 is
240 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
241 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
242 1.6 is goto out;
243 1.1 is
244 1.1 is if (((d-c) & R_ROBIN_BITS) != 0xC0)
245 1.6 is goto out;
246 1.1 is
247 1.9 thorpej d = bus_space_read_1(iot, ioh, ID_REG);
248 1.10 is if ((d & ID_REG_MASK) != ID_REG_SIG)
249 1.6 is goto out;
250 1.1 is
251 1.1 is if (((d-c) & R_ROBIN_BITS) != 0x00)
252 1.6 is goto out;
253 1.1 is
254 1.1 is #ifdef IYDEBUG
255 1.10 is printf("iyprobe verified working ID reg.\n");
256 1.1 is #endif
257 1.1 is
258 1.10 is if (eepromreadall(iot, ioh, eaddr, 8))
259 1.10 is goto out;
260 1.1 is
261 1.1 is if (ia->ia_irq == IRQUNK)
262 1.1 is ia->ia_irq = eepro_irqmap[eaddr[EEPPW1] & EEPP_Int];
263 1.1 is
264 1.1 is if (ia->ia_irq >= sizeof(eepro_revirqmap))
265 1.6 is goto out;
266 1.1 is
267 1.10 is if (eepro_revirqmap[ia->ia_irq] == 0xff)
268 1.6 is goto out;
269 1.1 is
270 1.1 is /* now lets reset the chip */
271 1.1 is
272 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
273 1.1 is delay(200);
274 1.1 is
275 1.18 bouyer ia->ia_iosize = 16;
276 1.6 is
277 1.10 is bus_space_unmap(iot, ioh, 16);
278 1.1 is return 1; /* found */
279 1.6 is out:
280 1.9 thorpej bus_space_unmap(iot, ioh, 16);
281 1.6 is return 0;
282 1.1 is }
283 1.1 is
284 1.1 is void
285 1.1 is iyattach(parent, self, aux)
286 1.1 is struct device *parent, *self;
287 1.1 is void *aux;
288 1.1 is {
289 1.1 is struct iy_softc *sc = (void *)self;
290 1.1 is struct isa_attach_args *ia = aux;
291 1.10 is struct ifnet *ifp = &sc->sc_ethercom.ec_if;
292 1.9 thorpej bus_space_tag_t iot;
293 1.9 thorpej bus_space_handle_t ioh;
294 1.10 is unsigned temp;
295 1.10 is u_int16_t eaddr[8];
296 1.10 is u_int8_t myaddr[ETHER_ADDR_LEN];
297 1.10 is int eirq;
298 1.6 is
299 1.10 is iot = ia->ia_iot;
300 1.10 is
301 1.16 thorpej if (bus_space_map(iot, ia->ia_iobase, 16, 0, &ioh)) {
302 1.16 thorpej printf(": can't map i/o space\n");
303 1.16 thorpej return;
304 1.16 thorpej }
305 1.10 is
306 1.10 is sc->sc_iot = iot;
307 1.10 is sc->sc_ioh = ioh;
308 1.10 is
309 1.10 is sc->mappedirq = eepro_revirqmap[ia->ia_irq];
310 1.10 is
311 1.10 is /* now let's reset the chip */
312 1.10 is
313 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
314 1.10 is delay(200);
315 1.10 is
316 1.10 is iyprobemem(sc);
317 1.1 is
318 1.2 thorpej bcopy(sc->sc_dev.dv_xname, ifp->if_xname, IFNAMSIZ);
319 1.2 thorpej ifp->if_softc = sc;
320 1.1 is ifp->if_start = iystart;
321 1.26 is ifp->if_flags = IFF_BROADCAST | IFF_SIMPLEX | IFF_NOTRAILERS
322 1.26 is | IFF_MULTICAST;
323 1.26 is
324 1.26 is sc->doing_mc_setup = 0;
325 1.1 is
326 1.1 is ifp->if_ioctl = iyioctl;
327 1.1 is ifp->if_watchdog = iywatchdog;
328 1.1 is
329 1.10 is (void)eepromreadall(iot, ioh, eaddr, 8);
330 1.10 is sc->hard_vers = eaddr[EEPW6] & EEPP_BoardRev;
331 1.10 is
332 1.10 is #ifdef DIAGNOSTICS
333 1.10 is if ((eaddr[EEPPEther0] !=
334 1.10 is eepromread(iot, ioh, EEPPEther0a)) &&
335 1.10 is (eaddr[EEPPEther1] !=
336 1.10 is eepromread(iot, ioh, EEPPEther1a)) &&
337 1.10 is (eaddr[EEPPEther2] !=
338 1.10 is eepromread(iot, ioh, EEPPEther2a)))
339 1.10 is
340 1.10 is printf("EEPROM Ethernet address differs from copy\n");
341 1.10 is #endif
342 1.10 is
343 1.10 is myaddr[1] = eaddr[EEPPEther0] & 0xFF;
344 1.10 is myaddr[0] = eaddr[EEPPEther0] >> 8;
345 1.10 is myaddr[3] = eaddr[EEPPEther1] & 0xFF;
346 1.10 is myaddr[2] = eaddr[EEPPEther1] >> 8;
347 1.10 is myaddr[5] = eaddr[EEPPEther2] & 0xFF;
348 1.10 is myaddr[4] = eaddr[EEPPEther2] >> 8;
349 1.10 is
350 1.18 bouyer ifmedia_init(&sc->iy_ifmedia, 0, iy_mediachange, iy_mediastatus);
351 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_2, 0, NULL);
352 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_5, 0, NULL);
353 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_10_T, 0, NULL);
354 1.18 bouyer ifmedia_add(&sc->iy_ifmedia, IFM_ETHER | IFM_AUTO, 0, NULL);
355 1.18 bouyer ifmedia_set(&sc->iy_ifmedia, IFM_ETHER | IFM_AUTO);
356 1.1 is /* Attach the interface. */
357 1.1 is if_attach(ifp);
358 1.10 is ether_ifattach(ifp, myaddr);
359 1.10 is printf(": address %s, rev. %d, %d kB\n",
360 1.10 is ether_sprintf(myaddr),
361 1.1 is sc->hard_vers, sc->sram/1024);
362 1.10 is
363 1.10 is eirq = eepro_irqmap[eaddr[EEPPW1] & EEPP_Int];
364 1.10 is if (eirq != ia->ia_irq)
365 1.10 is printf("%s: EEPROM irq setting %d ignored\n",
366 1.10 is sc->sc_dev.dv_xname, eirq);
367 1.10 is
368 1.1 is #if NBPFILTER > 0
369 1.10 is bpfattach(&ifp->if_bpf, ifp, DLT_EN10MB, sizeof(struct ether_header));
370 1.1 is #endif
371 1.1 is
372 1.1 is sc->sc_ih = isa_intr_establish(ia->ia_ic, ia->ia_irq, IST_EDGE,
373 1.1 is IPL_NET, iyintr, sc);
374 1.10 is
375 1.14 explorer #if NRND > 0
376 1.32 explorer rnd_attach_source(&sc->rnd_source, sc->sc_dev.dv_xname,
377 1.32 explorer RND_TYPE_NET, 0);
378 1.14 explorer #endif
379 1.14 explorer
380 1.10 is temp = bus_space_read_1(iot, ioh, INT_NO_REG);
381 1.10 is bus_space_write_1(iot, ioh, INT_NO_REG, (temp & 0xf8) | sc->mappedirq);
382 1.1 is }
383 1.1 is
384 1.1 is void
385 1.1 is iystop(sc)
386 1.1 is struct iy_softc *sc;
387 1.1 is {
388 1.9 thorpej bus_space_tag_t iot;
389 1.9 thorpej bus_space_handle_t ioh;
390 1.1 is #ifdef IYDEBUG
391 1.1 is u_int p, v;
392 1.1 is #endif
393 1.1 is
394 1.9 thorpej iot = sc->sc_iot;
395 1.6 is ioh = sc->sc_ioh;
396 1.1 is
397 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RCV_DISABLE_CMD);
398 1.1 is
399 1.9 thorpej bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS);
400 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, ALL_INTS);
401 1.1 is
402 1.9 thorpej bus_space_write_1(iot, ioh, COMMAND_REG, RESET_CMD);
403 1.1 is delay(200);
404 1.1 is #ifdef IYDEBUG
405 1.8 christos printf("%s: dumping tx chain (st 0x%x end 0x%x last 0x%x)\n",
406 1.1 is sc->sc_dev.dv_xname, sc->tx_start, sc->tx_end, sc->tx_last);
407 1.1 is p = sc->tx_last;
408 1.1 is if (!p)
409 1.1 is p = sc->tx_start;
410 1.1 is do {
411 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, p);
412 1.41 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
413 1.8 christos printf("0x%04x: %b ", p, v, "\020\006Ab\010Dn");
414 1.41 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
415 1.8 christos printf("0x%b", v, "\020\6MAX_COL\7HRT_BEAT\010TX_DEF\011UND_RUN\012JERR\013LST_CRS\014LTCOL\016TX_OK\020COLL");
416 1.41 is p = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
417 1.8 christos printf(" 0x%04x", p);
418 1.41 is v = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
419 1.8 christos printf(" 0x%b\n", v, "\020\020Ch");
420 1.1 is
421 1.1 is } while (v & 0x8000);
422 1.1 is #endif
423 1.1 is sc->tx_start = sc->tx_end = sc->rx_size;
424 1.1 is sc->tx_last = 0;
425 1.10 is sc->sc_ethercom.ec_if.if_flags &= ~(IFF_RUNNING|IFF_OACTIVE);
426 1.1 is }
427 1.1 is
428 1.1 is void
429 1.1 is iyreset(sc)
430 1.1 is struct iy_softc *sc;
431 1.1 is {
432 1.1 is int s;
433 1.29 mycroft s = splnet();
434 1.1 is iystop(sc);
435 1.1 is iyinit(sc);
436 1.1 is splx(s);
437 1.1 is }
438 1.1 is
439 1.1 is void
440 1.1 is iyinit(sc)
441 1.1 is struct iy_softc *sc;
442 1.1 is {
443 1.1 is int i;
444 1.1 is unsigned temp;
445 1.1 is struct ifnet *ifp;
446 1.9 thorpej bus_space_tag_t iot;
447 1.9 thorpej bus_space_handle_t ioh;
448 1.6 is
449 1.9 thorpej iot = sc->sc_iot;
450 1.6 is ioh = sc->sc_ioh;
451 1.1 is
452 1.10 is ifp = &sc->sc_ethercom.ec_if;
453 1.1 is #ifdef IYDEBUG
454 1.8 christos printf("ifp is %p\n", ifp);
455 1.1 is #endif
456 1.1 is
457 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
458 1.1 is
459 1.9 thorpej temp = bus_space_read_1(iot, ioh, EEPROM_REG);
460 1.1 is if (temp & 0x10)
461 1.9 thorpej bus_space_write_1(iot, ioh, EEPROM_REG, temp & ~0x10);
462 1.1 is
463 1.1 is for (i=0; i<6; ++i) {
464 1.10 is bus_space_write_1(iot, ioh, I_ADD(i), LLADDR(ifp->if_sadl)[i]);
465 1.1 is }
466 1.1 is
467 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
468 1.10 is bus_space_write_1(iot, ioh, REG1,
469 1.10 is temp | XMT_CHAIN_INT | XMT_CHAIN_ERRSTOP | RCV_DISCARD_BAD);
470 1.1 is
471 1.25 is if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) {
472 1.25 is temp = MATCH_ALL;
473 1.25 is } else if (sc->sc_ethercom.ec_multicnt) {
474 1.25 is temp = MATCH_MULTI;
475 1.25 is } else
476 1.25 is temp = MATCH_ID;
477 1.25 is
478 1.25 is bus_space_write_1(iot, ioh, RECV_MODES_REG, temp);
479 1.26 is
480 1.1 is #ifdef IYDEBUG
481 1.26 is printf("%s: RECV_MODES set to %b\n", sc->sc_dev.dv_xname,
482 1.26 is temp, "\020\1PRMSC\2NOBRDST\3SEECRC\4LENGTH\5NOSaIns\6MultiIA");
483 1.1 is #endif
484 1.26 is /* XXX VOODOO */
485 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
486 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
487 1.26 is /* XXX END OF VOODOO */
488 1.1 is
489 1.1 is
490 1.10 is delay(500000); /* for the hardware to test for the connector */
491 1.1 is
492 1.9 thorpej temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
493 1.1 is #ifdef IYDEBUG
494 1.8 christos printf("%s: media select was 0x%b ", sc->sc_dev.dv_xname,
495 1.1 is temp, "\020\1LnkInDis\2PolCor\3TPE\4JabberDis\5NoAport\6BNC");
496 1.1 is #endif
497 1.5 is temp = (temp & TEST_MODE_MASK);
498 1.6 is
499 1.18 bouyer switch(IFM_SUBTYPE(sc->iy_ifmedia.ifm_media)) {
500 1.18 bouyer case IFM_10_5:
501 1.6 is temp &= ~ (BNC_BIT | TPE_BIT);
502 1.6 is break;
503 1.5 is
504 1.18 bouyer case IFM_10_2:
505 1.10 is temp = (temp & ~TPE_BIT) | BNC_BIT;
506 1.6 is break;
507 1.6 is
508 1.18 bouyer case IFM_10_T:
509 1.10 is temp = (temp & ~BNC_BIT) | TPE_BIT;
510 1.6 is break;
511 1.5 is default:
512 1.6 is /* nothing; leave as it is */
513 1.5 is }
514 1.18 bouyer switch (temp & (BNC_BIT | TPE_BIT)) {
515 1.18 bouyer case BNC_BIT:
516 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_2;
517 1.18 bouyer break;
518 1.18 bouyer case TPE_BIT:
519 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_T;
520 1.18 bouyer break;
521 1.18 bouyer default:
522 1.18 bouyer sc->iy_media = IFM_ETHER | IFM_10_5;
523 1.18 bouyer }
524 1.6 is
525 1.9 thorpej bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
526 1.1 is #ifdef IYDEBUG
527 1.8 christos printf("changed to 0x%b\n",
528 1.1 is temp, "\020\1LnkInDis\2PolCor\3TPE\4JabberDis\5NoAport\6BNC");
529 1.1 is #endif
530 1.1 is
531 1.10 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
532 1.10 is bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS);
533 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(1));
534 1.1 is
535 1.9 thorpej temp = bus_space_read_1(iot, ioh, INT_NO_REG);
536 1.9 thorpej bus_space_write_1(iot, ioh, INT_NO_REG, (temp & 0xf8) | sc->mappedirq);
537 1.1 is
538 1.1 is #ifdef IYDEBUG
539 1.8 christos printf("%s: int no was %b\n", sc->sc_dev.dv_xname,
540 1.1 is temp, "\020\4bad_irq\010flash/boot present");
541 1.9 thorpej temp = bus_space_read_1(iot, ioh, INT_NO_REG);
542 1.8 christos printf("%s: int no now 0x%02x\n", sc->sc_dev.dv_xname,
543 1.1 is temp, "\020\4BAD IRQ\010flash/boot present");
544 1.1 is #endif
545 1.1 is
546 1.1 is
547 1.9 thorpej bus_space_write_1(iot, ioh, RCV_LOWER_LIMIT_REG, 0);
548 1.9 thorpej bus_space_write_1(iot, ioh, RCV_UPPER_LIMIT_REG, (sc->rx_size - 2) >> 8);
549 1.9 thorpej bus_space_write_1(iot, ioh, XMT_LOWER_LIMIT_REG, sc->rx_size >> 8);
550 1.9 thorpej bus_space_write_1(iot, ioh, XMT_UPPER_LIMIT_REG, sc->sram >> 8);
551 1.1 is
552 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
553 1.1 is #ifdef IYDEBUG
554 1.8 christos printf("%s: HW access is %b\n", sc->sc_dev.dv_xname,
555 1.1 is temp, "\020\2WORD_WIDTH\010INT_ENABLE");
556 1.1 is #endif
557 1.9 thorpej bus_space_write_1(iot, ioh, REG1, temp | INT_ENABLE); /* XXX what about WORD_WIDTH? */
558 1.1 is
559 1.1 is #ifdef IYDEBUG
560 1.9 thorpej temp = bus_space_read_1(iot, ioh, REG1);
561 1.8 christos printf("%s: HW access is %b\n", sc->sc_dev.dv_xname,
562 1.1 is temp, "\020\2WORD_WIDTH\010INT_ENABLE");
563 1.1 is #endif
564 1.1 is
565 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
566 1.1 is
567 1.9 thorpej bus_space_write_1(iot, ioh, INT_MASK_REG, ALL_INTS & ~(RX_BIT|TX_BIT));
568 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, ALL_INTS); /* clear ints */
569 1.1 is
570 1.9 thorpej bus_space_write_2(iot, ioh, RCV_START_LOW, 0);
571 1.9 thorpej bus_space_write_2(iot, ioh, RCV_STOP_LOW, sc->rx_size - 2);
572 1.1 is sc->rx_start = 0;
573 1.1 is
574 1.9 thorpej bus_space_write_1(iot, ioh, 0, SEL_RESET_CMD);
575 1.10 is delay(200);
576 1.1 is
577 1.9 thorpej bus_space_write_2(iot, ioh, XMT_ADDR_REG, sc->rx_size);
578 1.1 is
579 1.1 is sc->tx_start = sc->tx_end = sc->rx_size;
580 1.1 is sc->tx_last = 0;
581 1.1 is
582 1.9 thorpej bus_space_write_1(iot, ioh, 0, RCV_ENABLE_CMD);
583 1.1 is
584 1.1 is ifp->if_flags |= IFF_RUNNING;
585 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
586 1.1 is }
587 1.1 is
588 1.1 is void
589 1.1 is iystart(ifp)
590 1.1 is struct ifnet *ifp;
591 1.1 is {
592 1.1 is struct iy_softc *sc;
593 1.6 is
594 1.1 is
595 1.1 is struct mbuf *m0, *m;
596 1.1 is u_int len, pad, last, end;
597 1.1 is u_int llen, residual;
598 1.1 is int avail;
599 1.1 is caddr_t data;
600 1.1 is u_int16_t resval, stat;
601 1.9 thorpej bus_space_tag_t iot;
602 1.9 thorpej bus_space_handle_t ioh;
603 1.1 is
604 1.1 is #ifdef IYDEBUG
605 1.8 christos printf("iystart called\n");
606 1.1 is #endif
607 1.26 is sc = ifp->if_softc;
608 1.26 is
609 1.1 is if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE)) != IFF_RUNNING)
610 1.1 is return;
611 1.1 is
612 1.9 thorpej iot = sc->sc_iot;
613 1.6 is ioh = sc->sc_ioh;
614 1.1 is
615 1.1 is while ((m0 = ifp->if_snd.ifq_head) != NULL) {
616 1.1 is #ifdef IYDEBUG
617 1.8 christos printf("%s: trying to write another packet to the hardware\n",
618 1.1 is sc->sc_dev.dv_xname);
619 1.1 is #endif
620 1.1 is
621 1.1 is /* We need to use m->m_pkthdr.len, so require the header */
622 1.1 is if ((m0->m_flags & M_PKTHDR) == 0)
623 1.1 is panic("iystart: no header mbuf");
624 1.1 is
625 1.1 is len = m0->m_pkthdr.len;
626 1.1 is pad = len & 1;
627 1.1 is
628 1.1 is #ifdef IYDEBUG
629 1.8 christos printf("%s: length is %d.\n", sc->sc_dev.dv_xname, len);
630 1.1 is #endif
631 1.35 thorpej if (len < (ETHER_MIN_LEN - ETHER_CRC_LEN)) {
632 1.35 thorpej pad = ETHER_MIN_LEN - ETHER_CRC_LEN - len;
633 1.1 is }
634 1.1 is
635 1.1 is if (len + pad > ETHER_MAX_LEN) {
636 1.1 is /* packet is obviously too large: toss it */
637 1.1 is ++ifp->if_oerrors;
638 1.1 is IF_DEQUEUE(&ifp->if_snd, m0);
639 1.1 is m_freem(m0);
640 1.1 is continue;
641 1.1 is }
642 1.1 is
643 1.1 is #if NBPFILTER > 0
644 1.1 is if (ifp->if_bpf)
645 1.1 is bpf_mtap(ifp->if_bpf, m0);
646 1.1 is #endif
647 1.1 is
648 1.1 is avail = sc->tx_start - sc->tx_end;
649 1.1 is if (avail <= 0)
650 1.1 is avail += sc->tx_size;
651 1.1 is
652 1.1 is #ifdef IYDEBUG
653 1.8 christos printf("%s: avail is %d.\n", sc->sc_dev.dv_xname, avail);
654 1.1 is #endif
655 1.1 is /*
656 1.1 is * we MUST RUN at splnet here ---
657 1.1 is * XXX todo: or even turn off the boards ints ??? hm...
658 1.1 is */
659 1.1 is
660 1.1 is /* See if there is room to put another packet in the buffer. */
661 1.1 is
662 1.1 is if ((len+pad+2*I595_XMT_HDRLEN) > avail) {
663 1.20 is #ifdef IYDEBUG
664 1.8 christos printf("%s: len = %d, avail = %d, setting OACTIVE\n",
665 1.1 is sc->sc_dev.dv_xname, len, avail);
666 1.20 is #endif
667 1.1 is ifp->if_flags |= IFF_OACTIVE;
668 1.1 is return;
669 1.1 is }
670 1.1 is
671 1.1 is /* we know it fits in the hardware now, so dequeue it */
672 1.1 is IF_DEQUEUE(&ifp->if_snd, m0);
673 1.1 is
674 1.1 is last = sc->tx_end;
675 1.1 is end = last + pad + len + I595_XMT_HDRLEN;
676 1.1 is
677 1.1 is if (end >= sc->sram) {
678 1.1 is if ((sc->sram - last) <= I595_XMT_HDRLEN) {
679 1.1 is /* keep header in one piece */
680 1.1 is last = sc->rx_size;
681 1.1 is end = last + pad + len + I595_XMT_HDRLEN;
682 1.1 is } else
683 1.1 is end -= sc->tx_size;
684 1.1 is }
685 1.1 is
686 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, last);
687 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
688 1.41 is htole16(XMT_CMD));
689 1.41 is
690 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
691 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
692 1.41 is
693 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
694 1.41 is htole16(len + pad));
695 1.1 is
696 1.1 is residual = resval = 0;
697 1.1 is
698 1.1 is while ((m = m0)!=0) {
699 1.1 is data = mtod(m, caddr_t);
700 1.1 is llen = m->m_len;
701 1.1 is if (residual) {
702 1.1 is #ifdef IYDEBUG
703 1.8 christos printf("%s: merging residual with next mbuf.\n",
704 1.1 is sc->sc_dev.dv_xname);
705 1.1 is #endif
706 1.1 is resval |= *data << 8;
707 1.41 is bus_space_write_stream_2(iot, ioh,
708 1.41 is MEM_PORT_REG, resval);
709 1.1 is --llen;
710 1.1 is ++data;
711 1.1 is }
712 1.1 is if (llen > 1)
713 1.41 is bus_space_write_multi_stream_2(iot, ioh,
714 1.41 is MEM_PORT_REG, data, llen>>1);
715 1.1 is residual = llen & 1;
716 1.1 is if (residual) {
717 1.1 is resval = *(data + llen - 1);
718 1.1 is #ifdef IYDEBUG
719 1.8 christos printf("%s: got odd mbuf to send.\n",
720 1.1 is sc->sc_dev.dv_xname);
721 1.1 is #endif
722 1.1 is }
723 1.1 is
724 1.1 is MFREE(m, m0);
725 1.1 is }
726 1.1 is
727 1.1 is if (residual)
728 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
729 1.41 is resval);
730 1.1 is
731 1.1 is pad >>= 1;
732 1.1 is while (pad-- > 0)
733 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, 0);
734 1.1 is
735 1.1 is #ifdef IYDEBUG
736 1.8 christos printf("%s: new last = 0x%x, end = 0x%x.\n",
737 1.1 is sc->sc_dev.dv_xname, last, end);
738 1.8 christos printf("%s: old start = 0x%x, end = 0x%x, last = 0x%x\n",
739 1.1 is sc->sc_dev.dv_xname, sc->tx_start, sc->tx_end, sc->tx_last);
740 1.1 is #endif
741 1.1 is
742 1.1 is if (sc->tx_start != sc->tx_end) {
743 1.41 is bus_space_write_2(iot, ioh, HOST_ADDR_REG,
744 1.41 is sc->tx_last + XMT_COUNT);
745 1.1 is
746 1.41 is /*
747 1.41 is * XXX We keep stat in le order, to potentially save
748 1.41 is * a byte swap.
749 1.41 is */
750 1.41 is stat = bus_space_read_stream_2(iot, ioh, MEM_PORT_REG);
751 1.41 is
752 1.41 is bus_space_write_2(iot, ioh, HOST_ADDR_REG,
753 1.41 is sc->tx_last + XMT_CHAIN);
754 1.41 is
755 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
756 1.41 is htole16(last));
757 1.41 is
758 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG,
759 1.41 is stat | htole16(CHAIN));
760 1.1 is #ifdef IYDEBUG
761 1.8 christos printf("%s: setting 0x%x to 0x%x\n",
762 1.1 is sc->sc_dev.dv_xname, sc->tx_last + XMT_COUNT,
763 1.41 is le16toh(stat) | CHAIN);
764 1.1 is #endif
765 1.1 is }
766 1.9 thorpej stat = bus_space_read_2(iot, ioh, MEM_PORT_REG); /* dummy read */
767 1.1 is
768 1.1 is /* XXX todo: enable ints here if disabled */
769 1.1 is
770 1.1 is ++ifp->if_opackets;
771 1.1 is
772 1.1 is if (sc->tx_start == sc->tx_end) {
773 1.9 thorpej bus_space_write_2(iot, ioh, XMT_ADDR_REG, last);
774 1.9 thorpej bus_space_write_1(iot, ioh, 0, XMT_CMD);
775 1.1 is sc->tx_start = last;
776 1.1 is #ifdef IYDEBUG
777 1.8 christos printf("%s: writing 0x%x to XAR and giving XCMD\n",
778 1.1 is sc->sc_dev.dv_xname, last);
779 1.1 is #endif
780 1.1 is } else {
781 1.9 thorpej bus_space_write_1(iot, ioh, 0, RESUME_XMT_CMD);
782 1.1 is #ifdef IYDEBUG
783 1.8 christos printf("%s: giving RESUME_XCMD\n",
784 1.1 is sc->sc_dev.dv_xname);
785 1.1 is #endif
786 1.1 is }
787 1.1 is sc->tx_last = last;
788 1.1 is sc->tx_end = end;
789 1.1 is }
790 1.1 is }
791 1.1 is
792 1.1 is
793 1.1 is static __inline void
794 1.10 is eepromwritebit(iot, ioh, what)
795 1.9 thorpej bus_space_tag_t iot;
796 1.9 thorpej bus_space_handle_t ioh;
797 1.6 is int what;
798 1.1 is {
799 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what);
800 1.1 is delay(1);
801 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what|EESK);
802 1.1 is delay(1);
803 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, what);
804 1.1 is delay(1);
805 1.1 is }
806 1.1 is
807 1.1 is static __inline int
808 1.10 is eepromreadbit(iot, ioh)
809 1.9 thorpej bus_space_tag_t iot;
810 1.9 thorpej bus_space_handle_t ioh;
811 1.1 is {
812 1.1 is int b;
813 1.1 is
814 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS|EESK);
815 1.1 is delay(1);
816 1.10 is b = bus_space_read_1(iot, ioh, EEPROM_REG);
817 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS);
818 1.1 is delay(1);
819 1.1 is
820 1.1 is return ((b & EEDO) != 0);
821 1.1 is }
822 1.1 is
823 1.1 is static u_int16_t
824 1.10 is eepromread(iot, ioh, offset)
825 1.9 thorpej bus_space_tag_t iot;
826 1.9 thorpej bus_space_handle_t ioh;
827 1.6 is int offset;
828 1.1 is {
829 1.1 is volatile int i;
830 1.1 is volatile int j;
831 1.1 is volatile u_int16_t readval;
832 1.1 is
833 1.9 thorpej bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
834 1.1 is delay(1);
835 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, EECS); /* XXXX??? */
836 1.1 is delay(1);
837 1.1 is
838 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
839 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
840 1.10 is eepromwritebit(iot, ioh, EECS);
841 1.1 is
842 1.1 is for (j=5; j>=0; --j) {
843 1.1 is if ((offset>>j) & 1)
844 1.10 is eepromwritebit(iot, ioh, EECS|EEDI);
845 1.1 is else
846 1.10 is eepromwritebit(iot, ioh, EECS);
847 1.1 is }
848 1.1 is
849 1.1 is for (readval=0, i=0; i<16; ++i) {
850 1.1 is readval<<=1;
851 1.10 is readval |= eepromreadbit(iot, ioh);
852 1.1 is }
853 1.1 is
854 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, 0|EESK);
855 1.1 is delay(1);
856 1.10 is bus_space_write_1(iot, ioh, EEPROM_REG, 0);
857 1.1 is
858 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, BANK_SEL(0));
859 1.1 is
860 1.1 is return readval;
861 1.1 is }
862 1.1 is
863 1.1 is /*
864 1.1 is * Device timeout/watchdog routine. Entered if the device neglects to generate
865 1.1 is * an interrupt after a transmit has been started on it.
866 1.1 is */
867 1.1 is void
868 1.2 thorpej iywatchdog(ifp)
869 1.3 is struct ifnet *ifp;
870 1.1 is {
871 1.2 thorpej struct iy_softc *sc = ifp->if_softc;
872 1.1 is
873 1.1 is log(LOG_ERR, "%s: device timeout\n", sc->sc_dev.dv_xname);
874 1.10 is ++sc->sc_ethercom.ec_if.if_oerrors;
875 1.1 is iyreset(sc);
876 1.1 is }
877 1.1 is
878 1.1 is /*
879 1.1 is * What to do upon receipt of an interrupt.
880 1.1 is */
881 1.1 is int
882 1.1 is iyintr(arg)
883 1.1 is void *arg;
884 1.1 is {
885 1.1 is struct iy_softc *sc = arg;
886 1.9 thorpej bus_space_tag_t iot;
887 1.9 thorpej bus_space_handle_t ioh;
888 1.6 is
889 1.36 augustss u_short status;
890 1.1 is
891 1.9 thorpej iot = sc->sc_iot;
892 1.6 is ioh = sc->sc_ioh;
893 1.6 is
894 1.9 thorpej status = bus_space_read_1(iot, ioh, STATUS_REG);
895 1.1 is #ifdef IYDEBUG
896 1.1 is if (status & ALL_INTS) {
897 1.8 christos printf("%s: got interupt %b", sc->sc_dev.dv_xname, status,
898 1.1 is "\020\1RX_STP\2RX\3TX\4EXEC");
899 1.1 is if (status & EXEC_INT)
900 1.9 thorpej printf(" event %b\n", bus_space_read_1(iot, ioh, 0),
901 1.1 is "\020\6ABORT");
902 1.1 is else
903 1.8 christos printf("\n");
904 1.1 is }
905 1.1 is #endif
906 1.26 is if ((status & (RX_INT | TX_INT)) == 0)
907 1.1 is return 0;
908 1.1 is
909 1.1 is if (status & RX_INT) {
910 1.1 is iy_intr_rx(sc);
911 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, RX_INT);
912 1.26 is }
913 1.26 is if (status & TX_INT) {
914 1.1 is iy_intr_tx(sc);
915 1.9 thorpej bus_space_write_1(iot, ioh, STATUS_REG, TX_INT);
916 1.1 is }
917 1.14 explorer
918 1.14 explorer #if NRND > 0
919 1.14 explorer rnd_add_uint32(&sc->rnd_source, status);
920 1.14 explorer #endif
921 1.14 explorer
922 1.1 is return 1;
923 1.1 is }
924 1.1 is
925 1.1 is void
926 1.9 thorpej iyget(sc, iot, ioh, rxlen)
927 1.6 is struct iy_softc *sc;
928 1.9 thorpej bus_space_tag_t iot;
929 1.9 thorpej bus_space_handle_t ioh;
930 1.6 is int rxlen;
931 1.1 is {
932 1.1 is struct mbuf *m, *top, **mp;
933 1.1 is struct ether_header *eh;
934 1.1 is struct ifnet *ifp;
935 1.1 is int len;
936 1.1 is
937 1.10 is ifp = &sc->sc_ethercom.ec_if;
938 1.1 is
939 1.13 mycroft MGETHDR(m, M_DONTWAIT, MT_DATA);
940 1.13 mycroft if (m == 0)
941 1.13 mycroft goto dropped;
942 1.1 is m->m_pkthdr.rcvif = ifp;
943 1.1 is m->m_pkthdr.len = rxlen;
944 1.1 is len = MHLEN;
945 1.1 is top = 0;
946 1.1 is mp = ⊤
947 1.1 is
948 1.1 is while (rxlen > 0) {
949 1.1 is if (top) {
950 1.13 mycroft MGET(m, M_DONTWAIT, MT_DATA);
951 1.1 is if (m == 0) {
952 1.13 mycroft m_freem(top);
953 1.13 mycroft goto dropped;
954 1.1 is }
955 1.1 is len = MLEN;
956 1.1 is }
957 1.1 is if (rxlen >= MINCLSIZE) {
958 1.1 is MCLGET(m, M_DONTWAIT);
959 1.12 mycroft if ((m->m_flags & M_EXT) == 0) {
960 1.13 mycroft m_free(m);
961 1.11 mycroft m_freem(top);
962 1.11 mycroft goto dropped;
963 1.11 mycroft }
964 1.11 mycroft len = MCLBYTES;
965 1.1 is }
966 1.1 is len = min(rxlen, len);
967 1.1 is if (len > 1) {
968 1.1 is len &= ~1;
969 1.6 is
970 1.41 is bus_space_read_multi_stream_2(iot, ioh, MEM_PORT_REG,
971 1.6 is mtod(m, caddr_t), len/2);
972 1.1 is } else {
973 1.1 is #ifdef IYDEBUG
974 1.8 christos printf("%s: received odd mbuf\n", sc->sc_dev.dv_xname);
975 1.1 is #endif
976 1.41 is *(mtod(m, caddr_t)) = bus_space_read_stream_2(iot, ioh,
977 1.6 is MEM_PORT_REG);
978 1.1 is }
979 1.1 is m->m_len = len;
980 1.1 is rxlen -= len;
981 1.1 is *mp = m;
982 1.1 is mp = &m->m_next;
983 1.1 is }
984 1.1 is /* XXX receive the top here */
985 1.1 is ++ifp->if_ipackets;
986 1.1 is
987 1.1 is eh = mtod(top, struct ether_header *);
988 1.1 is
989 1.1 is #if NBPFILTER > 0
990 1.1 is if (ifp->if_bpf) {
991 1.1 is bpf_mtap(ifp->if_bpf, top);
992 1.1 is if ((ifp->if_flags & IFF_PROMISC) &&
993 1.1 is (eh->ether_dhost[0] & 1) == 0 &&
994 1.10 is bcmp(eh->ether_dhost,
995 1.38 is LLADDR(ifp->if_sadl), sizeof(eh->ether_dhost)) != 0) {
996 1.10 is
997 1.1 is m_freem(top);
998 1.1 is return;
999 1.1 is }
1000 1.1 is }
1001 1.1 is #endif
1002 1.34 thorpej (*ifp->if_input)(ifp, top);
1003 1.1 is return;
1004 1.1 is
1005 1.1 is dropped:
1006 1.1 is ++ifp->if_ierrors;
1007 1.1 is return;
1008 1.1 is }
1009 1.26 is
1010 1.1 is void
1011 1.1 is iy_intr_rx(sc)
1012 1.1 is struct iy_softc *sc;
1013 1.1 is {
1014 1.1 is struct ifnet *ifp;
1015 1.9 thorpej bus_space_tag_t iot;
1016 1.9 thorpej bus_space_handle_t ioh;
1017 1.6 is
1018 1.1 is u_int rxadrs, rxevnt, rxstatus, rxnext, rxlen;
1019 1.1 is
1020 1.9 thorpej iot = sc->sc_iot;
1021 1.6 is ioh = sc->sc_ioh;
1022 1.10 is ifp = &sc->sc_ethercom.ec_if;
1023 1.1 is
1024 1.1 is rxadrs = sc->rx_start;
1025 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, rxadrs);
1026 1.41 is rxevnt = le16toh(bus_space_read_stream_2(iot, ioh, MEM_PORT_REG));
1027 1.1 is rxnext = 0;
1028 1.1 is
1029 1.1 is while (rxevnt == RCV_DONE) {
1030 1.41 is rxstatus = le16toh(bus_space_read_stream_2(iot, ioh,
1031 1.41 is MEM_PORT_REG));
1032 1.41 is rxnext = le16toh(bus_space_read_stream_2(iot, ioh,
1033 1.41 is MEM_PORT_REG));
1034 1.41 is rxlen = le16toh(bus_space_read_stream_2(iot, ioh,
1035 1.41 is MEM_PORT_REG));
1036 1.1 is #ifdef IYDEBUG
1037 1.8 christos printf("%s: pck at 0x%04x stat %b next 0x%x len 0x%x\n",
1038 1.1 is sc->sc_dev.dv_xname, rxadrs, rxstatus,
1039 1.1 is "\020\1RCLD\2IA_MCH\010SHORT\011OVRN\013ALGERR"
1040 1.1 is "\014CRCERR\015LENERR\016RCVOK\020TYP",
1041 1.1 is rxnext, rxlen);
1042 1.1 is #endif
1043 1.9 thorpej iyget(sc, iot, ioh, rxlen);
1044 1.1 is
1045 1.1 is /* move stop address */
1046 1.9 thorpej bus_space_write_2(iot, ioh, RCV_STOP_LOW,
1047 1.1 is rxnext == 0 ? sc->rx_size - 2 : rxnext - 2);
1048 1.1 is
1049 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, rxnext);
1050 1.1 is rxadrs = rxnext;
1051 1.41 is rxevnt = le16toh(bus_space_read_stream_2(iot, ioh,
1052 1.41 is MEM_PORT_REG));
1053 1.1 is }
1054 1.1 is sc->rx_start = rxnext;
1055 1.1 is }
1056 1.1 is
1057 1.1 is void
1058 1.1 is iy_intr_tx(sc)
1059 1.1 is struct iy_softc *sc;
1060 1.1 is {
1061 1.9 thorpej bus_space_tag_t iot;
1062 1.9 thorpej bus_space_handle_t ioh;
1063 1.1 is struct ifnet *ifp;
1064 1.1 is u_int txstatus, txstat2, txlen, txnext;
1065 1.1 is
1066 1.10 is ifp = &sc->sc_ethercom.ec_if;
1067 1.9 thorpej iot = sc->sc_iot;
1068 1.6 is ioh = sc->sc_ioh;
1069 1.6 is
1070 1.1 is while (sc->tx_start != sc->tx_end) {
1071 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, sc->tx_start);
1072 1.41 is txstatus = le16toh(bus_space_read_stream_2(iot, ioh,
1073 1.41 is MEM_PORT_REG));
1074 1.41 is
1075 1.1 is if ((txstatus & (TX_DONE|CMD_MASK)) != (TX_DONE|XMT_CMD))
1076 1.1 is break;
1077 1.1 is
1078 1.41 is txstat2 = le16toh(bus_space_read_stream_2(iot, ioh,
1079 1.41 is MEM_PORT_REG));
1080 1.41 is txnext = le16toh(bus_space_read_stream_2(iot, ioh,
1081 1.41 is MEM_PORT_REG));
1082 1.41 is txlen = le16toh(bus_space_read_stream_2(iot, ioh,
1083 1.41 is MEM_PORT_REG));
1084 1.1 is #ifdef IYDEBUG
1085 1.8 christos printf("txstat 0x%x stat2 0x%b next 0x%x len 0x%x\n",
1086 1.1 is txstatus, txstat2, "\020\6MAX_COL\7HRT_BEAT\010TX_DEF"
1087 1.1 is "\011UND_RUN\012JERR\013LST_CRS\014LTCOL\016TX_OK\020COLL",
1088 1.1 is txnext, txlen);
1089 1.1 is #endif
1090 1.1 is if (txlen & CHAIN)
1091 1.1 is sc->tx_start = txnext;
1092 1.1 is else
1093 1.1 is sc->tx_start = sc->tx_end;
1094 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
1095 1.1 is
1096 1.1 is if ((txstat2 & 0x2000) == 0)
1097 1.1 is ++ifp->if_oerrors;
1098 1.1 is if (txstat2 & 0x000f)
1099 1.1 is ifp->if_oerrors += txstat2 & 0x000f;
1100 1.1 is }
1101 1.1 is ifp->if_flags &= ~IFF_OACTIVE;
1102 1.1 is }
1103 1.1 is
1104 1.1 is int
1105 1.1 is iyioctl(ifp, cmd, data)
1106 1.36 augustss struct ifnet *ifp;
1107 1.1 is u_long cmd;
1108 1.1 is caddr_t data;
1109 1.1 is {
1110 1.1 is struct iy_softc *sc;
1111 1.1 is struct ifaddr *ifa;
1112 1.1 is struct ifreq *ifr;
1113 1.1 is int s, error = 0;
1114 1.1 is
1115 1.2 thorpej sc = ifp->if_softc;
1116 1.1 is ifa = (struct ifaddr *)data;
1117 1.1 is ifr = (struct ifreq *)data;
1118 1.1 is
1119 1.1 is #ifdef IYDEBUG
1120 1.8 christos printf("iyioctl called with ifp 0x%p (%s) cmd 0x%x data 0x%p\n",
1121 1.2 thorpej ifp, ifp->if_xname, cmd, data);
1122 1.1 is #endif
1123 1.1 is
1124 1.29 mycroft s = splnet();
1125 1.1 is
1126 1.1 is switch (cmd) {
1127 1.1 is
1128 1.1 is case SIOCSIFADDR:
1129 1.1 is ifp->if_flags |= IFF_UP;
1130 1.1 is
1131 1.1 is switch (ifa->ifa_addr->sa_family) {
1132 1.1 is #ifdef INET
1133 1.1 is case AF_INET:
1134 1.1 is iyinit(sc);
1135 1.10 is arp_ifinit(ifp, ifa);
1136 1.1 is break;
1137 1.1 is #endif
1138 1.1 is #ifdef NS
1139 1.1 is /* XXX - This code is probably wrong. */
1140 1.1 is case AF_NS:
1141 1.1 is {
1142 1.1 is struct ns_addr *ina = &IA_SNS(ifa)->sns_addr;
1143 1.1 is
1144 1.1 is if (ns_nullhost(*ina))
1145 1.10 is ina->x_host = *(union ns_host *)
1146 1.38 is LLADDR(ifp->if_sadl);
1147 1.1 is else
1148 1.38 is bcopy(ina->x_host.c_host, LLADDR(ifp->if_sadl),
1149 1.10 is ETHER_ADDR_LEN);
1150 1.1 is /* Set new address. */
1151 1.1 is iyinit(sc);
1152 1.1 is break;
1153 1.1 is }
1154 1.1 is #endif /* NS */
1155 1.1 is default:
1156 1.1 is iyinit(sc);
1157 1.1 is break;
1158 1.1 is }
1159 1.1 is break;
1160 1.1 is
1161 1.1 is case SIOCSIFFLAGS:
1162 1.1 is sc->promisc = ifp->if_flags & (IFF_PROMISC | IFF_ALLMULTI);
1163 1.1 is if ((ifp->if_flags & IFF_UP) == 0 &&
1164 1.1 is (ifp->if_flags & IFF_RUNNING) != 0) {
1165 1.1 is /*
1166 1.1 is * If interface is marked down and it is running, then
1167 1.1 is * stop it.
1168 1.1 is */
1169 1.1 is iystop(sc);
1170 1.1 is ifp->if_flags &= ~IFF_RUNNING;
1171 1.1 is } else if ((ifp->if_flags & IFF_UP) != 0 &&
1172 1.1 is (ifp->if_flags & IFF_RUNNING) == 0) {
1173 1.1 is /*
1174 1.1 is * If interface is marked up and it is stopped, then
1175 1.1 is * start it.
1176 1.1 is */
1177 1.1 is iyinit(sc);
1178 1.1 is } else {
1179 1.1 is /*
1180 1.1 is * Reset the interface to pick up changes in any other
1181 1.1 is * flags that affect hardware registers.
1182 1.1 is */
1183 1.1 is iystop(sc);
1184 1.1 is iyinit(sc);
1185 1.1 is }
1186 1.1 is #ifdef IYDEBUGX
1187 1.1 is if (ifp->if_flags & IFF_DEBUG)
1188 1.1 is sc->sc_debug = IFY_ALL;
1189 1.1 is else
1190 1.1 is sc->sc_debug = 0;
1191 1.1 is #endif
1192 1.1 is break;
1193 1.1 is
1194 1.1 is case SIOCADDMULTI:
1195 1.1 is case SIOCDELMULTI:
1196 1.1 is error = (cmd == SIOCADDMULTI) ?
1197 1.10 is ether_addmulti(ifr, &sc->sc_ethercom):
1198 1.10 is ether_delmulti(ifr, &sc->sc_ethercom);
1199 1.1 is
1200 1.1 is if (error == ENETRESET) {
1201 1.1 is /*
1202 1.1 is * Multicast list has changed; set the hardware filter
1203 1.1 is * accordingly.
1204 1.1 is */
1205 1.26 is iyreset(sc); /* XXX can't make it work otherwise */
1206 1.26 is iy_mc_reset(sc);
1207 1.1 is error = 0;
1208 1.1 is }
1209 1.1 is break;
1210 1.28 rvb
1211 1.18 bouyer case SIOCSIFMEDIA:
1212 1.18 bouyer case SIOCGIFMEDIA:
1213 1.18 bouyer error = ifmedia_ioctl(ifp, ifr, &sc->iy_ifmedia, cmd);
1214 1.18 bouyer break;
1215 1.1 is default:
1216 1.1 is error = EINVAL;
1217 1.1 is }
1218 1.1 is splx(s);
1219 1.1 is return error;
1220 1.18 bouyer }
1221 1.18 bouyer
1222 1.18 bouyer int
1223 1.18 bouyer iy_mediachange(ifp)
1224 1.18 bouyer struct ifnet *ifp;
1225 1.18 bouyer {
1226 1.18 bouyer struct iy_softc *sc = ifp->if_softc;
1227 1.18 bouyer
1228 1.18 bouyer if (IFM_TYPE(sc->iy_ifmedia.ifm_media) != IFM_ETHER)
1229 1.18 bouyer return EINVAL;
1230 1.18 bouyer switch(IFM_SUBTYPE(sc->iy_ifmedia.ifm_media)) {
1231 1.18 bouyer case IFM_10_5:
1232 1.18 bouyer case IFM_10_2:
1233 1.18 bouyer case IFM_10_T:
1234 1.18 bouyer case IFM_AUTO:
1235 1.18 bouyer iystop(sc);
1236 1.18 bouyer iyinit(sc);
1237 1.18 bouyer return 0;
1238 1.18 bouyer default:
1239 1.18 bouyer return EINVAL;
1240 1.18 bouyer }
1241 1.18 bouyer }
1242 1.18 bouyer
1243 1.18 bouyer void
1244 1.18 bouyer iy_mediastatus(ifp, ifmr)
1245 1.18 bouyer struct ifnet *ifp;
1246 1.18 bouyer struct ifmediareq *ifmr;
1247 1.18 bouyer {
1248 1.18 bouyer struct iy_softc *sc = ifp->if_softc;
1249 1.18 bouyer
1250 1.18 bouyer ifmr->ifm_active = sc->iy_media;
1251 1.18 bouyer ifmr->ifm_status = IFM_AVALID | IFM_ACTIVE;
1252 1.1 is }
1253 1.1 is
1254 1.26 is
1255 1.26 is static void
1256 1.26 is iy_mc_setup(sc)
1257 1.26 is struct iy_softc *sc;
1258 1.26 is {
1259 1.26 is struct ether_multi *enm;
1260 1.26 is struct ether_multistep step;
1261 1.26 is struct ethercom *ecp;
1262 1.26 is struct ifnet *ifp;
1263 1.26 is bus_space_tag_t iot;
1264 1.26 is bus_space_handle_t ioh;
1265 1.26 is int avail, last /*, end*/ , len;
1266 1.26 is int timeout;
1267 1.40 is volatile u_int16_t dum;
1268 1.26 is u_int8_t temp;
1269 1.26 is
1270 1.26 is
1271 1.26 is ecp = &sc->sc_ethercom;
1272 1.26 is ifp = &ecp->ec_if;
1273 1.26 is
1274 1.26 is iot = sc->sc_iot;
1275 1.26 is ioh = sc->sc_ioh;
1276 1.26 is
1277 1.26 is len = 6 * ecp->ec_multicnt + 6;
1278 1.26 is
1279 1.26 is avail = sc->tx_start - sc->tx_end;
1280 1.26 is if (avail <= 0)
1281 1.26 is avail += sc->tx_size;
1282 1.37 is if (ifp->if_flags & IFF_DEBUG)
1283 1.37 is printf("%s: iy_mc_setup called, %d addresses, "
1284 1.37 is "%d/%d bytes needed/avail\n", ifp->if_xname,
1285 1.37 is ecp->ec_multicnt, len + I595_XMT_HDRLEN, avail);
1286 1.26 is
1287 1.26 is last = sc->rx_size;
1288 1.26 is
1289 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
1290 1.26 is bus_space_write_1(iot, ioh, RECV_MODES_REG, MATCH_MULTI);
1291 1.26 is /* XXX VOODOO */
1292 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
1293 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
1294 1.26 is /* XXX END OF VOODOO */
1295 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
1296 1.26 is bus_space_write_2(iot, ioh, HOST_ADDR_REG, last);
1297 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, htole16(MC_SETUP_CMD));
1298 1.26 is bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1299 1.26 is bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1300 1.41 is bus_space_write_stream_2(iot, ioh, MEM_PORT_REG, htole16(len));
1301 1.26 is
1302 1.41 is bus_space_write_multi_stream_2(iot, ioh, MEM_PORT_REG,
1303 1.26 is LLADDR(ifp->if_sadl), 3);
1304 1.26 is
1305 1.26 is ETHER_FIRST_MULTI(step, ecp, enm);
1306 1.26 is while(enm) {
1307 1.41 is bus_space_write_multi_stream_2(iot, ioh, MEM_PORT_REG,
1308 1.26 is enm->enm_addrlo, 3);
1309 1.26 is
1310 1.26 is ETHER_NEXT_MULTI(step, enm);
1311 1.26 is }
1312 1.40 is dum = bus_space_read_2(iot, ioh, MEM_PORT_REG); /* dummy read */
1313 1.26 is bus_space_write_2(iot, ioh, XMT_ADDR_REG, last);
1314 1.26 is bus_space_write_1(iot, ioh, 0, MC_SETUP_CMD);
1315 1.26 is
1316 1.26 is
1317 1.26 is sc->tx_start = sc->rx_size;
1318 1.26 is sc->tx_end = sc->rx_size + I595_XMT_HDRLEN + len;
1319 1.26 is
1320 1.26 is for (timeout=0; timeout<100; timeout++) {
1321 1.26 is DELAY(2);
1322 1.26 is if ((bus_space_read_1(iot, ioh, STATUS_REG) & EXEC_INT) == 0)
1323 1.26 is continue;
1324 1.26 is
1325 1.26 is temp = bus_space_read_1(iot, ioh, 0);
1326 1.26 is bus_space_write_1(iot, ioh, STATUS_REG, EXEC_INT);
1327 1.26 is #ifdef DIAGNOSTIC
1328 1.26 is if (temp & 0x20) {
1329 1.26 is printf("%s: mc setup failed, %d usec\n",
1330 1.26 is sc->sc_dev.dv_xname, timeout * 2);
1331 1.37 is } else if (((temp & 0x0f) == 0x03) &&
1332 1.37 is (ifp->if_flags & IFF_DEBUG)) {
1333 1.26 is printf("%s: mc setup done, %d usec\n",
1334 1.26 is sc->sc_dev.dv_xname, timeout * 2);
1335 1.26 is }
1336 1.26 is #endif
1337 1.26 is break;
1338 1.26 is }
1339 1.26 is sc->tx_start = sc->tx_end;
1340 1.38 is ifp->if_flags &= ~IFF_OACTIVE;
1341 1.26 is
1342 1.26 is }
1343 1.26 is
1344 1.1 is static void
1345 1.1 is iy_mc_reset(sc)
1346 1.1 is struct iy_softc *sc;
1347 1.1 is {
1348 1.1 is struct ether_multi *enm;
1349 1.1 is struct ether_multistep step;
1350 1.25 is struct ethercom *ecp;
1351 1.25 is struct ifnet *ifp;
1352 1.26 is bus_space_tag_t iot;
1353 1.26 is bus_space_handle_t ioh;
1354 1.26 is u_int16_t temp;
1355 1.25 is
1356 1.25 is ecp = &sc->sc_ethercom;
1357 1.25 is ifp = &ecp->ec_if;
1358 1.1 is
1359 1.26 is iot = sc->sc_iot;
1360 1.26 is ioh = sc->sc_ioh;
1361 1.26 is
1362 1.25 is if (ecp->ec_multicnt > 63) {
1363 1.26 is ifp->if_flags |= IFF_ALLMULTI;
1364 1.25 is
1365 1.26 is } else if (ecp->ec_multicnt > 0) {
1366 1.25 is /*
1367 1.25 is * Step through the list of addresses.
1368 1.25 is */
1369 1.25 is ETHER_FIRST_MULTI(step, ecp, enm);
1370 1.25 is while(enm) {
1371 1.25 is if (bcmp(enm->enm_addrlo, enm->enm_addrhi, 6) != 0) {
1372 1.26 is ifp->if_flags |= IFF_ALLMULTI;
1373 1.26 is goto setupmulti;
1374 1.25 is }
1375 1.25 is ETHER_NEXT_MULTI(step, enm);
1376 1.25 is }
1377 1.25 is /* OK, we really need to do it now: */
1378 1.26 is #if 0
1379 1.26 is if ((ifp->if_flags & (IFF_RUNNING | IFF_OACTIVE))
1380 1.26 is != IFF_RUNNING) {
1381 1.26 is ifp->if_flags |= IFF_OACTIVE;
1382 1.26 is sc->want_mc_setup = 1;
1383 1.26 is return;
1384 1.25 is }
1385 1.26 is #endif
1386 1.26 is iy_mc_setup(sc);
1387 1.25 is } else {
1388 1.26 is ifp->if_flags &= ~IFF_ALLMULTI;
1389 1.1 is }
1390 1.25 is
1391 1.26 is setupmulti:
1392 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(2));
1393 1.26 is if (ifp->if_flags & (IFF_PROMISC|IFF_ALLMULTI)) {
1394 1.26 is temp = MATCH_ALL;
1395 1.26 is } else if (sc->sc_ethercom.ec_multicnt) {
1396 1.26 is temp = MATCH_MULTI;
1397 1.26 is } else
1398 1.26 is temp = MATCH_ID;
1399 1.26 is
1400 1.26 is bus_space_write_1(iot, ioh, RECV_MODES_REG, temp);
1401 1.26 is /* XXX VOODOO */
1402 1.26 is temp = bus_space_read_1(iot, ioh, MEDIA_SELECT);
1403 1.26 is bus_space_write_1(iot, ioh, MEDIA_SELECT, temp);
1404 1.26 is /* XXX END OF VOODOO */
1405 1.26 is
1406 1.26 is /* XXX TBD: setup hardware for all multicasts */
1407 1.26 is bus_space_write_1(iot, ioh, 0, BANK_SEL(0));
1408 1.25 is return;
1409 1.1 is }
1410 1.1 is
1411 1.1 is #ifdef IYDEBUG
1412 1.1 is void
1413 1.1 is print_rbd(rbd)
1414 1.1 is volatile struct ie_recv_buf_desc *rbd;
1415 1.1 is {
1416 1.1 is
1417 1.8 christos printf("RBD at %08lx:\nactual %04x, next %04x, buffer %08x\n"
1418 1.1 is "length %04x, mbz %04x\n", (u_long)rbd, rbd->ie_rbd_actual,
1419 1.1 is rbd->ie_rbd_next, rbd->ie_rbd_buffer, rbd->ie_rbd_length,
1420 1.1 is rbd->mbz);
1421 1.1 is }
1422 1.1 is #endif
1423 1.1 is
1424 1.1 is void
1425 1.1 is iyprobemem(sc)
1426 1.1 is struct iy_softc *sc;
1427 1.1 is {
1428 1.9 thorpej bus_space_tag_t iot;
1429 1.9 thorpej bus_space_handle_t ioh;
1430 1.1 is int testing;
1431 1.1 is
1432 1.9 thorpej iot = sc->sc_iot;
1433 1.6 is ioh = sc->sc_ioh;
1434 1.1 is
1435 1.10 is bus_space_write_1(iot, ioh, COMMAND_REG, BANK_SEL(0));
1436 1.10 is delay(1);
1437 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 4096-2);
1438 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1439 1.1 is
1440 1.1 is for (testing=65536; testing >= 4096; testing >>= 1) {
1441 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1442 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0xdead);
1443 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1444 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) != 0xdead) {
1445 1.1 is #ifdef IYMEMDEBUG
1446 1.8 christos printf("%s: Didn't keep 0xdead at 0x%x\n",
1447 1.1 is sc->sc_dev.dv_xname, testing-2);
1448 1.1 is #endif
1449 1.1 is continue;
1450 1.1 is }
1451 1.1 is
1452 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1453 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0xbeef);
1454 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing-2);
1455 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) != 0xbeef) {
1456 1.1 is #ifdef IYMEMDEBUG
1457 1.8 christos printf("%s: Didn't keep 0xbeef at 0x%x\n",
1458 1.1 is sc->sc_dev.dv_xname, testing-2);
1459 1.1 is #endif
1460 1.1 is continue;
1461 1.1 is }
1462 1.1 is
1463 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 0);
1464 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, 0);
1465 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, testing >> 1);
1466 1.9 thorpej bus_space_write_2(iot, ioh, MEM_PORT_REG, testing >> 1);
1467 1.9 thorpej bus_space_write_2(iot, ioh, HOST_ADDR_REG, 0);
1468 1.9 thorpej if (bus_space_read_2(iot, ioh, MEM_PORT_REG) == (testing >> 1)) {
1469 1.1 is #ifdef IYMEMDEBUG
1470 1.8 christos printf("%s: 0x%x alias of 0x0\n",
1471 1.1 is sc->sc_dev.dv_xname, testing >> 1);
1472 1.1 is #endif
1473 1.1 is continue;
1474 1.1 is }
1475 1.1 is
1476 1.1 is break;
1477 1.1 is }
1478 1.1 is
1479 1.1 is sc->sram = testing;
1480 1.1 is
1481 1.1 is switch(testing) {
1482 1.1 is case 65536:
1483 1.1 is /* 4 NFS packets + overhead RX, 2 NFS + overhead TX */
1484 1.1 is sc->rx_size = 44*1024;
1485 1.1 is break;
1486 1.1 is
1487 1.1 is case 32768:
1488 1.1 is /* 2 NFS packets + overhead RX, 1 NFS + overhead TX */
1489 1.1 is sc->rx_size = 22*1024;
1490 1.1 is break;
1491 1.1 is
1492 1.1 is case 16384:
1493 1.1 is /* 1 NFS packet + overhead RX, 4 big packets TX */
1494 1.1 is sc->rx_size = 10*1024;
1495 1.1 is break;
1496 1.1 is default:
1497 1.1 is sc->rx_size = testing/2;
1498 1.1 is break;
1499 1.1 is }
1500 1.1 is sc->tx_size = testing - sc->rx_size;
1501 1.10 is }
1502 1.10 is
1503 1.10 is static int
1504 1.10 is eepromreadall(iot, ioh, wordp, maxi)
1505 1.10 is bus_space_tag_t iot;
1506 1.10 is bus_space_handle_t ioh;
1507 1.10 is u_int16_t *wordp;
1508 1.10 is int maxi;
1509 1.10 is {
1510 1.10 is int i;
1511 1.10 is u_int16_t checksum, tmp;
1512 1.10 is
1513 1.10 is checksum = 0;
1514 1.10 is
1515 1.10 is for (i=0; i<EEPP_LENGTH; ++i) {
1516 1.10 is tmp = eepromread(iot, ioh, i);
1517 1.10 is checksum += tmp;
1518 1.10 is if (i<maxi)
1519 1.10 is wordp[i] = tmp;
1520 1.10 is }
1521 1.10 is
1522 1.10 is if (checksum != EEPP_CHKSUM) {
1523 1.10 is #ifdef IYDEBUG
1524 1.10 is printf("wrong EEPROM checksum 0x%x should be 0x%x\n",
1525 1.10 is checksum, EEPP_CHKSUM);
1526 1.10 is #endif
1527 1.10 is return 1;
1528 1.10 is }
1529 1.10 is return 0;
1530 1.1 is }
1531