isa.c revision 1.17 1 1.1 cgd /*-
2 1.1 cgd * Copyright (c) 1991 The Regents of the University of California.
3 1.1 cgd * All rights reserved.
4 1.1 cgd *
5 1.1 cgd * This code is derived from software contributed to Berkeley by
6 1.1 cgd * William Jolitz.
7 1.1 cgd *
8 1.1 cgd * Redistribution and use in source and binary forms, with or without
9 1.1 cgd * modification, are permitted provided that the following conditions
10 1.1 cgd * are met:
11 1.1 cgd * 1. Redistributions of source code must retain the above copyright
12 1.1 cgd * notice, this list of conditions and the following disclaimer.
13 1.1 cgd * 2. Redistributions in binary form must reproduce the above copyright
14 1.1 cgd * notice, this list of conditions and the following disclaimer in the
15 1.1 cgd * documentation and/or other materials provided with the distribution.
16 1.1 cgd * 3. All advertising materials mentioning features or use of this software
17 1.1 cgd * must display the following acknowledgement:
18 1.1 cgd * This product includes software developed by the University of
19 1.1 cgd * California, Berkeley and its contributors.
20 1.1 cgd * 4. Neither the name of the University nor the names of its contributors
21 1.1 cgd * may be used to endorse or promote products derived from this software
22 1.1 cgd * without specific prior written permission.
23 1.1 cgd *
24 1.1 cgd * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 1.1 cgd * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 1.1 cgd * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 1.1 cgd * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 1.1 cgd * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 1.1 cgd * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 1.1 cgd * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 1.1 cgd * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 1.1 cgd * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 1.1 cgd * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 1.1 cgd * SUCH DAMAGE.
35 1.1 cgd *
36 1.13 cgd * from: @(#)isa.c 7.2 (Berkeley) 5/13/91
37 1.17 mycroft * $Id: isa.c,v 1.17 1993/06/15 21:37:16 mycroft Exp $
38 1.1 cgd */
39 1.1 cgd
40 1.1 cgd /*
41 1.1 cgd * code to manage AT bus
42 1.2 cgd *
43 1.2 cgd * 92/08/18 Frank P. MacLachlan (fpm (at) crash.cts.com):
44 1.2 cgd * Fixed uninitialized variable problem and added code to deal
45 1.2 cgd * with DMA page boundaries in isa_dmarangecheck(). Fixed word
46 1.2 cgd * mode DMA count compution and reorganized DMA setup code in
47 1.2 cgd * isa_dmastart()
48 1.1 cgd */
49 1.1 cgd
50 1.1 cgd #include "param.h"
51 1.1 cgd #include "systm.h"
52 1.1 cgd #include "conf.h"
53 1.1 cgd #include "file.h"
54 1.1 cgd #include "buf.h"
55 1.1 cgd #include "uio.h"
56 1.1 cgd #include "syslog.h"
57 1.1 cgd #include "malloc.h"
58 1.1 cgd #include "rlist.h"
59 1.1 cgd #include "machine/segments.h"
60 1.1 cgd #include "vm/vm.h"
61 1.1 cgd #include "i386/isa/isa_device.h"
62 1.1 cgd #include "i386/isa/isa.h"
63 1.1 cgd #include "i386/isa/icu.h"
64 1.1 cgd #include "i386/isa/ic/i8237.h"
65 1.1 cgd #include "i386/isa/ic/i8042.h"
66 1.16 mycroft #include "i386/isa/timerreg.h"
67 1.14 deraadt
68 1.14 deraadt /* sorry, has to be here, no place else really suitable */
69 1.14 deraadt #include "machine/pc/display.h"
70 1.14 deraadt u_short *Crtat = (u_short *)MONO_BUF;
71 1.1 cgd
72 1.2 cgd /*
73 1.2 cgd ** Register definitions for DMA controller 1 (channels 0..3):
74 1.2 cgd */
75 1.2 cgd #define DMA1_CHN(c) (IO_DMA1 + 1*(2*(c))) /* addr reg for channel c */
76 1.2 cgd #define DMA1_SMSK (IO_DMA1 + 1*10) /* single mask register */
77 1.2 cgd #define DMA1_MODE (IO_DMA1 + 1*11) /* mode register */
78 1.2 cgd #define DMA1_FFC (IO_DMA1 + 1*12) /* clear first/last FF */
79 1.2 cgd
80 1.2 cgd /*
81 1.2 cgd ** Register definitions for DMA controller 2 (channels 4..7):
82 1.2 cgd */
83 1.2 cgd #define DMA2_CHN(c) (IO_DMA1 + 2*(2*(c))) /* addr reg for channel c */
84 1.2 cgd #define DMA2_SMSK (IO_DMA2 + 2*10) /* single mask register */
85 1.2 cgd #define DMA2_MODE (IO_DMA2 + 2*11) /* mode register */
86 1.2 cgd #define DMA2_FFC (IO_DMA2 + 2*12) /* clear first/last FF */
87 1.2 cgd
88 1.15 cgd int config_isadev(struct isa_device *, u_int *);
89 1.6 deraadt void config_attach(struct isa_driver *, struct isa_device *);
90 1.1 cgd
91 1.1 cgd /*
92 1.1 cgd * Configure all ISA devices
93 1.1 cgd */
94 1.1 cgd isa_configure() {
95 1.1 cgd struct isa_device *dvp;
96 1.1 cgd struct isa_driver *dp;
97 1.1 cgd
98 1.15 cgd enable_intr();
99 1.1 cgd splhigh();
100 1.1 cgd INTREN(IRQ_SLAVE);
101 1.6 deraadt for (dvp = isa_devtab_tty; config_isadev(dvp,&ttymask); dvp++)
102 1.6 deraadt ;
103 1.6 deraadt for (dvp = isa_devtab_bio; config_isadev(dvp,&biomask); dvp++)
104 1.6 deraadt ;
105 1.6 deraadt for (dvp = isa_devtab_net; config_isadev(dvp,&netmask); dvp++)
106 1.6 deraadt ;
107 1.15 cgd for (dvp = isa_devtab_null; config_isadev(dvp, (u_int *) NULL); dvp++)
108 1.6 deraadt ;
109 1.1 cgd #include "sl.h"
110 1.1 cgd #if NSL > 0
111 1.1 cgd netmask |= ttymask;
112 1.1 cgd ttymask |= netmask;
113 1.1 cgd #endif
114 1.7 cgd
115 1.7 cgd /* and the problem is... if netmask == 0, then the loopback
116 1.7 cgd * code can do some really ugly things.
117 1.7 cgd * workaround for this: if netmask == 0, set it to 0x8000, which
118 1.7 cgd * is the value used by splsoftclock. this is nasty, but it
119 1.7 cgd * should work until this interrupt system goes away. -- cgd
120 1.7 cgd */
121 1.7 cgd if (netmask == 0)
122 1.7 cgd netmask = 0x8000; /* same as for softclock. XXX */
123 1.7 cgd
124 1.1 cgd /* biomask |= ttymask ; can some tty devices use buffers? */
125 1.15 cgd printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask);
126 1.1 cgd splnone();
127 1.1 cgd }
128 1.1 cgd
129 1.1 cgd /*
130 1.1 cgd * Configure an ISA device.
131 1.1 cgd */
132 1.1 cgd config_isadev(isdp, mp)
133 1.1 cgd struct isa_device *isdp;
134 1.15 cgd u_int *mp;
135 1.1 cgd {
136 1.1 cgd struct isa_driver *dp;
137 1.1 cgd
138 1.1 cgd if (dp = isdp->id_driver) {
139 1.1 cgd if (isdp->id_maddr) {
140 1.1 cgd extern u_int atdevbase;
141 1.1 cgd
142 1.15 cgd isdp->id_maddr -= 0xa0000; /* XXX should be a define */
143 1.1 cgd isdp->id_maddr += atdevbase;
144 1.1 cgd }
145 1.1 cgd isdp->id_alive = (*dp->probe)(isdp);
146 1.11 deraadt if (isdp->id_irq == (u_short)-1)
147 1.11 deraadt isdp->id_alive = 0;
148 1.15 cgd /*
149 1.15 cgd * Only print the I/O address range if id_alive != -1
150 1.15 cgd * Right now this is a temporary fix just for the new
151 1.15 cgd * NPX code so that if it finds a 486 that can use trap
152 1.15 cgd * 16 it will not report I/O addresses.
153 1.15 cgd * Rod Grimes 04/26/94
154 1.15 cgd *
155 1.15 cgd * XXX -- cgd
156 1.15 cgd */
157 1.1 cgd if (isdp->id_alive) {
158 1.1 cgd printf("%s%d", dp->name, isdp->id_unit);
159 1.5 cgd printf(" at 0x%x", isdp->id_iobase);
160 1.5 cgd if ((isdp->id_iobase + isdp->id_alive - 1) !=
161 1.5 cgd isdp->id_iobase)
162 1.5 cgd printf("-0x%x",
163 1.5 cgd isdp->id_iobase + isdp->id_alive - 1);
164 1.11 deraadt if (isdp->id_irq != 0)
165 1.15 cgd printf(" irq %d", ffs(isdp->id_irq)-1);
166 1.3 deraadt if (isdp->id_drq != -1)
167 1.15 cgd printf(" drq %d", isdp->id_drq);
168 1.4 cgd if (isdp->id_maddr != 0)
169 1.15 cgd printf(" maddr 0x%x", kvtop(isdp->id_maddr));
170 1.4 cgd if (isdp->id_msize != 0)
171 1.15 cgd printf(" msize %d", isdp->id_msize);
172 1.4 cgd if (isdp->id_flags != 0)
173 1.15 cgd printf(" flags 0x%x", isdp->id_flags);
174 1.15 cgd printf(" on isa\n");
175 1.3 deraadt
176 1.6 deraadt config_attach(dp, isdp);
177 1.6 deraadt
178 1.12 deraadt if (isdp->id_irq) {
179 1.1 cgd int intrno;
180 1.1 cgd
181 1.1 cgd intrno = ffs(isdp->id_irq)-1;
182 1.15 cgd setidt(ICU_OFFSET+intrno, isdp->id_intr,
183 1.15 cgd SDT_SYS386IGT, SEL_KPL);
184 1.3 deraadt if(mp)
185 1.3 deraadt INTRMASK(*mp,isdp->id_irq);
186 1.15 cgd INTREN(isdp->id_irq);
187 1.1 cgd }
188 1.1 cgd }
189 1.1 cgd return (1);
190 1.1 cgd } else return(0);
191 1.1 cgd }
192 1.6 deraadt
193 1.6 deraadt void
194 1.6 deraadt config_attach(struct isa_driver *dp, struct isa_device *isdp)
195 1.6 deraadt {
196 1.6 deraadt extern struct isa_device isa_subdev[];
197 1.6 deraadt struct isa_device *dvp;
198 1.6 deraadt
199 1.6 deraadt if(isdp->id_masunit==-1) {
200 1.8 deraadt (void)(*dp->attach)(isdp);
201 1.6 deraadt return;
202 1.6 deraadt }
203 1.6 deraadt
204 1.6 deraadt if(isdp->id_masunit==0) {
205 1.6 deraadt for(dvp = isa_subdev; dvp->id_driver; dvp++) {
206 1.6 deraadt if (dvp->id_driver != dp)
207 1.6 deraadt continue;
208 1.10 deraadt if (dvp->id_masunit != isdp->id_unit)
209 1.6 deraadt continue;
210 1.6 deraadt if (dvp->id_physid == -1)
211 1.6 deraadt continue;
212 1.8 deraadt dvp->id_alive = (*dp->attach)(dvp);
213 1.6 deraadt }
214 1.6 deraadt for(dvp = isa_subdev; dvp->id_driver; dvp++) {
215 1.6 deraadt if (dvp->id_driver != dp)
216 1.6 deraadt continue;
217 1.10 deraadt if (dvp->id_masunit != isdp->id_unit)
218 1.6 deraadt continue;
219 1.6 deraadt if (dvp->id_physid != -1)
220 1.6 deraadt continue;
221 1.8 deraadt dvp->id_alive = (*dp->attach)(dvp);
222 1.6 deraadt }
223 1.6 deraadt return;
224 1.6 deraadt }
225 1.6 deraadt printf("id_masunit has weird value\n");
226 1.6 deraadt }
227 1.6 deraadt
228 1.1 cgd
229 1.1 cgd #define IDTVEC(name) __CONCAT(X,name)
230 1.1 cgd /* default interrupt vector table entries */
231 1.1 cgd extern IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3),
232 1.1 cgd IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7),
233 1.1 cgd IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11),
234 1.1 cgd IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);
235 1.1 cgd
236 1.1 cgd static *defvec[16] = {
237 1.1 cgd &IDTVEC(intr0), &IDTVEC(intr1), &IDTVEC(intr2), &IDTVEC(intr3),
238 1.1 cgd &IDTVEC(intr4), &IDTVEC(intr5), &IDTVEC(intr6), &IDTVEC(intr7),
239 1.1 cgd &IDTVEC(intr8), &IDTVEC(intr9), &IDTVEC(intr10), &IDTVEC(intr11),
240 1.1 cgd &IDTVEC(intr12), &IDTVEC(intr13), &IDTVEC(intr14), &IDTVEC(intr15) };
241 1.1 cgd
242 1.1 cgd /* out of range default interrupt vector gate entry */
243 1.1 cgd extern IDTVEC(intrdefault);
244 1.15 cgd
245 1.1 cgd /*
246 1.1 cgd * Fill in default interrupt table (in case of spuruious interrupt
247 1.1 cgd * during configuration of kernel, setup interrupt control unit
248 1.1 cgd */
249 1.1 cgd isa_defaultirq() {
250 1.1 cgd int i;
251 1.1 cgd
252 1.1 cgd /* icu vectors */
253 1.1 cgd for (i = NRSVIDT ; i < NRSVIDT+ICU_LEN ; i++)
254 1.1 cgd setidt(i, defvec[i], SDT_SYS386IGT, SEL_KPL);
255 1.15 cgd
256 1.1 cgd /* out of range vectors */
257 1.1 cgd for (i = NRSVIDT; i < NIDT; i++)
258 1.1 cgd setidt(i, &IDTVEC(intrdefault), SDT_SYS386IGT, SEL_KPL);
259 1.1 cgd
260 1.1 cgd /* initialize 8259's */
261 1.1 cgd outb(IO_ICU1, 0x11); /* reset; program device, four bytes */
262 1.1 cgd outb(IO_ICU1+1, NRSVIDT); /* starting at this vector index */
263 1.1 cgd outb(IO_ICU1+1, 1<<2); /* slave on line 2 */
264 1.15 cgd #ifdef AUTO_EOI_1
265 1.15 cgd outb(IO_ICU1+1, 2 | 1); /* auto EOI, 8086 mode */
266 1.15 cgd #else
267 1.1 cgd outb(IO_ICU1+1, 1); /* 8086 mode */
268 1.15 cgd #endif
269 1.1 cgd outb(IO_ICU1+1, 0xff); /* leave interrupts masked */
270 1.15 cgd outb(IO_ICU1, 0x0a); /* default to IRR on read */
271 1.15 cgd outb(IO_ICU1, 0xc0 | (3 - 1)); /* pri order 3-7, 0-2 (com2 first) */
272 1.1 cgd
273 1.1 cgd outb(IO_ICU2, 0x11); /* reset; program device, four bytes */
274 1.1 cgd outb(IO_ICU2+1, NRSVIDT+8); /* staring at this vector index */
275 1.1 cgd outb(IO_ICU2+1,2); /* my slave id is 2 */
276 1.15 cgd #ifdef AUTO_EOI_2
277 1.15 cgd outb(IO_ICU2+1, 2 | 1); /* auto EOI, 8086 mode */
278 1.15 cgd #else
279 1.1 cgd outb(IO_ICU2+1,1); /* 8086 mode */
280 1.15 cgd #endif
281 1.1 cgd outb(IO_ICU2+1, 0xff); /* leave interrupts masked */
282 1.15 cgd outb(IO_ICU2, 0x0a); /* default to IRR on read */
283 1.1 cgd }
284 1.1 cgd
285 1.1 cgd /* region of physical memory known to be contiguous */
286 1.1 cgd vm_offset_t isaphysmem;
287 1.1 cgd static caddr_t dma_bounce[8]; /* XXX */
288 1.1 cgd static char bounced[8]; /* XXX */
289 1.1 cgd #define MAXDMASZ 512 /* XXX */
290 1.1 cgd
291 1.1 cgd /* high byte of address is stored in this port for i-th dma channel */
292 1.1 cgd static short dmapageport[8] =
293 1.1 cgd { 0x87, 0x83, 0x81, 0x82, 0x8f, 0x8b, 0x89, 0x8a };
294 1.1 cgd
295 1.1 cgd /*
296 1.1 cgd * isa_dmacascade(): program 8237 DMA controller channel to accept
297 1.1 cgd * external dma control by a board.
298 1.1 cgd */
299 1.1 cgd void isa_dmacascade(unsigned chan)
300 1.2 cgd {
301 1.1 cgd if (chan > 7)
302 1.1 cgd panic("isa_dmacascade: impossible request");
303 1.1 cgd
304 1.1 cgd /* set dma channel mode, and set dma channel mode */
305 1.2 cgd if ((chan & 4) == 0) {
306 1.2 cgd outb(DMA1_MODE, DMA37MD_CASCADE | chan);
307 1.2 cgd outb(DMA1_SMSK, chan);
308 1.2 cgd } else {
309 1.2 cgd outb(DMA2_MODE, DMA37MD_CASCADE | (chan & 3));
310 1.2 cgd outb(DMA2_SMSK, chan & 3);
311 1.2 cgd }
312 1.1 cgd }
313 1.1 cgd
314 1.1 cgd /*
315 1.1 cgd * isa_dmastart(): program 8237 DMA controller channel, avoid page alignment
316 1.1 cgd * problems by using a bounce buffer.
317 1.1 cgd */
318 1.1 cgd void isa_dmastart(int flags, caddr_t addr, unsigned nbytes, unsigned chan)
319 1.1 cgd { vm_offset_t phys;
320 1.2 cgd int waport;
321 1.1 cgd caddr_t newaddr;
322 1.1 cgd
323 1.2 cgd if ( chan > 7
324 1.2 cgd || (chan < 4 && nbytes > (1<<16))
325 1.2 cgd || (chan >= 4 && (nbytes > (1<<17) || (u_int)addr & 1)))
326 1.1 cgd panic("isa_dmastart: impossible request");
327 1.1 cgd
328 1.2 cgd if (isa_dmarangecheck(addr, nbytes, chan)) {
329 1.1 cgd if (dma_bounce[chan] == 0)
330 1.1 cgd dma_bounce[chan] =
331 1.1 cgd /*(caddr_t)malloc(MAXDMASZ, M_TEMP, M_WAITOK);*/
332 1.1 cgd (caddr_t) isaphysmem + NBPG*chan;
333 1.1 cgd bounced[chan] = 1;
334 1.1 cgd newaddr = dma_bounce[chan];
335 1.1 cgd *(int *) newaddr = 0; /* XXX */
336 1.1 cgd
337 1.1 cgd /* copy bounce buffer on write */
338 1.1 cgd if (!(flags & B_READ))
339 1.1 cgd bcopy(addr, newaddr, nbytes);
340 1.1 cgd addr = newaddr;
341 1.1 cgd }
342 1.1 cgd
343 1.1 cgd /* translate to physical */
344 1.1 cgd phys = pmap_extract(pmap_kernel(), (vm_offset_t)addr);
345 1.1 cgd
346 1.2 cgd if ((chan & 4) == 0) {
347 1.2 cgd /*
348 1.2 cgd * Program one of DMA channels 0..3. These are
349 1.2 cgd * byte mode channels.
350 1.2 cgd */
351 1.2 cgd /* set dma channel mode, and reset address ff */
352 1.2 cgd if (flags & B_READ)
353 1.2 cgd outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|chan);
354 1.2 cgd else
355 1.2 cgd outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_READ|chan);
356 1.2 cgd outb(DMA1_FFC, 0);
357 1.1 cgd
358 1.2 cgd /* send start address */
359 1.2 cgd waport = DMA1_CHN(chan);
360 1.1 cgd outb(waport, phys);
361 1.1 cgd outb(waport, phys>>8);
362 1.2 cgd outb(dmapageport[chan], phys>>16);
363 1.2 cgd
364 1.2 cgd /* send count */
365 1.2 cgd outb(waport + 1, --nbytes);
366 1.2 cgd outb(waport + 1, nbytes>>8);
367 1.2 cgd
368 1.2 cgd /* unmask channel */
369 1.2 cgd outb(DMA1_SMSK, chan);
370 1.1 cgd } else {
371 1.2 cgd /*
372 1.2 cgd * Program one of DMA channels 4..7. These are
373 1.2 cgd * word mode channels.
374 1.2 cgd */
375 1.2 cgd /* set dma channel mode, and reset address ff */
376 1.2 cgd if (flags & B_READ)
377 1.2 cgd outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|(chan&3));
378 1.2 cgd else
379 1.2 cgd outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_READ|(chan&3));
380 1.2 cgd outb(DMA2_FFC, 0);
381 1.2 cgd
382 1.2 cgd /* send start address */
383 1.2 cgd waport = DMA2_CHN(chan - 4);
384 1.1 cgd outb(waport, phys>>1);
385 1.1 cgd outb(waport, phys>>9);
386 1.2 cgd outb(dmapageport[chan], phys>>16);
387 1.1 cgd
388 1.2 cgd /* send count */
389 1.2 cgd nbytes >>= 1;
390 1.1 cgd outb(waport + 2, --nbytes);
391 1.1 cgd outb(waport + 2, nbytes>>8);
392 1.2 cgd
393 1.2 cgd /* unmask channel */
394 1.2 cgd outb(DMA2_SMSK, chan & 3);
395 1.1 cgd }
396 1.1 cgd }
397 1.1 cgd
398 1.1 cgd void isa_dmadone(int flags, caddr_t addr, int nbytes, int chan)
399 1.1 cgd {
400 1.1 cgd
401 1.1 cgd /* copy bounce buffer on read */
402 1.1 cgd /*if ((flags & (B_PHYS|B_READ)) == (B_PHYS|B_READ))*/
403 1.1 cgd if (bounced[chan]) {
404 1.1 cgd bcopy(dma_bounce[chan], addr, nbytes);
405 1.1 cgd bounced[chan] = 0;
406 1.1 cgd }
407 1.1 cgd }
408 1.1 cgd
409 1.1 cgd /*
410 1.1 cgd * Check for problems with the address range of a DMA transfer
411 1.2 cgd * (non-contiguous physical pages, outside of bus address space,
412 1.2 cgd * crossing DMA page boundaries).
413 1.1 cgd * Return true if special handling needed.
414 1.1 cgd */
415 1.1 cgd
416 1.2 cgd isa_dmarangecheck(caddr_t va, unsigned length, unsigned chan) {
417 1.2 cgd vm_offset_t phys, priorpage = 0, endva;
418 1.2 cgd u_int dma_pgmsk = (chan & 4) ? ~(128*1024-1) : ~(64*1024-1);
419 1.1 cgd
420 1.1 cgd endva = (vm_offset_t)round_page(va + length);
421 1.1 cgd for (; va < (caddr_t) endva ; va += NBPG) {
422 1.1 cgd phys = trunc_page(pmap_extract(pmap_kernel(), (vm_offset_t)va));
423 1.1 cgd #define ISARAM_END RAM_END
424 1.1 cgd if (phys == 0)
425 1.1 cgd panic("isa_dmacheck: no physical page present");
426 1.1 cgd if (phys > ISARAM_END)
427 1.1 cgd return (1);
428 1.2 cgd if (priorpage) {
429 1.2 cgd if (priorpage + NBPG != phys)
430 1.2 cgd return (1);
431 1.2 cgd /* check if crossing a DMA page boundary */
432 1.2 cgd if (((u_int)priorpage ^ (u_int)phys) & dma_pgmsk)
433 1.2 cgd return (1);
434 1.2 cgd }
435 1.1 cgd priorpage = phys;
436 1.1 cgd }
437 1.1 cgd return (0);
438 1.1 cgd }
439 1.1 cgd
440 1.1 cgd /* head of queue waiting for physmem to become available */
441 1.1 cgd struct buf isa_physmemq;
442 1.1 cgd
443 1.1 cgd /* blocked waiting for resource to become free for exclusive use */
444 1.1 cgd static isaphysmemflag;
445 1.1 cgd /* if waited for and call requested when free (B_CALL) */
446 1.1 cgd static void (*isaphysmemunblock)(); /* needs to be a list */
447 1.1 cgd
448 1.1 cgd /*
449 1.1 cgd * Allocate contiguous physical memory for transfer, returning
450 1.1 cgd * a *virtual* address to region. May block waiting for resource.
451 1.1 cgd * (assumed to be called at splbio())
452 1.1 cgd */
453 1.1 cgd caddr_t
454 1.1 cgd isa_allocphysmem(caddr_t va, unsigned length, void (*func)()) {
455 1.1 cgd
456 1.1 cgd isaphysmemunblock = func;
457 1.1 cgd while (isaphysmemflag & B_BUSY) {
458 1.1 cgd isaphysmemflag |= B_WANTED;
459 1.1 cgd sleep(&isaphysmemflag, PRIBIO);
460 1.1 cgd }
461 1.1 cgd isaphysmemflag |= B_BUSY;
462 1.1 cgd
463 1.1 cgd return((caddr_t)isaphysmem);
464 1.1 cgd }
465 1.1 cgd
466 1.1 cgd /*
467 1.1 cgd * Free contiguous physical memory used for transfer.
468 1.1 cgd * (assumed to be called at splbio())
469 1.1 cgd */
470 1.1 cgd void
471 1.1 cgd isa_freephysmem(caddr_t va, unsigned length) {
472 1.1 cgd
473 1.1 cgd isaphysmemflag &= ~B_BUSY;
474 1.1 cgd if (isaphysmemflag & B_WANTED) {
475 1.1 cgd isaphysmemflag &= B_WANTED;
476 1.1 cgd wakeup(&isaphysmemflag);
477 1.1 cgd if (isaphysmemunblock)
478 1.1 cgd (*isaphysmemunblock)();
479 1.1 cgd }
480 1.1 cgd }
481 1.1 cgd
482 1.1 cgd /*
483 1.1 cgd * Handle a NMI, possibly a machine check.
484 1.1 cgd * return true to panic system, false to ignore.
485 1.1 cgd */
486 1.1 cgd isa_nmi(cd) {
487 1.1 cgd
488 1.1 cgd log(LOG_CRIT, "\nNMI port 61 %x, port 70 %x\n", inb(0x61), inb(0x70));
489 1.1 cgd return(0);
490 1.1 cgd }
491 1.1 cgd
492 1.1 cgd /*
493 1.1 cgd * Caught a stray interrupt, notify
494 1.1 cgd */
495 1.1 cgd isa_strayintr(d) {
496 1.1 cgd
497 1.1 cgd /* DON'T BOTHER FOR NOW! */
498 1.1 cgd /* for some reason, we get bursts of intr #7, even if not enabled! */
499 1.4 cgd /*
500 1.4 cgd * Well the reason you got bursts of intr #7 is because someone
501 1.4 cgd * raised an interrupt line and dropped it before the 8259 could
502 1.4 cgd * prioritize it. This is documented in the intel data book. This
503 1.4 cgd * means you have BAD hardware! I have changed this so that only
504 1.15 cgd * the first 5 get logged, then it quits logging them, and puts
505 1.4 cgd * out a special message. rgrimes 3/25/1993
506 1.4 cgd */
507 1.15 cgd extern u_long intrcnt_stray;
508 1.4 cgd
509 1.15 cgd intrcnt_stray++;
510 1.15 cgd if (intrcnt_stray <= 5)
511 1.4 cgd log(LOG_ERR,"ISA strayintr %x\n", d);
512 1.15 cgd if (intrcnt_stray == 5)
513 1.4 cgd log(LOG_CRIT,"Too many ISA strayintr not logging any more\n");
514 1.1 cgd }
515 1.1 cgd
516 1.1 cgd /*
517 1.15 cgd * Wait "n" microseconds.
518 1.15 cgd * Relies on timer 1 counting down from (TIMER_FREQ / hz) at
519 1.17 mycroft * (1 * TIMER_FREQ) Hz.
520 1.15 cgd * Note: timer had better have been programmed before this is first used!
521 1.17 mycroft * (Note that we use `rate generator' mode, which counts at 1:1; `square
522 1.17 mycroft * wave' mode counts at 2:1).
523 1.15 cgd */
524 1.17 mycroft #define CF (1 * TIMER_FREQ)
525 1.15 cgd
526 1.15 cgd extern int hz; /* XXX - should be elsewhere */
527 1.15 cgd
528 1.15 cgd int DELAY(n)
529 1.15 cgd int n;
530 1.15 cgd {
531 1.15 cgd int counter_limit;
532 1.15 cgd int prev_tick;
533 1.15 cgd int tick;
534 1.15 cgd int ticks_left;
535 1.15 cgd int sec;
536 1.15 cgd int usec;
537 1.15 cgd
538 1.15 cgd #ifdef DELAYDEBUG
539 1.16 mycroft int gettick_calls = 1;
540 1.15 cgd int n1;
541 1.15 cgd static int state = 0;
542 1.15 cgd
543 1.15 cgd if (state == 0) {
544 1.15 cgd state = 1;
545 1.15 cgd for (n1 = 1; n1 <= 10000000; n1 *= 10)
546 1.15 cgd DELAY(n1);
547 1.15 cgd state = 2;
548 1.15 cgd }
549 1.15 cgd if (state == 1)
550 1.15 cgd printf("DELAY(%d)...", n);
551 1.15 cgd #endif
552 1.15 cgd
553 1.15 cgd /*
554 1.15 cgd * Read the counter first, so that the rest of the setup overhead is
555 1.15 cgd * counted. Guess the initial overhead is 20 usec (on most systems it
556 1.16 mycroft * takes about 1.5 usec for each of the i/o's in gettick(). The loop
557 1.15 cgd * takes about 6 usec on a 486/33 and 13 usec on a 386/20. The
558 1.15 cgd * multiplications and divisions to scale the count take a while).
559 1.15 cgd */
560 1.16 mycroft prev_tick = gettick();
561 1.15 cgd n -= 20;
562 1.15 cgd
563 1.15 cgd /*
564 1.15 cgd * Calculate (n * (CF / 1e6)) without using floating point and without
565 1.15 cgd * any avoidable overflows.
566 1.15 cgd */
567 1.15 cgd sec = n / 1000000;
568 1.15 cgd usec = n - sec * 1000000;
569 1.15 cgd ticks_left = sec * CF
570 1.15 cgd + usec * (CF / 1000000)
571 1.15 cgd + usec * ((CF % 1000000) / 1000) / 1000
572 1.15 cgd + usec * (CF % 1000) / 1000000;
573 1.15 cgd
574 1.15 cgd counter_limit = TIMER_FREQ / hz;
575 1.15 cgd while (ticks_left > 0) {
576 1.16 mycroft tick = gettick();
577 1.15 cgd #ifdef DELAYDEBUG
578 1.16 mycroft ++gettick_calls;
579 1.15 cgd #endif
580 1.15 cgd if (tick > prev_tick)
581 1.15 cgd ticks_left -= prev_tick - (tick - counter_limit);
582 1.15 cgd else
583 1.15 cgd ticks_left -= prev_tick - tick;
584 1.15 cgd prev_tick = tick;
585 1.1 cgd }
586 1.15 cgd #ifdef DELAYDEBUG
587 1.15 cgd if (state == 1)
588 1.16 mycroft printf(" %d calls to gettick() at %d usec each\n",
589 1.16 mycroft gettick_calls, (n + 5) / gettick_calls);
590 1.15 cgd #endif
591 1.1 cgd }
592 1.1 cgd
593 1.16 mycroft gettick() {
594 1.15 cgd int high;
595 1.15 cgd int low;
596 1.15 cgd
597 1.15 cgd /*
598 1.15 cgd * XXX - isa.h defines bogus timers. There's no such timer as
599 1.15 cgd * IO_TIMER_2 = 0x48. There's a timer in the CMOS RAM chip but
600 1.15 cgd * its interface is quite different. Neither timer is an 8252.
601 1.15 cgd */
602 1.15 cgd /*
603 1.15 cgd * Protect ourself against interrupts.
604 1.15 cgd * XXX - sysbeep() and sysbeepstop() need protection.
605 1.15 cgd */
606 1.15 cgd disable_intr();
607 1.15 cgd /*
608 1.15 cgd * Latch the count for 'timer' (cc00xxxx, c = counter, x = any).
609 1.15 cgd */
610 1.16 mycroft outb(TIMER_MODE, TIMER_SEL0 | TIMER_LATCH);
611 1.16 mycroft low = inb(TIMER_CNTR0);
612 1.16 mycroft high = inb(TIMER_CNTR0);
613 1.15 cgd enable_intr();
614 1.15 cgd return ((high << 8) | low);
615 1.1 cgd }
616 1.1 cgd
617 1.1 cgd static beeping;
618 1.1 cgd static
619 1.1 cgd sysbeepstop(f)
620 1.1 cgd {
621 1.16 mycroft int s = splhigh();
622 1.16 mycroft
623 1.1 cgd /* disable counter 2 */
624 1.16 mycroft disable_intr();
625 1.1 cgd outb(0x61, inb(0x61) & 0xFC);
626 1.16 mycroft enable_intr();
627 1.1 cgd if (f)
628 1.1 cgd timeout(sysbeepstop, 0, f);
629 1.1 cgd else
630 1.1 cgd beeping = 0;
631 1.16 mycroft
632 1.16 mycroft splx(s);
633 1.1 cgd }
634 1.1 cgd
635 1.1 cgd void sysbeep(int pitch, int period)
636 1.1 cgd {
637 1.16 mycroft int s = splhigh();
638 1.16 mycroft static int last_pitch, last_period;
639 1.1 cgd
640 1.16 mycroft if (beeping) {
641 1.16 mycroft untimeout(sysbeepstop, last_period/2);
642 1.16 mycroft untimeout(sysbeepstop, 0);
643 1.1 cgd }
644 1.16 mycroft if (!beeping || last_pitch != pitch) {
645 1.16 mycroft /*
646 1.16 mycroft * XXX - move timer stuff to clock.c.
647 1.16 mycroft */
648 1.16 mycroft disable_intr();
649 1.16 mycroft outb(TIMER_MODE, TIMER_SEL2|TIMER_16BIT|TIMER_SQWAVE);
650 1.16 mycroft outb(TIMER_CNTR2, pitch);
651 1.16 mycroft outb(TIMER_CNTR2, (pitch>>8));
652 1.16 mycroft outb(0x61, inb(0x61) | 3); /* enable counter 2 */
653 1.16 mycroft enable_intr();
654 1.16 mycroft }
655 1.16 mycroft last_pitch = pitch;
656 1.16 mycroft beeping = last_period = period;
657 1.16 mycroft timeout(sysbeepstop, period/2, period);
658 1.16 mycroft
659 1.16 mycroft splx(s);
660 1.1 cgd }
661 1.1 cgd
662 1.1 cgd /*
663 1.1 cgd * Pass command to keyboard controller (8042)
664 1.1 cgd */
665 1.1 cgd unsigned kbc_8042cmd(val) {
666 1.1 cgd
667 1.1 cgd while (inb(KBSTATP)&KBS_IBF);
668 1.1 cgd if (val) outb(KBCMDP, val);
669 1.1 cgd while (inb(KBSTATP)&KBS_IBF);
670 1.1 cgd return (inb(KBDATAP));
671 1.15 cgd }
672 1.15 cgd
673 1.15 cgd /*
674 1.15 cgd * Return nonzero if a (masked) irq is pending for a given device.
675 1.15 cgd */
676 1.15 cgd int
677 1.15 cgd isa_irq_pending(dvp)
678 1.15 cgd struct isa_device *dvp;
679 1.15 cgd {
680 1.15 cgd unsigned id_irq;
681 1.15 cgd
682 1.15 cgd id_irq = (unsigned short) dvp->id_irq; /* XXX silly type in struct */
683 1.15 cgd if (id_irq & 0xff)
684 1.15 cgd return (inb(IO_ICU1) & id_irq);
685 1.15 cgd return (inb(IO_ICU2) & (id_irq >> 8));
686 1.1 cgd }
687