Home | History | Annotate | Line # | Download | only in isa
isa.c revision 1.8
      1  1.1      cgd /*-
      2  1.1      cgd  * Copyright (c) 1991 The Regents of the University of California.
      3  1.1      cgd  * All rights reserved.
      4  1.1      cgd  *
      5  1.1      cgd  * This code is derived from software contributed to Berkeley by
      6  1.1      cgd  * William Jolitz.
      7  1.1      cgd  *
      8  1.1      cgd  * Redistribution and use in source and binary forms, with or without
      9  1.1      cgd  * modification, are permitted provided that the following conditions
     10  1.1      cgd  * are met:
     11  1.1      cgd  * 1. Redistributions of source code must retain the above copyright
     12  1.1      cgd  *    notice, this list of conditions and the following disclaimer.
     13  1.1      cgd  * 2. Redistributions in binary form must reproduce the above copyright
     14  1.1      cgd  *    notice, this list of conditions and the following disclaimer in the
     15  1.1      cgd  *    documentation and/or other materials provided with the distribution.
     16  1.1      cgd  * 3. All advertising materials mentioning features or use of this software
     17  1.1      cgd  *    must display the following acknowledgement:
     18  1.1      cgd  *	This product includes software developed by the University of
     19  1.1      cgd  *	California, Berkeley and its contributors.
     20  1.1      cgd  * 4. Neither the name of the University nor the names of its contributors
     21  1.1      cgd  *    may be used to endorse or promote products derived from this software
     22  1.1      cgd  *    without specific prior written permission.
     23  1.1      cgd  *
     24  1.1      cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  1.1      cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  1.1      cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  1.1      cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  1.1      cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  1.1      cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  1.1      cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  1.1      cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  1.1      cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  1.1      cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  1.1      cgd  * SUCH DAMAGE.
     35  1.1      cgd  *
     36  1.1      cgd  *	@(#)isa.c	7.2 (Berkeley) 5/13/91
     37  1.1      cgd  */
     38  1.8  deraadt static char rcsid[] = "$Header: /tank/opengrok/rsync2/NetBSD/src/sys/dev/isa/isa.c,v 1.8 1993/05/04 08:32:47 deraadt Exp $";
     39  1.1      cgd 
     40  1.1      cgd /*
     41  1.1      cgd  * code to manage AT bus
     42  1.2      cgd  *
     43  1.2      cgd  * 92/08/18  Frank P. MacLachlan (fpm (at) crash.cts.com):
     44  1.2      cgd  * Fixed uninitialized variable problem and added code to deal
     45  1.2      cgd  * with DMA page boundaries in isa_dmarangecheck().  Fixed word
     46  1.2      cgd  * mode DMA count compution and reorganized DMA setup code in
     47  1.2      cgd  * isa_dmastart()
     48  1.1      cgd  */
     49  1.1      cgd 
     50  1.1      cgd #include "param.h"
     51  1.1      cgd #include "systm.h"
     52  1.1      cgd #include "conf.h"
     53  1.1      cgd #include "file.h"
     54  1.1      cgd #include "buf.h"
     55  1.1      cgd #include "uio.h"
     56  1.1      cgd #include "syslog.h"
     57  1.1      cgd #include "malloc.h"
     58  1.1      cgd #include "rlist.h"
     59  1.1      cgd #include "machine/segments.h"
     60  1.1      cgd #include "vm/vm.h"
     61  1.1      cgd #include "i386/isa/isa_device.h"
     62  1.1      cgd #include "i386/isa/isa.h"
     63  1.1      cgd #include "i386/isa/icu.h"
     64  1.1      cgd #include "i386/isa/ic/i8237.h"
     65  1.1      cgd #include "i386/isa/ic/i8042.h"
     66  1.1      cgd 
     67  1.2      cgd /*
     68  1.2      cgd **  Register definitions for DMA controller 1 (channels 0..3):
     69  1.2      cgd */
     70  1.2      cgd #define	DMA1_CHN(c)	(IO_DMA1 + 1*(2*(c)))	/* addr reg for channel c */
     71  1.2      cgd #define	DMA1_SMSK	(IO_DMA1 + 1*10)	/* single mask register */
     72  1.2      cgd #define	DMA1_MODE	(IO_DMA1 + 1*11)	/* mode register */
     73  1.2      cgd #define	DMA1_FFC	(IO_DMA1 + 1*12)	/* clear first/last FF */
     74  1.2      cgd 
     75  1.2      cgd /*
     76  1.2      cgd **  Register definitions for DMA controller 2 (channels 4..7):
     77  1.2      cgd */
     78  1.2      cgd #define	DMA2_CHN(c)	(IO_DMA1 + 2*(2*(c)))	/* addr reg for channel c */
     79  1.2      cgd #define	DMA2_SMSK	(IO_DMA2 + 2*10)	/* single mask register */
     80  1.2      cgd #define	DMA2_MODE	(IO_DMA2 + 2*11)	/* mode register */
     81  1.2      cgd #define	DMA2_FFC	(IO_DMA2 + 2*12)	/* clear first/last FF */
     82  1.2      cgd 
     83  1.1      cgd int config_isadev(struct isa_device *, u_short *);
     84  1.6  deraadt void config_attach(struct isa_driver *, struct isa_device *);
     85  1.1      cgd 
     86  1.1      cgd /*
     87  1.1      cgd  * Configure all ISA devices
     88  1.1      cgd  */
     89  1.1      cgd isa_configure() {
     90  1.1      cgd 	struct isa_device *dvp;
     91  1.1      cgd 	struct isa_driver *dp;
     92  1.1      cgd 
     93  1.1      cgd 	splhigh();
     94  1.1      cgd 	INTREN(IRQ_SLAVE);
     95  1.6  deraadt 	for (dvp = isa_devtab_tty; config_isadev(dvp,&ttymask); dvp++)
     96  1.6  deraadt 		;
     97  1.6  deraadt 	for (dvp = isa_devtab_bio; config_isadev(dvp,&biomask); dvp++)
     98  1.6  deraadt 		;
     99  1.6  deraadt 	for (dvp = isa_devtab_net; config_isadev(dvp,&netmask); dvp++)
    100  1.6  deraadt 		;
    101  1.6  deraadt 	for (dvp = isa_devtab_null; config_isadev(dvp,0); dvp++)
    102  1.6  deraadt 		;
    103  1.1      cgd #include "sl.h"
    104  1.1      cgd #if NSL > 0
    105  1.1      cgd 	netmask |= ttymask;
    106  1.1      cgd 	ttymask |= netmask;
    107  1.1      cgd #endif
    108  1.7      cgd 
    109  1.7      cgd 	/* and the problem is... if netmask == 0, then the loopback
    110  1.7      cgd 	 * code can do some really ugly things.
    111  1.7      cgd 	 * workaround for this: if netmask == 0, set it to 0x8000, which
    112  1.7      cgd 	 * is the value used by splsoftclock.  this is nasty, but it
    113  1.7      cgd 	 * should work until this interrupt system goes away. -- cgd
    114  1.7      cgd 	 */
    115  1.7      cgd 	if (netmask == 0)
    116  1.7      cgd 		netmask = 0x8000;	/* same as for softclock.  XXX */
    117  1.7      cgd 
    118  1.1      cgd 	/* biomask |= ttymask ;  can some tty devices use buffers? */
    119  1.1      cgd 	/* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
    120  1.1      cgd 	splnone();
    121  1.1      cgd }
    122  1.1      cgd 
    123  1.1      cgd /*
    124  1.1      cgd  * Configure an ISA device.
    125  1.1      cgd  */
    126  1.1      cgd config_isadev(isdp, mp)
    127  1.1      cgd 	struct isa_device *isdp;
    128  1.1      cgd 	u_short *mp;
    129  1.1      cgd {
    130  1.1      cgd 	struct isa_driver *dp;
    131  1.1      cgd 
    132  1.1      cgd 	if (dp = isdp->id_driver) {
    133  1.1      cgd 		if (isdp->id_maddr) {
    134  1.1      cgd 			extern u_int atdevbase;
    135  1.1      cgd 
    136  1.1      cgd 			isdp->id_maddr -= 0xa0000;
    137  1.1      cgd 			isdp->id_maddr += atdevbase;
    138  1.1      cgd 		}
    139  1.1      cgd 		isdp->id_alive = (*dp->probe)(isdp);
    140  1.1      cgd 		if (isdp->id_alive) {
    141  1.1      cgd 			printf("%s%d", dp->name, isdp->id_unit);
    142  1.5      cgd 			printf(" at 0x%x", isdp->id_iobase);
    143  1.5      cgd 			if ((isdp->id_iobase + isdp->id_alive - 1) !=
    144  1.5      cgd 			     isdp->id_iobase)
    145  1.5      cgd 				printf("-0x%x",
    146  1.5      cgd 				       isdp->id_iobase + isdp->id_alive - 1);
    147  1.5      cgd 			printf(" ");
    148  1.3  deraadt 			if(isdp->id_irq)
    149  1.3  deraadt 				printf("irq %d ", ffs(isdp->id_irq)-1);
    150  1.3  deraadt 			if (isdp->id_drq != -1)
    151  1.3  deraadt 				printf("drq %d ", isdp->id_drq);
    152  1.4      cgd 			if (isdp->id_maddr != 0)
    153  1.4      cgd 				printf("maddr 0x%x ", kvtop(isdp->id_maddr));
    154  1.4      cgd 			if (isdp->id_msize != 0)
    155  1.4      cgd 				printf("msize %d ", isdp->id_msize);
    156  1.4      cgd 			if (isdp->id_flags != 0)
    157  1.4      cgd 				printf("flags 0x%x ", isdp->id_flags);
    158  1.3  deraadt 			printf("on isa\n");
    159  1.3  deraadt 
    160  1.6  deraadt 			config_attach(dp, isdp);
    161  1.6  deraadt 
    162  1.1      cgd 			if(isdp->id_irq) {
    163  1.1      cgd 				int intrno;
    164  1.1      cgd 
    165  1.1      cgd 				intrno = ffs(isdp->id_irq)-1;
    166  1.1      cgd 				INTREN(isdp->id_irq);
    167  1.3  deraadt 				if(mp)
    168  1.3  deraadt 					INTRMASK(*mp,isdp->id_irq);
    169  1.1      cgd 				setidt(ICU_OFFSET+intrno, isdp->id_intr,
    170  1.1      cgd 					 SDT_SYS386IGT, SEL_KPL);
    171  1.1      cgd 			}
    172  1.1      cgd 		}
    173  1.1      cgd 		return (1);
    174  1.1      cgd 	} else	return(0);
    175  1.1      cgd }
    176  1.6  deraadt 
    177  1.6  deraadt void
    178  1.6  deraadt config_attach(struct isa_driver *dp, struct isa_device *isdp)
    179  1.6  deraadt {
    180  1.6  deraadt 	extern struct isa_device isa_subdev[];
    181  1.6  deraadt 	struct isa_device *dvp;
    182  1.6  deraadt 
    183  1.6  deraadt 	if(isdp->id_masunit==-1) {
    184  1.8  deraadt 		(void)(*dp->attach)(isdp);
    185  1.6  deraadt 		return;
    186  1.6  deraadt 	}
    187  1.6  deraadt 
    188  1.6  deraadt 	if(isdp->id_masunit==0) {
    189  1.6  deraadt 		for(dvp = isa_subdev; dvp->id_driver; dvp++) {
    190  1.6  deraadt 			if (dvp->id_driver != dp)
    191  1.6  deraadt 				continue;
    192  1.6  deraadt 			if (dvp->id_masunit != isdp->id_masunit)
    193  1.6  deraadt 				continue;
    194  1.6  deraadt 			if (dvp->id_physid == -1)
    195  1.6  deraadt 				continue;
    196  1.8  deraadt 			dvp->id_alive = (*dp->attach)(dvp);
    197  1.6  deraadt 		}
    198  1.6  deraadt 		for(dvp = isa_subdev; dvp->id_driver; dvp++) {
    199  1.6  deraadt 			if (dvp->id_driver != dp)
    200  1.6  deraadt 				continue;
    201  1.6  deraadt 			if (dvp->id_masunit != isdp->id_masunit)
    202  1.6  deraadt 				continue;
    203  1.6  deraadt 			if (dvp->id_physid != -1)
    204  1.6  deraadt 				continue;
    205  1.8  deraadt 			dvp->id_alive = (*dp->attach)(dvp);
    206  1.6  deraadt 		}
    207  1.6  deraadt 		return;
    208  1.6  deraadt 	}
    209  1.6  deraadt 	printf("id_masunit has weird value\n");
    210  1.6  deraadt }
    211  1.6  deraadt 
    212  1.1      cgd 
    213  1.1      cgd #define	IDTVEC(name)	__CONCAT(X,name)
    214  1.1      cgd /* default interrupt vector table entries */
    215  1.1      cgd extern	IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3),
    216  1.1      cgd 	IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7),
    217  1.1      cgd 	IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11),
    218  1.1      cgd 	IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);
    219  1.1      cgd 
    220  1.1      cgd static *defvec[16] = {
    221  1.1      cgd 	&IDTVEC(intr0), &IDTVEC(intr1), &IDTVEC(intr2), &IDTVEC(intr3),
    222  1.1      cgd 	&IDTVEC(intr4), &IDTVEC(intr5), &IDTVEC(intr6), &IDTVEC(intr7),
    223  1.1      cgd 	&IDTVEC(intr8), &IDTVEC(intr9), &IDTVEC(intr10), &IDTVEC(intr11),
    224  1.1      cgd 	&IDTVEC(intr12), &IDTVEC(intr13), &IDTVEC(intr14), &IDTVEC(intr15) };
    225  1.1      cgd 
    226  1.1      cgd /* out of range default interrupt vector gate entry */
    227  1.1      cgd extern	IDTVEC(intrdefault);
    228  1.1      cgd 
    229  1.1      cgd /*
    230  1.1      cgd  * Fill in default interrupt table (in case of spuruious interrupt
    231  1.1      cgd  * during configuration of kernel, setup interrupt control unit
    232  1.1      cgd  */
    233  1.1      cgd isa_defaultirq() {
    234  1.1      cgd 	int i;
    235  1.1      cgd 
    236  1.1      cgd 	/* icu vectors */
    237  1.1      cgd 	for (i = NRSVIDT ; i < NRSVIDT+ICU_LEN ; i++)
    238  1.1      cgd 		setidt(i, defvec[i],  SDT_SYS386IGT, SEL_KPL);
    239  1.1      cgd 
    240  1.1      cgd 	/* out of range vectors */
    241  1.1      cgd 	for (i = NRSVIDT; i < NIDT; i++)
    242  1.1      cgd 		setidt(i, &IDTVEC(intrdefault), SDT_SYS386IGT, SEL_KPL);
    243  1.1      cgd 
    244  1.1      cgd 	/* clear npx intr latch */
    245  1.1      cgd 	outb(0xf1,0);
    246  1.1      cgd 
    247  1.1      cgd 	/* initialize 8259's */
    248  1.1      cgd 	outb(IO_ICU1, 0x11);		/* reset; program device, four bytes */
    249  1.1      cgd 	outb(IO_ICU1+1, NRSVIDT);	/* starting at this vector index */
    250  1.1      cgd 	outb(IO_ICU1+1, 1<<2);		/* slave on line 2 */
    251  1.1      cgd 	outb(IO_ICU1+1, 1);		/* 8086 mode */
    252  1.1      cgd 	outb(IO_ICU1+1, 0xff);		/* leave interrupts masked */
    253  1.1      cgd 	outb(IO_ICU1, 2);		/* default to ISR on read */
    254  1.1      cgd 
    255  1.1      cgd 	outb(IO_ICU2, 0x11);		/* reset; program device, four bytes */
    256  1.1      cgd 	outb(IO_ICU2+1, NRSVIDT+8);	/* staring at this vector index */
    257  1.1      cgd 	outb(IO_ICU2+1,2);		/* my slave id is 2 */
    258  1.1      cgd 	outb(IO_ICU2+1,1);		/* 8086 mode */
    259  1.1      cgd 	outb(IO_ICU2+1, 0xff);		/* leave interrupts masked */
    260  1.1      cgd 	outb(IO_ICU2, 2);		/* default to ISR on read */
    261  1.1      cgd }
    262  1.1      cgd 
    263  1.1      cgd /* region of physical memory known to be contiguous */
    264  1.1      cgd vm_offset_t isaphysmem;
    265  1.1      cgd static caddr_t dma_bounce[8];		/* XXX */
    266  1.1      cgd static char bounced[8];		/* XXX */
    267  1.1      cgd #define MAXDMASZ 512		/* XXX */
    268  1.1      cgd 
    269  1.1      cgd /* high byte of address is stored in this port for i-th dma channel */
    270  1.1      cgd static short dmapageport[8] =
    271  1.1      cgd 	{ 0x87, 0x83, 0x81, 0x82, 0x8f, 0x8b, 0x89, 0x8a };
    272  1.1      cgd 
    273  1.1      cgd /*
    274  1.1      cgd  * isa_dmacascade(): program 8237 DMA controller channel to accept
    275  1.1      cgd  * external dma control by a board.
    276  1.1      cgd  */
    277  1.1      cgd void isa_dmacascade(unsigned chan)
    278  1.2      cgd {
    279  1.1      cgd 	if (chan > 7)
    280  1.1      cgd 		panic("isa_dmacascade: impossible request");
    281  1.1      cgd 
    282  1.1      cgd 	/* set dma channel mode, and set dma channel mode */
    283  1.2      cgd 	if ((chan & 4) == 0) {
    284  1.2      cgd 		outb(DMA1_MODE, DMA37MD_CASCADE | chan);
    285  1.2      cgd 		outb(DMA1_SMSK, chan);
    286  1.2      cgd 	} else {
    287  1.2      cgd 		outb(DMA2_MODE, DMA37MD_CASCADE | (chan & 3));
    288  1.2      cgd 		outb(DMA2_SMSK, chan & 3);
    289  1.2      cgd 	}
    290  1.1      cgd }
    291  1.1      cgd 
    292  1.1      cgd /*
    293  1.1      cgd  * isa_dmastart(): program 8237 DMA controller channel, avoid page alignment
    294  1.1      cgd  * problems by using a bounce buffer.
    295  1.1      cgd  */
    296  1.1      cgd void isa_dmastart(int flags, caddr_t addr, unsigned nbytes, unsigned chan)
    297  1.1      cgd {	vm_offset_t phys;
    298  1.2      cgd 	int waport;
    299  1.1      cgd 	caddr_t newaddr;
    300  1.1      cgd 
    301  1.2      cgd 	if (    chan > 7
    302  1.2      cgd 	    || (chan < 4 && nbytes > (1<<16))
    303  1.2      cgd 	    || (chan >= 4 && (nbytes > (1<<17) || (u_int)addr & 1)))
    304  1.1      cgd 		panic("isa_dmastart: impossible request");
    305  1.1      cgd 
    306  1.2      cgd 	if (isa_dmarangecheck(addr, nbytes, chan)) {
    307  1.1      cgd 		if (dma_bounce[chan] == 0)
    308  1.1      cgd 			dma_bounce[chan] =
    309  1.1      cgd 				/*(caddr_t)malloc(MAXDMASZ, M_TEMP, M_WAITOK);*/
    310  1.1      cgd 				(caddr_t) isaphysmem + NBPG*chan;
    311  1.1      cgd 		bounced[chan] = 1;
    312  1.1      cgd 		newaddr = dma_bounce[chan];
    313  1.1      cgd 		*(int *) newaddr = 0;	/* XXX */
    314  1.1      cgd 
    315  1.1      cgd 		/* copy bounce buffer on write */
    316  1.1      cgd 		if (!(flags & B_READ))
    317  1.1      cgd 			bcopy(addr, newaddr, nbytes);
    318  1.1      cgd 		addr = newaddr;
    319  1.1      cgd 	}
    320  1.1      cgd 
    321  1.1      cgd 	/* translate to physical */
    322  1.1      cgd 	phys = pmap_extract(pmap_kernel(), (vm_offset_t)addr);
    323  1.1      cgd 
    324  1.2      cgd 	if ((chan & 4) == 0) {
    325  1.2      cgd 		/*
    326  1.2      cgd 		 * Program one of DMA channels 0..3.  These are
    327  1.2      cgd 		 * byte mode channels.
    328  1.2      cgd 		 */
    329  1.2      cgd 		/* set dma channel mode, and reset address ff */
    330  1.2      cgd 		if (flags & B_READ)
    331  1.2      cgd 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|chan);
    332  1.2      cgd 		else
    333  1.2      cgd 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_READ|chan);
    334  1.2      cgd 		outb(DMA1_FFC, 0);
    335  1.1      cgd 
    336  1.2      cgd 		/* send start address */
    337  1.2      cgd 		waport =  DMA1_CHN(chan);
    338  1.1      cgd 		outb(waport, phys);
    339  1.1      cgd 		outb(waport, phys>>8);
    340  1.2      cgd 		outb(dmapageport[chan], phys>>16);
    341  1.2      cgd 
    342  1.2      cgd 		/* send count */
    343  1.2      cgd 		outb(waport + 1, --nbytes);
    344  1.2      cgd 		outb(waport + 1, nbytes>>8);
    345  1.2      cgd 
    346  1.2      cgd 		/* unmask channel */
    347  1.2      cgd 		outb(DMA1_SMSK, chan);
    348  1.1      cgd 	} else {
    349  1.2      cgd 		/*
    350  1.2      cgd 		 * Program one of DMA channels 4..7.  These are
    351  1.2      cgd 		 * word mode channels.
    352  1.2      cgd 		 */
    353  1.2      cgd 		/* set dma channel mode, and reset address ff */
    354  1.2      cgd 		if (flags & B_READ)
    355  1.2      cgd 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|(chan&3));
    356  1.2      cgd 		else
    357  1.2      cgd 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_READ|(chan&3));
    358  1.2      cgd 		outb(DMA2_FFC, 0);
    359  1.2      cgd 
    360  1.2      cgd 		/* send start address */
    361  1.2      cgd 		waport = DMA2_CHN(chan - 4);
    362  1.1      cgd 		outb(waport, phys>>1);
    363  1.1      cgd 		outb(waport, phys>>9);
    364  1.2      cgd 		outb(dmapageport[chan], phys>>16);
    365  1.1      cgd 
    366  1.2      cgd 		/* send count */
    367  1.2      cgd 		nbytes >>= 1;
    368  1.1      cgd 		outb(waport + 2, --nbytes);
    369  1.1      cgd 		outb(waport + 2, nbytes>>8);
    370  1.2      cgd 
    371  1.2      cgd 		/* unmask channel */
    372  1.2      cgd 		outb(DMA2_SMSK, chan & 3);
    373  1.1      cgd 	}
    374  1.1      cgd }
    375  1.1      cgd 
    376  1.1      cgd void isa_dmadone(int flags, caddr_t addr, int nbytes, int chan)
    377  1.1      cgd {
    378  1.1      cgd 
    379  1.1      cgd 	/* copy bounce buffer on read */
    380  1.1      cgd 	/*if ((flags & (B_PHYS|B_READ)) == (B_PHYS|B_READ))*/
    381  1.1      cgd 	if (bounced[chan]) {
    382  1.1      cgd 		bcopy(dma_bounce[chan], addr, nbytes);
    383  1.1      cgd 		bounced[chan] = 0;
    384  1.1      cgd 	}
    385  1.1      cgd }
    386  1.1      cgd 
    387  1.1      cgd /*
    388  1.1      cgd  * Check for problems with the address range of a DMA transfer
    389  1.2      cgd  * (non-contiguous physical pages, outside of bus address space,
    390  1.2      cgd  * crossing DMA page boundaries).
    391  1.1      cgd  * Return true if special handling needed.
    392  1.1      cgd  */
    393  1.1      cgd 
    394  1.2      cgd isa_dmarangecheck(caddr_t va, unsigned length, unsigned chan) {
    395  1.2      cgd 	vm_offset_t phys, priorpage = 0, endva;
    396  1.2      cgd 	u_int dma_pgmsk = (chan & 4) ?  ~(128*1024-1) : ~(64*1024-1);
    397  1.1      cgd 
    398  1.1      cgd 	endva = (vm_offset_t)round_page(va + length);
    399  1.1      cgd 	for (; va < (caddr_t) endva ; va += NBPG) {
    400  1.1      cgd 		phys = trunc_page(pmap_extract(pmap_kernel(), (vm_offset_t)va));
    401  1.1      cgd #define ISARAM_END	RAM_END
    402  1.1      cgd 		if (phys == 0)
    403  1.1      cgd 			panic("isa_dmacheck: no physical page present");
    404  1.1      cgd 		if (phys > ISARAM_END)
    405  1.1      cgd 			return (1);
    406  1.2      cgd 		if (priorpage) {
    407  1.2      cgd 			if (priorpage + NBPG != phys)
    408  1.2      cgd 				return (1);
    409  1.2      cgd 			/* check if crossing a DMA page boundary */
    410  1.2      cgd 			if (((u_int)priorpage ^ (u_int)phys) & dma_pgmsk)
    411  1.2      cgd 				return (1);
    412  1.2      cgd 		}
    413  1.1      cgd 		priorpage = phys;
    414  1.1      cgd 	}
    415  1.1      cgd 	return (0);
    416  1.1      cgd }
    417  1.1      cgd 
    418  1.1      cgd /* head of queue waiting for physmem to become available */
    419  1.1      cgd struct buf isa_physmemq;
    420  1.1      cgd 
    421  1.1      cgd /* blocked waiting for resource to become free for exclusive use */
    422  1.1      cgd static isaphysmemflag;
    423  1.1      cgd /* if waited for and call requested when free (B_CALL) */
    424  1.1      cgd static void (*isaphysmemunblock)(); /* needs to be a list */
    425  1.1      cgd 
    426  1.1      cgd /*
    427  1.1      cgd  * Allocate contiguous physical memory for transfer, returning
    428  1.1      cgd  * a *virtual* address to region. May block waiting for resource.
    429  1.1      cgd  * (assumed to be called at splbio())
    430  1.1      cgd  */
    431  1.1      cgd caddr_t
    432  1.1      cgd isa_allocphysmem(caddr_t va, unsigned length, void (*func)()) {
    433  1.1      cgd 
    434  1.1      cgd 	isaphysmemunblock = func;
    435  1.1      cgd 	while (isaphysmemflag & B_BUSY) {
    436  1.1      cgd 		isaphysmemflag |= B_WANTED;
    437  1.1      cgd 		sleep(&isaphysmemflag, PRIBIO);
    438  1.1      cgd 	}
    439  1.1      cgd 	isaphysmemflag |= B_BUSY;
    440  1.1      cgd 
    441  1.1      cgd 	return((caddr_t)isaphysmem);
    442  1.1      cgd }
    443  1.1      cgd 
    444  1.1      cgd /*
    445  1.1      cgd  * Free contiguous physical memory used for transfer.
    446  1.1      cgd  * (assumed to be called at splbio())
    447  1.1      cgd  */
    448  1.1      cgd void
    449  1.1      cgd isa_freephysmem(caddr_t va, unsigned length) {
    450  1.1      cgd 
    451  1.1      cgd 	isaphysmemflag &= ~B_BUSY;
    452  1.1      cgd 	if (isaphysmemflag & B_WANTED) {
    453  1.1      cgd 		isaphysmemflag &= B_WANTED;
    454  1.1      cgd 		wakeup(&isaphysmemflag);
    455  1.1      cgd 		if (isaphysmemunblock)
    456  1.1      cgd 			(*isaphysmemunblock)();
    457  1.1      cgd 	}
    458  1.1      cgd }
    459  1.1      cgd 
    460  1.1      cgd /*
    461  1.1      cgd  * Handle a NMI, possibly a machine check.
    462  1.1      cgd  * return true to panic system, false to ignore.
    463  1.1      cgd  */
    464  1.1      cgd isa_nmi(cd) {
    465  1.1      cgd 
    466  1.1      cgd 	log(LOG_CRIT, "\nNMI port 61 %x, port 70 %x\n", inb(0x61), inb(0x70));
    467  1.1      cgd 	return(0);
    468  1.1      cgd }
    469  1.1      cgd 
    470  1.1      cgd /*
    471  1.1      cgd  * Caught a stray interrupt, notify
    472  1.1      cgd  */
    473  1.1      cgd isa_strayintr(d) {
    474  1.1      cgd 
    475  1.1      cgd 	/* DON'T BOTHER FOR NOW! */
    476  1.1      cgd 	/* for some reason, we get bursts of intr #7, even if not enabled! */
    477  1.4      cgd 	/*
    478  1.4      cgd 	 * Well the reason you got bursts of intr #7 is because someone
    479  1.4      cgd 	 * raised an interrupt line and dropped it before the 8259 could
    480  1.4      cgd 	 * prioritize it.  This is documented in the intel data book.  This
    481  1.4      cgd 	 * means you have BAD hardware!  I have changed this so that only
    482  1.4      cgd 	 * the first 10 get logged, then it quits logging them, and puts
    483  1.4      cgd 	 * out a special message. rgrimes 3/25/1993
    484  1.4      cgd 	 */
    485  1.4      cgd 	extern u_long isa_stray_intrcnt;
    486  1.4      cgd 
    487  1.4      cgd 	isa_stray_intrcnt++;
    488  1.4      cgd 	if (isa_stray_intrcnt <= 10)
    489  1.4      cgd 		log(LOG_ERR,"ISA strayintr %x\n", d);
    490  1.4      cgd 	if (isa_stray_intrcnt == 10)
    491  1.4      cgd 		log(LOG_CRIT,"Too many ISA strayintr not logging any more\n");
    492  1.1      cgd }
    493  1.1      cgd 
    494  1.1      cgd /*
    495  1.1      cgd  * Wait "n" microseconds. Relies on timer 0 to have 1Mhz clock, regardless
    496  1.1      cgd  * of processor board speed. Note: timer had better have been programmed
    497  1.1      cgd  * before this is first used!
    498  1.1      cgd  */
    499  1.1      cgd DELAY(n) {
    500  1.1      cgd 	int tick = getit(0,0) & 1;
    501  1.1      cgd 
    502  1.1      cgd 	while (n--) {
    503  1.1      cgd 		/* wait approximately 1 micro second */
    504  1.1      cgd 		while (tick == getit(0,0) & 1) ;
    505  1.1      cgd 
    506  1.1      cgd 		tick = getit(0,0) & 1;
    507  1.1      cgd 	}
    508  1.1      cgd }
    509  1.1      cgd 
    510  1.1      cgd getit(unit, timer) {
    511  1.1      cgd 	int port = (unit ? IO_TIMER2 : IO_TIMER1) + timer, val;
    512  1.1      cgd 
    513  1.1      cgd 	val = inb(port);
    514  1.1      cgd 	val = (inb(port) << 8) + val;
    515  1.1      cgd 	return (val);
    516  1.1      cgd }
    517  1.1      cgd 
    518  1.1      cgd extern int hz;
    519  1.1      cgd 
    520  1.1      cgd static beeping;
    521  1.1      cgd static
    522  1.1      cgd sysbeepstop(f)
    523  1.1      cgd {
    524  1.1      cgd 	/* disable counter 2 */
    525  1.1      cgd 	outb(0x61, inb(0x61) & 0xFC);
    526  1.1      cgd 	if (f)
    527  1.1      cgd 		timeout(sysbeepstop, 0, f);
    528  1.1      cgd 	else
    529  1.1      cgd 		beeping = 0;
    530  1.1      cgd }
    531  1.1      cgd 
    532  1.1      cgd void sysbeep(int pitch, int period)
    533  1.1      cgd {
    534  1.1      cgd 
    535  1.1      cgd 	outb(0x61, inb(0x61) | 3);	/* enable counter 2 */
    536  1.1      cgd 	outb(0x43, 0xb6);	/* set command for counter 2, 2 byte write */
    537  1.1      cgd 
    538  1.1      cgd 	outb(0x42, pitch);
    539  1.1      cgd 	outb(0x42, (pitch>>8));
    540  1.1      cgd 
    541  1.1      cgd 	if (!beeping) {
    542  1.1      cgd 		beeping = period;
    543  1.1      cgd 		timeout(sysbeepstop, period/2, period);
    544  1.1      cgd 	}
    545  1.1      cgd }
    546  1.1      cgd 
    547  1.1      cgd /*
    548  1.1      cgd  * Pass command to keyboard controller (8042)
    549  1.1      cgd  */
    550  1.1      cgd unsigned kbc_8042cmd(val) {
    551  1.1      cgd 
    552  1.1      cgd 	while (inb(KBSTATP)&KBS_IBF);
    553  1.1      cgd 	if (val) outb(KBCMDP, val);
    554  1.1      cgd 	while (inb(KBSTATP)&KBS_IBF);
    555  1.1      cgd 	return (inb(KBDATAP));
    556  1.1      cgd }
    557