Home | History | Annotate | Line # | Download | only in isa
isa.c revision 1.11
      1 /*-
      2  * Copyright (c) 1991 The Regents of the University of California.
      3  * All rights reserved.
      4  *
      5  * This code is derived from software contributed to Berkeley by
      6  * William Jolitz.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. All advertising materials mentioning features or use of this software
     17  *    must display the following acknowledgement:
     18  *	This product includes software developed by the University of
     19  *	California, Berkeley and its contributors.
     20  * 4. Neither the name of the University nor the names of its contributors
     21  *    may be used to endorse or promote products derived from this software
     22  *    without specific prior written permission.
     23  *
     24  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  * SUCH DAMAGE.
     35  *
     36  *	@(#)isa.c	7.2 (Berkeley) 5/13/91
     37  */
     38 static char rcsid[] = "$Header: /tank/opengrok/rsync2/NetBSD/src/sys/dev/isa/isa.c,v 1.11 1993/05/11 04:06:23 deraadt Exp $";
     39 
     40 /*
     41  * code to manage AT bus
     42  *
     43  * 92/08/18  Frank P. MacLachlan (fpm (at) crash.cts.com):
     44  * Fixed uninitialized variable problem and added code to deal
     45  * with DMA page boundaries in isa_dmarangecheck().  Fixed word
     46  * mode DMA count compution and reorganized DMA setup code in
     47  * isa_dmastart()
     48  */
     49 
     50 #include "param.h"
     51 #include "systm.h"
     52 #include "conf.h"
     53 #include "file.h"
     54 #include "buf.h"
     55 #include "uio.h"
     56 #include "syslog.h"
     57 #include "malloc.h"
     58 #include "rlist.h"
     59 #include "machine/segments.h"
     60 #include "vm/vm.h"
     61 #include "i386/isa/isa_device.h"
     62 #include "i386/isa/isa.h"
     63 #include "i386/isa/icu.h"
     64 #include "i386/isa/ic/i8237.h"
     65 #include "i386/isa/ic/i8042.h"
     66 
     67 /*
     68 **  Register definitions for DMA controller 1 (channels 0..3):
     69 */
     70 #define	DMA1_CHN(c)	(IO_DMA1 + 1*(2*(c)))	/* addr reg for channel c */
     71 #define	DMA1_SMSK	(IO_DMA1 + 1*10)	/* single mask register */
     72 #define	DMA1_MODE	(IO_DMA1 + 1*11)	/* mode register */
     73 #define	DMA1_FFC	(IO_DMA1 + 1*12)	/* clear first/last FF */
     74 
     75 /*
     76 **  Register definitions for DMA controller 2 (channels 4..7):
     77 */
     78 #define	DMA2_CHN(c)	(IO_DMA1 + 2*(2*(c)))	/* addr reg for channel c */
     79 #define	DMA2_SMSK	(IO_DMA2 + 2*10)	/* single mask register */
     80 #define	DMA2_MODE	(IO_DMA2 + 2*11)	/* mode register */
     81 #define	DMA2_FFC	(IO_DMA2 + 2*12)	/* clear first/last FF */
     82 
     83 int config_isadev(struct isa_device *, u_short *);
     84 void config_attach(struct isa_driver *, struct isa_device *);
     85 
     86 /*
     87  * Configure all ISA devices
     88  */
     89 isa_configure() {
     90 	struct isa_device *dvp;
     91 	struct isa_driver *dp;
     92 
     93 	splhigh();
     94 	INTREN(IRQ_SLAVE);
     95 	for (dvp = isa_devtab_tty; config_isadev(dvp,&ttymask); dvp++)
     96 		;
     97 	for (dvp = isa_devtab_bio; config_isadev(dvp,&biomask); dvp++)
     98 		;
     99 	for (dvp = isa_devtab_net; config_isadev(dvp,&netmask); dvp++)
    100 		;
    101 	for (dvp = isa_devtab_null; config_isadev(dvp,0); dvp++)
    102 		;
    103 #include "sl.h"
    104 #if NSL > 0
    105 	netmask |= ttymask;
    106 	ttymask |= netmask;
    107 #endif
    108 
    109 	/* and the problem is... if netmask == 0, then the loopback
    110 	 * code can do some really ugly things.
    111 	 * workaround for this: if netmask == 0, set it to 0x8000, which
    112 	 * is the value used by splsoftclock.  this is nasty, but it
    113 	 * should work until this interrupt system goes away. -- cgd
    114 	 */
    115 	if (netmask == 0)
    116 		netmask = 0x8000;	/* same as for softclock.  XXX */
    117 
    118 	/* biomask |= ttymask ;  can some tty devices use buffers? */
    119 	/* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
    120 	splnone();
    121 }
    122 
    123 /*
    124  * Configure an ISA device.
    125  */
    126 config_isadev(isdp, mp)
    127 	struct isa_device *isdp;
    128 	u_short *mp;
    129 {
    130 	struct isa_driver *dp;
    131 
    132 	if (dp = isdp->id_driver) {
    133 		if (isdp->id_maddr) {
    134 			extern u_int atdevbase;
    135 
    136 			isdp->id_maddr -= 0xa0000;
    137 			isdp->id_maddr += atdevbase;
    138 		}
    139 		isdp->id_alive = (*dp->probe)(isdp);
    140 		if (isdp->id_irq == (u_short)-1)
    141 			isdp->id_alive = 0;
    142 		if (isdp->id_alive) {
    143 			printf("%s%d", dp->name, isdp->id_unit);
    144 			printf(" at 0x%x", isdp->id_iobase);
    145 			if ((isdp->id_iobase + isdp->id_alive - 1) !=
    146 			     isdp->id_iobase)
    147 				printf("-0x%x",
    148 				       isdp->id_iobase + isdp->id_alive - 1);
    149 			printf(" ");
    150 			if (isdp->id_irq != 0)
    151 				printf("irq %d ", ffs(isdp->id_irq)-1);
    152 			if (isdp->id_drq != -1)
    153 				printf("drq %d ", isdp->id_drq);
    154 			if (isdp->id_maddr != 0)
    155 				printf("maddr 0x%x ", kvtop(isdp->id_maddr));
    156 			if (isdp->id_msize != 0)
    157 				printf("msize %d ", isdp->id_msize);
    158 			if (isdp->id_flags != 0)
    159 				printf("flags 0x%x ", isdp->id_flags);
    160 			printf("on isa\n");
    161 
    162 			config_attach(dp, isdp);
    163 
    164 			if (isdp->id_irq != 0x0ffff) {
    165 				int intrno;
    166 
    167 				intrno = ffs(isdp->id_irq)-1;
    168 				INTREN(isdp->id_irq);
    169 				if(mp)
    170 					INTRMASK(*mp,isdp->id_irq);
    171 				setidt(ICU_OFFSET+intrno, isdp->id_intr,
    172 					 SDT_SYS386IGT, SEL_KPL);
    173 			}
    174 		}
    175 		return (1);
    176 	} else	return(0);
    177 }
    178 
    179 void
    180 config_attach(struct isa_driver *dp, struct isa_device *isdp)
    181 {
    182 	extern struct isa_device isa_subdev[];
    183 	struct isa_device *dvp;
    184 
    185 	if(isdp->id_masunit==-1) {
    186 		(void)(*dp->attach)(isdp);
    187 		return;
    188 	}
    189 
    190 	if(isdp->id_masunit==0) {
    191 		for(dvp = isa_subdev; dvp->id_driver; dvp++) {
    192 			if (dvp->id_driver != dp)
    193 				continue;
    194 			if (dvp->id_masunit != isdp->id_unit)
    195 				continue;
    196 			if (dvp->id_physid == -1)
    197 				continue;
    198 			dvp->id_alive = (*dp->attach)(dvp);
    199 		}
    200 		for(dvp = isa_subdev; dvp->id_driver; dvp++) {
    201 			if (dvp->id_driver != dp)
    202 				continue;
    203 			if (dvp->id_masunit != isdp->id_unit)
    204 				continue;
    205 			if (dvp->id_physid != -1)
    206 				continue;
    207 			dvp->id_alive = (*dp->attach)(dvp);
    208 		}
    209 		return;
    210 	}
    211 	printf("id_masunit has weird value\n");
    212 }
    213 
    214 
    215 #define	IDTVEC(name)	__CONCAT(X,name)
    216 /* default interrupt vector table entries */
    217 extern	IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3),
    218 	IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7),
    219 	IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11),
    220 	IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);
    221 
    222 static *defvec[16] = {
    223 	&IDTVEC(intr0), &IDTVEC(intr1), &IDTVEC(intr2), &IDTVEC(intr3),
    224 	&IDTVEC(intr4), &IDTVEC(intr5), &IDTVEC(intr6), &IDTVEC(intr7),
    225 	&IDTVEC(intr8), &IDTVEC(intr9), &IDTVEC(intr10), &IDTVEC(intr11),
    226 	&IDTVEC(intr12), &IDTVEC(intr13), &IDTVEC(intr14), &IDTVEC(intr15) };
    227 
    228 /* out of range default interrupt vector gate entry */
    229 extern	IDTVEC(intrdefault);
    230 
    231 /*
    232  * Fill in default interrupt table (in case of spuruious interrupt
    233  * during configuration of kernel, setup interrupt control unit
    234  */
    235 isa_defaultirq() {
    236 	int i;
    237 
    238 	/* icu vectors */
    239 	for (i = NRSVIDT ; i < NRSVIDT+ICU_LEN ; i++)
    240 		setidt(i, defvec[i],  SDT_SYS386IGT, SEL_KPL);
    241 
    242 	/* out of range vectors */
    243 	for (i = NRSVIDT; i < NIDT; i++)
    244 		setidt(i, &IDTVEC(intrdefault), SDT_SYS386IGT, SEL_KPL);
    245 
    246 	/* clear npx intr latch */
    247 	outb(0xf1,0);
    248 
    249 	/* initialize 8259's */
    250 	outb(IO_ICU1, 0x11);		/* reset; program device, four bytes */
    251 	outb(IO_ICU1+1, NRSVIDT);	/* starting at this vector index */
    252 	outb(IO_ICU1+1, 1<<2);		/* slave on line 2 */
    253 	outb(IO_ICU1+1, 1);		/* 8086 mode */
    254 	outb(IO_ICU1+1, 0xff);		/* leave interrupts masked */
    255 	outb(IO_ICU1, 2);		/* default to ISR on read */
    256 
    257 	outb(IO_ICU2, 0x11);		/* reset; program device, four bytes */
    258 	outb(IO_ICU2+1, NRSVIDT+8);	/* staring at this vector index */
    259 	outb(IO_ICU2+1,2);		/* my slave id is 2 */
    260 	outb(IO_ICU2+1,1);		/* 8086 mode */
    261 	outb(IO_ICU2+1, 0xff);		/* leave interrupts masked */
    262 	outb(IO_ICU2, 2);		/* default to ISR on read */
    263 }
    264 
    265 /* region of physical memory known to be contiguous */
    266 vm_offset_t isaphysmem;
    267 static caddr_t dma_bounce[8];		/* XXX */
    268 static char bounced[8];		/* XXX */
    269 #define MAXDMASZ 512		/* XXX */
    270 
    271 /* high byte of address is stored in this port for i-th dma channel */
    272 static short dmapageport[8] =
    273 	{ 0x87, 0x83, 0x81, 0x82, 0x8f, 0x8b, 0x89, 0x8a };
    274 
    275 /*
    276  * isa_dmacascade(): program 8237 DMA controller channel to accept
    277  * external dma control by a board.
    278  */
    279 void isa_dmacascade(unsigned chan)
    280 {
    281 	if (chan > 7)
    282 		panic("isa_dmacascade: impossible request");
    283 
    284 	/* set dma channel mode, and set dma channel mode */
    285 	if ((chan & 4) == 0) {
    286 		outb(DMA1_MODE, DMA37MD_CASCADE | chan);
    287 		outb(DMA1_SMSK, chan);
    288 	} else {
    289 		outb(DMA2_MODE, DMA37MD_CASCADE | (chan & 3));
    290 		outb(DMA2_SMSK, chan & 3);
    291 	}
    292 }
    293 
    294 /*
    295  * isa_dmastart(): program 8237 DMA controller channel, avoid page alignment
    296  * problems by using a bounce buffer.
    297  */
    298 void isa_dmastart(int flags, caddr_t addr, unsigned nbytes, unsigned chan)
    299 {	vm_offset_t phys;
    300 	int waport;
    301 	caddr_t newaddr;
    302 
    303 	if (    chan > 7
    304 	    || (chan < 4 && nbytes > (1<<16))
    305 	    || (chan >= 4 && (nbytes > (1<<17) || (u_int)addr & 1)))
    306 		panic("isa_dmastart: impossible request");
    307 
    308 	if (isa_dmarangecheck(addr, nbytes, chan)) {
    309 		if (dma_bounce[chan] == 0)
    310 			dma_bounce[chan] =
    311 				/*(caddr_t)malloc(MAXDMASZ, M_TEMP, M_WAITOK);*/
    312 				(caddr_t) isaphysmem + NBPG*chan;
    313 		bounced[chan] = 1;
    314 		newaddr = dma_bounce[chan];
    315 		*(int *) newaddr = 0;	/* XXX */
    316 
    317 		/* copy bounce buffer on write */
    318 		if (!(flags & B_READ))
    319 			bcopy(addr, newaddr, nbytes);
    320 		addr = newaddr;
    321 	}
    322 
    323 	/* translate to physical */
    324 	phys = pmap_extract(pmap_kernel(), (vm_offset_t)addr);
    325 
    326 	if ((chan & 4) == 0) {
    327 		/*
    328 		 * Program one of DMA channels 0..3.  These are
    329 		 * byte mode channels.
    330 		 */
    331 		/* set dma channel mode, and reset address ff */
    332 		if (flags & B_READ)
    333 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|chan);
    334 		else
    335 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_READ|chan);
    336 		outb(DMA1_FFC, 0);
    337 
    338 		/* send start address */
    339 		waport =  DMA1_CHN(chan);
    340 		outb(waport, phys);
    341 		outb(waport, phys>>8);
    342 		outb(dmapageport[chan], phys>>16);
    343 
    344 		/* send count */
    345 		outb(waport + 1, --nbytes);
    346 		outb(waport + 1, nbytes>>8);
    347 
    348 		/* unmask channel */
    349 		outb(DMA1_SMSK, chan);
    350 	} else {
    351 		/*
    352 		 * Program one of DMA channels 4..7.  These are
    353 		 * word mode channels.
    354 		 */
    355 		/* set dma channel mode, and reset address ff */
    356 		if (flags & B_READ)
    357 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|(chan&3));
    358 		else
    359 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_READ|(chan&3));
    360 		outb(DMA2_FFC, 0);
    361 
    362 		/* send start address */
    363 		waport = DMA2_CHN(chan - 4);
    364 		outb(waport, phys>>1);
    365 		outb(waport, phys>>9);
    366 		outb(dmapageport[chan], phys>>16);
    367 
    368 		/* send count */
    369 		nbytes >>= 1;
    370 		outb(waport + 2, --nbytes);
    371 		outb(waport + 2, nbytes>>8);
    372 
    373 		/* unmask channel */
    374 		outb(DMA2_SMSK, chan & 3);
    375 	}
    376 }
    377 
    378 void isa_dmadone(int flags, caddr_t addr, int nbytes, int chan)
    379 {
    380 
    381 	/* copy bounce buffer on read */
    382 	/*if ((flags & (B_PHYS|B_READ)) == (B_PHYS|B_READ))*/
    383 	if (bounced[chan]) {
    384 		bcopy(dma_bounce[chan], addr, nbytes);
    385 		bounced[chan] = 0;
    386 	}
    387 }
    388 
    389 /*
    390  * Check for problems with the address range of a DMA transfer
    391  * (non-contiguous physical pages, outside of bus address space,
    392  * crossing DMA page boundaries).
    393  * Return true if special handling needed.
    394  */
    395 
    396 isa_dmarangecheck(caddr_t va, unsigned length, unsigned chan) {
    397 	vm_offset_t phys, priorpage = 0, endva;
    398 	u_int dma_pgmsk = (chan & 4) ?  ~(128*1024-1) : ~(64*1024-1);
    399 
    400 	endva = (vm_offset_t)round_page(va + length);
    401 	for (; va < (caddr_t) endva ; va += NBPG) {
    402 		phys = trunc_page(pmap_extract(pmap_kernel(), (vm_offset_t)va));
    403 #define ISARAM_END	RAM_END
    404 		if (phys == 0)
    405 			panic("isa_dmacheck: no physical page present");
    406 		if (phys > ISARAM_END)
    407 			return (1);
    408 		if (priorpage) {
    409 			if (priorpage + NBPG != phys)
    410 				return (1);
    411 			/* check if crossing a DMA page boundary */
    412 			if (((u_int)priorpage ^ (u_int)phys) & dma_pgmsk)
    413 				return (1);
    414 		}
    415 		priorpage = phys;
    416 	}
    417 	return (0);
    418 }
    419 
    420 /* head of queue waiting for physmem to become available */
    421 struct buf isa_physmemq;
    422 
    423 /* blocked waiting for resource to become free for exclusive use */
    424 static isaphysmemflag;
    425 /* if waited for and call requested when free (B_CALL) */
    426 static void (*isaphysmemunblock)(); /* needs to be a list */
    427 
    428 /*
    429  * Allocate contiguous physical memory for transfer, returning
    430  * a *virtual* address to region. May block waiting for resource.
    431  * (assumed to be called at splbio())
    432  */
    433 caddr_t
    434 isa_allocphysmem(caddr_t va, unsigned length, void (*func)()) {
    435 
    436 	isaphysmemunblock = func;
    437 	while (isaphysmemflag & B_BUSY) {
    438 		isaphysmemflag |= B_WANTED;
    439 		sleep(&isaphysmemflag, PRIBIO);
    440 	}
    441 	isaphysmemflag |= B_BUSY;
    442 
    443 	return((caddr_t)isaphysmem);
    444 }
    445 
    446 /*
    447  * Free contiguous physical memory used for transfer.
    448  * (assumed to be called at splbio())
    449  */
    450 void
    451 isa_freephysmem(caddr_t va, unsigned length) {
    452 
    453 	isaphysmemflag &= ~B_BUSY;
    454 	if (isaphysmemflag & B_WANTED) {
    455 		isaphysmemflag &= B_WANTED;
    456 		wakeup(&isaphysmemflag);
    457 		if (isaphysmemunblock)
    458 			(*isaphysmemunblock)();
    459 	}
    460 }
    461 
    462 /*
    463  * Handle a NMI, possibly a machine check.
    464  * return true to panic system, false to ignore.
    465  */
    466 isa_nmi(cd) {
    467 
    468 	log(LOG_CRIT, "\nNMI port 61 %x, port 70 %x\n", inb(0x61), inb(0x70));
    469 	return(0);
    470 }
    471 
    472 /*
    473  * Caught a stray interrupt, notify
    474  */
    475 isa_strayintr(d) {
    476 
    477 	/* DON'T BOTHER FOR NOW! */
    478 	/* for some reason, we get bursts of intr #7, even if not enabled! */
    479 	/*
    480 	 * Well the reason you got bursts of intr #7 is because someone
    481 	 * raised an interrupt line and dropped it before the 8259 could
    482 	 * prioritize it.  This is documented in the intel data book.  This
    483 	 * means you have BAD hardware!  I have changed this so that only
    484 	 * the first 10 get logged, then it quits logging them, and puts
    485 	 * out a special message. rgrimes 3/25/1993
    486 	 */
    487 	extern u_long isa_stray_intrcnt;
    488 
    489 	isa_stray_intrcnt++;
    490 	if (isa_stray_intrcnt <= 10)
    491 		log(LOG_ERR,"ISA strayintr %x\n", d);
    492 	if (isa_stray_intrcnt == 10)
    493 		log(LOG_CRIT,"Too many ISA strayintr not logging any more\n");
    494 }
    495 
    496 /*
    497  * Wait "n" microseconds. Relies on timer 0 to have 1Mhz clock, regardless
    498  * of processor board speed. Note: timer had better have been programmed
    499  * before this is first used!
    500  */
    501 DELAY(n) {
    502 	int tick = getit(0,0) & 1;
    503 
    504 	while (n--) {
    505 		/* wait approximately 1 micro second */
    506 		while (tick == getit(0,0) & 1) ;
    507 
    508 		tick = getit(0,0) & 1;
    509 	}
    510 }
    511 
    512 getit(unit, timer) {
    513 	int port = (unit ? IO_TIMER2 : IO_TIMER1) + timer, val;
    514 
    515 	val = inb(port);
    516 	val = (inb(port) << 8) + val;
    517 	return (val);
    518 }
    519 
    520 extern int hz;
    521 
    522 static beeping;
    523 static
    524 sysbeepstop(f)
    525 {
    526 	/* disable counter 2 */
    527 	outb(0x61, inb(0x61) & 0xFC);
    528 	if (f)
    529 		timeout(sysbeepstop, 0, f);
    530 	else
    531 		beeping = 0;
    532 }
    533 
    534 void sysbeep(int pitch, int period)
    535 {
    536 
    537 	outb(0x61, inb(0x61) | 3);	/* enable counter 2 */
    538 	outb(0x43, 0xb6);	/* set command for counter 2, 2 byte write */
    539 
    540 	outb(0x42, pitch);
    541 	outb(0x42, (pitch>>8));
    542 
    543 	if (!beeping) {
    544 		beeping = period;
    545 		timeout(sysbeepstop, period/2, period);
    546 	}
    547 }
    548 
    549 /*
    550  * Pass command to keyboard controller (8042)
    551  */
    552 unsigned kbc_8042cmd(val) {
    553 
    554 	while (inb(KBSTATP)&KBS_IBF);
    555 	if (val) outb(KBCMDP, val);
    556 	while (inb(KBSTATP)&KBS_IBF);
    557 	return (inb(KBDATAP));
    558 }
    559