isa.c revision 1.2 1 /*-
2 * Copyright (c) 1991 The Regents of the University of California.
3 * All rights reserved.
4 *
5 * This code is derived from software contributed to Berkeley by
6 * William Jolitz.
7 *
8 * Redistribution and use in source and binary forms, with or without
9 * modification, are permitted provided that the following conditions
10 * are met:
11 * 1. Redistributions of source code must retain the above copyright
12 * notice, this list of conditions and the following disclaimer.
13 * 2. Redistributions in binary form must reproduce the above copyright
14 * notice, this list of conditions and the following disclaimer in the
15 * documentation and/or other materials provided with the distribution.
16 * 3. All advertising materials mentioning features or use of this software
17 * must display the following acknowledgement:
18 * This product includes software developed by the University of
19 * California, Berkeley and its contributors.
20 * 4. Neither the name of the University nor the names of its contributors
21 * may be used to endorse or promote products derived from this software
22 * without specific prior written permission.
23 *
24 * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
25 * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
26 * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
27 * ARE DISCLAIMED. IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
28 * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
29 * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
30 * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
31 * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
32 * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
33 * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
34 * SUCH DAMAGE.
35 *
36 * @(#)isa.c 7.2 (Berkeley) 5/13/91
37 */
38 static char rcsid[] = "$Header: /tank/opengrok/rsync2/NetBSD/src/sys/dev/isa/isa.c,v 1.2 1993/03/21 18:04:42 cgd Exp $";
39
40 /*
41 * code to manage AT bus
42 *
43 * 92/08/18 Frank P. MacLachlan (fpm (at) crash.cts.com):
44 * Fixed uninitialized variable problem and added code to deal
45 * with DMA page boundaries in isa_dmarangecheck(). Fixed word
46 * mode DMA count compution and reorganized DMA setup code in
47 * isa_dmastart()
48 */
49
50 #include "param.h"
51 #include "systm.h"
52 #include "conf.h"
53 #include "file.h"
54 #include "buf.h"
55 #include "uio.h"
56 #include "syslog.h"
57 #include "malloc.h"
58 #include "rlist.h"
59 #include "machine/segments.h"
60 #include "vm/vm.h"
61 #include "i386/isa/isa_device.h"
62 #include "i386/isa/isa.h"
63 #include "i386/isa/icu.h"
64 #include "i386/isa/ic/i8237.h"
65 #include "i386/isa/ic/i8042.h"
66
67 /*
68 ** Register definitions for DMA controller 1 (channels 0..3):
69 */
70 #define DMA1_CHN(c) (IO_DMA1 + 1*(2*(c))) /* addr reg for channel c */
71 #define DMA1_SMSK (IO_DMA1 + 1*10) /* single mask register */
72 #define DMA1_MODE (IO_DMA1 + 1*11) /* mode register */
73 #define DMA1_FFC (IO_DMA1 + 1*12) /* clear first/last FF */
74
75 /*
76 ** Register definitions for DMA controller 2 (channels 4..7):
77 */
78 #define DMA2_CHN(c) (IO_DMA1 + 2*(2*(c))) /* addr reg for channel c */
79 #define DMA2_SMSK (IO_DMA2 + 2*10) /* single mask register */
80 #define DMA2_MODE (IO_DMA2 + 2*11) /* mode register */
81 #define DMA2_FFC (IO_DMA2 + 2*12) /* clear first/last FF */
82
83 int config_isadev(struct isa_device *, u_short *);
84 #ifdef notyet
85 struct rlist *isa_iomem;
86
87 /*
88 * Configure all ISA devices
89 */
90 isa_configure() {
91 struct isa_device *dvp;
92 struct isa_driver *dp;
93
94 splhigh();
95 INTREN(IRQ_SLAVE);
96 /*rlist_free(&isa_iomem, 0xa0000, 0xfffff);*/
97 for (dvp = isa_devtab_tty; dvp; dvp++)
98 (void) config_isadev(dvp, &ttymask);
99 for (dvp = isa_devtab_bio; dvp; dvp++)
100 (void) config_isadev(dvp, &biomask);
101 for (dvp = isa_devtab_net; dvp; dvp++)
102 (void) config_isadev(dvp, &netmask);
103 for (dvp = isa_devtab_null; dvp; dvp++)
104 (void) config_isadev(dvp, 0);
105 #include "sl.h"
106 #if NSL > 0
107 netmask |= ttymask;
108 ttymask |= netmask;
109 #endif
110 /* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
111 splnone();
112 }
113
114 /*
115 * Configure an ISA device.
116 */
117 config_isadev(isdp, mp)
118 struct isa_device *isdp;
119 u_short *mp;
120 {
121 struct isa_driver *dp;
122 static short drqseen, irqseen;
123
124 if (dp = isdp->id_driver) {
125 /* if a device with i/o memory, convert to virtual address */
126 if (isdp->id_maddr) {
127 extern unsigned int atdevbase;
128
129 isdp->id_maddr -= IOM_BEGIN;
130 isdp->id_maddr += atdevbase;
131 }
132 isdp->id_alive = (*dp->probe)(isdp);
133 if (isdp->id_alive) {
134
135 printf("%s%d at port 0x%x ", dp->name,
136 isdp->id_unit, isdp->id_iobase);
137
138 /* check for conflicts */
139 if (irqseen & isdp->id_irq) {
140 printf("INTERRUPT CONFLICT - irq%d\n",
141 ffs(isdp->id_irq) - 1);
142 return (0);
143 }
144 if (isdp->id_drq != -1
145 && (drqseen & (1<<isdp->id_drq))) {
146 printf("DMA CONFLICT - drq%d\n", isdp->id_drq);
147 return (0);
148 }
149 /* NEED TO CHECK IOMEM CONFLICT HERE */
150
151 /* allocate and wire in device */
152 if(isdp->id_irq) {
153 int intrno;
154
155 intrno = ffs(isdp->id_irq)-1;
156 printf("irq %d ", intrno);
157 INTREN(isdp->id_irq);
158 if(mp)INTRMASK(*mp,isdp->id_irq);
159 setidt(NRSVIDT + intrno, isdp->id_intr,
160 SDT_SYS386IGT, SEL_KPL);
161 irqseen |= isdp->id_irq;
162 }
163 if (isdp->id_drq != -1) {
164 printf("drq %d ", isdp->id_drq);
165 drqseen |= 1 << isdp->id_drq;
166 }
167
168 (*dp->attach)(isdp);
169
170 printf("on isa\n");
171 }
172 return (1);
173 } else return(0);
174 }
175 #else
176 /*
177 * Configure all ISA devices
178 */
179 isa_configure() {
180 struct isa_device *dvp;
181 struct isa_driver *dp;
182
183 splhigh();
184 INTREN(IRQ_SLAVE);
185 for (dvp = isa_devtab_tty; config_isadev(dvp,&ttymask); dvp++);
186 for (dvp = isa_devtab_bio; config_isadev(dvp,&biomask); dvp++);
187 for (dvp = isa_devtab_net; config_isadev(dvp,&netmask); dvp++);
188 for (dvp = isa_devtab_null; config_isadev(dvp,0); dvp++);
189 #include "sl.h"
190 #if NSL > 0
191 netmask |= ttymask;
192 ttymask |= netmask;
193 #endif
194 /* biomask |= ttymask ; can some tty devices use buffers? */
195 /* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
196 splnone();
197 }
198
199 /*
200 * Configure an ISA device.
201 */
202 config_isadev(isdp, mp)
203 struct isa_device *isdp;
204 u_short *mp;
205 {
206 struct isa_driver *dp;
207
208 if (dp = isdp->id_driver) {
209 if (isdp->id_maddr) {
210 extern u_int atdevbase;
211
212 isdp->id_maddr -= 0xa0000;
213 isdp->id_maddr += atdevbase;
214 }
215 isdp->id_alive = (*dp->probe)(isdp);
216 if (isdp->id_alive) {
217 printf("%s%d", dp->name, isdp->id_unit);
218 (*dp->attach)(isdp);
219 printf(" at 0x%x ", isdp->id_iobase);
220 if(isdp->id_irq) {
221 int intrno;
222
223 intrno = ffs(isdp->id_irq)-1;
224 printf("irq %d ", intrno);
225 INTREN(isdp->id_irq);
226 if(mp)INTRMASK(*mp,isdp->id_irq);
227 setidt(ICU_OFFSET+intrno, isdp->id_intr,
228 SDT_SYS386IGT, SEL_KPL);
229 }
230 if (isdp->id_drq != -1) printf("drq %d ", isdp->id_drq);
231 printf("on isa\n");
232 }
233 return (1);
234 } else return(0);
235 }
236 #endif
237
238 #define IDTVEC(name) __CONCAT(X,name)
239 /* default interrupt vector table entries */
240 extern IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3),
241 IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7),
242 IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11),
243 IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);
244
245 static *defvec[16] = {
246 &IDTVEC(intr0), &IDTVEC(intr1), &IDTVEC(intr2), &IDTVEC(intr3),
247 &IDTVEC(intr4), &IDTVEC(intr5), &IDTVEC(intr6), &IDTVEC(intr7),
248 &IDTVEC(intr8), &IDTVEC(intr9), &IDTVEC(intr10), &IDTVEC(intr11),
249 &IDTVEC(intr12), &IDTVEC(intr13), &IDTVEC(intr14), &IDTVEC(intr15) };
250
251 /* out of range default interrupt vector gate entry */
252 extern IDTVEC(intrdefault);
253
254 /*
255 * Fill in default interrupt table (in case of spuruious interrupt
256 * during configuration of kernel, setup interrupt control unit
257 */
258 isa_defaultirq() {
259 int i;
260
261 /* icu vectors */
262 for (i = NRSVIDT ; i < NRSVIDT+ICU_LEN ; i++)
263 setidt(i, defvec[i], SDT_SYS386IGT, SEL_KPL);
264
265 /* out of range vectors */
266 for (i = NRSVIDT; i < NIDT; i++)
267 setidt(i, &IDTVEC(intrdefault), SDT_SYS386IGT, SEL_KPL);
268
269 /* clear npx intr latch */
270 outb(0xf1,0);
271
272 /* initialize 8259's */
273 outb(IO_ICU1, 0x11); /* reset; program device, four bytes */
274 outb(IO_ICU1+1, NRSVIDT); /* starting at this vector index */
275 outb(IO_ICU1+1, 1<<2); /* slave on line 2 */
276 outb(IO_ICU1+1, 1); /* 8086 mode */
277 outb(IO_ICU1+1, 0xff); /* leave interrupts masked */
278 outb(IO_ICU1, 2); /* default to ISR on read */
279
280 outb(IO_ICU2, 0x11); /* reset; program device, four bytes */
281 outb(IO_ICU2+1, NRSVIDT+8); /* staring at this vector index */
282 outb(IO_ICU2+1,2); /* my slave id is 2 */
283 outb(IO_ICU2+1,1); /* 8086 mode */
284 outb(IO_ICU2+1, 0xff); /* leave interrupts masked */
285 outb(IO_ICU2, 2); /* default to ISR on read */
286 }
287
288 /* region of physical memory known to be contiguous */
289 vm_offset_t isaphysmem;
290 static caddr_t dma_bounce[8]; /* XXX */
291 static char bounced[8]; /* XXX */
292 #define MAXDMASZ 512 /* XXX */
293
294 /* high byte of address is stored in this port for i-th dma channel */
295 static short dmapageport[8] =
296 { 0x87, 0x83, 0x81, 0x82, 0x8f, 0x8b, 0x89, 0x8a };
297
298 /*
299 * isa_dmacascade(): program 8237 DMA controller channel to accept
300 * external dma control by a board.
301 */
302 void isa_dmacascade(unsigned chan)
303 {
304 if (chan > 7)
305 panic("isa_dmacascade: impossible request");
306
307 /* set dma channel mode, and set dma channel mode */
308 if ((chan & 4) == 0) {
309 outb(DMA1_MODE, DMA37MD_CASCADE | chan);
310 outb(DMA1_SMSK, chan);
311 } else {
312 outb(DMA2_MODE, DMA37MD_CASCADE | (chan & 3));
313 outb(DMA2_SMSK, chan & 3);
314 }
315 }
316
317 /*
318 * isa_dmastart(): program 8237 DMA controller channel, avoid page alignment
319 * problems by using a bounce buffer.
320 */
321 void isa_dmastart(int flags, caddr_t addr, unsigned nbytes, unsigned chan)
322 { vm_offset_t phys;
323 int waport;
324 caddr_t newaddr;
325
326 if ( chan > 7
327 || (chan < 4 && nbytes > (1<<16))
328 || (chan >= 4 && (nbytes > (1<<17) || (u_int)addr & 1)))
329 panic("isa_dmastart: impossible request");
330
331 if (isa_dmarangecheck(addr, nbytes, chan)) {
332 if (dma_bounce[chan] == 0)
333 dma_bounce[chan] =
334 /*(caddr_t)malloc(MAXDMASZ, M_TEMP, M_WAITOK);*/
335 (caddr_t) isaphysmem + NBPG*chan;
336 bounced[chan] = 1;
337 newaddr = dma_bounce[chan];
338 *(int *) newaddr = 0; /* XXX */
339
340 /* copy bounce buffer on write */
341 if (!(flags & B_READ))
342 bcopy(addr, newaddr, nbytes);
343 addr = newaddr;
344 }
345
346 /* translate to physical */
347 phys = pmap_extract(pmap_kernel(), (vm_offset_t)addr);
348
349 if ((chan & 4) == 0) {
350 /*
351 * Program one of DMA channels 0..3. These are
352 * byte mode channels.
353 */
354 /* set dma channel mode, and reset address ff */
355 if (flags & B_READ)
356 outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|chan);
357 else
358 outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_READ|chan);
359 outb(DMA1_FFC, 0);
360
361 /* send start address */
362 waport = DMA1_CHN(chan);
363 outb(waport, phys);
364 outb(waport, phys>>8);
365 outb(dmapageport[chan], phys>>16);
366
367 /* send count */
368 outb(waport + 1, --nbytes);
369 outb(waport + 1, nbytes>>8);
370
371 /* unmask channel */
372 outb(DMA1_SMSK, chan);
373 } else {
374 /*
375 * Program one of DMA channels 4..7. These are
376 * word mode channels.
377 */
378 /* set dma channel mode, and reset address ff */
379 if (flags & B_READ)
380 outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|(chan&3));
381 else
382 outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_READ|(chan&3));
383 outb(DMA2_FFC, 0);
384
385 /* send start address */
386 waport = DMA2_CHN(chan - 4);
387 outb(waport, phys>>1);
388 outb(waport, phys>>9);
389 outb(dmapageport[chan], phys>>16);
390
391 /* send count */
392 nbytes >>= 1;
393 outb(waport + 2, --nbytes);
394 outb(waport + 2, nbytes>>8);
395
396 /* unmask channel */
397 outb(DMA2_SMSK, chan & 3);
398 }
399 }
400
401 void isa_dmadone(int flags, caddr_t addr, int nbytes, int chan)
402 {
403
404 /* copy bounce buffer on read */
405 /*if ((flags & (B_PHYS|B_READ)) == (B_PHYS|B_READ))*/
406 if (bounced[chan]) {
407 bcopy(dma_bounce[chan], addr, nbytes);
408 bounced[chan] = 0;
409 }
410 }
411
412 /*
413 * Check for problems with the address range of a DMA transfer
414 * (non-contiguous physical pages, outside of bus address space,
415 * crossing DMA page boundaries).
416 * Return true if special handling needed.
417 */
418
419 isa_dmarangecheck(caddr_t va, unsigned length, unsigned chan) {
420 vm_offset_t phys, priorpage = 0, endva;
421 u_int dma_pgmsk = (chan & 4) ? ~(128*1024-1) : ~(64*1024-1);
422
423 endva = (vm_offset_t)round_page(va + length);
424 for (; va < (caddr_t) endva ; va += NBPG) {
425 phys = trunc_page(pmap_extract(pmap_kernel(), (vm_offset_t)va));
426 #define ISARAM_END RAM_END
427 if (phys == 0)
428 panic("isa_dmacheck: no physical page present");
429 if (phys > ISARAM_END)
430 return (1);
431 if (priorpage) {
432 if (priorpage + NBPG != phys)
433 return (1);
434 /* check if crossing a DMA page boundary */
435 if (((u_int)priorpage ^ (u_int)phys) & dma_pgmsk)
436 return (1);
437 }
438 priorpage = phys;
439 }
440 return (0);
441 }
442
443 /* head of queue waiting for physmem to become available */
444 struct buf isa_physmemq;
445
446 /* blocked waiting for resource to become free for exclusive use */
447 static isaphysmemflag;
448 /* if waited for and call requested when free (B_CALL) */
449 static void (*isaphysmemunblock)(); /* needs to be a list */
450
451 /*
452 * Allocate contiguous physical memory for transfer, returning
453 * a *virtual* address to region. May block waiting for resource.
454 * (assumed to be called at splbio())
455 */
456 caddr_t
457 isa_allocphysmem(caddr_t va, unsigned length, void (*func)()) {
458
459 isaphysmemunblock = func;
460 while (isaphysmemflag & B_BUSY) {
461 isaphysmemflag |= B_WANTED;
462 sleep(&isaphysmemflag, PRIBIO);
463 }
464 isaphysmemflag |= B_BUSY;
465
466 return((caddr_t)isaphysmem);
467 }
468
469 /*
470 * Free contiguous physical memory used for transfer.
471 * (assumed to be called at splbio())
472 */
473 void
474 isa_freephysmem(caddr_t va, unsigned length) {
475
476 isaphysmemflag &= ~B_BUSY;
477 if (isaphysmemflag & B_WANTED) {
478 isaphysmemflag &= B_WANTED;
479 wakeup(&isaphysmemflag);
480 if (isaphysmemunblock)
481 (*isaphysmemunblock)();
482 }
483 }
484
485 /*
486 * Handle a NMI, possibly a machine check.
487 * return true to panic system, false to ignore.
488 */
489 isa_nmi(cd) {
490
491 log(LOG_CRIT, "\nNMI port 61 %x, port 70 %x\n", inb(0x61), inb(0x70));
492 return(0);
493 }
494
495 /*
496 * Caught a stray interrupt, notify
497 */
498 isa_strayintr(d) {
499
500 #ifdef notdef
501 /* DON'T BOTHER FOR NOW! */
502 /* for some reason, we get bursts of intr #7, even if not enabled! */
503 log(LOG_ERR,"ISA strayintr %x", d);
504 #endif
505 }
506
507 /*
508 * Wait "n" microseconds. Relies on timer 0 to have 1Mhz clock, regardless
509 * of processor board speed. Note: timer had better have been programmed
510 * before this is first used!
511 */
512 DELAY(n) {
513 int tick = getit(0,0) & 1;
514
515 while (n--) {
516 /* wait approximately 1 micro second */
517 while (tick == getit(0,0) & 1) ;
518
519 tick = getit(0,0) & 1;
520 }
521 }
522
523 getit(unit, timer) {
524 int port = (unit ? IO_TIMER2 : IO_TIMER1) + timer, val;
525
526 val = inb(port);
527 val = (inb(port) << 8) + val;
528 return (val);
529 }
530
531 extern int hz;
532
533 static beeping;
534 static
535 sysbeepstop(f)
536 {
537 /* disable counter 2 */
538 outb(0x61, inb(0x61) & 0xFC);
539 if (f)
540 timeout(sysbeepstop, 0, f);
541 else
542 beeping = 0;
543 }
544
545 void sysbeep(int pitch, int period)
546 {
547
548 outb(0x61, inb(0x61) | 3); /* enable counter 2 */
549 outb(0x43, 0xb6); /* set command for counter 2, 2 byte write */
550
551 outb(0x42, pitch);
552 outb(0x42, (pitch>>8));
553
554 if (!beeping) {
555 beeping = period;
556 timeout(sysbeepstop, period/2, period);
557 }
558 }
559
560 /*
561 * Pass command to keyboard controller (8042)
562 */
563 unsigned kbc_8042cmd(val) {
564
565 while (inb(KBSTATP)&KBS_IBF);
566 if (val) outb(KBCMDP, val);
567 while (inb(KBSTATP)&KBS_IBF);
568 return (inb(KBDATAP));
569 }
570