Home | History | Annotate | Line # | Download | only in isa
isa.c revision 1.3
      1 /*-
      2  * Copyright (c) 1991 The Regents of the University of California.
      3  * All rights reserved.
      4  *
      5  * This code is derived from software contributed to Berkeley by
      6  * William Jolitz.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. All advertising materials mentioning features or use of this software
     17  *    must display the following acknowledgement:
     18  *	This product includes software developed by the University of
     19  *	California, Berkeley and its contributors.
     20  * 4. Neither the name of the University nor the names of its contributors
     21  *    may be used to endorse or promote products derived from this software
     22  *    without specific prior written permission.
     23  *
     24  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  * SUCH DAMAGE.
     35  *
     36  *	@(#)isa.c	7.2 (Berkeley) 5/13/91
     37  */
     38 static char rcsid[] = "$Header: /tank/opengrok/rsync2/NetBSD/src/sys/dev/isa/isa.c,v 1.3 1993/04/08 08:26:55 deraadt Exp $";
     39 
     40 /*
     41  * code to manage AT bus
     42  *
     43  * 92/08/18  Frank P. MacLachlan (fpm (at) crash.cts.com):
     44  * Fixed uninitialized variable problem and added code to deal
     45  * with DMA page boundaries in isa_dmarangecheck().  Fixed word
     46  * mode DMA count compution and reorganized DMA setup code in
     47  * isa_dmastart()
     48  */
     49 
     50 #include "param.h"
     51 #include "systm.h"
     52 #include "conf.h"
     53 #include "file.h"
     54 #include "buf.h"
     55 #include "uio.h"
     56 #include "syslog.h"
     57 #include "malloc.h"
     58 #include "rlist.h"
     59 #include "machine/segments.h"
     60 #include "vm/vm.h"
     61 #include "i386/isa/isa_device.h"
     62 #include "i386/isa/isa.h"
     63 #include "i386/isa/icu.h"
     64 #include "i386/isa/ic/i8237.h"
     65 #include "i386/isa/ic/i8042.h"
     66 
     67 /*
     68 **  Register definitions for DMA controller 1 (channels 0..3):
     69 */
     70 #define	DMA1_CHN(c)	(IO_DMA1 + 1*(2*(c)))	/* addr reg for channel c */
     71 #define	DMA1_SMSK	(IO_DMA1 + 1*10)	/* single mask register */
     72 #define	DMA1_MODE	(IO_DMA1 + 1*11)	/* mode register */
     73 #define	DMA1_FFC	(IO_DMA1 + 1*12)	/* clear first/last FF */
     74 
     75 /*
     76 **  Register definitions for DMA controller 2 (channels 4..7):
     77 */
     78 #define	DMA2_CHN(c)	(IO_DMA1 + 2*(2*(c)))	/* addr reg for channel c */
     79 #define	DMA2_SMSK	(IO_DMA2 + 2*10)	/* single mask register */
     80 #define	DMA2_MODE	(IO_DMA2 + 2*11)	/* mode register */
     81 #define	DMA2_FFC	(IO_DMA2 + 2*12)	/* clear first/last FF */
     82 
     83 int config_isadev(struct isa_device *, u_short *);
     84 #ifdef notyet
     85 struct rlist *isa_iomem;
     86 
     87 /*
     88  * Configure all ISA devices
     89  */
     90 isa_configure() {
     91 	struct isa_device *dvp;
     92 	struct isa_driver *dp;
     93 
     94 	splhigh();
     95 	INTREN(IRQ_SLAVE);
     96 	/*rlist_free(&isa_iomem, 0xa0000, 0xfffff);*/
     97 	for (dvp = isa_devtab_tty; dvp; dvp++)
     98 			(void) config_isadev(dvp, &ttymask);
     99 	for (dvp = isa_devtab_bio; dvp; dvp++)
    100 			(void) config_isadev(dvp, &biomask);
    101 	for (dvp = isa_devtab_net; dvp; dvp++)
    102 			(void) config_isadev(dvp, &netmask);
    103 	for (dvp = isa_devtab_null; dvp; dvp++)
    104 			(void) config_isadev(dvp, 0);
    105 #include "sl.h"
    106 #if NSL > 0
    107 	netmask |= ttymask;
    108 	ttymask |= netmask;
    109 #endif
    110 /* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
    111 	splnone();
    112 }
    113 
    114 /*
    115  * Configure an ISA device.
    116  */
    117 config_isadev(isdp, mp)
    118 	struct isa_device *isdp;
    119 	u_short *mp;
    120 {
    121 	struct isa_driver *dp;
    122 	static short drqseen, irqseen;
    123 
    124 	if (dp = isdp->id_driver) {
    125 		/* if a device with i/o memory, convert to virtual address */
    126 		if (isdp->id_maddr) {
    127 			extern unsigned int atdevbase;
    128 
    129 			isdp->id_maddr -= IOM_BEGIN;
    130 			isdp->id_maddr += atdevbase;
    131 		}
    132 		isdp->id_alive = (*dp->probe)(isdp);
    133 		if (isdp->id_alive) {
    134 
    135 			printf("%s%d at port 0x%x ", dp->name,
    136 				isdp->id_unit, isdp->id_iobase);
    137 
    138 			/* check for conflicts */
    139 			if (irqseen & isdp->id_irq) {
    140 				printf("INTERRUPT CONFLICT - irq%d\n",
    141 					ffs(isdp->id_irq) - 1);
    142 				return (0);
    143 			}
    144 			if (isdp->id_drq != -1
    145 				&& (drqseen & (1<<isdp->id_drq))) {
    146 				printf("DMA CONFLICT - drq%d\n", isdp->id_drq);
    147 				return (0);
    148 			}
    149 			/* NEED TO CHECK IOMEM CONFLICT HERE */
    150 
    151 			/* allocate and wire in device */
    152 			if(isdp->id_irq) {
    153 				int intrno;
    154 
    155 				intrno = ffs(isdp->id_irq)-1;
    156 				printf("irq %d ", intrno);
    157 				INTREN(isdp->id_irq);
    158 				if(mp)INTRMASK(*mp,isdp->id_irq);
    159 				setidt(NRSVIDT + intrno, isdp->id_intr,
    160 					 SDT_SYS386IGT, SEL_KPL);
    161 				irqseen |= isdp->id_irq;
    162 			}
    163 			if (isdp->id_drq != -1) {
    164 				printf("drq %d ", isdp->id_drq);
    165 				drqseen |=  1 << isdp->id_drq;
    166 			}
    167 
    168 			(*dp->attach)(isdp);
    169 
    170 			printf("on isa\n");
    171 		}
    172 		return (1);
    173 	} else	return(0);
    174 }
    175 #else
    176 /*
    177  * Configure all ISA devices
    178  */
    179 isa_configure() {
    180 	struct isa_device *dvp;
    181 	struct isa_driver *dp;
    182 
    183 	splhigh();
    184 	INTREN(IRQ_SLAVE);
    185 	for (dvp = isa_devtab_tty; config_isadev(dvp,&ttymask); dvp++);
    186 	for (dvp = isa_devtab_bio; config_isadev(dvp,&biomask); dvp++);
    187 	for (dvp = isa_devtab_net; config_isadev(dvp,&netmask); dvp++);
    188 	for (dvp = isa_devtab_null; config_isadev(dvp,0); dvp++);
    189 #include "sl.h"
    190 #if NSL > 0
    191 	netmask |= ttymask;
    192 	ttymask |= netmask;
    193 #endif
    194 	/* biomask |= ttymask ;  can some tty devices use buffers? */
    195 	/* printf("biomask %x ttymask %x netmask %x\n", biomask, ttymask, netmask); */
    196 	splnone();
    197 }
    198 
    199 /*
    200  * Configure an ISA device.
    201  */
    202 config_isadev(isdp, mp)
    203 	struct isa_device *isdp;
    204 	u_short *mp;
    205 {
    206 	struct isa_driver *dp;
    207 
    208 	if (dp = isdp->id_driver) {
    209 		if (isdp->id_maddr) {
    210 			extern u_int atdevbase;
    211 
    212 			isdp->id_maddr -= 0xa0000;
    213 			isdp->id_maddr += atdevbase;
    214 		}
    215 		isdp->id_alive = (*dp->probe)(isdp);
    216 		if (isdp->id_alive) {
    217 			printf("%s%d", dp->name, isdp->id_unit);
    218 			printf(" at 0x%x ", isdp->id_iobase);
    219 			if(isdp->id_irq)
    220 				printf("irq %d ", ffs(isdp->id_irq)-1);
    221 			if (isdp->id_drq != -1)
    222 				printf("drq %d ", isdp->id_drq);
    223 			printf("on isa\n");
    224 
    225 			(*dp->attach)(isdp);
    226 			if(isdp->id_irq) {
    227 				int intrno;
    228 
    229 				intrno = ffs(isdp->id_irq)-1;
    230 				INTREN(isdp->id_irq);
    231 				if(mp)
    232 					INTRMASK(*mp,isdp->id_irq);
    233 				setidt(ICU_OFFSET+intrno, isdp->id_intr,
    234 					 SDT_SYS386IGT, SEL_KPL);
    235 			}
    236 		}
    237 		return (1);
    238 	} else	return(0);
    239 }
    240 #endif
    241 
    242 #define	IDTVEC(name)	__CONCAT(X,name)
    243 /* default interrupt vector table entries */
    244 extern	IDTVEC(intr0), IDTVEC(intr1), IDTVEC(intr2), IDTVEC(intr3),
    245 	IDTVEC(intr4), IDTVEC(intr5), IDTVEC(intr6), IDTVEC(intr7),
    246 	IDTVEC(intr8), IDTVEC(intr9), IDTVEC(intr10), IDTVEC(intr11),
    247 	IDTVEC(intr12), IDTVEC(intr13), IDTVEC(intr14), IDTVEC(intr15);
    248 
    249 static *defvec[16] = {
    250 	&IDTVEC(intr0), &IDTVEC(intr1), &IDTVEC(intr2), &IDTVEC(intr3),
    251 	&IDTVEC(intr4), &IDTVEC(intr5), &IDTVEC(intr6), &IDTVEC(intr7),
    252 	&IDTVEC(intr8), &IDTVEC(intr9), &IDTVEC(intr10), &IDTVEC(intr11),
    253 	&IDTVEC(intr12), &IDTVEC(intr13), &IDTVEC(intr14), &IDTVEC(intr15) };
    254 
    255 /* out of range default interrupt vector gate entry */
    256 extern	IDTVEC(intrdefault);
    257 
    258 /*
    259  * Fill in default interrupt table (in case of spuruious interrupt
    260  * during configuration of kernel, setup interrupt control unit
    261  */
    262 isa_defaultirq() {
    263 	int i;
    264 
    265 	/* icu vectors */
    266 	for (i = NRSVIDT ; i < NRSVIDT+ICU_LEN ; i++)
    267 		setidt(i, defvec[i],  SDT_SYS386IGT, SEL_KPL);
    268 
    269 	/* out of range vectors */
    270 	for (i = NRSVIDT; i < NIDT; i++)
    271 		setidt(i, &IDTVEC(intrdefault), SDT_SYS386IGT, SEL_KPL);
    272 
    273 	/* clear npx intr latch */
    274 	outb(0xf1,0);
    275 
    276 	/* initialize 8259's */
    277 	outb(IO_ICU1, 0x11);		/* reset; program device, four bytes */
    278 	outb(IO_ICU1+1, NRSVIDT);	/* starting at this vector index */
    279 	outb(IO_ICU1+1, 1<<2);		/* slave on line 2 */
    280 	outb(IO_ICU1+1, 1);		/* 8086 mode */
    281 	outb(IO_ICU1+1, 0xff);		/* leave interrupts masked */
    282 	outb(IO_ICU1, 2);		/* default to ISR on read */
    283 
    284 	outb(IO_ICU2, 0x11);		/* reset; program device, four bytes */
    285 	outb(IO_ICU2+1, NRSVIDT+8);	/* staring at this vector index */
    286 	outb(IO_ICU2+1,2);		/* my slave id is 2 */
    287 	outb(IO_ICU2+1,1);		/* 8086 mode */
    288 	outb(IO_ICU2+1, 0xff);		/* leave interrupts masked */
    289 	outb(IO_ICU2, 2);		/* default to ISR on read */
    290 }
    291 
    292 /* region of physical memory known to be contiguous */
    293 vm_offset_t isaphysmem;
    294 static caddr_t dma_bounce[8];		/* XXX */
    295 static char bounced[8];		/* XXX */
    296 #define MAXDMASZ 512		/* XXX */
    297 
    298 /* high byte of address is stored in this port for i-th dma channel */
    299 static short dmapageport[8] =
    300 	{ 0x87, 0x83, 0x81, 0x82, 0x8f, 0x8b, 0x89, 0x8a };
    301 
    302 /*
    303  * isa_dmacascade(): program 8237 DMA controller channel to accept
    304  * external dma control by a board.
    305  */
    306 void isa_dmacascade(unsigned chan)
    307 {
    308 	if (chan > 7)
    309 		panic("isa_dmacascade: impossible request");
    310 
    311 	/* set dma channel mode, and set dma channel mode */
    312 	if ((chan & 4) == 0) {
    313 		outb(DMA1_MODE, DMA37MD_CASCADE | chan);
    314 		outb(DMA1_SMSK, chan);
    315 	} else {
    316 		outb(DMA2_MODE, DMA37MD_CASCADE | (chan & 3));
    317 		outb(DMA2_SMSK, chan & 3);
    318 	}
    319 }
    320 
    321 /*
    322  * isa_dmastart(): program 8237 DMA controller channel, avoid page alignment
    323  * problems by using a bounce buffer.
    324  */
    325 void isa_dmastart(int flags, caddr_t addr, unsigned nbytes, unsigned chan)
    326 {	vm_offset_t phys;
    327 	int waport;
    328 	caddr_t newaddr;
    329 
    330 	if (    chan > 7
    331 	    || (chan < 4 && nbytes > (1<<16))
    332 	    || (chan >= 4 && (nbytes > (1<<17) || (u_int)addr & 1)))
    333 		panic("isa_dmastart: impossible request");
    334 
    335 	if (isa_dmarangecheck(addr, nbytes, chan)) {
    336 		if (dma_bounce[chan] == 0)
    337 			dma_bounce[chan] =
    338 				/*(caddr_t)malloc(MAXDMASZ, M_TEMP, M_WAITOK);*/
    339 				(caddr_t) isaphysmem + NBPG*chan;
    340 		bounced[chan] = 1;
    341 		newaddr = dma_bounce[chan];
    342 		*(int *) newaddr = 0;	/* XXX */
    343 
    344 		/* copy bounce buffer on write */
    345 		if (!(flags & B_READ))
    346 			bcopy(addr, newaddr, nbytes);
    347 		addr = newaddr;
    348 	}
    349 
    350 	/* translate to physical */
    351 	phys = pmap_extract(pmap_kernel(), (vm_offset_t)addr);
    352 
    353 	if ((chan & 4) == 0) {
    354 		/*
    355 		 * Program one of DMA channels 0..3.  These are
    356 		 * byte mode channels.
    357 		 */
    358 		/* set dma channel mode, and reset address ff */
    359 		if (flags & B_READ)
    360 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|chan);
    361 		else
    362 			outb(DMA1_MODE, DMA37MD_SINGLE|DMA37MD_READ|chan);
    363 		outb(DMA1_FFC, 0);
    364 
    365 		/* send start address */
    366 		waport =  DMA1_CHN(chan);
    367 		outb(waport, phys);
    368 		outb(waport, phys>>8);
    369 		outb(dmapageport[chan], phys>>16);
    370 
    371 		/* send count */
    372 		outb(waport + 1, --nbytes);
    373 		outb(waport + 1, nbytes>>8);
    374 
    375 		/* unmask channel */
    376 		outb(DMA1_SMSK, chan);
    377 	} else {
    378 		/*
    379 		 * Program one of DMA channels 4..7.  These are
    380 		 * word mode channels.
    381 		 */
    382 		/* set dma channel mode, and reset address ff */
    383 		if (flags & B_READ)
    384 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_WRITE|(chan&3));
    385 		else
    386 			outb(DMA2_MODE, DMA37MD_SINGLE|DMA37MD_READ|(chan&3));
    387 		outb(DMA2_FFC, 0);
    388 
    389 		/* send start address */
    390 		waport = DMA2_CHN(chan - 4);
    391 		outb(waport, phys>>1);
    392 		outb(waport, phys>>9);
    393 		outb(dmapageport[chan], phys>>16);
    394 
    395 		/* send count */
    396 		nbytes >>= 1;
    397 		outb(waport + 2, --nbytes);
    398 		outb(waport + 2, nbytes>>8);
    399 
    400 		/* unmask channel */
    401 		outb(DMA2_SMSK, chan & 3);
    402 	}
    403 }
    404 
    405 void isa_dmadone(int flags, caddr_t addr, int nbytes, int chan)
    406 {
    407 
    408 	/* copy bounce buffer on read */
    409 	/*if ((flags & (B_PHYS|B_READ)) == (B_PHYS|B_READ))*/
    410 	if (bounced[chan]) {
    411 		bcopy(dma_bounce[chan], addr, nbytes);
    412 		bounced[chan] = 0;
    413 	}
    414 }
    415 
    416 /*
    417  * Check for problems with the address range of a DMA transfer
    418  * (non-contiguous physical pages, outside of bus address space,
    419  * crossing DMA page boundaries).
    420  * Return true if special handling needed.
    421  */
    422 
    423 isa_dmarangecheck(caddr_t va, unsigned length, unsigned chan) {
    424 	vm_offset_t phys, priorpage = 0, endva;
    425 	u_int dma_pgmsk = (chan & 4) ?  ~(128*1024-1) : ~(64*1024-1);
    426 
    427 	endva = (vm_offset_t)round_page(va + length);
    428 	for (; va < (caddr_t) endva ; va += NBPG) {
    429 		phys = trunc_page(pmap_extract(pmap_kernel(), (vm_offset_t)va));
    430 #define ISARAM_END	RAM_END
    431 		if (phys == 0)
    432 			panic("isa_dmacheck: no physical page present");
    433 		if (phys > ISARAM_END)
    434 			return (1);
    435 		if (priorpage) {
    436 			if (priorpage + NBPG != phys)
    437 				return (1);
    438 			/* check if crossing a DMA page boundary */
    439 			if (((u_int)priorpage ^ (u_int)phys) & dma_pgmsk)
    440 				return (1);
    441 		}
    442 		priorpage = phys;
    443 	}
    444 	return (0);
    445 }
    446 
    447 /* head of queue waiting for physmem to become available */
    448 struct buf isa_physmemq;
    449 
    450 /* blocked waiting for resource to become free for exclusive use */
    451 static isaphysmemflag;
    452 /* if waited for and call requested when free (B_CALL) */
    453 static void (*isaphysmemunblock)(); /* needs to be a list */
    454 
    455 /*
    456  * Allocate contiguous physical memory for transfer, returning
    457  * a *virtual* address to region. May block waiting for resource.
    458  * (assumed to be called at splbio())
    459  */
    460 caddr_t
    461 isa_allocphysmem(caddr_t va, unsigned length, void (*func)()) {
    462 
    463 	isaphysmemunblock = func;
    464 	while (isaphysmemflag & B_BUSY) {
    465 		isaphysmemflag |= B_WANTED;
    466 		sleep(&isaphysmemflag, PRIBIO);
    467 	}
    468 	isaphysmemflag |= B_BUSY;
    469 
    470 	return((caddr_t)isaphysmem);
    471 }
    472 
    473 /*
    474  * Free contiguous physical memory used for transfer.
    475  * (assumed to be called at splbio())
    476  */
    477 void
    478 isa_freephysmem(caddr_t va, unsigned length) {
    479 
    480 	isaphysmemflag &= ~B_BUSY;
    481 	if (isaphysmemflag & B_WANTED) {
    482 		isaphysmemflag &= B_WANTED;
    483 		wakeup(&isaphysmemflag);
    484 		if (isaphysmemunblock)
    485 			(*isaphysmemunblock)();
    486 	}
    487 }
    488 
    489 /*
    490  * Handle a NMI, possibly a machine check.
    491  * return true to panic system, false to ignore.
    492  */
    493 isa_nmi(cd) {
    494 
    495 	log(LOG_CRIT, "\nNMI port 61 %x, port 70 %x\n", inb(0x61), inb(0x70));
    496 	return(0);
    497 }
    498 
    499 /*
    500  * Caught a stray interrupt, notify
    501  */
    502 isa_strayintr(d) {
    503 
    504 #ifdef notdef
    505 	/* DON'T BOTHER FOR NOW! */
    506 	/* for some reason, we get bursts of intr #7, even if not enabled! */
    507 	log(LOG_ERR,"ISA strayintr %x", d);
    508 #endif
    509 }
    510 
    511 /*
    512  * Wait "n" microseconds. Relies on timer 0 to have 1Mhz clock, regardless
    513  * of processor board speed. Note: timer had better have been programmed
    514  * before this is first used!
    515  */
    516 DELAY(n) {
    517 	int tick = getit(0,0) & 1;
    518 
    519 	while (n--) {
    520 		/* wait approximately 1 micro second */
    521 		while (tick == getit(0,0) & 1) ;
    522 
    523 		tick = getit(0,0) & 1;
    524 	}
    525 }
    526 
    527 getit(unit, timer) {
    528 	int port = (unit ? IO_TIMER2 : IO_TIMER1) + timer, val;
    529 
    530 	val = inb(port);
    531 	val = (inb(port) << 8) + val;
    532 	return (val);
    533 }
    534 
    535 extern int hz;
    536 
    537 static beeping;
    538 static
    539 sysbeepstop(f)
    540 {
    541 	/* disable counter 2 */
    542 	outb(0x61, inb(0x61) & 0xFC);
    543 	if (f)
    544 		timeout(sysbeepstop, 0, f);
    545 	else
    546 		beeping = 0;
    547 }
    548 
    549 void sysbeep(int pitch, int period)
    550 {
    551 
    552 	outb(0x61, inb(0x61) | 3);	/* enable counter 2 */
    553 	outb(0x43, 0xb6);	/* set command for counter 2, 2 byte write */
    554 
    555 	outb(0x42, pitch);
    556 	outb(0x42, (pitch>>8));
    557 
    558 	if (!beeping) {
    559 		beeping = period;
    560 		timeout(sysbeepstop, period/2, period);
    561 	}
    562 }
    563 
    564 /*
    565  * Pass command to keyboard controller (8042)
    566  */
    567 unsigned kbc_8042cmd(val) {
    568 
    569 	while (inb(KBSTATP)&KBS_IBF);
    570 	if (val) outb(KBCMDP, val);
    571 	while (inb(KBSTATP)&KBS_IBF);
    572 	return (inb(KBDATAP));
    573 }
    574