Home | History | Annotate | Line # | Download | only in isa
isareg.h revision 1.1
      1 /*-
      2  * Copyright (c) 1990 The Regents of the University of California.
      3  * All rights reserved.
      4  *
      5  * This code is derived from software contributed to Berkeley by
      6  * William Jolitz.
      7  *
      8  * Redistribution and use in source and binary forms, with or without
      9  * modification, are permitted provided that the following conditions
     10  * are met:
     11  * 1. Redistributions of source code must retain the above copyright
     12  *    notice, this list of conditions and the following disclaimer.
     13  * 2. Redistributions in binary form must reproduce the above copyright
     14  *    notice, this list of conditions and the following disclaimer in the
     15  *    documentation and/or other materials provided with the distribution.
     16  * 3. All advertising materials mentioning features or use of this software
     17  *    must display the following acknowledgement:
     18  *	This product includes software developed by the University of
     19  *	California, Berkeley and its contributors.
     20  * 4. Neither the name of the University nor the names of its contributors
     21  *    may be used to endorse or promote products derived from this software
     22  *    without specific prior written permission.
     23  *
     24  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     25  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     26  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     27  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     28  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     29  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     30  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     31  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     32  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     33  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     34  * SUCH DAMAGE.
     35  *
     36  *	from: @(#)isa.h	5.7 (Berkeley) 5/9/91
     37  *	$Id: isareg.h,v 1.1 1994/04/24 01:34:11 mycroft Exp $
     38  */
     39 
     40 /*
     41  * ISA Bus conventions
     42  */
     43 
     44 #ifndef LOCORE
     45 #include <sys/cdefs.h>
     46 
     47 unsigned char rtcin __P((int));
     48 void sysbeep __P((int, int));
     49 unsigned kbd_8042cmd __P((int));
     50 #endif
     51 
     52 
     53 /*
     54  * Input / Output Port Assignments
     55  */
     56 
     57 #ifndef IO_BEGIN
     58 #define	IO_ISABEGIN	0x000		/* 0x000 - Beginning of I/O Registers */
     59 
     60 		/* CPU Board */
     61 #define IO_DMA1		0x000		/* 8237A DMA Controller #1 */
     62 #define IO_ICU1		0x020		/* 8259A Interrupt Controller #1 */
     63 #define IO_TIMER1	0x040		/* 8252 Timer #1 */
     64 #define IO_TIMER2	0x048		/* 8252 Timer #2 (EISA only) */
     65 #define IO_KBD		0x060		/* 8042 Keyboard */
     66 #define IO_RTC		0x070		/* RTC */
     67 #define IO_NMI		IO_RTC		/* NMI Control */
     68 #define IO_DMAPG	0x080		/* DMA Page Registers */
     69 #define IO_ICU2		0x0A0		/* 8259A Interrupt Controller #2 */
     70 #define IO_DMA2		0x0C0		/* 8237A DMA Controller #2 */
     71 #define IO_NPX		0x0F0		/* Numeric Coprocessor */
     72 
     73 		/* Cards */
     74 					/* 0x100 - 0x16F Open */
     75 
     76 #define IO_WD2		0x170		/* Secondary Fixed Disk Controller */
     77 
     78 					/* 0x178 - 0x1EF Open */
     79 
     80 #define IO_WD1		0x1f0		/* Primary Fixed Disk Controller */
     81 #define IO_GAME		0x200		/* Game Controller */
     82 
     83 					/* 0x208 - 0x237 Open */
     84 
     85 #define IO_BMS2		0x238		/* secondary InPort Bus Mouse */
     86 #define IO_BMS1		0x23c		/* primary InPort Bus Mouse */
     87 
     88 					/* 0x240 - 0x277 Open */
     89 
     90 #define IO_LPT2		0x278		/* Parallel Port #2 */
     91 
     92 					/* 0x280 - 0x2E7 Open */
     93 
     94 #define	IO_COM4		0x2e8		/* COM4 i/o address */
     95 
     96 					/* 0x2F0 - 0x2F7 Open */
     97 
     98 #define IO_COM2		0x2f8		/* COM2 i/o address */
     99 
    100 					/* 0x300 - 0x32F Open */
    101 
    102 #define	IO_BT0		0x330		/* bustek 742a default addr. */
    103 #define	IO_AHA0		0x330		/* adaptec 1542 default addr. */
    104 #define	IO_UHA0		0x330		/* ultrastore 14f default addr. */
    105 #define	IO_BT1          0x334		/* bustek 742a default addr. */
    106 #define IO_AHA1         0x334		/* adaptec 1542 default addr. */
    107 
    108 					/* 0x338 - 0x34F Open */
    109 
    110 #define IO_WDS		0x350		/* WD7000 scsi */
    111 
    112 					/* 0x354 - 0x36F Open */
    113 
    114 #define IO_FD2		0x370		/* secondary base i/o address */
    115 #define IO_LPT1		0x378		/* Parallel Port #1 */
    116 
    117 					/* 0x380 - 0x3AF Open */
    118 
    119 #define IO_MDA		0x3B0		/* Monochome Adapter */
    120 #define IO_LPT3		0x3BC		/* Monochome Adapter Printer Port */
    121 #define IO_VGA		0x3C0		/* E/VGA Ports */
    122 #define IO_CGA		0x3D0		/* CGA Ports */
    123 
    124 					/* 0x3E0 - 0x3E7 Open */
    125 
    126 #define	IO_COM3		0x3e8		/* COM3 i/o address */
    127 #define IO_FD1		0x3f0		/* primary base i/o address */
    128 #define IO_COM1		0x3f8		/* COM1 i/o address */
    129 
    130 #define	IO_ISAEND	0x3FF		/* - 0x3FF End of I/O Registers */
    131 #endif	IO_ISABEGIN
    132 
    133 /*
    134  * Input / Output Port Sizes - these are from several sources, and tend
    135  * to be the larger of what was found, ie COM ports can be 4, but some
    136  * boards do not fully decode the address, thus 8 ports are used.
    137  */
    138 
    139 #ifndef	IO_ISASIZES
    140 #define	IO_ISASIZES
    141 
    142 #define	IO_COMSIZE	8	/* 8250, 16X50 com controllers (*/
    143 #define	IO_CGASIZE	16	/* CGA controllers */
    144 #define	IO_DMASIZE	16	/* 8237 DMA controllers */
    145 #define	IO_DPGSIZE	32	/* 74LS612 DMA page reisters */
    146 #define	IO_FDCSIZE	8	/* Nec765 floppy controllers */
    147 #define	IO_WDCSIZE	8	/* WD compatible disk controller */
    148 #define	IO_GAMSIZE	16	/* AT compatible game controller */
    149 #define	IO_ICUSIZE	16	/* 8259A interrupt controllers */
    150 #define	IO_KBDSIZE	16	/* 8042 Keyboard controllers */
    151 #define	IO_LPTSIZE	8	/* LPT controllers, some use onl */
    152 #define	IO_MDASIZE	16	/* Monochrome display controller */
    153 #define	IO_RTCSIZE	16	/* CMOS real time clock, NMI con */
    154 #define	IO_TMRSIZE	16	/* 8253 programmable timers */
    155 #define	IO_NPXSIZE	16	/* 80387/80487 NPX registers */
    156 #define	IO_VGASIZE	16	/* VGA controllers */
    157 
    158 #endif	/* IO_ISASIZES */
    159 
    160 /*
    161  * Input / Output Memory Physical Addresses
    162  */
    163 
    164 #ifndef	IOM_BEGIN
    165 #define	IOM_BEGIN	0x0a0000		/* Start of I/O Memory "hole" */
    166 #define	IOM_END		0x100000		/* End of I/O Memory "hole" */
    167 #define	IOM_SIZE	(IOM_END - IOM_BEGIN)
    168 #endif	IOM_BEGIN
    169 
    170 /*
    171  * RAM Physical Address Space (ignoring the above mentioned "hole")
    172  */
    173 
    174 #ifndef	RAM_BEGIN
    175 #define	RAM_BEGIN	0x0000000	/* Start of RAM Memory */
    176 #define	RAM_END		0x1000000	/* End of RAM Memory */
    177 #define	RAM_SIZE	(RAM_END - RAM_BEGIN)
    178 #endif	RAM_BEGIN
    179 
    180 /*
    181  * Oddball Physical Memory Addresses
    182  */
    183 #ifndef	COMPAQ_RAMRELOC
    184 #define	COMPAQ_RAMRELOC	0x80c00000	/* Compaq RAM relocation/diag */
    185 #define	COMPAQ_RAMSETUP	0x80c00002	/* Compaq RAM setup */
    186 #define	WEITEK_FPU	0xC0000000	/* WTL 2167 */
    187 #define	CYRIX_EMC	0xC0000000	/* Cyrix EMC */
    188 #endif	COMPAQ_RAMRELOC
    189 
    190 /* stuff that used to be in pccons.c */
    191 #define MONO_BASE	0x3B4
    192 #define MONO_BUF	(KERNBASE + 0xB0000)
    193 #define CGA_BASE	0x3D4
    194 #define CGA_BUF		(KERNBASE + 0xB8000)
    195 #define IOPHYSMEM	0xA0000
    196 
    197 /*
    198  * size of dma bounce buffer in pages
    199  * - currently 1 page per channel
    200  */
    201 #ifndef DMA_BOUNCE
    202 #define DMA_BOUNCE      8
    203 #endif
    204 
    205 #ifndef LOCORE
    206 extern vm_offset_t isaphysmem;
    207 #endif
    208