Home | History | Annotate | Line # | Download | only in isa
sbreg.h revision 1.17
      1  1.17  mycroft /*	$NetBSD: sbreg.h,v 1.17 1997/03/20 11:03:16 mycroft Exp $	*/
      2   1.4      cgd 
      3   1.1      cgd /*
      4   1.1      cgd  * Copyright (c) 1991-1993 Regents of the University of California.
      5   1.1      cgd  * All rights reserved.
      6   1.1      cgd  *
      7   1.1      cgd  * Redistribution and use in source and binary forms, with or without
      8   1.1      cgd  * modification, are permitted provided that the following conditions
      9   1.1      cgd  * are met:
     10   1.1      cgd  * 1. Redistributions of source code must retain the above copyright
     11   1.1      cgd  *    notice, this list of conditions and the following disclaimer.
     12   1.1      cgd  * 2. Redistributions in binary form must reproduce the above copyright
     13   1.1      cgd  *    notice, this list of conditions and the following disclaimer in the
     14   1.1      cgd  *    documentation and/or other materials provided with the distribution.
     15   1.1      cgd  * 3. All advertising materials mentioning features or use of this software
     16   1.1      cgd  *    must display the following acknowledgement:
     17   1.1      cgd  *	This product includes software developed by the Computer Systems
     18   1.1      cgd  *	Engineering Group at Lawrence Berkeley Laboratory.
     19   1.1      cgd  * 4. Neither the name of the University nor of the Laboratory may be used
     20   1.1      cgd  *    to endorse or promote products derived from this software without
     21   1.1      cgd  *    specific prior written permission.
     22   1.1      cgd  *
     23   1.1      cgd  * THIS SOFTWARE IS PROVIDED BY THE REGENTS AND CONTRIBUTORS ``AS IS'' AND
     24   1.1      cgd  * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
     25   1.1      cgd  * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
     26   1.1      cgd  * ARE DISCLAIMED.  IN NO EVENT SHALL THE REGENTS OR CONTRIBUTORS BE LIABLE
     27   1.1      cgd  * FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
     28   1.1      cgd  * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
     29   1.1      cgd  * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
     30   1.1      cgd  * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
     31   1.1      cgd  * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
     32   1.1      cgd  * OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF
     33   1.1      cgd  * SUCH DAMAGE.
     34   1.1      cgd  *
     35   1.7   brezak  *	From: Header: sbreg.h,v 1.3 93/07/18 14:07:28 mccanne Exp (LBL)
     36   1.1      cgd  */
     37   1.1      cgd 
     38   1.1      cgd /*
     39   1.1      cgd  * SoundBlaster register definitions.
     40   1.1      cgd  * See "The Developer Kit for Sound Blaster Series, User's Guide" for more
     41   1.1      cgd  * complete information (avialable from Creative Labs, Inc.).  We refer
     42   1.1      cgd  * to this documentation as "SBK".
     43   1.1      cgd  *
     44   1.1      cgd  * We handle two types of cards: the basic SB version 2.0+, and
     45   1.1      cgd  * the SB PRO.  There are several distinct pieces of the hardware:
     46   1.1      cgd  *
     47   1.1      cgd  *   joystick port	(independent of I/O base address)
     48   1.1      cgd  *   FM synth		(stereo on PRO)
     49   1.1      cgd  *   mixer		(PRO only)
     50   1.1      cgd  *   DSP (sic)
     51   1.1      cgd  *   CD-ROM		(PRO only)
     52   1.1      cgd  *
     53   1.1      cgd  * The MIDI capabilities are handled by the DSP unit.
     54   1.1      cgd  */
     55   1.1      cgd 
     56   1.1      cgd /*
     57   1.1      cgd  * Address map.  The SoundBlaster can be configured (via jumpers) for
     58   1.1      cgd  * either base I/O address 0x220 or 0x240.  The encodings below give
     59   1.1      cgd  * the offsets to specific SB ports.  SBP stands for SB port offset.
     60   1.1      cgd  */
     61   1.1      cgd #define SBP_LFM_STATUS		0	/* R left FM status port */
     62   1.1      cgd #define SBP_LFM_ADDR		0	/* W left FM address register */
     63   1.1      cgd #define SBP_LFM_DATA		1	/* RW left FM data port */
     64   1.1      cgd #define SBP_RFM_STATUS		2	/* R right FM status port */
     65   1.1      cgd #define SBP_RFM_ADDR		2	/* W right FM address register */
     66   1.1      cgd #define SBP_RFM_DATA		3	/* RW right FM data port */
     67   1.7   brezak 
     68   1.1      cgd #define SBP_FM_STATUS		8	/* R FM status port */
     69   1.1      cgd #define SBP_FM_ADDR		8	/* W FM address register */
     70   1.1      cgd #define SBP_FM_DATA		9	/* RW FM data port */
     71   1.1      cgd #define SBP_MIXER_ADDR		4	/* W mixer address register */
     72   1.1      cgd #define SBP_MIXER_DATA		5	/* RW mixer data port */
     73   1.7   brezak #define	SBP_MIX_RESET		0	/* mixer reset port, value */
     74   1.7   brezak #define	SBP_MASTER_VOL		0x22
     75   1.7   brezak #define	SBP_FM_VOL		0x26
     76   1.7   brezak #define	SBP_CD_VOL		0x28
     77   1.7   brezak #define	SBP_LINE_VOL		0x2E
     78   1.7   brezak #define	SBP_DAC_VOL		0x04
     79   1.7   brezak #define	SBP_MIC_VOL		0x0A	/* warning: only one channel of
     80   1.7   brezak 					   volume... */
     81   1.7   brezak #define SBP_SPEAKER_VOL		0x42
     82   1.7   brezak #define SBP_TREBLE_EQ		0x44
     83   1.7   brezak #define SBP_BASS_EQ		0x46
     84   1.9   brezak 
     85   1.9   brezak #define SBP_SET_IRQ		0x80	/* Soft-configured irq (SB16-) */
     86   1.9   brezak #define SBP_SET_DRQ		0x81	/* Soft-configured drq (SB16-) */
     87   1.7   brezak 
     88   1.7   brezak #define	SBP_RECORD_SOURCE	0x0C
     89   1.7   brezak #define	SBP_STEREO		0x0E
     90   1.7   brezak #define		SBP_PLAYMODE_STEREO	0x2
     91   1.7   brezak #define		SBP_PLAYMODE_MONO	0x0
     92   1.7   brezak #define		SBP_PLAYMODE_MASK	0x2
     93   1.7   brezak #define	SBP_OUTFILTER		0x0E
     94   1.7   brezak #define	SBP_INFILTER		0x0C
     95   1.7   brezak 
     96   1.7   brezak #define	SBP_RECORD_FROM(src, filteron, high) ((src) | (filteron) | (high))
     97   1.7   brezak #define		SBP_FILTER_ON		0x0
     98   1.7   brezak #define		SBP_FILTER_OFF		0x20
     99  1.13      jtk #define		SBP_IFILTER_MASK	0x28
    100  1.13      jtk #define		SBP_OFILTER_MASK	0x20
    101  1.13      jtk #define		SBP_IFILTER_LOW		0
    102  1.13      jtk #define		SBP_IFILTER_HIGH	0x08
    103   1.7   brezak #define		SBP_FROM_MIC		0x00
    104   1.7   brezak #define		SBP_FROM_CD		0x02
    105   1.7   brezak #define		SBP_FROM_LINE		0x06
    106  1.14  mycroft #define sbdsp_mono_vol(left) (((left) << 4) | (left))
    107   1.7   brezak #define sbdsp_stereo_vol(left, right) (((left) << 4) | (right))
    108   1.7   brezak #define SBP_MAXVOL 0xf			/* per channel */
    109   1.7   brezak #define SBP_MINVOL 0x0			/* per channel */
    110   1.7   brezak #define SBP_AGAIN_TO_SBGAIN(again)	((again) >> 4) /* per channel */
    111   1.7   brezak #define SBP_AGAIN_TO_MICGAIN(again)	((again) >> 5) /* mic has only 3 bits,
    112   1.7   brezak 							  sorry! */
    113   1.7   brezak #define SBP_LEFTGAIN(sbgain)		(sbgain & 0xf0)	/* left channel */
    114   1.7   brezak #define SBP_RIGHTGAIN(sbgain)		((sbgain & 0xf) << 4) /* right channel */
    115   1.7   brezak #define SBP_SBGAIN_TO_AGAIN(sbgain)	SBP_LEFTGAIN(sbgain)
    116   1.7   brezak #define SBP_MICGAIN_TO_AGAIN(micgain)	(micgain << 5)
    117   1.1      cgd #define SBP_DSP_RESET		6	/* W reset port */
    118   1.1      cgd #define 	SB_MAGIC	0xaa	/* card outputs on successful reset */
    119   1.1      cgd #define SBP_DSP_READ		10 	/* R read port */
    120   1.1      cgd #define SBP_DSP_WRITE		12	/* W write port */
    121   1.1      cgd #define SBP_DSP_WSTAT		12	/* R write status */
    122   1.1      cgd #define SBP_DSP_RSTAT		14	/* R read status */
    123   1.1      cgd #define 	SB_DSP_BUSY	0x80
    124   1.1      cgd #define 	SB_DSP_READY	0x80
    125  1.17  mycroft #define	SBP_DSP_IRQACK8		14	/* R acknowledge DSP IRQ, 8-bit */
    126  1.17  mycroft #define	SBP_DSP_IRQACK16	15	/* R acknowledge DSP IRQ, 16-bit */
    127   1.1      cgd #define SBP_CDROM_DATA		16	/* RW send cmds/recv data */
    128   1.1      cgd #define SBP_CDROM_STATUS	17	/* R status port */
    129   1.1      cgd #define SBP_CDROM_RESET		18	/* W reset register */
    130   1.1      cgd #define SBP_CDROM_ENABLE	19	/* W enable register */
    131   1.7   brezak 
    132   1.7   brezak #define SBP_NPORT 24
    133   1.1      cgd #define SB_NPORT 16
    134   1.1      cgd 
    135   1.1      cgd /*
    136   1.1      cgd  * DSP commands.  This unit handles MIDI and audio capabilities.
    137   1.1      cgd  * The DSP can be reset, data/commands can be read or written to it,
    138   1.1      cgd  * and it can generate interrupts.  Interrupts are generated for MIDI
    139   1.1      cgd  * input or DMA completion.  They seem to have neglected the fact
    140   1.1      cgd  * that it would be nice to have a MIDI transmission complete interrupt.
    141   1.1      cgd  * Worse, the DMA engine is half-duplex.  This means you need to do
    142   1.1      cgd  * (timed) programmed I/O to be able to record and play simulataneously.
    143   1.1      cgd  */
    144   1.1      cgd #define SB_DSP_DACWRITE		0x10	/* programmed I/O write to DAC */
    145   1.1      cgd #define SB_DSP_WDMA		0x14	/* begin 8-bit linear DMA output */
    146   1.1      cgd #define SB_DSP_WDMA_2		0x16	/* begin 2-bit ADPCM DMA output */
    147   1.1      cgd #define SB_DSP_ADCREAD		0x20	/* programmed I/O read from ADC */
    148   1.1      cgd #define SB_DSP_RDMA		0x24	/* begin 8-bit linear DMA input */
    149   1.1      cgd #define SB_MIDI_POLL		0x30	/* initiate a polling read for MIDI */
    150   1.1      cgd #define SB_MIDI_READ		0x31	/* read a MIDI byte on recv intr */
    151   1.1      cgd #define SB_MIDI_UART_POLL	0x34	/* enter UART mode w/ read polling */
    152   1.1      cgd #define SB_MIDI_UART_INTR	0x35	/* enter UART mode w/ read intrs */
    153   1.1      cgd #define SB_MIDI_WRITE		0x38	/* write a MIDI byte (non-UART mode) */
    154   1.1      cgd #define SB_DSP_TIMECONST	0x40	/* set ADAC time constant */
    155  1.15  mycroft #define	SB_DSP16_OUTPUTRATE	0x41	/* set ADAC output rate */
    156  1.15  mycroft #define	SB_DSP16_INPUTRATE	0x42	/* set ADAC input rate */
    157   1.1      cgd #define SB_DSP_BLOCKSIZE	0x48	/* set blk size for high speed xfer */
    158   1.1      cgd #define SB_DSP_WDMA_4		0x74	/* begin 4-bit ADPCM DMA output */
    159   1.1      cgd #define SB_DSP_WDMA_2_6		0x76	/* begin 2.6-bit ADPCM DMA output */
    160   1.1      cgd #define SB_DSP_SILENCE		0x80	/* send a block of silence */
    161   1.1      cgd #define SB_DSP_HS_OUTPUT	0x91	/* set high speed mode for wdma */
    162   1.1      cgd #define SB_DSP_HS_INPUT		0x99	/* set high speed mode for rdma */
    163   1.7   brezak #define SB_DSP_RECORD_MONO	0xA0	/* set mono recording */
    164   1.7   brezak #define SB_DSP_RECORD_STEREO	0xA8	/* set stereo recording */
    165  1.17  mycroft #define	SB_DSP16_WDMA_16	0xB2	/* begin 16-bit linear output */
    166  1.17  mycroft #define	SB_DSP16_RDMA_16	0xBA	/* begin 16-bit linear input */
    167  1.17  mycroft #define	SB_DSP16_WDMA_8		0xC2	/* begin 8-bit linear output */
    168  1.17  mycroft #define	SB_DSP16_RDMA_8		0xCA	/* begin 8-bit linear input */
    169   1.1      cgd #define SB_DSP_HALT		0xd0	/* temporarilty suspend DMA */
    170   1.1      cgd #define SB_DSP_SPKR_ON		0xd1	/* turn speaker on */
    171   1.1      cgd #define SB_DSP_SPKR_OFF		0xd3	/* turn speaker off */
    172   1.1      cgd #define SB_DSP_CONT		0xd4	/* continue suspended DMA */
    173   1.1      cgd #define SB_DSP_RD_SPKR		0xd8	/* get speaker status */
    174   1.1      cgd #define 	SB_SPKR_OFF	0x00
    175   1.1      cgd #define 	SB_SPKR_ON	0xff
    176   1.1      cgd #define SB_DSP_VERSION		0xe1	/* get version number */
    177  1.16      jtk 
    178  1.16      jtk /* Some of these come from linux driver (It serves as convenient unencumbered
    179  1.16      jtk    documentation) */
    180  1.16      jtk #define	JAZZ16_READ_VER		0xFA	/* 0x12 means ProSonic/Jazz16? */
    181  1.16      jtk #define		JAZZ16_VER_JAZZ	0x12
    182  1.16      jtk #define	JAZZ16_SET_DMAINTR	0xFB
    183  1.16      jtk 
    184  1.16      jtk #define JAZZ16_CONFIG_PORT	0x201
    185  1.16      jtk #define	JAZZ16_WAKEUP		0xAF
    186  1.16      jtk #define	JAZZ16_SETBASE		0x50
    187  1.16      jtk 
    188  1.16      jtk #define	JAZZ16_RECORD_STEREO	0xAC	/* 16-bit record */
    189  1.16      jtk #define	JAZZ16_RECORD_MONO	0xA4	/* 16-bit record */
    190  1.16      jtk 
    191  1.16      jtk /*
    192  1.16      jtk  * These come from Jazz16 chipset documentation, which doesn't include
    193  1.16      jtk  * full register details, alas.  Their source code CD-ROM probably includes
    194  1.16      jtk  * details, but it has an NDA attached.
    195  1.16      jtk  */
    196  1.16      jtk #define	JAZZ16_DIR_PB 		0x10
    197  1.16      jtk #define	JAZZ16_SINGLE_PB	0x14
    198  1.16      jtk #define	JAZZ16_SINGLE_ALAW_PB 	0x17
    199  1.16      jtk #define	JAZZ16_CONT_PB		0x1C
    200  1.16      jtk #define	JAZZ16_CONT_ALAW_PB 	0x1F
    201  1.16      jtk #define	JAZZ16_DIR_PCM_REC	0x20
    202  1.16      jtk #define	JAZZ16_SINGLE_REC	0x24
    203  1.16      jtk #define	JAZZ16_SINGLE_ALAW_REC 	0x27
    204  1.16      jtk #define	JAZZ16_CONT_REC		0x2C
    205  1.16      jtk #define	JAZZ16_CONT_ALAW_REC 	0x2F
    206  1.16      jtk #define	JAZZ16_SINGLE_ADPCM_PB 	0x74
    207  1.16      jtk #define	JAZZ16_SINGLE_MULAW_PB 	0x77
    208  1.16      jtk #define	JAZZ16_CONT_ADPCM_PB 	0x7C
    209  1.16      jtk #define	JAZZ16_SINGLE_ADPCM_REC 0x84
    210  1.16      jtk #define	JAZZ16_SINGLE_MULAW_REC 0x87
    211  1.16      jtk #define	JAZZ16_CONT_ADPCM_REC 	0x8C
    212  1.16      jtk #define	JAZZ16_CONT_MULAW_REC 	0x8F
    213  1.16      jtk #define	JAZZ16_CONT_PB_XX 	0x90
    214  1.16      jtk #define	JAZZ16_SINGLE_PB_XX	0x91
    215  1.16      jtk #define	JAZZ16_SINGLE_REC_XX	0x98
    216  1.16      jtk #define	JAZZ16_CONT_REC_XX	0x99
    217  1.16      jtk 
    218   1.1      cgd 
    219   1.1      cgd /*
    220   1.1      cgd  * The ADPCM encodings are differential, meaning each sample represents
    221   1.1      cgd  * a difference to add to a running sum.  The inital value is called the
    222   1.1      cgd  * reference, or reference byte.  Any of the ADPCM DMA transfers can specify
    223   1.1      cgd  * that the given transfer begins with a reference byte by or'ing
    224   1.1      cgd  * in the bit below.
    225   1.1      cgd  */
    226   1.1      cgd #define SB_DSP_REFERENCE	1
    227   1.1      cgd 
    228   1.1      cgd /*
    229   1.1      cgd  * Macros to detect valid hardware configuration data.
    230   1.1      cgd  */
    231  1.11    glass #define SBP_IRQ_VALID(irq)  ((irq) == 5 || (irq) == 7 || (irq) == 9 || (irq) == 10)
    232  1.11    glass #define SB_IRQ_VALID(irq)   ((irq) == 3 || (irq) == 5 || (irq) == 7 || (irq) == 9)
    233   1.7   brezak 
    234  1.17  mycroft #define SB16_DRQ_VALID(chan) ((chan) == 0 || (chan) == 1 || (chan) == 3 || \
    235  1.17  mycroft 			      (chan) == 5 || (chan) == 6 || (chan) == 7)
    236   1.8   brezak #define SBP_DRQ_VALID(chan) ((chan) == 0 || (chan) == 1 || (chan) == 3)
    237   1.7   brezak #define SB_DRQ_VALID(chan)  ((chan) == 1)
    238   1.7   brezak 
    239   1.2  mycroft #define SB_BASE_VALID(base) ((base) == 0x220 || (base) == 0x240)
    240   1.1      cgd 
    241   1.1      cgd #define SB_INPUT_RATE	0
    242   1.1      cgd #define SB_OUTPUT_RATE	1
    243   1.1      cgd 
    244